amdgpu_pm.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include <drm/drmP.h>
  24. #include "amdgpu.h"
  25. #include "amdgpu_drv.h"
  26. #include "amdgpu_pm.h"
  27. #include "amdgpu_dpm.h"
  28. #include "atom.h"
  29. #include <linux/power_supply.h>
  30. #include <linux/hwmon.h>
  31. #include <linux/hwmon-sysfs.h>
  32. #include "amd_powerplay.h"
  33. static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev);
  34. void amdgpu_pm_acpi_event_handler(struct amdgpu_device *adev)
  35. {
  36. if (adev->pp_enabled)
  37. /* TODO */
  38. return;
  39. if (adev->pm.dpm_enabled) {
  40. mutex_lock(&adev->pm.mutex);
  41. if (power_supply_is_system_supplied() > 0)
  42. adev->pm.dpm.ac_power = true;
  43. else
  44. adev->pm.dpm.ac_power = false;
  45. if (adev->pm.funcs->enable_bapm)
  46. amdgpu_dpm_enable_bapm(adev, adev->pm.dpm.ac_power);
  47. mutex_unlock(&adev->pm.mutex);
  48. }
  49. }
  50. static ssize_t amdgpu_get_dpm_state(struct device *dev,
  51. struct device_attribute *attr,
  52. char *buf)
  53. {
  54. struct drm_device *ddev = dev_get_drvdata(dev);
  55. struct amdgpu_device *adev = ddev->dev_private;
  56. enum amd_pm_state_type pm;
  57. if (adev->pp_enabled) {
  58. pm = amdgpu_dpm_get_current_power_state(adev);
  59. } else
  60. pm = adev->pm.dpm.user_state;
  61. return snprintf(buf, PAGE_SIZE, "%s\n",
  62. (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
  63. (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
  64. }
  65. static ssize_t amdgpu_set_dpm_state(struct device *dev,
  66. struct device_attribute *attr,
  67. const char *buf,
  68. size_t count)
  69. {
  70. struct drm_device *ddev = dev_get_drvdata(dev);
  71. struct amdgpu_device *adev = ddev->dev_private;
  72. enum amd_pm_state_type state;
  73. if (strncmp("battery", buf, strlen("battery")) == 0)
  74. state = POWER_STATE_TYPE_BATTERY;
  75. else if (strncmp("balanced", buf, strlen("balanced")) == 0)
  76. state = POWER_STATE_TYPE_BALANCED;
  77. else if (strncmp("performance", buf, strlen("performance")) == 0)
  78. state = POWER_STATE_TYPE_PERFORMANCE;
  79. else {
  80. count = -EINVAL;
  81. goto fail;
  82. }
  83. if (adev->pp_enabled) {
  84. amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_ENABLE_USER_STATE, &state, NULL);
  85. } else {
  86. mutex_lock(&adev->pm.mutex);
  87. adev->pm.dpm.user_state = state;
  88. mutex_unlock(&adev->pm.mutex);
  89. /* Can't set dpm state when the card is off */
  90. if (!(adev->flags & AMD_IS_PX) ||
  91. (ddev->switch_power_state == DRM_SWITCH_POWER_ON))
  92. amdgpu_pm_compute_clocks(adev);
  93. }
  94. fail:
  95. return count;
  96. }
  97. static ssize_t amdgpu_get_dpm_forced_performance_level(struct device *dev,
  98. struct device_attribute *attr,
  99. char *buf)
  100. {
  101. struct drm_device *ddev = dev_get_drvdata(dev);
  102. struct amdgpu_device *adev = ddev->dev_private;
  103. if ((adev->flags & AMD_IS_PX) &&
  104. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  105. return snprintf(buf, PAGE_SIZE, "off\n");
  106. if (adev->pp_enabled) {
  107. enum amd_dpm_forced_level level;
  108. level = amdgpu_dpm_get_performance_level(adev);
  109. return snprintf(buf, PAGE_SIZE, "%s\n",
  110. (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" :
  111. (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" :
  112. (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" :
  113. (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" : "unknown");
  114. } else {
  115. enum amdgpu_dpm_forced_level level;
  116. level = adev->pm.dpm.forced_level;
  117. return snprintf(buf, PAGE_SIZE, "%s\n",
  118. (level == AMDGPU_DPM_FORCED_LEVEL_AUTO) ? "auto" :
  119. (level == AMDGPU_DPM_FORCED_LEVEL_LOW) ? "low" : "high");
  120. }
  121. }
  122. static ssize_t amdgpu_set_dpm_forced_performance_level(struct device *dev,
  123. struct device_attribute *attr,
  124. const char *buf,
  125. size_t count)
  126. {
  127. struct drm_device *ddev = dev_get_drvdata(dev);
  128. struct amdgpu_device *adev = ddev->dev_private;
  129. enum amdgpu_dpm_forced_level level;
  130. int ret = 0;
  131. /* Can't force performance level when the card is off */
  132. if ((adev->flags & AMD_IS_PX) &&
  133. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  134. return -EINVAL;
  135. if (strncmp("low", buf, strlen("low")) == 0) {
  136. level = AMDGPU_DPM_FORCED_LEVEL_LOW;
  137. } else if (strncmp("high", buf, strlen("high")) == 0) {
  138. level = AMDGPU_DPM_FORCED_LEVEL_HIGH;
  139. } else if (strncmp("auto", buf, strlen("auto")) == 0) {
  140. level = AMDGPU_DPM_FORCED_LEVEL_AUTO;
  141. } else if (strncmp("manual", buf, strlen("manual")) == 0) {
  142. level = AMDGPU_DPM_FORCED_LEVEL_MANUAL;
  143. } else {
  144. count = -EINVAL;
  145. goto fail;
  146. }
  147. if (adev->pp_enabled)
  148. amdgpu_dpm_force_performance_level(adev, level);
  149. else {
  150. mutex_lock(&adev->pm.mutex);
  151. if (adev->pm.dpm.thermal_active) {
  152. count = -EINVAL;
  153. mutex_unlock(&adev->pm.mutex);
  154. goto fail;
  155. }
  156. ret = amdgpu_dpm_force_performance_level(adev, level);
  157. if (ret)
  158. count = -EINVAL;
  159. else
  160. adev->pm.dpm.forced_level = level;
  161. mutex_unlock(&adev->pm.mutex);
  162. }
  163. fail:
  164. return count;
  165. }
  166. static ssize_t amdgpu_get_pp_num_states(struct device *dev,
  167. struct device_attribute *attr,
  168. char *buf)
  169. {
  170. struct drm_device *ddev = dev_get_drvdata(dev);
  171. struct amdgpu_device *adev = ddev->dev_private;
  172. struct pp_states_info data;
  173. int i, buf_len;
  174. if (adev->pp_enabled)
  175. amdgpu_dpm_get_pp_num_states(adev, &data);
  176. buf_len = snprintf(buf, PAGE_SIZE, "states: %d\n", data.nums);
  177. for (i = 0; i < data.nums; i++)
  178. buf_len += snprintf(buf + buf_len, PAGE_SIZE, "%d %s\n", i,
  179. (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" :
  180. (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" :
  181. (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" :
  182. (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default");
  183. return buf_len;
  184. }
  185. static ssize_t amdgpu_get_pp_cur_state(struct device *dev,
  186. struct device_attribute *attr,
  187. char *buf)
  188. {
  189. struct drm_device *ddev = dev_get_drvdata(dev);
  190. struct amdgpu_device *adev = ddev->dev_private;
  191. struct pp_states_info data;
  192. enum amd_pm_state_type pm = 0;
  193. int i = 0;
  194. if (adev->pp_enabled) {
  195. pm = amdgpu_dpm_get_current_power_state(adev);
  196. amdgpu_dpm_get_pp_num_states(adev, &data);
  197. for (i = 0; i < data.nums; i++) {
  198. if (pm == data.states[i])
  199. break;
  200. }
  201. if (i == data.nums)
  202. i = -EINVAL;
  203. }
  204. return snprintf(buf, PAGE_SIZE, "%d\n", i);
  205. }
  206. static ssize_t amdgpu_get_pp_force_state(struct device *dev,
  207. struct device_attribute *attr,
  208. char *buf)
  209. {
  210. struct drm_device *ddev = dev_get_drvdata(dev);
  211. struct amdgpu_device *adev = ddev->dev_private;
  212. struct pp_states_info data;
  213. enum amd_pm_state_type pm = 0;
  214. int i;
  215. if (adev->pp_force_state_enabled && adev->pp_enabled) {
  216. pm = amdgpu_dpm_get_current_power_state(adev);
  217. amdgpu_dpm_get_pp_num_states(adev, &data);
  218. for (i = 0; i < data.nums; i++) {
  219. if (pm == data.states[i])
  220. break;
  221. }
  222. if (i == data.nums)
  223. i = -EINVAL;
  224. return snprintf(buf, PAGE_SIZE, "%d\n", i);
  225. } else
  226. return snprintf(buf, PAGE_SIZE, "\n");
  227. }
  228. static ssize_t amdgpu_set_pp_force_state(struct device *dev,
  229. struct device_attribute *attr,
  230. const char *buf,
  231. size_t count)
  232. {
  233. struct drm_device *ddev = dev_get_drvdata(dev);
  234. struct amdgpu_device *adev = ddev->dev_private;
  235. enum amd_pm_state_type state = 0;
  236. unsigned long idx;
  237. int ret;
  238. if (strlen(buf) == 1)
  239. adev->pp_force_state_enabled = false;
  240. else if (adev->pp_enabled) {
  241. struct pp_states_info data;
  242. ret = kstrtoul(buf, 0, &idx);
  243. if (ret || idx >= ARRAY_SIZE(data.states)) {
  244. count = -EINVAL;
  245. goto fail;
  246. }
  247. amdgpu_dpm_get_pp_num_states(adev, &data);
  248. state = data.states[idx];
  249. /* only set user selected power states */
  250. if (state != POWER_STATE_TYPE_INTERNAL_BOOT &&
  251. state != POWER_STATE_TYPE_DEFAULT) {
  252. amdgpu_dpm_dispatch_task(adev,
  253. AMD_PP_EVENT_ENABLE_USER_STATE, &state, NULL);
  254. adev->pp_force_state_enabled = true;
  255. }
  256. }
  257. fail:
  258. return count;
  259. }
  260. static ssize_t amdgpu_get_pp_table(struct device *dev,
  261. struct device_attribute *attr,
  262. char *buf)
  263. {
  264. struct drm_device *ddev = dev_get_drvdata(dev);
  265. struct amdgpu_device *adev = ddev->dev_private;
  266. char *table = NULL;
  267. int size;
  268. if (adev->pp_enabled)
  269. size = amdgpu_dpm_get_pp_table(adev, &table);
  270. else
  271. return 0;
  272. if (size >= PAGE_SIZE)
  273. size = PAGE_SIZE - 1;
  274. memcpy(buf, table, size);
  275. return size;
  276. }
  277. static ssize_t amdgpu_set_pp_table(struct device *dev,
  278. struct device_attribute *attr,
  279. const char *buf,
  280. size_t count)
  281. {
  282. struct drm_device *ddev = dev_get_drvdata(dev);
  283. struct amdgpu_device *adev = ddev->dev_private;
  284. if (adev->pp_enabled)
  285. amdgpu_dpm_set_pp_table(adev, buf, count);
  286. return count;
  287. }
  288. static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev,
  289. struct device_attribute *attr,
  290. char *buf)
  291. {
  292. struct drm_device *ddev = dev_get_drvdata(dev);
  293. struct amdgpu_device *adev = ddev->dev_private;
  294. ssize_t size = 0;
  295. if (adev->pp_enabled)
  296. size = amdgpu_dpm_print_clock_levels(adev, PP_SCLK, buf);
  297. else if (adev->pm.funcs->print_clock_levels)
  298. size = adev->pm.funcs->print_clock_levels(adev, PP_SCLK, buf);
  299. return size;
  300. }
  301. static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev,
  302. struct device_attribute *attr,
  303. const char *buf,
  304. size_t count)
  305. {
  306. struct drm_device *ddev = dev_get_drvdata(dev);
  307. struct amdgpu_device *adev = ddev->dev_private;
  308. int ret;
  309. long level;
  310. uint32_t i, mask = 0;
  311. char sub_str[2];
  312. for (i = 0; i < strlen(buf); i++) {
  313. if (*(buf + i) == '\n')
  314. continue;
  315. sub_str[0] = *(buf + i);
  316. sub_str[1] = '\0';
  317. ret = kstrtol(sub_str, 0, &level);
  318. if (ret) {
  319. count = -EINVAL;
  320. goto fail;
  321. }
  322. mask |= 1 << level;
  323. }
  324. if (adev->pp_enabled)
  325. amdgpu_dpm_force_clock_level(adev, PP_SCLK, mask);
  326. else if (adev->pm.funcs->force_clock_level)
  327. adev->pm.funcs->force_clock_level(adev, PP_SCLK, mask);
  328. fail:
  329. return count;
  330. }
  331. static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev,
  332. struct device_attribute *attr,
  333. char *buf)
  334. {
  335. struct drm_device *ddev = dev_get_drvdata(dev);
  336. struct amdgpu_device *adev = ddev->dev_private;
  337. ssize_t size = 0;
  338. if (adev->pp_enabled)
  339. size = amdgpu_dpm_print_clock_levels(adev, PP_MCLK, buf);
  340. else if (adev->pm.funcs->print_clock_levels)
  341. size = adev->pm.funcs->print_clock_levels(adev, PP_MCLK, buf);
  342. return size;
  343. }
  344. static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev,
  345. struct device_attribute *attr,
  346. const char *buf,
  347. size_t count)
  348. {
  349. struct drm_device *ddev = dev_get_drvdata(dev);
  350. struct amdgpu_device *adev = ddev->dev_private;
  351. int ret;
  352. long level;
  353. uint32_t i, mask = 0;
  354. char sub_str[2];
  355. for (i = 0; i < strlen(buf); i++) {
  356. if (*(buf + i) == '\n')
  357. continue;
  358. sub_str[0] = *(buf + i);
  359. sub_str[1] = '\0';
  360. ret = kstrtol(sub_str, 0, &level);
  361. if (ret) {
  362. count = -EINVAL;
  363. goto fail;
  364. }
  365. mask |= 1 << level;
  366. }
  367. if (adev->pp_enabled)
  368. amdgpu_dpm_force_clock_level(adev, PP_MCLK, mask);
  369. else if (adev->pm.funcs->force_clock_level)
  370. adev->pm.funcs->force_clock_level(adev, PP_MCLK, mask);
  371. fail:
  372. return count;
  373. }
  374. static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev,
  375. struct device_attribute *attr,
  376. char *buf)
  377. {
  378. struct drm_device *ddev = dev_get_drvdata(dev);
  379. struct amdgpu_device *adev = ddev->dev_private;
  380. ssize_t size = 0;
  381. if (adev->pp_enabled)
  382. size = amdgpu_dpm_print_clock_levels(adev, PP_PCIE, buf);
  383. else if (adev->pm.funcs->print_clock_levels)
  384. size = adev->pm.funcs->print_clock_levels(adev, PP_PCIE, buf);
  385. return size;
  386. }
  387. static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev,
  388. struct device_attribute *attr,
  389. const char *buf,
  390. size_t count)
  391. {
  392. struct drm_device *ddev = dev_get_drvdata(dev);
  393. struct amdgpu_device *adev = ddev->dev_private;
  394. int ret;
  395. long level;
  396. uint32_t i, mask = 0;
  397. char sub_str[2];
  398. for (i = 0; i < strlen(buf); i++) {
  399. if (*(buf + i) == '\n')
  400. continue;
  401. sub_str[0] = *(buf + i);
  402. sub_str[1] = '\0';
  403. ret = kstrtol(sub_str, 0, &level);
  404. if (ret) {
  405. count = -EINVAL;
  406. goto fail;
  407. }
  408. mask |= 1 << level;
  409. }
  410. if (adev->pp_enabled)
  411. amdgpu_dpm_force_clock_level(adev, PP_PCIE, mask);
  412. else if (adev->pm.funcs->force_clock_level)
  413. adev->pm.funcs->force_clock_level(adev, PP_PCIE, mask);
  414. fail:
  415. return count;
  416. }
  417. static ssize_t amdgpu_get_pp_sclk_od(struct device *dev,
  418. struct device_attribute *attr,
  419. char *buf)
  420. {
  421. struct drm_device *ddev = dev_get_drvdata(dev);
  422. struct amdgpu_device *adev = ddev->dev_private;
  423. uint32_t value = 0;
  424. if (adev->pp_enabled)
  425. value = amdgpu_dpm_get_sclk_od(adev);
  426. else if (adev->pm.funcs->get_sclk_od)
  427. value = adev->pm.funcs->get_sclk_od(adev);
  428. return snprintf(buf, PAGE_SIZE, "%d\n", value);
  429. }
  430. static ssize_t amdgpu_set_pp_sclk_od(struct device *dev,
  431. struct device_attribute *attr,
  432. const char *buf,
  433. size_t count)
  434. {
  435. struct drm_device *ddev = dev_get_drvdata(dev);
  436. struct amdgpu_device *adev = ddev->dev_private;
  437. int ret;
  438. long int value;
  439. ret = kstrtol(buf, 0, &value);
  440. if (ret) {
  441. count = -EINVAL;
  442. goto fail;
  443. }
  444. if (adev->pp_enabled) {
  445. amdgpu_dpm_set_sclk_od(adev, (uint32_t)value);
  446. amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_READJUST_POWER_STATE, NULL, NULL);
  447. } else if (adev->pm.funcs->set_sclk_od) {
  448. adev->pm.funcs->set_sclk_od(adev, (uint32_t)value);
  449. adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
  450. amdgpu_pm_compute_clocks(adev);
  451. }
  452. fail:
  453. return count;
  454. }
  455. static ssize_t amdgpu_get_pp_mclk_od(struct device *dev,
  456. struct device_attribute *attr,
  457. char *buf)
  458. {
  459. struct drm_device *ddev = dev_get_drvdata(dev);
  460. struct amdgpu_device *adev = ddev->dev_private;
  461. uint32_t value = 0;
  462. if (adev->pp_enabled)
  463. value = amdgpu_dpm_get_mclk_od(adev);
  464. else if (adev->pm.funcs->get_mclk_od)
  465. value = adev->pm.funcs->get_mclk_od(adev);
  466. return snprintf(buf, PAGE_SIZE, "%d\n", value);
  467. }
  468. static ssize_t amdgpu_set_pp_mclk_od(struct device *dev,
  469. struct device_attribute *attr,
  470. const char *buf,
  471. size_t count)
  472. {
  473. struct drm_device *ddev = dev_get_drvdata(dev);
  474. struct amdgpu_device *adev = ddev->dev_private;
  475. int ret;
  476. long int value;
  477. ret = kstrtol(buf, 0, &value);
  478. if (ret) {
  479. count = -EINVAL;
  480. goto fail;
  481. }
  482. if (adev->pp_enabled) {
  483. amdgpu_dpm_set_mclk_od(adev, (uint32_t)value);
  484. amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_READJUST_POWER_STATE, NULL, NULL);
  485. } else if (adev->pm.funcs->set_mclk_od) {
  486. adev->pm.funcs->set_mclk_od(adev, (uint32_t)value);
  487. adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
  488. amdgpu_pm_compute_clocks(adev);
  489. }
  490. fail:
  491. return count;
  492. }
  493. static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, amdgpu_get_dpm_state, amdgpu_set_dpm_state);
  494. static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
  495. amdgpu_get_dpm_forced_performance_level,
  496. amdgpu_set_dpm_forced_performance_level);
  497. static DEVICE_ATTR(pp_num_states, S_IRUGO, amdgpu_get_pp_num_states, NULL);
  498. static DEVICE_ATTR(pp_cur_state, S_IRUGO, amdgpu_get_pp_cur_state, NULL);
  499. static DEVICE_ATTR(pp_force_state, S_IRUGO | S_IWUSR,
  500. amdgpu_get_pp_force_state,
  501. amdgpu_set_pp_force_state);
  502. static DEVICE_ATTR(pp_table, S_IRUGO | S_IWUSR,
  503. amdgpu_get_pp_table,
  504. amdgpu_set_pp_table);
  505. static DEVICE_ATTR(pp_dpm_sclk, S_IRUGO | S_IWUSR,
  506. amdgpu_get_pp_dpm_sclk,
  507. amdgpu_set_pp_dpm_sclk);
  508. static DEVICE_ATTR(pp_dpm_mclk, S_IRUGO | S_IWUSR,
  509. amdgpu_get_pp_dpm_mclk,
  510. amdgpu_set_pp_dpm_mclk);
  511. static DEVICE_ATTR(pp_dpm_pcie, S_IRUGO | S_IWUSR,
  512. amdgpu_get_pp_dpm_pcie,
  513. amdgpu_set_pp_dpm_pcie);
  514. static DEVICE_ATTR(pp_sclk_od, S_IRUGO | S_IWUSR,
  515. amdgpu_get_pp_sclk_od,
  516. amdgpu_set_pp_sclk_od);
  517. static DEVICE_ATTR(pp_mclk_od, S_IRUGO | S_IWUSR,
  518. amdgpu_get_pp_mclk_od,
  519. amdgpu_set_pp_mclk_od);
  520. static ssize_t amdgpu_hwmon_show_temp(struct device *dev,
  521. struct device_attribute *attr,
  522. char *buf)
  523. {
  524. struct amdgpu_device *adev = dev_get_drvdata(dev);
  525. struct drm_device *ddev = adev->ddev;
  526. int temp;
  527. /* Can't get temperature when the card is off */
  528. if ((adev->flags & AMD_IS_PX) &&
  529. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  530. return -EINVAL;
  531. if (!adev->pp_enabled && !adev->pm.funcs->get_temperature)
  532. temp = 0;
  533. else
  534. temp = amdgpu_dpm_get_temperature(adev);
  535. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  536. }
  537. static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev,
  538. struct device_attribute *attr,
  539. char *buf)
  540. {
  541. struct amdgpu_device *adev = dev_get_drvdata(dev);
  542. int hyst = to_sensor_dev_attr(attr)->index;
  543. int temp;
  544. if (hyst)
  545. temp = adev->pm.dpm.thermal.min_temp;
  546. else
  547. temp = adev->pm.dpm.thermal.max_temp;
  548. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  549. }
  550. static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev,
  551. struct device_attribute *attr,
  552. char *buf)
  553. {
  554. struct amdgpu_device *adev = dev_get_drvdata(dev);
  555. u32 pwm_mode = 0;
  556. if (!adev->pp_enabled && !adev->pm.funcs->get_fan_control_mode)
  557. return -EINVAL;
  558. pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
  559. /* never 0 (full-speed), fuse or smc-controlled always */
  560. return sprintf(buf, "%i\n", pwm_mode == FDO_PWM_MODE_STATIC ? 1 : 2);
  561. }
  562. static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev,
  563. struct device_attribute *attr,
  564. const char *buf,
  565. size_t count)
  566. {
  567. struct amdgpu_device *adev = dev_get_drvdata(dev);
  568. int err;
  569. int value;
  570. if (!adev->pp_enabled && !adev->pm.funcs->set_fan_control_mode)
  571. return -EINVAL;
  572. err = kstrtoint(buf, 10, &value);
  573. if (err)
  574. return err;
  575. switch (value) {
  576. case 1: /* manual, percent-based */
  577. amdgpu_dpm_set_fan_control_mode(adev, FDO_PWM_MODE_STATIC);
  578. break;
  579. default: /* disable */
  580. amdgpu_dpm_set_fan_control_mode(adev, 0);
  581. break;
  582. }
  583. return count;
  584. }
  585. static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev,
  586. struct device_attribute *attr,
  587. char *buf)
  588. {
  589. return sprintf(buf, "%i\n", 0);
  590. }
  591. static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev,
  592. struct device_attribute *attr,
  593. char *buf)
  594. {
  595. return sprintf(buf, "%i\n", 255);
  596. }
  597. static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev,
  598. struct device_attribute *attr,
  599. const char *buf, size_t count)
  600. {
  601. struct amdgpu_device *adev = dev_get_drvdata(dev);
  602. int err;
  603. u32 value;
  604. err = kstrtou32(buf, 10, &value);
  605. if (err)
  606. return err;
  607. value = (value * 100) / 255;
  608. err = amdgpu_dpm_set_fan_speed_percent(adev, value);
  609. if (err)
  610. return err;
  611. return count;
  612. }
  613. static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev,
  614. struct device_attribute *attr,
  615. char *buf)
  616. {
  617. struct amdgpu_device *adev = dev_get_drvdata(dev);
  618. int err;
  619. u32 speed;
  620. err = amdgpu_dpm_get_fan_speed_percent(adev, &speed);
  621. if (err)
  622. return err;
  623. speed = (speed * 255) / 100;
  624. return sprintf(buf, "%i\n", speed);
  625. }
  626. static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev,
  627. struct device_attribute *attr,
  628. char *buf)
  629. {
  630. struct amdgpu_device *adev = dev_get_drvdata(dev);
  631. int err;
  632. u32 speed;
  633. err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed);
  634. if (err)
  635. return err;
  636. return sprintf(buf, "%i\n", speed);
  637. }
  638. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, 0);
  639. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0);
  640. static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1);
  641. static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0);
  642. static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0);
  643. static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0);
  644. static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0);
  645. static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0);
  646. static struct attribute *hwmon_attributes[] = {
  647. &sensor_dev_attr_temp1_input.dev_attr.attr,
  648. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  649. &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
  650. &sensor_dev_attr_pwm1.dev_attr.attr,
  651. &sensor_dev_attr_pwm1_enable.dev_attr.attr,
  652. &sensor_dev_attr_pwm1_min.dev_attr.attr,
  653. &sensor_dev_attr_pwm1_max.dev_attr.attr,
  654. &sensor_dev_attr_fan1_input.dev_attr.attr,
  655. NULL
  656. };
  657. static umode_t hwmon_attributes_visible(struct kobject *kobj,
  658. struct attribute *attr, int index)
  659. {
  660. struct device *dev = kobj_to_dev(kobj);
  661. struct amdgpu_device *adev = dev_get_drvdata(dev);
  662. umode_t effective_mode = attr->mode;
  663. /* Skip limit attributes if DPM is not enabled */
  664. if (!adev->pm.dpm_enabled &&
  665. (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
  666. attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
  667. attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
  668. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
  669. attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  670. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  671. return 0;
  672. if (adev->pp_enabled)
  673. return effective_mode;
  674. /* Skip fan attributes if fan is not present */
  675. if (adev->pm.no_fan &&
  676. (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
  677. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
  678. attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  679. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  680. return 0;
  681. /* mask fan attributes if we have no bindings for this asic to expose */
  682. if ((!adev->pm.funcs->get_fan_speed_percent &&
  683. attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
  684. (!adev->pm.funcs->get_fan_control_mode &&
  685. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
  686. effective_mode &= ~S_IRUGO;
  687. if ((!adev->pm.funcs->set_fan_speed_percent &&
  688. attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
  689. (!adev->pm.funcs->set_fan_control_mode &&
  690. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
  691. effective_mode &= ~S_IWUSR;
  692. /* hide max/min values if we can't both query and manage the fan */
  693. if ((!adev->pm.funcs->set_fan_speed_percent &&
  694. !adev->pm.funcs->get_fan_speed_percent) &&
  695. (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  696. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  697. return 0;
  698. /* requires powerplay */
  699. if (attr == &sensor_dev_attr_fan1_input.dev_attr.attr)
  700. return 0;
  701. return effective_mode;
  702. }
  703. static const struct attribute_group hwmon_attrgroup = {
  704. .attrs = hwmon_attributes,
  705. .is_visible = hwmon_attributes_visible,
  706. };
  707. static const struct attribute_group *hwmon_groups[] = {
  708. &hwmon_attrgroup,
  709. NULL
  710. };
  711. void amdgpu_dpm_thermal_work_handler(struct work_struct *work)
  712. {
  713. struct amdgpu_device *adev =
  714. container_of(work, struct amdgpu_device,
  715. pm.dpm.thermal.work);
  716. /* switch to the thermal state */
  717. enum amd_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
  718. if (!adev->pm.dpm_enabled)
  719. return;
  720. if (adev->pm.funcs->get_temperature) {
  721. int temp = amdgpu_dpm_get_temperature(adev);
  722. if (temp < adev->pm.dpm.thermal.min_temp)
  723. /* switch back the user state */
  724. dpm_state = adev->pm.dpm.user_state;
  725. } else {
  726. if (adev->pm.dpm.thermal.high_to_low)
  727. /* switch back the user state */
  728. dpm_state = adev->pm.dpm.user_state;
  729. }
  730. mutex_lock(&adev->pm.mutex);
  731. if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
  732. adev->pm.dpm.thermal_active = true;
  733. else
  734. adev->pm.dpm.thermal_active = false;
  735. adev->pm.dpm.state = dpm_state;
  736. mutex_unlock(&adev->pm.mutex);
  737. amdgpu_pm_compute_clocks(adev);
  738. }
  739. static struct amdgpu_ps *amdgpu_dpm_pick_power_state(struct amdgpu_device *adev,
  740. enum amd_pm_state_type dpm_state)
  741. {
  742. int i;
  743. struct amdgpu_ps *ps;
  744. u32 ui_class;
  745. bool single_display = (adev->pm.dpm.new_active_crtc_count < 2) ?
  746. true : false;
  747. /* check if the vblank period is too short to adjust the mclk */
  748. if (single_display && adev->pm.funcs->vblank_too_short) {
  749. if (amdgpu_dpm_vblank_too_short(adev))
  750. single_display = false;
  751. }
  752. /* certain older asics have a separare 3D performance state,
  753. * so try that first if the user selected performance
  754. */
  755. if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
  756. dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
  757. /* balanced states don't exist at the moment */
  758. if (dpm_state == POWER_STATE_TYPE_BALANCED)
  759. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  760. restart_search:
  761. /* Pick the best power state based on current conditions */
  762. for (i = 0; i < adev->pm.dpm.num_ps; i++) {
  763. ps = &adev->pm.dpm.ps[i];
  764. ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
  765. switch (dpm_state) {
  766. /* user states */
  767. case POWER_STATE_TYPE_BATTERY:
  768. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
  769. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  770. if (single_display)
  771. return ps;
  772. } else
  773. return ps;
  774. }
  775. break;
  776. case POWER_STATE_TYPE_BALANCED:
  777. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
  778. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  779. if (single_display)
  780. return ps;
  781. } else
  782. return ps;
  783. }
  784. break;
  785. case POWER_STATE_TYPE_PERFORMANCE:
  786. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  787. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  788. if (single_display)
  789. return ps;
  790. } else
  791. return ps;
  792. }
  793. break;
  794. /* internal states */
  795. case POWER_STATE_TYPE_INTERNAL_UVD:
  796. if (adev->pm.dpm.uvd_ps)
  797. return adev->pm.dpm.uvd_ps;
  798. else
  799. break;
  800. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  801. if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  802. return ps;
  803. break;
  804. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  805. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  806. return ps;
  807. break;
  808. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  809. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  810. return ps;
  811. break;
  812. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  813. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  814. return ps;
  815. break;
  816. case POWER_STATE_TYPE_INTERNAL_BOOT:
  817. return adev->pm.dpm.boot_ps;
  818. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  819. if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
  820. return ps;
  821. break;
  822. case POWER_STATE_TYPE_INTERNAL_ACPI:
  823. if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
  824. return ps;
  825. break;
  826. case POWER_STATE_TYPE_INTERNAL_ULV:
  827. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
  828. return ps;
  829. break;
  830. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  831. if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
  832. return ps;
  833. break;
  834. default:
  835. break;
  836. }
  837. }
  838. /* use a fallback state if we didn't match */
  839. switch (dpm_state) {
  840. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  841. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
  842. goto restart_search;
  843. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  844. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  845. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  846. if (adev->pm.dpm.uvd_ps) {
  847. return adev->pm.dpm.uvd_ps;
  848. } else {
  849. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  850. goto restart_search;
  851. }
  852. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  853. dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
  854. goto restart_search;
  855. case POWER_STATE_TYPE_INTERNAL_ACPI:
  856. dpm_state = POWER_STATE_TYPE_BATTERY;
  857. goto restart_search;
  858. case POWER_STATE_TYPE_BATTERY:
  859. case POWER_STATE_TYPE_BALANCED:
  860. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  861. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  862. goto restart_search;
  863. default:
  864. break;
  865. }
  866. return NULL;
  867. }
  868. static void amdgpu_dpm_change_power_state_locked(struct amdgpu_device *adev)
  869. {
  870. struct amdgpu_ps *ps;
  871. enum amd_pm_state_type dpm_state;
  872. int ret;
  873. bool equal;
  874. /* if dpm init failed */
  875. if (!adev->pm.dpm_enabled)
  876. return;
  877. if (adev->pm.dpm.user_state != adev->pm.dpm.state) {
  878. /* add other state override checks here */
  879. if ((!adev->pm.dpm.thermal_active) &&
  880. (!adev->pm.dpm.uvd_active))
  881. adev->pm.dpm.state = adev->pm.dpm.user_state;
  882. }
  883. dpm_state = adev->pm.dpm.state;
  884. ps = amdgpu_dpm_pick_power_state(adev, dpm_state);
  885. if (ps)
  886. adev->pm.dpm.requested_ps = ps;
  887. else
  888. return;
  889. if (amdgpu_dpm == 1) {
  890. printk("switching from power state:\n");
  891. amdgpu_dpm_print_power_state(adev, adev->pm.dpm.current_ps);
  892. printk("switching to power state:\n");
  893. amdgpu_dpm_print_power_state(adev, adev->pm.dpm.requested_ps);
  894. }
  895. /* update whether vce is active */
  896. ps->vce_active = adev->pm.dpm.vce_active;
  897. amdgpu_dpm_display_configuration_changed(adev);
  898. ret = amdgpu_dpm_pre_set_power_state(adev);
  899. if (ret)
  900. return;
  901. if ((0 != amgdpu_dpm_check_state_equal(adev, adev->pm.dpm.current_ps, adev->pm.dpm.requested_ps, &equal)))
  902. equal = false;
  903. if (equal)
  904. return;
  905. amdgpu_dpm_set_power_state(adev);
  906. amdgpu_dpm_post_set_power_state(adev);
  907. adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
  908. adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
  909. if (adev->pm.funcs->force_performance_level) {
  910. if (adev->pm.dpm.thermal_active) {
  911. enum amdgpu_dpm_forced_level level = adev->pm.dpm.forced_level;
  912. /* force low perf level for thermal */
  913. amdgpu_dpm_force_performance_level(adev, AMDGPU_DPM_FORCED_LEVEL_LOW);
  914. /* save the user's level */
  915. adev->pm.dpm.forced_level = level;
  916. } else {
  917. /* otherwise, user selected level */
  918. amdgpu_dpm_force_performance_level(adev, adev->pm.dpm.forced_level);
  919. }
  920. }
  921. }
  922. void amdgpu_dpm_enable_uvd(struct amdgpu_device *adev, bool enable)
  923. {
  924. if (adev->pp_enabled || adev->pm.funcs->powergate_uvd) {
  925. /* enable/disable UVD */
  926. mutex_lock(&adev->pm.mutex);
  927. amdgpu_dpm_powergate_uvd(adev, !enable);
  928. mutex_unlock(&adev->pm.mutex);
  929. } else {
  930. if (enable) {
  931. mutex_lock(&adev->pm.mutex);
  932. adev->pm.dpm.uvd_active = true;
  933. adev->pm.dpm.state = POWER_STATE_TYPE_INTERNAL_UVD;
  934. mutex_unlock(&adev->pm.mutex);
  935. } else {
  936. mutex_lock(&adev->pm.mutex);
  937. adev->pm.dpm.uvd_active = false;
  938. mutex_unlock(&adev->pm.mutex);
  939. }
  940. amdgpu_pm_compute_clocks(adev);
  941. }
  942. }
  943. void amdgpu_dpm_enable_vce(struct amdgpu_device *adev, bool enable)
  944. {
  945. if (adev->pp_enabled || adev->pm.funcs->powergate_vce) {
  946. /* enable/disable VCE */
  947. mutex_lock(&adev->pm.mutex);
  948. amdgpu_dpm_powergate_vce(adev, !enable);
  949. mutex_unlock(&adev->pm.mutex);
  950. } else {
  951. if (enable) {
  952. mutex_lock(&adev->pm.mutex);
  953. adev->pm.dpm.vce_active = true;
  954. /* XXX select vce level based on ring/task */
  955. adev->pm.dpm.vce_level = AMD_VCE_LEVEL_AC_ALL;
  956. mutex_unlock(&adev->pm.mutex);
  957. } else {
  958. mutex_lock(&adev->pm.mutex);
  959. adev->pm.dpm.vce_active = false;
  960. mutex_unlock(&adev->pm.mutex);
  961. }
  962. amdgpu_pm_compute_clocks(adev);
  963. }
  964. }
  965. void amdgpu_pm_print_power_states(struct amdgpu_device *adev)
  966. {
  967. int i;
  968. if (adev->pp_enabled)
  969. /* TO DO */
  970. return;
  971. for (i = 0; i < adev->pm.dpm.num_ps; i++)
  972. amdgpu_dpm_print_power_state(adev, &adev->pm.dpm.ps[i]);
  973. }
  974. int amdgpu_pm_sysfs_init(struct amdgpu_device *adev)
  975. {
  976. int ret;
  977. if (adev->pm.sysfs_initialized)
  978. return 0;
  979. if (!adev->pp_enabled) {
  980. if (adev->pm.funcs->get_temperature == NULL)
  981. return 0;
  982. }
  983. adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev,
  984. DRIVER_NAME, adev,
  985. hwmon_groups);
  986. if (IS_ERR(adev->pm.int_hwmon_dev)) {
  987. ret = PTR_ERR(adev->pm.int_hwmon_dev);
  988. dev_err(adev->dev,
  989. "Unable to register hwmon device: %d\n", ret);
  990. return ret;
  991. }
  992. ret = device_create_file(adev->dev, &dev_attr_power_dpm_state);
  993. if (ret) {
  994. DRM_ERROR("failed to create device file for dpm state\n");
  995. return ret;
  996. }
  997. ret = device_create_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
  998. if (ret) {
  999. DRM_ERROR("failed to create device file for dpm state\n");
  1000. return ret;
  1001. }
  1002. if (adev->pp_enabled) {
  1003. ret = device_create_file(adev->dev, &dev_attr_pp_num_states);
  1004. if (ret) {
  1005. DRM_ERROR("failed to create device file pp_num_states\n");
  1006. return ret;
  1007. }
  1008. ret = device_create_file(adev->dev, &dev_attr_pp_cur_state);
  1009. if (ret) {
  1010. DRM_ERROR("failed to create device file pp_cur_state\n");
  1011. return ret;
  1012. }
  1013. ret = device_create_file(adev->dev, &dev_attr_pp_force_state);
  1014. if (ret) {
  1015. DRM_ERROR("failed to create device file pp_force_state\n");
  1016. return ret;
  1017. }
  1018. ret = device_create_file(adev->dev, &dev_attr_pp_table);
  1019. if (ret) {
  1020. DRM_ERROR("failed to create device file pp_table\n");
  1021. return ret;
  1022. }
  1023. }
  1024. ret = device_create_file(adev->dev, &dev_attr_pp_dpm_sclk);
  1025. if (ret) {
  1026. DRM_ERROR("failed to create device file pp_dpm_sclk\n");
  1027. return ret;
  1028. }
  1029. ret = device_create_file(adev->dev, &dev_attr_pp_dpm_mclk);
  1030. if (ret) {
  1031. DRM_ERROR("failed to create device file pp_dpm_mclk\n");
  1032. return ret;
  1033. }
  1034. ret = device_create_file(adev->dev, &dev_attr_pp_dpm_pcie);
  1035. if (ret) {
  1036. DRM_ERROR("failed to create device file pp_dpm_pcie\n");
  1037. return ret;
  1038. }
  1039. ret = device_create_file(adev->dev, &dev_attr_pp_sclk_od);
  1040. if (ret) {
  1041. DRM_ERROR("failed to create device file pp_sclk_od\n");
  1042. return ret;
  1043. }
  1044. ret = device_create_file(adev->dev, &dev_attr_pp_mclk_od);
  1045. if (ret) {
  1046. DRM_ERROR("failed to create device file pp_mclk_od\n");
  1047. return ret;
  1048. }
  1049. ret = amdgpu_debugfs_pm_init(adev);
  1050. if (ret) {
  1051. DRM_ERROR("Failed to register debugfs file for dpm!\n");
  1052. return ret;
  1053. }
  1054. adev->pm.sysfs_initialized = true;
  1055. return 0;
  1056. }
  1057. void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev)
  1058. {
  1059. if (adev->pm.int_hwmon_dev)
  1060. hwmon_device_unregister(adev->pm.int_hwmon_dev);
  1061. device_remove_file(adev->dev, &dev_attr_power_dpm_state);
  1062. device_remove_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
  1063. if (adev->pp_enabled) {
  1064. device_remove_file(adev->dev, &dev_attr_pp_num_states);
  1065. device_remove_file(adev->dev, &dev_attr_pp_cur_state);
  1066. device_remove_file(adev->dev, &dev_attr_pp_force_state);
  1067. device_remove_file(adev->dev, &dev_attr_pp_table);
  1068. }
  1069. device_remove_file(adev->dev, &dev_attr_pp_dpm_sclk);
  1070. device_remove_file(adev->dev, &dev_attr_pp_dpm_mclk);
  1071. device_remove_file(adev->dev, &dev_attr_pp_dpm_pcie);
  1072. device_remove_file(adev->dev, &dev_attr_pp_sclk_od);
  1073. device_remove_file(adev->dev, &dev_attr_pp_mclk_od);
  1074. }
  1075. void amdgpu_pm_compute_clocks(struct amdgpu_device *adev)
  1076. {
  1077. struct drm_device *ddev = adev->ddev;
  1078. struct drm_crtc *crtc;
  1079. struct amdgpu_crtc *amdgpu_crtc;
  1080. int i = 0;
  1081. if (!adev->pm.dpm_enabled)
  1082. return;
  1083. amdgpu_display_bandwidth_update(adev);
  1084. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  1085. struct amdgpu_ring *ring = adev->rings[i];
  1086. if (ring && ring->ready)
  1087. amdgpu_fence_wait_empty(ring);
  1088. }
  1089. if (adev->pp_enabled) {
  1090. amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_DISPLAY_CONFIG_CHANGE, NULL, NULL);
  1091. } else {
  1092. mutex_lock(&adev->pm.mutex);
  1093. adev->pm.dpm.new_active_crtcs = 0;
  1094. adev->pm.dpm.new_active_crtc_count = 0;
  1095. if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) {
  1096. list_for_each_entry(crtc,
  1097. &ddev->mode_config.crtc_list, head) {
  1098. amdgpu_crtc = to_amdgpu_crtc(crtc);
  1099. if (crtc->enabled) {
  1100. adev->pm.dpm.new_active_crtcs |= (1 << amdgpu_crtc->crtc_id);
  1101. adev->pm.dpm.new_active_crtc_count++;
  1102. }
  1103. }
  1104. }
  1105. /* update battery/ac status */
  1106. if (power_supply_is_system_supplied() > 0)
  1107. adev->pm.dpm.ac_power = true;
  1108. else
  1109. adev->pm.dpm.ac_power = false;
  1110. amdgpu_dpm_change_power_state_locked(adev);
  1111. mutex_unlock(&adev->pm.mutex);
  1112. }
  1113. }
  1114. /*
  1115. * Debugfs info
  1116. */
  1117. #if defined(CONFIG_DEBUG_FS)
  1118. static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev)
  1119. {
  1120. int32_t value;
  1121. /* sanity check PP is enabled */
  1122. if (!(adev->powerplay.pp_funcs &&
  1123. adev->powerplay.pp_funcs->read_sensor))
  1124. return -EINVAL;
  1125. /* GPU Clocks */
  1126. seq_printf(m, "GFX Clocks and Power:\n");
  1127. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, &value))
  1128. seq_printf(m, "\t%u MHz (MCLK)\n", value/100);
  1129. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, &value))
  1130. seq_printf(m, "\t%u MHz (SCLK)\n", value/100);
  1131. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, &value))
  1132. seq_printf(m, "\t%u mV (VDDGFX)\n", value);
  1133. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, &value))
  1134. seq_printf(m, "\t%u mV (VDDNB)\n", value);
  1135. seq_printf(m, "\n");
  1136. /* GPU Temp */
  1137. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, &value))
  1138. seq_printf(m, "GPU Temperature: %u C\n", value/1000);
  1139. /* GPU Load */
  1140. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, &value))
  1141. seq_printf(m, "GPU Load: %u %%\n", value);
  1142. seq_printf(m, "\n");
  1143. /* UVD clocks */
  1144. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, &value)) {
  1145. if (!value) {
  1146. seq_printf(m, "UVD: Disabled\n");
  1147. } else {
  1148. seq_printf(m, "UVD: Enabled\n");
  1149. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, &value))
  1150. seq_printf(m, "\t%u MHz (DCLK)\n", value/100);
  1151. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, &value))
  1152. seq_printf(m, "\t%u MHz (VCLK)\n", value/100);
  1153. }
  1154. }
  1155. seq_printf(m, "\n");
  1156. /* VCE clocks */
  1157. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, &value)) {
  1158. if (!value) {
  1159. seq_printf(m, "VCE: Disabled\n");
  1160. } else {
  1161. seq_printf(m, "VCE: Enabled\n");
  1162. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, &value))
  1163. seq_printf(m, "\t%u MHz (ECCLK)\n", value/100);
  1164. }
  1165. }
  1166. return 0;
  1167. }
  1168. static int amdgpu_debugfs_pm_info(struct seq_file *m, void *data)
  1169. {
  1170. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1171. struct drm_device *dev = node->minor->dev;
  1172. struct amdgpu_device *adev = dev->dev_private;
  1173. struct drm_device *ddev = adev->ddev;
  1174. if (!adev->pm.dpm_enabled) {
  1175. seq_printf(m, "dpm not enabled\n");
  1176. return 0;
  1177. }
  1178. if ((adev->flags & AMD_IS_PX) &&
  1179. (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
  1180. seq_printf(m, "PX asic powered off\n");
  1181. } else if (adev->pp_enabled) {
  1182. return amdgpu_debugfs_pm_info_pp(m, adev);
  1183. } else {
  1184. mutex_lock(&adev->pm.mutex);
  1185. if (adev->pm.funcs->debugfs_print_current_performance_level)
  1186. adev->pm.funcs->debugfs_print_current_performance_level(adev, m);
  1187. else
  1188. seq_printf(m, "Debugfs support not implemented for this asic\n");
  1189. mutex_unlock(&adev->pm.mutex);
  1190. }
  1191. return 0;
  1192. }
  1193. static const struct drm_info_list amdgpu_pm_info_list[] = {
  1194. {"amdgpu_pm_info", amdgpu_debugfs_pm_info, 0, NULL},
  1195. };
  1196. #endif
  1197. static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev)
  1198. {
  1199. #if defined(CONFIG_DEBUG_FS)
  1200. return amdgpu_debugfs_add_files(adev, amdgpu_pm_info_list, ARRAY_SIZE(amdgpu_pm_info_list));
  1201. #else
  1202. return 0;
  1203. #endif
  1204. }