amdgpu_gem.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/ktime.h>
  29. #include <linux/pagemap.h>
  30. #include <drm/drmP.h>
  31. #include <drm/amdgpu_drm.h>
  32. #include "amdgpu.h"
  33. void amdgpu_gem_object_free(struct drm_gem_object *gobj)
  34. {
  35. struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
  36. if (robj) {
  37. if (robj->gem_base.import_attach)
  38. drm_prime_gem_destroy(&robj->gem_base, robj->tbo.sg);
  39. amdgpu_mn_unregister(robj);
  40. amdgpu_bo_unref(&robj);
  41. }
  42. }
  43. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  44. int alignment, u32 initial_domain,
  45. u64 flags, bool kernel,
  46. struct drm_gem_object **obj)
  47. {
  48. struct amdgpu_bo *robj;
  49. unsigned long max_size;
  50. int r;
  51. *obj = NULL;
  52. /* At least align on page size */
  53. if (alignment < PAGE_SIZE) {
  54. alignment = PAGE_SIZE;
  55. }
  56. if (!(initial_domain & (AMDGPU_GEM_DOMAIN_GDS | AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA))) {
  57. /* Maximum bo size is the unpinned gtt size since we use the gtt to
  58. * handle vram to system pool migrations.
  59. */
  60. max_size = adev->mc.gtt_size - adev->gart_pin_size;
  61. if (size > max_size) {
  62. DRM_DEBUG("Allocation size %ldMb bigger than %ldMb limit\n",
  63. size >> 20, max_size >> 20);
  64. return -ENOMEM;
  65. }
  66. }
  67. retry:
  68. r = amdgpu_bo_create(adev, size, alignment, kernel, initial_domain,
  69. flags, NULL, NULL, &robj);
  70. if (r) {
  71. if (r != -ERESTARTSYS) {
  72. if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
  73. initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
  74. goto retry;
  75. }
  76. DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
  77. size, initial_domain, alignment, r);
  78. }
  79. return r;
  80. }
  81. *obj = &robj->gem_base;
  82. return 0;
  83. }
  84. void amdgpu_gem_force_release(struct amdgpu_device *adev)
  85. {
  86. struct drm_device *ddev = adev->ddev;
  87. struct drm_file *file;
  88. mutex_lock(&ddev->filelist_mutex);
  89. list_for_each_entry(file, &ddev->filelist, lhead) {
  90. struct drm_gem_object *gobj;
  91. int handle;
  92. WARN_ONCE(1, "Still active user space clients!\n");
  93. spin_lock(&file->table_lock);
  94. idr_for_each_entry(&file->object_idr, gobj, handle) {
  95. WARN_ONCE(1, "And also active allocations!\n");
  96. drm_gem_object_unreference_unlocked(gobj);
  97. }
  98. idr_destroy(&file->object_idr);
  99. spin_unlock(&file->table_lock);
  100. }
  101. mutex_unlock(&ddev->filelist_mutex);
  102. }
  103. /*
  104. * Call from drm_gem_handle_create which appear in both new and open ioctl
  105. * case.
  106. */
  107. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  108. struct drm_file *file_priv)
  109. {
  110. struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj);
  111. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  112. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  113. struct amdgpu_vm *vm = &fpriv->vm;
  114. struct amdgpu_bo_va *bo_va;
  115. int r;
  116. r = amdgpu_bo_reserve(abo, false);
  117. if (r)
  118. return r;
  119. bo_va = amdgpu_vm_bo_find(vm, abo);
  120. if (!bo_va) {
  121. bo_va = amdgpu_vm_bo_add(adev, vm, abo);
  122. } else {
  123. ++bo_va->ref_count;
  124. }
  125. amdgpu_bo_unreserve(abo);
  126. return 0;
  127. }
  128. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  129. struct drm_file *file_priv)
  130. {
  131. struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
  132. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  133. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  134. struct amdgpu_vm *vm = &fpriv->vm;
  135. struct amdgpu_bo_list_entry vm_pd;
  136. struct list_head list, duplicates;
  137. struct ttm_validate_buffer tv;
  138. struct ww_acquire_ctx ticket;
  139. struct amdgpu_bo_va *bo_va;
  140. int r;
  141. INIT_LIST_HEAD(&list);
  142. INIT_LIST_HEAD(&duplicates);
  143. tv.bo = &bo->tbo;
  144. tv.shared = true;
  145. list_add(&tv.head, &list);
  146. amdgpu_vm_get_pd_bo(vm, &list, &vm_pd);
  147. r = ttm_eu_reserve_buffers(&ticket, &list, false, &duplicates);
  148. if (r) {
  149. dev_err(adev->dev, "leaking bo va because "
  150. "we fail to reserve bo (%d)\n", r);
  151. return;
  152. }
  153. bo_va = amdgpu_vm_bo_find(vm, bo);
  154. if (bo_va) {
  155. if (--bo_va->ref_count == 0) {
  156. amdgpu_vm_bo_rmv(adev, bo_va);
  157. }
  158. }
  159. ttm_eu_backoff_reservation(&ticket, &list);
  160. }
  161. static int amdgpu_gem_handle_lockup(struct amdgpu_device *adev, int r)
  162. {
  163. if (r == -EDEADLK) {
  164. r = amdgpu_gpu_reset(adev);
  165. if (!r)
  166. r = -EAGAIN;
  167. }
  168. return r;
  169. }
  170. /*
  171. * GEM ioctls.
  172. */
  173. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  174. struct drm_file *filp)
  175. {
  176. struct amdgpu_device *adev = dev->dev_private;
  177. union drm_amdgpu_gem_create *args = data;
  178. uint64_t size = args->in.bo_size;
  179. struct drm_gem_object *gobj;
  180. uint32_t handle;
  181. bool kernel = false;
  182. int r;
  183. /* reject invalid gem flags */
  184. if (args->in.domain_flags & ~(AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  185. AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  186. AMDGPU_GEM_CREATE_CPU_GTT_USWC |
  187. AMDGPU_GEM_CREATE_VRAM_CLEARED|
  188. AMDGPU_GEM_CREATE_SHADOW |
  189. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)) {
  190. r = -EINVAL;
  191. goto error_unlock;
  192. }
  193. /* reject invalid gem domains */
  194. if (args->in.domains & ~(AMDGPU_GEM_DOMAIN_CPU |
  195. AMDGPU_GEM_DOMAIN_GTT |
  196. AMDGPU_GEM_DOMAIN_VRAM |
  197. AMDGPU_GEM_DOMAIN_GDS |
  198. AMDGPU_GEM_DOMAIN_GWS |
  199. AMDGPU_GEM_DOMAIN_OA)) {
  200. r = -EINVAL;
  201. goto error_unlock;
  202. }
  203. /* create a gem object to contain this object in */
  204. if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
  205. AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
  206. kernel = true;
  207. if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
  208. size = size << AMDGPU_GDS_SHIFT;
  209. else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
  210. size = size << AMDGPU_GWS_SHIFT;
  211. else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
  212. size = size << AMDGPU_OA_SHIFT;
  213. else {
  214. r = -EINVAL;
  215. goto error_unlock;
  216. }
  217. }
  218. size = roundup(size, PAGE_SIZE);
  219. r = amdgpu_gem_object_create(adev, size, args->in.alignment,
  220. (u32)(0xffffffff & args->in.domains),
  221. args->in.domain_flags,
  222. kernel, &gobj);
  223. if (r)
  224. goto error_unlock;
  225. r = drm_gem_handle_create(filp, gobj, &handle);
  226. /* drop reference from allocate - handle holds it now */
  227. drm_gem_object_unreference_unlocked(gobj);
  228. if (r)
  229. goto error_unlock;
  230. memset(args, 0, sizeof(*args));
  231. args->out.handle = handle;
  232. return 0;
  233. error_unlock:
  234. r = amdgpu_gem_handle_lockup(adev, r);
  235. return r;
  236. }
  237. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  238. struct drm_file *filp)
  239. {
  240. struct amdgpu_device *adev = dev->dev_private;
  241. struct drm_amdgpu_gem_userptr *args = data;
  242. struct drm_gem_object *gobj;
  243. struct amdgpu_bo *bo;
  244. uint32_t handle;
  245. int r;
  246. if (offset_in_page(args->addr | args->size))
  247. return -EINVAL;
  248. /* reject unknown flag values */
  249. if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
  250. AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
  251. AMDGPU_GEM_USERPTR_REGISTER))
  252. return -EINVAL;
  253. if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) &&
  254. !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
  255. /* if we want to write to it we must install a MMU notifier */
  256. return -EACCES;
  257. }
  258. /* create a gem object to contain this object in */
  259. r = amdgpu_gem_object_create(adev, args->size, 0,
  260. AMDGPU_GEM_DOMAIN_CPU, 0,
  261. 0, &gobj);
  262. if (r)
  263. goto handle_lockup;
  264. bo = gem_to_amdgpu_bo(gobj);
  265. bo->prefered_domains = AMDGPU_GEM_DOMAIN_GTT;
  266. bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
  267. r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
  268. if (r)
  269. goto release_object;
  270. if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
  271. r = amdgpu_mn_register(bo, args->addr);
  272. if (r)
  273. goto release_object;
  274. }
  275. if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
  276. down_read(&current->mm->mmap_sem);
  277. r = amdgpu_ttm_tt_get_user_pages(bo->tbo.ttm,
  278. bo->tbo.ttm->pages);
  279. if (r)
  280. goto unlock_mmap_sem;
  281. r = amdgpu_bo_reserve(bo, true);
  282. if (r)
  283. goto free_pages;
  284. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
  285. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  286. amdgpu_bo_unreserve(bo);
  287. if (r)
  288. goto free_pages;
  289. up_read(&current->mm->mmap_sem);
  290. }
  291. r = drm_gem_handle_create(filp, gobj, &handle);
  292. /* drop reference from allocate - handle holds it now */
  293. drm_gem_object_unreference_unlocked(gobj);
  294. if (r)
  295. goto handle_lockup;
  296. args->handle = handle;
  297. return 0;
  298. free_pages:
  299. release_pages(bo->tbo.ttm->pages, bo->tbo.ttm->num_pages, false);
  300. unlock_mmap_sem:
  301. up_read(&current->mm->mmap_sem);
  302. release_object:
  303. drm_gem_object_unreference_unlocked(gobj);
  304. handle_lockup:
  305. r = amdgpu_gem_handle_lockup(adev, r);
  306. return r;
  307. }
  308. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  309. struct drm_device *dev,
  310. uint32_t handle, uint64_t *offset_p)
  311. {
  312. struct drm_gem_object *gobj;
  313. struct amdgpu_bo *robj;
  314. gobj = drm_gem_object_lookup(filp, handle);
  315. if (gobj == NULL) {
  316. return -ENOENT;
  317. }
  318. robj = gem_to_amdgpu_bo(gobj);
  319. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
  320. (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
  321. drm_gem_object_unreference_unlocked(gobj);
  322. return -EPERM;
  323. }
  324. *offset_p = amdgpu_bo_mmap_offset(robj);
  325. drm_gem_object_unreference_unlocked(gobj);
  326. return 0;
  327. }
  328. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  329. struct drm_file *filp)
  330. {
  331. union drm_amdgpu_gem_mmap *args = data;
  332. uint32_t handle = args->in.handle;
  333. memset(args, 0, sizeof(*args));
  334. return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
  335. }
  336. /**
  337. * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
  338. *
  339. * @timeout_ns: timeout in ns
  340. *
  341. * Calculate the timeout in jiffies from an absolute timeout in ns.
  342. */
  343. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
  344. {
  345. unsigned long timeout_jiffies;
  346. ktime_t timeout;
  347. /* clamp timeout if it's to large */
  348. if (((int64_t)timeout_ns) < 0)
  349. return MAX_SCHEDULE_TIMEOUT;
  350. timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
  351. if (ktime_to_ns(timeout) < 0)
  352. return 0;
  353. timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
  354. /* clamp timeout to avoid unsigned-> signed overflow */
  355. if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
  356. return MAX_SCHEDULE_TIMEOUT - 1;
  357. return timeout_jiffies;
  358. }
  359. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  360. struct drm_file *filp)
  361. {
  362. struct amdgpu_device *adev = dev->dev_private;
  363. union drm_amdgpu_gem_wait_idle *args = data;
  364. struct drm_gem_object *gobj;
  365. struct amdgpu_bo *robj;
  366. uint32_t handle = args->in.handle;
  367. unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
  368. int r = 0;
  369. long ret;
  370. gobj = drm_gem_object_lookup(filp, handle);
  371. if (gobj == NULL) {
  372. return -ENOENT;
  373. }
  374. robj = gem_to_amdgpu_bo(gobj);
  375. ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true,
  376. timeout);
  377. /* ret == 0 means not signaled,
  378. * ret > 0 means signaled
  379. * ret < 0 means interrupted before timeout
  380. */
  381. if (ret >= 0) {
  382. memset(args, 0, sizeof(*args));
  383. args->out.status = (ret == 0);
  384. } else
  385. r = ret;
  386. drm_gem_object_unreference_unlocked(gobj);
  387. r = amdgpu_gem_handle_lockup(adev, r);
  388. return r;
  389. }
  390. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  391. struct drm_file *filp)
  392. {
  393. struct drm_amdgpu_gem_metadata *args = data;
  394. struct drm_gem_object *gobj;
  395. struct amdgpu_bo *robj;
  396. int r = -1;
  397. DRM_DEBUG("%d \n", args->handle);
  398. gobj = drm_gem_object_lookup(filp, args->handle);
  399. if (gobj == NULL)
  400. return -ENOENT;
  401. robj = gem_to_amdgpu_bo(gobj);
  402. r = amdgpu_bo_reserve(robj, false);
  403. if (unlikely(r != 0))
  404. goto out;
  405. if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
  406. amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
  407. r = amdgpu_bo_get_metadata(robj, args->data.data,
  408. sizeof(args->data.data),
  409. &args->data.data_size_bytes,
  410. &args->data.flags);
  411. } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
  412. if (args->data.data_size_bytes > sizeof(args->data.data)) {
  413. r = -EINVAL;
  414. goto unreserve;
  415. }
  416. r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
  417. if (!r)
  418. r = amdgpu_bo_set_metadata(robj, args->data.data,
  419. args->data.data_size_bytes,
  420. args->data.flags);
  421. }
  422. unreserve:
  423. amdgpu_bo_unreserve(robj);
  424. out:
  425. drm_gem_object_unreference_unlocked(gobj);
  426. return r;
  427. }
  428. static int amdgpu_gem_va_check(void *param, struct amdgpu_bo *bo)
  429. {
  430. /* if anything is swapped out don't swap it in here,
  431. just abort and wait for the next CS */
  432. if (!amdgpu_bo_gpu_accessible(bo))
  433. return -ERESTARTSYS;
  434. if (bo->shadow && !amdgpu_bo_gpu_accessible(bo->shadow))
  435. return -ERESTARTSYS;
  436. return 0;
  437. }
  438. /**
  439. * amdgpu_gem_va_update_vm -update the bo_va in its VM
  440. *
  441. * @adev: amdgpu_device pointer
  442. * @vm: vm to update
  443. * @bo_va: bo_va to update
  444. * @list: validation list
  445. * @operation: map, unmap or clear
  446. *
  447. * Update the bo_va directly after setting its address. Errors are not
  448. * vital here, so they are not reported back to userspace.
  449. */
  450. static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
  451. struct amdgpu_vm *vm,
  452. struct amdgpu_bo_va *bo_va,
  453. struct list_head *list,
  454. uint32_t operation)
  455. {
  456. struct ttm_validate_buffer *entry;
  457. int r = -ERESTARTSYS;
  458. list_for_each_entry(entry, list, head) {
  459. struct amdgpu_bo *bo =
  460. container_of(entry->bo, struct amdgpu_bo, tbo);
  461. if (amdgpu_gem_va_check(NULL, bo))
  462. goto error;
  463. }
  464. r = amdgpu_vm_validate_pt_bos(adev, vm, amdgpu_gem_va_check,
  465. NULL);
  466. if (r)
  467. goto error;
  468. r = amdgpu_vm_update_page_directory(adev, vm);
  469. if (r)
  470. goto error;
  471. r = amdgpu_vm_clear_freed(adev, vm);
  472. if (r)
  473. goto error;
  474. if (operation == AMDGPU_VA_OP_MAP ||
  475. operation == AMDGPU_VA_OP_REPLACE)
  476. r = amdgpu_vm_bo_update(adev, bo_va, false);
  477. error:
  478. if (r && r != -ERESTARTSYS)
  479. DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
  480. }
  481. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  482. struct drm_file *filp)
  483. {
  484. const uint32_t valid_flags = AMDGPU_VM_DELAY_UPDATE |
  485. AMDGPU_VM_PAGE_READABLE | AMDGPU_VM_PAGE_WRITEABLE |
  486. AMDGPU_VM_PAGE_EXECUTABLE;
  487. const uint32_t prt_flags = AMDGPU_VM_DELAY_UPDATE |
  488. AMDGPU_VM_PAGE_PRT;
  489. struct drm_amdgpu_gem_va *args = data;
  490. struct drm_gem_object *gobj;
  491. struct amdgpu_device *adev = dev->dev_private;
  492. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  493. struct amdgpu_bo *abo;
  494. struct amdgpu_bo_va *bo_va;
  495. struct amdgpu_bo_list_entry vm_pd;
  496. struct ttm_validate_buffer tv;
  497. struct ww_acquire_ctx ticket;
  498. struct list_head list;
  499. uint64_t va_flags;
  500. int r = 0;
  501. if (!adev->vm_manager.enabled)
  502. return -ENOTTY;
  503. if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
  504. dev_err(&dev->pdev->dev,
  505. "va_address 0x%lX is in reserved area 0x%X\n",
  506. (unsigned long)args->va_address,
  507. AMDGPU_VA_RESERVED_SIZE);
  508. return -EINVAL;
  509. }
  510. if ((args->flags & ~valid_flags) && (args->flags & ~prt_flags)) {
  511. dev_err(&dev->pdev->dev, "invalid flags combination 0x%08X\n",
  512. args->flags);
  513. return -EINVAL;
  514. }
  515. switch (args->operation) {
  516. case AMDGPU_VA_OP_MAP:
  517. case AMDGPU_VA_OP_UNMAP:
  518. case AMDGPU_VA_OP_CLEAR:
  519. case AMDGPU_VA_OP_REPLACE:
  520. break;
  521. default:
  522. dev_err(&dev->pdev->dev, "unsupported operation %d\n",
  523. args->operation);
  524. return -EINVAL;
  525. }
  526. INIT_LIST_HEAD(&list);
  527. if ((args->operation != AMDGPU_VA_OP_CLEAR) &&
  528. !(args->flags & AMDGPU_VM_PAGE_PRT)) {
  529. gobj = drm_gem_object_lookup(filp, args->handle);
  530. if (gobj == NULL)
  531. return -ENOENT;
  532. abo = gem_to_amdgpu_bo(gobj);
  533. tv.bo = &abo->tbo;
  534. tv.shared = false;
  535. list_add(&tv.head, &list);
  536. } else {
  537. gobj = NULL;
  538. abo = NULL;
  539. }
  540. amdgpu_vm_get_pd_bo(&fpriv->vm, &list, &vm_pd);
  541. r = ttm_eu_reserve_buffers(&ticket, &list, true, NULL);
  542. if (r)
  543. goto error_unref;
  544. if (abo) {
  545. bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo);
  546. if (!bo_va) {
  547. r = -ENOENT;
  548. goto error_backoff;
  549. }
  550. } else if (args->operation != AMDGPU_VA_OP_CLEAR) {
  551. bo_va = fpriv->prt_va;
  552. } else {
  553. bo_va = NULL;
  554. }
  555. switch (args->operation) {
  556. case AMDGPU_VA_OP_MAP:
  557. r = amdgpu_vm_alloc_pts(adev, bo_va->vm, args->va_address,
  558. args->map_size);
  559. if (r)
  560. goto error_backoff;
  561. va_flags = amdgpu_vm_get_pte_flags(adev, args->flags);
  562. r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
  563. args->offset_in_bo, args->map_size,
  564. va_flags);
  565. break;
  566. case AMDGPU_VA_OP_UNMAP:
  567. r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
  568. break;
  569. case AMDGPU_VA_OP_CLEAR:
  570. r = amdgpu_vm_bo_clear_mappings(adev, &fpriv->vm,
  571. args->va_address,
  572. args->map_size);
  573. break;
  574. case AMDGPU_VA_OP_REPLACE:
  575. r = amdgpu_vm_alloc_pts(adev, bo_va->vm, args->va_address,
  576. args->map_size);
  577. if (r)
  578. goto error_backoff;
  579. va_flags = amdgpu_vm_get_pte_flags(adev, args->flags);
  580. r = amdgpu_vm_bo_replace_map(adev, bo_va, args->va_address,
  581. args->offset_in_bo, args->map_size,
  582. va_flags);
  583. break;
  584. default:
  585. break;
  586. }
  587. if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) && !amdgpu_vm_debug)
  588. amdgpu_gem_va_update_vm(adev, &fpriv->vm, bo_va, &list,
  589. args->operation);
  590. error_backoff:
  591. ttm_eu_backoff_reservation(&ticket, &list);
  592. error_unref:
  593. drm_gem_object_unreference_unlocked(gobj);
  594. return r;
  595. }
  596. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  597. struct drm_file *filp)
  598. {
  599. struct drm_amdgpu_gem_op *args = data;
  600. struct drm_gem_object *gobj;
  601. struct amdgpu_bo *robj;
  602. int r;
  603. gobj = drm_gem_object_lookup(filp, args->handle);
  604. if (gobj == NULL) {
  605. return -ENOENT;
  606. }
  607. robj = gem_to_amdgpu_bo(gobj);
  608. r = amdgpu_bo_reserve(robj, false);
  609. if (unlikely(r))
  610. goto out;
  611. switch (args->op) {
  612. case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
  613. struct drm_amdgpu_gem_create_in info;
  614. void __user *out = (void __user *)(long)args->value;
  615. info.bo_size = robj->gem_base.size;
  616. info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
  617. info.domains = robj->prefered_domains;
  618. info.domain_flags = robj->flags;
  619. amdgpu_bo_unreserve(robj);
  620. if (copy_to_user(out, &info, sizeof(info)))
  621. r = -EFAULT;
  622. break;
  623. }
  624. case AMDGPU_GEM_OP_SET_PLACEMENT:
  625. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
  626. r = -EPERM;
  627. amdgpu_bo_unreserve(robj);
  628. break;
  629. }
  630. robj->prefered_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
  631. AMDGPU_GEM_DOMAIN_GTT |
  632. AMDGPU_GEM_DOMAIN_CPU);
  633. robj->allowed_domains = robj->prefered_domains;
  634. if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  635. robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  636. amdgpu_bo_unreserve(robj);
  637. break;
  638. default:
  639. amdgpu_bo_unreserve(robj);
  640. r = -EINVAL;
  641. }
  642. out:
  643. drm_gem_object_unreference_unlocked(gobj);
  644. return r;
  645. }
  646. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  647. struct drm_device *dev,
  648. struct drm_mode_create_dumb *args)
  649. {
  650. struct amdgpu_device *adev = dev->dev_private;
  651. struct drm_gem_object *gobj;
  652. uint32_t handle;
  653. int r;
  654. args->pitch = amdgpu_align_pitch(adev, args->width,
  655. DIV_ROUND_UP(args->bpp, 8), 0);
  656. args->size = (u64)args->pitch * args->height;
  657. args->size = ALIGN(args->size, PAGE_SIZE);
  658. r = amdgpu_gem_object_create(adev, args->size, 0,
  659. AMDGPU_GEM_DOMAIN_VRAM,
  660. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  661. ttm_bo_type_device,
  662. &gobj);
  663. if (r)
  664. return -ENOMEM;
  665. r = drm_gem_handle_create(file_priv, gobj, &handle);
  666. /* drop reference from allocate - handle holds it now */
  667. drm_gem_object_unreference_unlocked(gobj);
  668. if (r) {
  669. return r;
  670. }
  671. args->handle = handle;
  672. return 0;
  673. }
  674. #if defined(CONFIG_DEBUG_FS)
  675. static int amdgpu_debugfs_gem_bo_info(int id, void *ptr, void *data)
  676. {
  677. struct drm_gem_object *gobj = ptr;
  678. struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
  679. struct seq_file *m = data;
  680. unsigned domain;
  681. const char *placement;
  682. unsigned pin_count;
  683. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  684. switch (domain) {
  685. case AMDGPU_GEM_DOMAIN_VRAM:
  686. placement = "VRAM";
  687. break;
  688. case AMDGPU_GEM_DOMAIN_GTT:
  689. placement = " GTT";
  690. break;
  691. case AMDGPU_GEM_DOMAIN_CPU:
  692. default:
  693. placement = " CPU";
  694. break;
  695. }
  696. seq_printf(m, "\t0x%08x: %12ld byte %s @ 0x%010Lx",
  697. id, amdgpu_bo_size(bo), placement,
  698. amdgpu_bo_gpu_offset(bo));
  699. pin_count = ACCESS_ONCE(bo->pin_count);
  700. if (pin_count)
  701. seq_printf(m, " pin count %d", pin_count);
  702. seq_printf(m, "\n");
  703. return 0;
  704. }
  705. static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
  706. {
  707. struct drm_info_node *node = (struct drm_info_node *)m->private;
  708. struct drm_device *dev = node->minor->dev;
  709. struct drm_file *file;
  710. int r;
  711. r = mutex_lock_interruptible(&dev->filelist_mutex);
  712. if (r)
  713. return r;
  714. list_for_each_entry(file, &dev->filelist, lhead) {
  715. struct task_struct *task;
  716. /*
  717. * Although we have a valid reference on file->pid, that does
  718. * not guarantee that the task_struct who called get_pid() is
  719. * still alive (e.g. get_pid(current) => fork() => exit()).
  720. * Therefore, we need to protect this ->comm access using RCU.
  721. */
  722. rcu_read_lock();
  723. task = pid_task(file->pid, PIDTYPE_PID);
  724. seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid),
  725. task ? task->comm : "<unknown>");
  726. rcu_read_unlock();
  727. spin_lock(&file->table_lock);
  728. idr_for_each(&file->object_idr, amdgpu_debugfs_gem_bo_info, m);
  729. spin_unlock(&file->table_lock);
  730. }
  731. mutex_unlock(&dev->filelist_mutex);
  732. return 0;
  733. }
  734. static const struct drm_info_list amdgpu_debugfs_gem_list[] = {
  735. {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
  736. };
  737. #endif
  738. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev)
  739. {
  740. #if defined(CONFIG_DEBUG_FS)
  741. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
  742. #endif
  743. return 0;
  744. }