gadget.c 73 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990
  1. /**
  2. * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * This program is free software: you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 of
  11. * the License as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/delay.h>
  20. #include <linux/slab.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/pm_runtime.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/io.h>
  26. #include <linux/list.h>
  27. #include <linux/dma-mapping.h>
  28. #include <linux/usb/ch9.h>
  29. #include <linux/usb/gadget.h>
  30. #include "debug.h"
  31. #include "core.h"
  32. #include "gadget.h"
  33. #include "io.h"
  34. /**
  35. * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
  36. * @dwc: pointer to our context structure
  37. * @mode: the mode to set (J, K SE0 NAK, Force Enable)
  38. *
  39. * Caller should take care of locking. This function will
  40. * return 0 on success or -EINVAL if wrong Test Selector
  41. * is passed
  42. */
  43. int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
  44. {
  45. u32 reg;
  46. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  47. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  48. switch (mode) {
  49. case TEST_J:
  50. case TEST_K:
  51. case TEST_SE0_NAK:
  52. case TEST_PACKET:
  53. case TEST_FORCE_EN:
  54. reg |= mode << 1;
  55. break;
  56. default:
  57. return -EINVAL;
  58. }
  59. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  60. return 0;
  61. }
  62. /**
  63. * dwc3_gadget_get_link_state - Gets current state of USB Link
  64. * @dwc: pointer to our context structure
  65. *
  66. * Caller should take care of locking. This function will
  67. * return the link state on success (>= 0) or -ETIMEDOUT.
  68. */
  69. int dwc3_gadget_get_link_state(struct dwc3 *dwc)
  70. {
  71. u32 reg;
  72. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  73. return DWC3_DSTS_USBLNKST(reg);
  74. }
  75. /**
  76. * dwc3_gadget_set_link_state - Sets USB Link to a particular State
  77. * @dwc: pointer to our context structure
  78. * @state: the state to put link into
  79. *
  80. * Caller should take care of locking. This function will
  81. * return 0 on success or -ETIMEDOUT.
  82. */
  83. int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
  84. {
  85. int retries = 10000;
  86. u32 reg;
  87. /*
  88. * Wait until device controller is ready. Only applies to 1.94a and
  89. * later RTL.
  90. */
  91. if (dwc->revision >= DWC3_REVISION_194A) {
  92. while (--retries) {
  93. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  94. if (reg & DWC3_DSTS_DCNRD)
  95. udelay(5);
  96. else
  97. break;
  98. }
  99. if (retries <= 0)
  100. return -ETIMEDOUT;
  101. }
  102. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  103. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  104. /* set requested state */
  105. reg |= DWC3_DCTL_ULSTCHNGREQ(state);
  106. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  107. /*
  108. * The following code is racy when called from dwc3_gadget_wakeup,
  109. * and is not needed, at least on newer versions
  110. */
  111. if (dwc->revision >= DWC3_REVISION_194A)
  112. return 0;
  113. /* wait for a change in DSTS */
  114. retries = 10000;
  115. while (--retries) {
  116. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  117. if (DWC3_DSTS_USBLNKST(reg) == state)
  118. return 0;
  119. udelay(5);
  120. }
  121. dwc3_trace(trace_dwc3_gadget,
  122. "link state change request timed out");
  123. return -ETIMEDOUT;
  124. }
  125. /**
  126. * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case
  127. * @dwc: pointer to our context structure
  128. *
  129. * This function will a best effort FIFO allocation in order
  130. * to improve FIFO usage and throughput, while still allowing
  131. * us to enable as many endpoints as possible.
  132. *
  133. * Keep in mind that this operation will be highly dependent
  134. * on the configured size for RAM1 - which contains TxFifo -,
  135. * the amount of endpoints enabled on coreConsultant tool, and
  136. * the width of the Master Bus.
  137. *
  138. * In the ideal world, we would always be able to satisfy the
  139. * following equation:
  140. *
  141. * ((512 + 2 * MDWIDTH-Bytes) + (Number of IN Endpoints - 1) * \
  142. * (3 * (1024 + MDWIDTH-Bytes) + MDWIDTH-Bytes)) / MDWIDTH-Bytes
  143. *
  144. * Unfortunately, due to many variables that's not always the case.
  145. */
  146. int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc)
  147. {
  148. int last_fifo_depth = 0;
  149. int ram1_depth;
  150. int fifo_size;
  151. int mdwidth;
  152. int num;
  153. if (!dwc->needs_fifo_resize)
  154. return 0;
  155. ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7);
  156. mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
  157. /* MDWIDTH is represented in bits, we need it in bytes */
  158. mdwidth >>= 3;
  159. /*
  160. * FIXME For now we will only allocate 1 wMaxPacketSize space
  161. * for each enabled endpoint, later patches will come to
  162. * improve this algorithm so that we better use the internal
  163. * FIFO space
  164. */
  165. for (num = 0; num < dwc->num_in_eps; num++) {
  166. /* bit0 indicates direction; 1 means IN ep */
  167. struct dwc3_ep *dep = dwc->eps[(num << 1) | 1];
  168. int mult = 1;
  169. int tmp;
  170. if (!(dep->flags & DWC3_EP_ENABLED))
  171. continue;
  172. if (usb_endpoint_xfer_bulk(dep->endpoint.desc)
  173. || usb_endpoint_xfer_isoc(dep->endpoint.desc))
  174. mult = 3;
  175. /*
  176. * REVISIT: the following assumes we will always have enough
  177. * space available on the FIFO RAM for all possible use cases.
  178. * Make sure that's true somehow and change FIFO allocation
  179. * accordingly.
  180. *
  181. * If we have Bulk or Isochronous endpoints, we want
  182. * them to be able to be very, very fast. So we're giving
  183. * those endpoints a fifo_size which is enough for 3 full
  184. * packets
  185. */
  186. tmp = mult * (dep->endpoint.maxpacket + mdwidth);
  187. tmp += mdwidth;
  188. fifo_size = DIV_ROUND_UP(tmp, mdwidth);
  189. fifo_size |= (last_fifo_depth << 16);
  190. dwc3_trace(trace_dwc3_gadget, "%s: Fifo Addr %04x Size %d",
  191. dep->name, last_fifo_depth, fifo_size & 0xffff);
  192. dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(num), fifo_size);
  193. last_fifo_depth += (fifo_size & 0xffff);
  194. }
  195. return 0;
  196. }
  197. void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
  198. int status)
  199. {
  200. struct dwc3 *dwc = dep->dwc;
  201. int i;
  202. if (req->queued) {
  203. i = 0;
  204. do {
  205. dep->busy_slot++;
  206. /*
  207. * Skip LINK TRB. We can't use req->trb and check for
  208. * DWC3_TRBCTL_LINK_TRB because it points the TRB we
  209. * just completed (not the LINK TRB).
  210. */
  211. if (((dep->busy_slot & DWC3_TRB_MASK) ==
  212. DWC3_TRB_NUM- 1) &&
  213. usb_endpoint_xfer_isoc(dep->endpoint.desc))
  214. dep->busy_slot++;
  215. } while(++i < req->request.num_mapped_sgs);
  216. req->queued = false;
  217. }
  218. list_del(&req->list);
  219. req->trb = NULL;
  220. if (req->request.status == -EINPROGRESS)
  221. req->request.status = status;
  222. if (dwc->ep0_bounced && dep->number == 0)
  223. dwc->ep0_bounced = false;
  224. else
  225. usb_gadget_unmap_request(&dwc->gadget, &req->request,
  226. req->direction);
  227. trace_dwc3_gadget_giveback(req);
  228. spin_unlock(&dwc->lock);
  229. usb_gadget_giveback_request(&dep->endpoint, &req->request);
  230. spin_lock(&dwc->lock);
  231. }
  232. int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
  233. {
  234. u32 timeout = 500;
  235. u32 reg;
  236. trace_dwc3_gadget_generic_cmd(cmd, param);
  237. dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
  238. dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
  239. do {
  240. reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
  241. if (!(reg & DWC3_DGCMD_CMDACT)) {
  242. dwc3_trace(trace_dwc3_gadget,
  243. "Command Complete --> %d",
  244. DWC3_DGCMD_STATUS(reg));
  245. if (DWC3_DGCMD_STATUS(reg))
  246. return -EINVAL;
  247. return 0;
  248. }
  249. /*
  250. * We can't sleep here, because it's also called from
  251. * interrupt context.
  252. */
  253. timeout--;
  254. if (!timeout) {
  255. dwc3_trace(trace_dwc3_gadget,
  256. "Command Timed Out");
  257. return -ETIMEDOUT;
  258. }
  259. udelay(1);
  260. } while (1);
  261. }
  262. int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
  263. unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
  264. {
  265. struct dwc3_ep *dep = dwc->eps[ep];
  266. u32 timeout = 500;
  267. u32 reg;
  268. trace_dwc3_gadget_ep_cmd(dep, cmd, params);
  269. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0);
  270. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1);
  271. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2);
  272. dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
  273. do {
  274. reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
  275. if (!(reg & DWC3_DEPCMD_CMDACT)) {
  276. dwc3_trace(trace_dwc3_gadget,
  277. "Command Complete --> %d",
  278. DWC3_DEPCMD_STATUS(reg));
  279. if (DWC3_DEPCMD_STATUS(reg))
  280. return -EINVAL;
  281. return 0;
  282. }
  283. /*
  284. * We can't sleep here, because it is also called from
  285. * interrupt context.
  286. */
  287. timeout--;
  288. if (!timeout) {
  289. dwc3_trace(trace_dwc3_gadget,
  290. "Command Timed Out");
  291. return -ETIMEDOUT;
  292. }
  293. udelay(1);
  294. } while (1);
  295. }
  296. static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
  297. struct dwc3_trb *trb)
  298. {
  299. u32 offset = (char *) trb - (char *) dep->trb_pool;
  300. return dep->trb_pool_dma + offset;
  301. }
  302. static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
  303. {
  304. struct dwc3 *dwc = dep->dwc;
  305. if (dep->trb_pool)
  306. return 0;
  307. dep->trb_pool = dma_alloc_coherent(dwc->dev,
  308. sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  309. &dep->trb_pool_dma, GFP_KERNEL);
  310. if (!dep->trb_pool) {
  311. dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
  312. dep->name);
  313. return -ENOMEM;
  314. }
  315. return 0;
  316. }
  317. static void dwc3_free_trb_pool(struct dwc3_ep *dep)
  318. {
  319. struct dwc3 *dwc = dep->dwc;
  320. dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  321. dep->trb_pool, dep->trb_pool_dma);
  322. dep->trb_pool = NULL;
  323. dep->trb_pool_dma = 0;
  324. }
  325. static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
  326. /**
  327. * dwc3_gadget_start_config - Configure EP resources
  328. * @dwc: pointer to our controller context structure
  329. * @dep: endpoint that is being enabled
  330. *
  331. * The assignment of transfer resources cannot perfectly follow the
  332. * data book due to the fact that the controller driver does not have
  333. * all knowledge of the configuration in advance. It is given this
  334. * information piecemeal by the composite gadget framework after every
  335. * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
  336. * programming model in this scenario can cause errors. For two
  337. * reasons:
  338. *
  339. * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
  340. * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
  341. * multiple interfaces.
  342. *
  343. * 2) The databook does not mention doing more DEPXFERCFG for new
  344. * endpoint on alt setting (8.1.6).
  345. *
  346. * The following simplified method is used instead:
  347. *
  348. * All hardware endpoints can be assigned a transfer resource and this
  349. * setting will stay persistent until either a core reset or
  350. * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
  351. * do DEPXFERCFG for every hardware endpoint as well. We are
  352. * guaranteed that there are as many transfer resources as endpoints.
  353. *
  354. * This function is called for each endpoint when it is being enabled
  355. * but is triggered only when called for EP0-out, which always happens
  356. * first, and which should only happen in one of the above conditions.
  357. */
  358. static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
  359. {
  360. struct dwc3_gadget_ep_cmd_params params;
  361. u32 cmd;
  362. int i;
  363. int ret;
  364. if (dep->number)
  365. return 0;
  366. memset(&params, 0x00, sizeof(params));
  367. cmd = DWC3_DEPCMD_DEPSTARTCFG;
  368. ret = dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
  369. if (ret)
  370. return ret;
  371. for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
  372. struct dwc3_ep *dep = dwc->eps[i];
  373. if (!dep)
  374. continue;
  375. ret = dwc3_gadget_set_xfer_resource(dwc, dep);
  376. if (ret)
  377. return ret;
  378. }
  379. return 0;
  380. }
  381. static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
  382. const struct usb_endpoint_descriptor *desc,
  383. const struct usb_ss_ep_comp_descriptor *comp_desc,
  384. bool ignore, bool restore)
  385. {
  386. struct dwc3_gadget_ep_cmd_params params;
  387. memset(&params, 0x00, sizeof(params));
  388. params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
  389. | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
  390. /* Burst size is only needed in SuperSpeed mode */
  391. if (dwc->gadget.speed >= USB_SPEED_SUPER) {
  392. u32 burst = dep->endpoint.maxburst - 1;
  393. params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst);
  394. }
  395. if (ignore)
  396. params.param0 |= DWC3_DEPCFG_IGN_SEQ_NUM;
  397. if (restore) {
  398. params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
  399. params.param2 |= dep->saved_state;
  400. }
  401. params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
  402. | DWC3_DEPCFG_XFER_NOT_READY_EN;
  403. if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
  404. params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
  405. | DWC3_DEPCFG_STREAM_EVENT_EN;
  406. dep->stream_capable = true;
  407. }
  408. if (!usb_endpoint_xfer_control(desc))
  409. params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
  410. /*
  411. * We are doing 1:1 mapping for endpoints, meaning
  412. * Physical Endpoints 2 maps to Logical Endpoint 2 and
  413. * so on. We consider the direction bit as part of the physical
  414. * endpoint number. So USB endpoint 0x81 is 0x03.
  415. */
  416. params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
  417. /*
  418. * We must use the lower 16 TX FIFOs even though
  419. * HW might have more
  420. */
  421. if (dep->direction)
  422. params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
  423. if (desc->bInterval) {
  424. params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
  425. dep->interval = 1 << (desc->bInterval - 1);
  426. }
  427. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  428. DWC3_DEPCMD_SETEPCONFIG, &params);
  429. }
  430. static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
  431. {
  432. struct dwc3_gadget_ep_cmd_params params;
  433. memset(&params, 0x00, sizeof(params));
  434. params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
  435. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  436. DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
  437. }
  438. /**
  439. * __dwc3_gadget_ep_enable - Initializes a HW endpoint
  440. * @dep: endpoint to be initialized
  441. * @desc: USB Endpoint Descriptor
  442. *
  443. * Caller should take care of locking
  444. */
  445. static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
  446. const struct usb_endpoint_descriptor *desc,
  447. const struct usb_ss_ep_comp_descriptor *comp_desc,
  448. bool ignore, bool restore)
  449. {
  450. struct dwc3 *dwc = dep->dwc;
  451. u32 reg;
  452. int ret;
  453. dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
  454. if (!(dep->flags & DWC3_EP_ENABLED)) {
  455. ret = dwc3_gadget_start_config(dwc, dep);
  456. if (ret)
  457. return ret;
  458. }
  459. ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, ignore,
  460. restore);
  461. if (ret)
  462. return ret;
  463. if (!(dep->flags & DWC3_EP_ENABLED)) {
  464. struct dwc3_trb *trb_st_hw;
  465. struct dwc3_trb *trb_link;
  466. dep->endpoint.desc = desc;
  467. dep->comp_desc = comp_desc;
  468. dep->type = usb_endpoint_type(desc);
  469. dep->flags |= DWC3_EP_ENABLED;
  470. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  471. reg |= DWC3_DALEPENA_EP(dep->number);
  472. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  473. if (!usb_endpoint_xfer_isoc(desc))
  474. goto out;
  475. /* Link TRB for ISOC. The HWO bit is never reset */
  476. trb_st_hw = &dep->trb_pool[0];
  477. trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
  478. memset(trb_link, 0, sizeof(*trb_link));
  479. trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
  480. trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
  481. trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
  482. trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
  483. }
  484. out:
  485. switch (usb_endpoint_type(desc)) {
  486. case USB_ENDPOINT_XFER_CONTROL:
  487. /* don't change name */
  488. break;
  489. case USB_ENDPOINT_XFER_ISOC:
  490. strlcat(dep->name, "-isoc", sizeof(dep->name));
  491. break;
  492. case USB_ENDPOINT_XFER_BULK:
  493. strlcat(dep->name, "-bulk", sizeof(dep->name));
  494. break;
  495. case USB_ENDPOINT_XFER_INT:
  496. strlcat(dep->name, "-int", sizeof(dep->name));
  497. break;
  498. default:
  499. dev_err(dwc->dev, "invalid endpoint transfer type\n");
  500. }
  501. return 0;
  502. }
  503. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
  504. static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
  505. {
  506. struct dwc3_request *req;
  507. if (!list_empty(&dep->req_queued)) {
  508. dwc3_stop_active_transfer(dwc, dep->number, true);
  509. /* - giveback all requests to gadget driver */
  510. while (!list_empty(&dep->req_queued)) {
  511. req = next_request(&dep->req_queued);
  512. dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
  513. }
  514. }
  515. while (!list_empty(&dep->request_list)) {
  516. req = next_request(&dep->request_list);
  517. dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
  518. }
  519. }
  520. /**
  521. * __dwc3_gadget_ep_disable - Disables a HW endpoint
  522. * @dep: the endpoint to disable
  523. *
  524. * This function also removes requests which are currently processed ny the
  525. * hardware and those which are not yet scheduled.
  526. * Caller should take care of locking.
  527. */
  528. static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
  529. {
  530. struct dwc3 *dwc = dep->dwc;
  531. u32 reg;
  532. dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);
  533. dwc3_remove_requests(dwc, dep);
  534. /* make sure HW endpoint isn't stalled */
  535. if (dep->flags & DWC3_EP_STALL)
  536. __dwc3_gadget_ep_set_halt(dep, 0, false);
  537. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  538. reg &= ~DWC3_DALEPENA_EP(dep->number);
  539. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  540. dep->stream_capable = false;
  541. dep->endpoint.desc = NULL;
  542. dep->comp_desc = NULL;
  543. dep->type = 0;
  544. dep->flags = 0;
  545. snprintf(dep->name, sizeof(dep->name), "ep%d%s",
  546. dep->number >> 1,
  547. (dep->number & 1) ? "in" : "out");
  548. return 0;
  549. }
  550. /* -------------------------------------------------------------------------- */
  551. static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
  552. const struct usb_endpoint_descriptor *desc)
  553. {
  554. return -EINVAL;
  555. }
  556. static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
  557. {
  558. return -EINVAL;
  559. }
  560. /* -------------------------------------------------------------------------- */
  561. static int dwc3_gadget_ep_enable(struct usb_ep *ep,
  562. const struct usb_endpoint_descriptor *desc)
  563. {
  564. struct dwc3_ep *dep;
  565. struct dwc3 *dwc;
  566. unsigned long flags;
  567. int ret;
  568. if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
  569. pr_debug("dwc3: invalid parameters\n");
  570. return -EINVAL;
  571. }
  572. if (!desc->wMaxPacketSize) {
  573. pr_debug("dwc3: missing wMaxPacketSize\n");
  574. return -EINVAL;
  575. }
  576. dep = to_dwc3_ep(ep);
  577. dwc = dep->dwc;
  578. if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
  579. "%s is already enabled\n",
  580. dep->name))
  581. return 0;
  582. spin_lock_irqsave(&dwc->lock, flags);
  583. ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
  584. spin_unlock_irqrestore(&dwc->lock, flags);
  585. return ret;
  586. }
  587. static int dwc3_gadget_ep_disable(struct usb_ep *ep)
  588. {
  589. struct dwc3_ep *dep;
  590. struct dwc3 *dwc;
  591. unsigned long flags;
  592. int ret;
  593. if (!ep) {
  594. pr_debug("dwc3: invalid parameters\n");
  595. return -EINVAL;
  596. }
  597. dep = to_dwc3_ep(ep);
  598. dwc = dep->dwc;
  599. if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
  600. "%s is already disabled\n",
  601. dep->name))
  602. return 0;
  603. spin_lock_irqsave(&dwc->lock, flags);
  604. ret = __dwc3_gadget_ep_disable(dep);
  605. spin_unlock_irqrestore(&dwc->lock, flags);
  606. return ret;
  607. }
  608. static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
  609. gfp_t gfp_flags)
  610. {
  611. struct dwc3_request *req;
  612. struct dwc3_ep *dep = to_dwc3_ep(ep);
  613. req = kzalloc(sizeof(*req), gfp_flags);
  614. if (!req)
  615. return NULL;
  616. req->epnum = dep->number;
  617. req->dep = dep;
  618. trace_dwc3_alloc_request(req);
  619. return &req->request;
  620. }
  621. static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
  622. struct usb_request *request)
  623. {
  624. struct dwc3_request *req = to_dwc3_request(request);
  625. trace_dwc3_free_request(req);
  626. kfree(req);
  627. }
  628. /**
  629. * dwc3_prepare_one_trb - setup one TRB from one request
  630. * @dep: endpoint for which this request is prepared
  631. * @req: dwc3_request pointer
  632. */
  633. static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
  634. struct dwc3_request *req, dma_addr_t dma,
  635. unsigned length, unsigned last, unsigned chain, unsigned node)
  636. {
  637. struct dwc3_trb *trb;
  638. dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s%s",
  639. dep->name, req, (unsigned long long) dma,
  640. length, last ? " last" : "",
  641. chain ? " chain" : "");
  642. trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
  643. if (!req->trb) {
  644. dwc3_gadget_move_request_queued(req);
  645. req->trb = trb;
  646. req->trb_dma = dwc3_trb_dma_offset(dep, trb);
  647. req->start_slot = dep->free_slot & DWC3_TRB_MASK;
  648. }
  649. dep->free_slot++;
  650. /* Skip the LINK-TRB on ISOC */
  651. if (((dep->free_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  652. usb_endpoint_xfer_isoc(dep->endpoint.desc))
  653. dep->free_slot++;
  654. trb->size = DWC3_TRB_SIZE_LENGTH(length);
  655. trb->bpl = lower_32_bits(dma);
  656. trb->bph = upper_32_bits(dma);
  657. switch (usb_endpoint_type(dep->endpoint.desc)) {
  658. case USB_ENDPOINT_XFER_CONTROL:
  659. trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
  660. break;
  661. case USB_ENDPOINT_XFER_ISOC:
  662. if (!node)
  663. trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
  664. else
  665. trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
  666. break;
  667. case USB_ENDPOINT_XFER_BULK:
  668. case USB_ENDPOINT_XFER_INT:
  669. trb->ctrl = DWC3_TRBCTL_NORMAL;
  670. break;
  671. default:
  672. /*
  673. * This is only possible with faulty memory because we
  674. * checked it already :)
  675. */
  676. BUG();
  677. }
  678. if (!req->request.no_interrupt && !chain)
  679. trb->ctrl |= DWC3_TRB_CTRL_IOC;
  680. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  681. trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
  682. trb->ctrl |= DWC3_TRB_CTRL_CSP;
  683. } else if (last) {
  684. trb->ctrl |= DWC3_TRB_CTRL_LST;
  685. }
  686. if (chain)
  687. trb->ctrl |= DWC3_TRB_CTRL_CHN;
  688. if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
  689. trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
  690. trb->ctrl |= DWC3_TRB_CTRL_HWO;
  691. trace_dwc3_prepare_trb(dep, trb);
  692. }
  693. /*
  694. * dwc3_prepare_trbs - setup TRBs from requests
  695. * @dep: endpoint for which requests are being prepared
  696. * @starting: true if the endpoint is idle and no requests are queued.
  697. *
  698. * The function goes through the requests list and sets up TRBs for the
  699. * transfers. The function returns once there are no more TRBs available or
  700. * it runs out of requests.
  701. */
  702. static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting)
  703. {
  704. struct dwc3_request *req, *n;
  705. u32 trbs_left;
  706. u32 max;
  707. unsigned int last_one = 0;
  708. BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
  709. /* the first request must not be queued */
  710. trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
  711. /* Can't wrap around on a non-isoc EP since there's no link TRB */
  712. if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  713. max = DWC3_TRB_NUM - (dep->free_slot & DWC3_TRB_MASK);
  714. if (trbs_left > max)
  715. trbs_left = max;
  716. }
  717. /*
  718. * If busy & slot are equal than it is either full or empty. If we are
  719. * starting to process requests then we are empty. Otherwise we are
  720. * full and don't do anything
  721. */
  722. if (!trbs_left) {
  723. if (!starting)
  724. return;
  725. trbs_left = DWC3_TRB_NUM;
  726. /*
  727. * In case we start from scratch, we queue the ISOC requests
  728. * starting from slot 1. This is done because we use ring
  729. * buffer and have no LST bit to stop us. Instead, we place
  730. * IOC bit every TRB_NUM/4. We try to avoid having an interrupt
  731. * after the first request so we start at slot 1 and have
  732. * 7 requests proceed before we hit the first IOC.
  733. * Other transfer types don't use the ring buffer and are
  734. * processed from the first TRB until the last one. Since we
  735. * don't wrap around we have to start at the beginning.
  736. */
  737. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  738. dep->busy_slot = 1;
  739. dep->free_slot = 1;
  740. } else {
  741. dep->busy_slot = 0;
  742. dep->free_slot = 0;
  743. }
  744. }
  745. /* The last TRB is a link TRB, not used for xfer */
  746. if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->endpoint.desc))
  747. return;
  748. list_for_each_entry_safe(req, n, &dep->request_list, list) {
  749. unsigned length;
  750. dma_addr_t dma;
  751. last_one = false;
  752. if (req->request.num_mapped_sgs > 0) {
  753. struct usb_request *request = &req->request;
  754. struct scatterlist *sg = request->sg;
  755. struct scatterlist *s;
  756. int i;
  757. for_each_sg(sg, s, request->num_mapped_sgs, i) {
  758. unsigned chain = true;
  759. length = sg_dma_len(s);
  760. dma = sg_dma_address(s);
  761. if (i == (request->num_mapped_sgs - 1) ||
  762. sg_is_last(s)) {
  763. if (list_empty(&dep->request_list))
  764. last_one = true;
  765. chain = false;
  766. }
  767. trbs_left--;
  768. if (!trbs_left)
  769. last_one = true;
  770. if (last_one)
  771. chain = false;
  772. dwc3_prepare_one_trb(dep, req, dma, length,
  773. last_one, chain, i);
  774. if (last_one)
  775. break;
  776. }
  777. if (last_one)
  778. break;
  779. } else {
  780. dma = req->request.dma;
  781. length = req->request.length;
  782. trbs_left--;
  783. if (!trbs_left)
  784. last_one = 1;
  785. /* Is this the last request? */
  786. if (list_is_last(&req->list, &dep->request_list))
  787. last_one = 1;
  788. dwc3_prepare_one_trb(dep, req, dma, length,
  789. last_one, false, 0);
  790. if (last_one)
  791. break;
  792. }
  793. }
  794. }
  795. static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
  796. int start_new)
  797. {
  798. struct dwc3_gadget_ep_cmd_params params;
  799. struct dwc3_request *req;
  800. struct dwc3 *dwc = dep->dwc;
  801. int ret;
  802. u32 cmd;
  803. if (start_new && (dep->flags & DWC3_EP_BUSY)) {
  804. dwc3_trace(trace_dwc3_gadget, "%s: endpoint busy", dep->name);
  805. return -EBUSY;
  806. }
  807. /*
  808. * If we are getting here after a short-out-packet we don't enqueue any
  809. * new requests as we try to set the IOC bit only on the last request.
  810. */
  811. if (start_new) {
  812. if (list_empty(&dep->req_queued))
  813. dwc3_prepare_trbs(dep, start_new);
  814. /* req points to the first request which will be sent */
  815. req = next_request(&dep->req_queued);
  816. } else {
  817. dwc3_prepare_trbs(dep, start_new);
  818. /*
  819. * req points to the first request where HWO changed from 0 to 1
  820. */
  821. req = next_request(&dep->req_queued);
  822. }
  823. if (!req) {
  824. dep->flags |= DWC3_EP_PENDING_REQUEST;
  825. return 0;
  826. }
  827. memset(&params, 0, sizeof(params));
  828. if (start_new) {
  829. params.param0 = upper_32_bits(req->trb_dma);
  830. params.param1 = lower_32_bits(req->trb_dma);
  831. cmd = DWC3_DEPCMD_STARTTRANSFER;
  832. } else {
  833. cmd = DWC3_DEPCMD_UPDATETRANSFER;
  834. }
  835. cmd |= DWC3_DEPCMD_PARAM(cmd_param);
  836. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  837. if (ret < 0) {
  838. /*
  839. * FIXME we need to iterate over the list of requests
  840. * here and stop, unmap, free and del each of the linked
  841. * requests instead of what we do now.
  842. */
  843. usb_gadget_unmap_request(&dwc->gadget, &req->request,
  844. req->direction);
  845. list_del(&req->list);
  846. return ret;
  847. }
  848. dep->flags |= DWC3_EP_BUSY;
  849. if (start_new) {
  850. dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
  851. dep->number);
  852. WARN_ON_ONCE(!dep->resource_index);
  853. }
  854. return 0;
  855. }
  856. static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
  857. struct dwc3_ep *dep, u32 cur_uf)
  858. {
  859. u32 uf;
  860. if (list_empty(&dep->request_list)) {
  861. dwc3_trace(trace_dwc3_gadget,
  862. "ISOC ep %s run out for requests",
  863. dep->name);
  864. dep->flags |= DWC3_EP_PENDING_REQUEST;
  865. return;
  866. }
  867. /* 4 micro frames in the future */
  868. uf = cur_uf + dep->interval * 4;
  869. __dwc3_gadget_kick_transfer(dep, uf, 1);
  870. }
  871. static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
  872. struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
  873. {
  874. u32 cur_uf, mask;
  875. mask = ~(dep->interval - 1);
  876. cur_uf = event->parameters & mask;
  877. __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
  878. }
  879. static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
  880. {
  881. struct dwc3 *dwc = dep->dwc;
  882. int ret;
  883. if (!dep->endpoint.desc) {
  884. dwc3_trace(trace_dwc3_gadget,
  885. "trying to queue request %p to disabled %s\n",
  886. &req->request, dep->endpoint.name);
  887. return -ESHUTDOWN;
  888. }
  889. if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
  890. &req->request, req->dep->name)) {
  891. dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'\n",
  892. &req->request, req->dep->name);
  893. return -EINVAL;
  894. }
  895. req->request.actual = 0;
  896. req->request.status = -EINPROGRESS;
  897. req->direction = dep->direction;
  898. req->epnum = dep->number;
  899. trace_dwc3_ep_queue(req);
  900. /*
  901. * We only add to our list of requests now and
  902. * start consuming the list once we get XferNotReady
  903. * IRQ.
  904. *
  905. * That way, we avoid doing anything that we don't need
  906. * to do now and defer it until the point we receive a
  907. * particular token from the Host side.
  908. *
  909. * This will also avoid Host cancelling URBs due to too
  910. * many NAKs.
  911. */
  912. ret = usb_gadget_map_request(&dwc->gadget, &req->request,
  913. dep->direction);
  914. if (ret)
  915. return ret;
  916. list_add_tail(&req->list, &dep->request_list);
  917. /*
  918. * If there are no pending requests and the endpoint isn't already
  919. * busy, we will just start the request straight away.
  920. *
  921. * This will save one IRQ (XFER_NOT_READY) and possibly make it a
  922. * little bit faster.
  923. */
  924. if (!usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
  925. !usb_endpoint_xfer_int(dep->endpoint.desc) &&
  926. !(dep->flags & DWC3_EP_BUSY)) {
  927. ret = __dwc3_gadget_kick_transfer(dep, 0, true);
  928. goto out;
  929. }
  930. /*
  931. * There are a few special cases:
  932. *
  933. * 1. XferNotReady with empty list of requests. We need to kick the
  934. * transfer here in that situation, otherwise we will be NAKing
  935. * forever. If we get XferNotReady before gadget driver has a
  936. * chance to queue a request, we will ACK the IRQ but won't be
  937. * able to receive the data until the next request is queued.
  938. * The following code is handling exactly that.
  939. *
  940. */
  941. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  942. /*
  943. * If xfernotready is already elapsed and it is a case
  944. * of isoc transfer, then issue END TRANSFER, so that
  945. * you can receive xfernotready again and can have
  946. * notion of current microframe.
  947. */
  948. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  949. if (list_empty(&dep->req_queued)) {
  950. dwc3_stop_active_transfer(dwc, dep->number, true);
  951. dep->flags = DWC3_EP_ENABLED;
  952. }
  953. return 0;
  954. }
  955. ret = __dwc3_gadget_kick_transfer(dep, 0, true);
  956. if (!ret)
  957. dep->flags &= ~DWC3_EP_PENDING_REQUEST;
  958. goto out;
  959. }
  960. /*
  961. * 2. XferInProgress on Isoc EP with an active transfer. We need to
  962. * kick the transfer here after queuing a request, otherwise the
  963. * core may not see the modified TRB(s).
  964. */
  965. if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
  966. (dep->flags & DWC3_EP_BUSY) &&
  967. !(dep->flags & DWC3_EP_MISSED_ISOC)) {
  968. WARN_ON_ONCE(!dep->resource_index);
  969. ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index,
  970. false);
  971. goto out;
  972. }
  973. /*
  974. * 4. Stream Capable Bulk Endpoints. We need to start the transfer
  975. * right away, otherwise host will not know we have streams to be
  976. * handled.
  977. */
  978. if (dep->stream_capable)
  979. ret = __dwc3_gadget_kick_transfer(dep, 0, true);
  980. out:
  981. if (ret && ret != -EBUSY)
  982. dwc3_trace(trace_dwc3_gadget,
  983. "%s: failed to kick transfers\n",
  984. dep->name);
  985. if (ret == -EBUSY)
  986. ret = 0;
  987. return ret;
  988. }
  989. static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
  990. struct usb_request *request)
  991. {
  992. dwc3_gadget_ep_free_request(ep, request);
  993. }
  994. static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
  995. {
  996. struct dwc3_request *req;
  997. struct usb_request *request;
  998. struct usb_ep *ep = &dep->endpoint;
  999. dwc3_trace(trace_dwc3_gadget, "queueing ZLP\n");
  1000. request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
  1001. if (!request)
  1002. return -ENOMEM;
  1003. request->length = 0;
  1004. request->buf = dwc->zlp_buf;
  1005. request->complete = __dwc3_gadget_ep_zlp_complete;
  1006. req = to_dwc3_request(request);
  1007. return __dwc3_gadget_ep_queue(dep, req);
  1008. }
  1009. static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
  1010. gfp_t gfp_flags)
  1011. {
  1012. struct dwc3_request *req = to_dwc3_request(request);
  1013. struct dwc3_ep *dep = to_dwc3_ep(ep);
  1014. struct dwc3 *dwc = dep->dwc;
  1015. unsigned long flags;
  1016. int ret;
  1017. spin_lock_irqsave(&dwc->lock, flags);
  1018. ret = __dwc3_gadget_ep_queue(dep, req);
  1019. /*
  1020. * Okay, here's the thing, if gadget driver has requested for a ZLP by
  1021. * setting request->zero, instead of doing magic, we will just queue an
  1022. * extra usb_request ourselves so that it gets handled the same way as
  1023. * any other request.
  1024. */
  1025. if (ret == 0 && request->zero && request->length &&
  1026. (request->length % ep->maxpacket == 0))
  1027. ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
  1028. spin_unlock_irqrestore(&dwc->lock, flags);
  1029. return ret;
  1030. }
  1031. static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
  1032. struct usb_request *request)
  1033. {
  1034. struct dwc3_request *req = to_dwc3_request(request);
  1035. struct dwc3_request *r = NULL;
  1036. struct dwc3_ep *dep = to_dwc3_ep(ep);
  1037. struct dwc3 *dwc = dep->dwc;
  1038. unsigned long flags;
  1039. int ret = 0;
  1040. trace_dwc3_ep_dequeue(req);
  1041. spin_lock_irqsave(&dwc->lock, flags);
  1042. list_for_each_entry(r, &dep->request_list, list) {
  1043. if (r == req)
  1044. break;
  1045. }
  1046. if (r != req) {
  1047. list_for_each_entry(r, &dep->req_queued, list) {
  1048. if (r == req)
  1049. break;
  1050. }
  1051. if (r == req) {
  1052. /* wait until it is processed */
  1053. dwc3_stop_active_transfer(dwc, dep->number, true);
  1054. goto out1;
  1055. }
  1056. dev_err(dwc->dev, "request %p was not queued to %s\n",
  1057. request, ep->name);
  1058. ret = -EINVAL;
  1059. goto out0;
  1060. }
  1061. out1:
  1062. /* giveback the request */
  1063. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  1064. out0:
  1065. spin_unlock_irqrestore(&dwc->lock, flags);
  1066. return ret;
  1067. }
  1068. int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
  1069. {
  1070. struct dwc3_gadget_ep_cmd_params params;
  1071. struct dwc3 *dwc = dep->dwc;
  1072. int ret;
  1073. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  1074. dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
  1075. return -EINVAL;
  1076. }
  1077. memset(&params, 0x00, sizeof(params));
  1078. if (value) {
  1079. if (!protocol && ((dep->direction && dep->flags & DWC3_EP_BUSY) ||
  1080. (!list_empty(&dep->req_queued) ||
  1081. !list_empty(&dep->request_list)))) {
  1082. dwc3_trace(trace_dwc3_gadget,
  1083. "%s: pending request, cannot halt\n",
  1084. dep->name);
  1085. return -EAGAIN;
  1086. }
  1087. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  1088. DWC3_DEPCMD_SETSTALL, &params);
  1089. if (ret)
  1090. dev_err(dwc->dev, "failed to set STALL on %s\n",
  1091. dep->name);
  1092. else
  1093. dep->flags |= DWC3_EP_STALL;
  1094. } else {
  1095. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  1096. DWC3_DEPCMD_CLEARSTALL, &params);
  1097. if (ret)
  1098. dev_err(dwc->dev, "failed to clear STALL on %s\n",
  1099. dep->name);
  1100. else
  1101. dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
  1102. }
  1103. return ret;
  1104. }
  1105. static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
  1106. {
  1107. struct dwc3_ep *dep = to_dwc3_ep(ep);
  1108. struct dwc3 *dwc = dep->dwc;
  1109. unsigned long flags;
  1110. int ret;
  1111. spin_lock_irqsave(&dwc->lock, flags);
  1112. ret = __dwc3_gadget_ep_set_halt(dep, value, false);
  1113. spin_unlock_irqrestore(&dwc->lock, flags);
  1114. return ret;
  1115. }
  1116. static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
  1117. {
  1118. struct dwc3_ep *dep = to_dwc3_ep(ep);
  1119. struct dwc3 *dwc = dep->dwc;
  1120. unsigned long flags;
  1121. int ret;
  1122. spin_lock_irqsave(&dwc->lock, flags);
  1123. dep->flags |= DWC3_EP_WEDGE;
  1124. if (dep->number == 0 || dep->number == 1)
  1125. ret = __dwc3_gadget_ep0_set_halt(ep, 1);
  1126. else
  1127. ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
  1128. spin_unlock_irqrestore(&dwc->lock, flags);
  1129. return ret;
  1130. }
  1131. /* -------------------------------------------------------------------------- */
  1132. static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
  1133. .bLength = USB_DT_ENDPOINT_SIZE,
  1134. .bDescriptorType = USB_DT_ENDPOINT,
  1135. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  1136. };
  1137. static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
  1138. .enable = dwc3_gadget_ep0_enable,
  1139. .disable = dwc3_gadget_ep0_disable,
  1140. .alloc_request = dwc3_gadget_ep_alloc_request,
  1141. .free_request = dwc3_gadget_ep_free_request,
  1142. .queue = dwc3_gadget_ep0_queue,
  1143. .dequeue = dwc3_gadget_ep_dequeue,
  1144. .set_halt = dwc3_gadget_ep0_set_halt,
  1145. .set_wedge = dwc3_gadget_ep_set_wedge,
  1146. };
  1147. static const struct usb_ep_ops dwc3_gadget_ep_ops = {
  1148. .enable = dwc3_gadget_ep_enable,
  1149. .disable = dwc3_gadget_ep_disable,
  1150. .alloc_request = dwc3_gadget_ep_alloc_request,
  1151. .free_request = dwc3_gadget_ep_free_request,
  1152. .queue = dwc3_gadget_ep_queue,
  1153. .dequeue = dwc3_gadget_ep_dequeue,
  1154. .set_halt = dwc3_gadget_ep_set_halt,
  1155. .set_wedge = dwc3_gadget_ep_set_wedge,
  1156. };
  1157. /* -------------------------------------------------------------------------- */
  1158. static int dwc3_gadget_get_frame(struct usb_gadget *g)
  1159. {
  1160. struct dwc3 *dwc = gadget_to_dwc(g);
  1161. u32 reg;
  1162. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1163. return DWC3_DSTS_SOFFN(reg);
  1164. }
  1165. static int dwc3_gadget_wakeup(struct usb_gadget *g)
  1166. {
  1167. struct dwc3 *dwc = gadget_to_dwc(g);
  1168. unsigned long timeout;
  1169. unsigned long flags;
  1170. u32 reg;
  1171. int ret = 0;
  1172. u8 link_state;
  1173. u8 speed;
  1174. spin_lock_irqsave(&dwc->lock, flags);
  1175. /*
  1176. * According to the Databook Remote wakeup request should
  1177. * be issued only when the device is in early suspend state.
  1178. *
  1179. * We can check that via USB Link State bits in DSTS register.
  1180. */
  1181. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1182. speed = reg & DWC3_DSTS_CONNECTSPD;
  1183. if ((speed == DWC3_DSTS_SUPERSPEED) ||
  1184. (speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
  1185. dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed\n");
  1186. ret = -EINVAL;
  1187. goto out;
  1188. }
  1189. link_state = DWC3_DSTS_USBLNKST(reg);
  1190. switch (link_state) {
  1191. case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
  1192. case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
  1193. break;
  1194. default:
  1195. dwc3_trace(trace_dwc3_gadget,
  1196. "can't wakeup from '%s'\n",
  1197. dwc3_gadget_link_string(link_state));
  1198. ret = -EINVAL;
  1199. goto out;
  1200. }
  1201. ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
  1202. if (ret < 0) {
  1203. dev_err(dwc->dev, "failed to put link in Recovery\n");
  1204. goto out;
  1205. }
  1206. /* Recent versions do this automatically */
  1207. if (dwc->revision < DWC3_REVISION_194A) {
  1208. /* write zeroes to Link Change Request */
  1209. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1210. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  1211. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1212. }
  1213. /* poll until Link State changes to ON */
  1214. timeout = jiffies + msecs_to_jiffies(100);
  1215. while (!time_after(jiffies, timeout)) {
  1216. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1217. /* in HS, means ON */
  1218. if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
  1219. break;
  1220. }
  1221. if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
  1222. dev_err(dwc->dev, "failed to send remote wakeup\n");
  1223. ret = -EINVAL;
  1224. }
  1225. out:
  1226. spin_unlock_irqrestore(&dwc->lock, flags);
  1227. return ret;
  1228. }
  1229. static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
  1230. int is_selfpowered)
  1231. {
  1232. struct dwc3 *dwc = gadget_to_dwc(g);
  1233. unsigned long flags;
  1234. spin_lock_irqsave(&dwc->lock, flags);
  1235. g->is_selfpowered = !!is_selfpowered;
  1236. spin_unlock_irqrestore(&dwc->lock, flags);
  1237. return 0;
  1238. }
  1239. static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
  1240. {
  1241. u32 reg;
  1242. u32 timeout = 500;
  1243. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1244. if (is_on) {
  1245. if (dwc->revision <= DWC3_REVISION_187A) {
  1246. reg &= ~DWC3_DCTL_TRGTULST_MASK;
  1247. reg |= DWC3_DCTL_TRGTULST_RX_DET;
  1248. }
  1249. if (dwc->revision >= DWC3_REVISION_194A)
  1250. reg &= ~DWC3_DCTL_KEEP_CONNECT;
  1251. reg |= DWC3_DCTL_RUN_STOP;
  1252. if (dwc->has_hibernation)
  1253. reg |= DWC3_DCTL_KEEP_CONNECT;
  1254. dwc->pullups_connected = true;
  1255. } else {
  1256. reg &= ~DWC3_DCTL_RUN_STOP;
  1257. if (dwc->has_hibernation && !suspend)
  1258. reg &= ~DWC3_DCTL_KEEP_CONNECT;
  1259. dwc->pullups_connected = false;
  1260. }
  1261. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1262. do {
  1263. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1264. if (is_on) {
  1265. if (!(reg & DWC3_DSTS_DEVCTRLHLT))
  1266. break;
  1267. } else {
  1268. if (reg & DWC3_DSTS_DEVCTRLHLT)
  1269. break;
  1270. }
  1271. timeout--;
  1272. if (!timeout)
  1273. return -ETIMEDOUT;
  1274. udelay(1);
  1275. } while (1);
  1276. dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
  1277. dwc->gadget_driver
  1278. ? dwc->gadget_driver->function : "no-function",
  1279. is_on ? "connect" : "disconnect");
  1280. return 0;
  1281. }
  1282. static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
  1283. {
  1284. struct dwc3 *dwc = gadget_to_dwc(g);
  1285. unsigned long flags;
  1286. int ret;
  1287. is_on = !!is_on;
  1288. spin_lock_irqsave(&dwc->lock, flags);
  1289. ret = dwc3_gadget_run_stop(dwc, is_on, false);
  1290. spin_unlock_irqrestore(&dwc->lock, flags);
  1291. return ret;
  1292. }
  1293. static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
  1294. {
  1295. u32 reg;
  1296. /* Enable all but Start and End of Frame IRQs */
  1297. reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
  1298. DWC3_DEVTEN_EVNTOVERFLOWEN |
  1299. DWC3_DEVTEN_CMDCMPLTEN |
  1300. DWC3_DEVTEN_ERRTICERREN |
  1301. DWC3_DEVTEN_WKUPEVTEN |
  1302. DWC3_DEVTEN_ULSTCNGEN |
  1303. DWC3_DEVTEN_CONNECTDONEEN |
  1304. DWC3_DEVTEN_USBRSTEN |
  1305. DWC3_DEVTEN_DISCONNEVTEN);
  1306. dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
  1307. }
  1308. static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
  1309. {
  1310. /* mask all interrupts */
  1311. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1312. }
  1313. static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
  1314. static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
  1315. static int dwc3_gadget_start(struct usb_gadget *g,
  1316. struct usb_gadget_driver *driver)
  1317. {
  1318. struct dwc3 *dwc = gadget_to_dwc(g);
  1319. struct dwc3_ep *dep;
  1320. unsigned long flags;
  1321. int ret = 0;
  1322. int irq;
  1323. u32 reg;
  1324. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1325. ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
  1326. IRQF_SHARED, "dwc3", dwc);
  1327. if (ret) {
  1328. dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
  1329. irq, ret);
  1330. goto err0;
  1331. }
  1332. spin_lock_irqsave(&dwc->lock, flags);
  1333. if (dwc->gadget_driver) {
  1334. dev_err(dwc->dev, "%s is already bound to %s\n",
  1335. dwc->gadget.name,
  1336. dwc->gadget_driver->driver.name);
  1337. ret = -EBUSY;
  1338. goto err1;
  1339. }
  1340. dwc->gadget_driver = driver;
  1341. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1342. reg &= ~(DWC3_DCFG_SPEED_MASK);
  1343. /**
  1344. * WORKAROUND: DWC3 revision < 2.20a have an issue
  1345. * which would cause metastability state on Run/Stop
  1346. * bit if we try to force the IP to USB2-only mode.
  1347. *
  1348. * Because of that, we cannot configure the IP to any
  1349. * speed other than the SuperSpeed
  1350. *
  1351. * Refers to:
  1352. *
  1353. * STAR#9000525659: Clock Domain Crossing on DCTL in
  1354. * USB 2.0 Mode
  1355. */
  1356. if (dwc->revision < DWC3_REVISION_220A) {
  1357. reg |= DWC3_DCFG_SUPERSPEED;
  1358. } else {
  1359. switch (dwc->maximum_speed) {
  1360. case USB_SPEED_LOW:
  1361. reg |= DWC3_DSTS_LOWSPEED;
  1362. break;
  1363. case USB_SPEED_FULL:
  1364. reg |= DWC3_DSTS_FULLSPEED1;
  1365. break;
  1366. case USB_SPEED_HIGH:
  1367. reg |= DWC3_DSTS_HIGHSPEED;
  1368. break;
  1369. case USB_SPEED_SUPER_PLUS:
  1370. reg |= DWC3_DSTS_SUPERSPEED_PLUS;
  1371. break;
  1372. default:
  1373. dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
  1374. dwc->maximum_speed);
  1375. /* fall through */
  1376. case USB_SPEED_SUPER:
  1377. reg |= DWC3_DCFG_SUPERSPEED;
  1378. break;
  1379. }
  1380. }
  1381. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1382. /* Start with SuperSpeed Default */
  1383. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1384. dep = dwc->eps[0];
  1385. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
  1386. false);
  1387. if (ret) {
  1388. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1389. goto err2;
  1390. }
  1391. dep = dwc->eps[1];
  1392. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
  1393. false);
  1394. if (ret) {
  1395. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1396. goto err3;
  1397. }
  1398. /* begin to receive SETUP packets */
  1399. dwc->ep0state = EP0_SETUP_PHASE;
  1400. dwc3_ep0_out_start(dwc);
  1401. dwc3_gadget_enable_irq(dwc);
  1402. spin_unlock_irqrestore(&dwc->lock, flags);
  1403. return 0;
  1404. err3:
  1405. __dwc3_gadget_ep_disable(dwc->eps[0]);
  1406. err2:
  1407. dwc->gadget_driver = NULL;
  1408. err1:
  1409. spin_unlock_irqrestore(&dwc->lock, flags);
  1410. free_irq(irq, dwc);
  1411. err0:
  1412. return ret;
  1413. }
  1414. static int dwc3_gadget_stop(struct usb_gadget *g)
  1415. {
  1416. struct dwc3 *dwc = gadget_to_dwc(g);
  1417. unsigned long flags;
  1418. int irq;
  1419. spin_lock_irqsave(&dwc->lock, flags);
  1420. dwc3_gadget_disable_irq(dwc);
  1421. __dwc3_gadget_ep_disable(dwc->eps[0]);
  1422. __dwc3_gadget_ep_disable(dwc->eps[1]);
  1423. dwc->gadget_driver = NULL;
  1424. spin_unlock_irqrestore(&dwc->lock, flags);
  1425. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1426. free_irq(irq, dwc);
  1427. return 0;
  1428. }
  1429. static const struct usb_gadget_ops dwc3_gadget_ops = {
  1430. .get_frame = dwc3_gadget_get_frame,
  1431. .wakeup = dwc3_gadget_wakeup,
  1432. .set_selfpowered = dwc3_gadget_set_selfpowered,
  1433. .pullup = dwc3_gadget_pullup,
  1434. .udc_start = dwc3_gadget_start,
  1435. .udc_stop = dwc3_gadget_stop,
  1436. };
  1437. /* -------------------------------------------------------------------------- */
  1438. static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
  1439. u8 num, u32 direction)
  1440. {
  1441. struct dwc3_ep *dep;
  1442. u8 i;
  1443. for (i = 0; i < num; i++) {
  1444. u8 epnum = (i << 1) | (!!direction);
  1445. dep = kzalloc(sizeof(*dep), GFP_KERNEL);
  1446. if (!dep)
  1447. return -ENOMEM;
  1448. dep->dwc = dwc;
  1449. dep->number = epnum;
  1450. dep->direction = !!direction;
  1451. dwc->eps[epnum] = dep;
  1452. snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
  1453. (epnum & 1) ? "in" : "out");
  1454. dep->endpoint.name = dep->name;
  1455. dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
  1456. if (epnum == 0 || epnum == 1) {
  1457. usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
  1458. dep->endpoint.maxburst = 1;
  1459. dep->endpoint.ops = &dwc3_gadget_ep0_ops;
  1460. if (!epnum)
  1461. dwc->gadget.ep0 = &dep->endpoint;
  1462. } else {
  1463. int ret;
  1464. usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
  1465. dep->endpoint.max_streams = 15;
  1466. dep->endpoint.ops = &dwc3_gadget_ep_ops;
  1467. list_add_tail(&dep->endpoint.ep_list,
  1468. &dwc->gadget.ep_list);
  1469. ret = dwc3_alloc_trb_pool(dep);
  1470. if (ret)
  1471. return ret;
  1472. }
  1473. if (epnum == 0 || epnum == 1) {
  1474. dep->endpoint.caps.type_control = true;
  1475. } else {
  1476. dep->endpoint.caps.type_iso = true;
  1477. dep->endpoint.caps.type_bulk = true;
  1478. dep->endpoint.caps.type_int = true;
  1479. }
  1480. dep->endpoint.caps.dir_in = !!direction;
  1481. dep->endpoint.caps.dir_out = !direction;
  1482. INIT_LIST_HEAD(&dep->request_list);
  1483. INIT_LIST_HEAD(&dep->req_queued);
  1484. }
  1485. return 0;
  1486. }
  1487. static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
  1488. {
  1489. int ret;
  1490. INIT_LIST_HEAD(&dwc->gadget.ep_list);
  1491. ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
  1492. if (ret < 0) {
  1493. dwc3_trace(trace_dwc3_gadget,
  1494. "failed to allocate OUT endpoints");
  1495. return ret;
  1496. }
  1497. ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
  1498. if (ret < 0) {
  1499. dwc3_trace(trace_dwc3_gadget,
  1500. "failed to allocate IN endpoints");
  1501. return ret;
  1502. }
  1503. return 0;
  1504. }
  1505. static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
  1506. {
  1507. struct dwc3_ep *dep;
  1508. u8 epnum;
  1509. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1510. dep = dwc->eps[epnum];
  1511. if (!dep)
  1512. continue;
  1513. /*
  1514. * Physical endpoints 0 and 1 are special; they form the
  1515. * bi-directional USB endpoint 0.
  1516. *
  1517. * For those two physical endpoints, we don't allocate a TRB
  1518. * pool nor do we add them the endpoints list. Due to that, we
  1519. * shouldn't do these two operations otherwise we would end up
  1520. * with all sorts of bugs when removing dwc3.ko.
  1521. */
  1522. if (epnum != 0 && epnum != 1) {
  1523. dwc3_free_trb_pool(dep);
  1524. list_del(&dep->endpoint.ep_list);
  1525. }
  1526. kfree(dep);
  1527. }
  1528. }
  1529. /* -------------------------------------------------------------------------- */
  1530. static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
  1531. struct dwc3_request *req, struct dwc3_trb *trb,
  1532. const struct dwc3_event_depevt *event, int status)
  1533. {
  1534. unsigned int count;
  1535. unsigned int s_pkt = 0;
  1536. unsigned int trb_status;
  1537. trace_dwc3_complete_trb(dep, trb);
  1538. if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
  1539. /*
  1540. * We continue despite the error. There is not much we
  1541. * can do. If we don't clean it up we loop forever. If
  1542. * we skip the TRB then it gets overwritten after a
  1543. * while since we use them in a ring buffer. A BUG()
  1544. * would help. Lets hope that if this occurs, someone
  1545. * fixes the root cause instead of looking away :)
  1546. */
  1547. dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
  1548. dep->name, trb);
  1549. count = trb->size & DWC3_TRB_SIZE_MASK;
  1550. if (dep->direction) {
  1551. if (count) {
  1552. trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
  1553. if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
  1554. dwc3_trace(trace_dwc3_gadget,
  1555. "%s: incomplete IN transfer\n",
  1556. dep->name);
  1557. /*
  1558. * If missed isoc occurred and there is
  1559. * no request queued then issue END
  1560. * TRANSFER, so that core generates
  1561. * next xfernotready and we will issue
  1562. * a fresh START TRANSFER.
  1563. * If there are still queued request
  1564. * then wait, do not issue either END
  1565. * or UPDATE TRANSFER, just attach next
  1566. * request in request_list during
  1567. * giveback.If any future queued request
  1568. * is successfully transferred then we
  1569. * will issue UPDATE TRANSFER for all
  1570. * request in the request_list.
  1571. */
  1572. dep->flags |= DWC3_EP_MISSED_ISOC;
  1573. } else {
  1574. dev_err(dwc->dev, "incomplete IN transfer %s\n",
  1575. dep->name);
  1576. status = -ECONNRESET;
  1577. }
  1578. } else {
  1579. dep->flags &= ~DWC3_EP_MISSED_ISOC;
  1580. }
  1581. } else {
  1582. if (count && (event->status & DEPEVT_STATUS_SHORT))
  1583. s_pkt = 1;
  1584. }
  1585. /*
  1586. * We assume here we will always receive the entire data block
  1587. * which we should receive. Meaning, if we program RX to
  1588. * receive 4K but we receive only 2K, we assume that's all we
  1589. * should receive and we simply bounce the request back to the
  1590. * gadget driver for further processing.
  1591. */
  1592. req->request.actual += req->request.length - count;
  1593. if (s_pkt)
  1594. return 1;
  1595. if ((event->status & DEPEVT_STATUS_LST) &&
  1596. (trb->ctrl & (DWC3_TRB_CTRL_LST |
  1597. DWC3_TRB_CTRL_HWO)))
  1598. return 1;
  1599. if ((event->status & DEPEVT_STATUS_IOC) &&
  1600. (trb->ctrl & DWC3_TRB_CTRL_IOC))
  1601. return 1;
  1602. return 0;
  1603. }
  1604. static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
  1605. const struct dwc3_event_depevt *event, int status)
  1606. {
  1607. struct dwc3_request *req;
  1608. struct dwc3_trb *trb;
  1609. unsigned int slot;
  1610. unsigned int i;
  1611. int ret;
  1612. do {
  1613. req = next_request(&dep->req_queued);
  1614. if (WARN_ON_ONCE(!req))
  1615. return 1;
  1616. i = 0;
  1617. do {
  1618. slot = req->start_slot + i;
  1619. if ((slot == DWC3_TRB_NUM - 1) &&
  1620. usb_endpoint_xfer_isoc(dep->endpoint.desc))
  1621. slot++;
  1622. slot %= DWC3_TRB_NUM;
  1623. trb = &dep->trb_pool[slot];
  1624. ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
  1625. event, status);
  1626. if (ret)
  1627. break;
  1628. } while (++i < req->request.num_mapped_sgs);
  1629. dwc3_gadget_giveback(dep, req, status);
  1630. if (ret)
  1631. break;
  1632. } while (1);
  1633. if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
  1634. list_empty(&dep->req_queued)) {
  1635. if (list_empty(&dep->request_list)) {
  1636. /*
  1637. * If there is no entry in request list then do
  1638. * not issue END TRANSFER now. Just set PENDING
  1639. * flag, so that END TRANSFER is issued when an
  1640. * entry is added into request list.
  1641. */
  1642. dep->flags = DWC3_EP_PENDING_REQUEST;
  1643. } else {
  1644. dwc3_stop_active_transfer(dwc, dep->number, true);
  1645. dep->flags = DWC3_EP_ENABLED;
  1646. }
  1647. return 1;
  1648. }
  1649. return 1;
  1650. }
  1651. static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
  1652. struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
  1653. {
  1654. unsigned status = 0;
  1655. int clean_busy;
  1656. u32 is_xfer_complete;
  1657. is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
  1658. if (event->status & DEPEVT_STATUS_BUSERR)
  1659. status = -ECONNRESET;
  1660. clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
  1661. if (clean_busy && (is_xfer_complete ||
  1662. usb_endpoint_xfer_isoc(dep->endpoint.desc)))
  1663. dep->flags &= ~DWC3_EP_BUSY;
  1664. /*
  1665. * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
  1666. * See dwc3_gadget_linksts_change_interrupt() for 1st half.
  1667. */
  1668. if (dwc->revision < DWC3_REVISION_183A) {
  1669. u32 reg;
  1670. int i;
  1671. for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
  1672. dep = dwc->eps[i];
  1673. if (!(dep->flags & DWC3_EP_ENABLED))
  1674. continue;
  1675. if (!list_empty(&dep->req_queued))
  1676. return;
  1677. }
  1678. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1679. reg |= dwc->u1u2;
  1680. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1681. dwc->u1u2 = 0;
  1682. }
  1683. if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  1684. int ret;
  1685. ret = __dwc3_gadget_kick_transfer(dep, 0, is_xfer_complete);
  1686. if (!ret || ret == -EBUSY)
  1687. return;
  1688. }
  1689. }
  1690. static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
  1691. const struct dwc3_event_depevt *event)
  1692. {
  1693. struct dwc3_ep *dep;
  1694. u8 epnum = event->endpoint_number;
  1695. dep = dwc->eps[epnum];
  1696. if (!(dep->flags & DWC3_EP_ENABLED))
  1697. return;
  1698. if (epnum == 0 || epnum == 1) {
  1699. dwc3_ep0_interrupt(dwc, event);
  1700. return;
  1701. }
  1702. switch (event->endpoint_event) {
  1703. case DWC3_DEPEVT_XFERCOMPLETE:
  1704. dep->resource_index = 0;
  1705. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  1706. dwc3_trace(trace_dwc3_gadget,
  1707. "%s is an Isochronous endpoint\n",
  1708. dep->name);
  1709. return;
  1710. }
  1711. dwc3_endpoint_transfer_complete(dwc, dep, event);
  1712. break;
  1713. case DWC3_DEPEVT_XFERINPROGRESS:
  1714. dwc3_endpoint_transfer_complete(dwc, dep, event);
  1715. break;
  1716. case DWC3_DEPEVT_XFERNOTREADY:
  1717. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  1718. dwc3_gadget_start_isoc(dwc, dep, event);
  1719. } else {
  1720. int active;
  1721. int ret;
  1722. active = event->status & DEPEVT_STATUS_TRANSFER_ACTIVE;
  1723. dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
  1724. dep->name, active ? "Transfer Active"
  1725. : "Transfer Not Active");
  1726. ret = __dwc3_gadget_kick_transfer(dep, 0, !active);
  1727. if (!ret || ret == -EBUSY)
  1728. return;
  1729. dwc3_trace(trace_dwc3_gadget,
  1730. "%s: failed to kick transfers\n",
  1731. dep->name);
  1732. }
  1733. break;
  1734. case DWC3_DEPEVT_STREAMEVT:
  1735. if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
  1736. dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
  1737. dep->name);
  1738. return;
  1739. }
  1740. switch (event->status) {
  1741. case DEPEVT_STREAMEVT_FOUND:
  1742. dwc3_trace(trace_dwc3_gadget,
  1743. "Stream %d found and started",
  1744. event->parameters);
  1745. break;
  1746. case DEPEVT_STREAMEVT_NOTFOUND:
  1747. /* FALLTHROUGH */
  1748. default:
  1749. dwc3_trace(trace_dwc3_gadget,
  1750. "unable to find suitable stream\n");
  1751. }
  1752. break;
  1753. case DWC3_DEPEVT_RXTXFIFOEVT:
  1754. dwc3_trace(trace_dwc3_gadget, "%s FIFO Overrun\n", dep->name);
  1755. break;
  1756. case DWC3_DEPEVT_EPCMDCMPLT:
  1757. dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
  1758. break;
  1759. }
  1760. }
  1761. static void dwc3_disconnect_gadget(struct dwc3 *dwc)
  1762. {
  1763. if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
  1764. spin_unlock(&dwc->lock);
  1765. dwc->gadget_driver->disconnect(&dwc->gadget);
  1766. spin_lock(&dwc->lock);
  1767. }
  1768. }
  1769. static void dwc3_suspend_gadget(struct dwc3 *dwc)
  1770. {
  1771. if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
  1772. spin_unlock(&dwc->lock);
  1773. dwc->gadget_driver->suspend(&dwc->gadget);
  1774. spin_lock(&dwc->lock);
  1775. }
  1776. }
  1777. static void dwc3_resume_gadget(struct dwc3 *dwc)
  1778. {
  1779. if (dwc->gadget_driver && dwc->gadget_driver->resume) {
  1780. spin_unlock(&dwc->lock);
  1781. dwc->gadget_driver->resume(&dwc->gadget);
  1782. spin_lock(&dwc->lock);
  1783. }
  1784. }
  1785. static void dwc3_reset_gadget(struct dwc3 *dwc)
  1786. {
  1787. if (!dwc->gadget_driver)
  1788. return;
  1789. if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
  1790. spin_unlock(&dwc->lock);
  1791. usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
  1792. spin_lock(&dwc->lock);
  1793. }
  1794. }
  1795. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
  1796. {
  1797. struct dwc3_ep *dep;
  1798. struct dwc3_gadget_ep_cmd_params params;
  1799. u32 cmd;
  1800. int ret;
  1801. dep = dwc->eps[epnum];
  1802. if (!dep->resource_index)
  1803. return;
  1804. /*
  1805. * NOTICE: We are violating what the Databook says about the
  1806. * EndTransfer command. Ideally we would _always_ wait for the
  1807. * EndTransfer Command Completion IRQ, but that's causing too
  1808. * much trouble synchronizing between us and gadget driver.
  1809. *
  1810. * We have discussed this with the IP Provider and it was
  1811. * suggested to giveback all requests here, but give HW some
  1812. * extra time to synchronize with the interconnect. We're using
  1813. * an arbitrary 100us delay for that.
  1814. *
  1815. * Note also that a similar handling was tested by Synopsys
  1816. * (thanks a lot Paul) and nothing bad has come out of it.
  1817. * In short, what we're doing is:
  1818. *
  1819. * - Issue EndTransfer WITH CMDIOC bit set
  1820. * - Wait 100us
  1821. */
  1822. cmd = DWC3_DEPCMD_ENDTRANSFER;
  1823. cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
  1824. cmd |= DWC3_DEPCMD_CMDIOC;
  1825. cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
  1826. memset(&params, 0, sizeof(params));
  1827. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  1828. WARN_ON_ONCE(ret);
  1829. dep->resource_index = 0;
  1830. dep->flags &= ~DWC3_EP_BUSY;
  1831. udelay(100);
  1832. }
  1833. static void dwc3_stop_active_transfers(struct dwc3 *dwc)
  1834. {
  1835. u32 epnum;
  1836. for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1837. struct dwc3_ep *dep;
  1838. dep = dwc->eps[epnum];
  1839. if (!dep)
  1840. continue;
  1841. if (!(dep->flags & DWC3_EP_ENABLED))
  1842. continue;
  1843. dwc3_remove_requests(dwc, dep);
  1844. }
  1845. }
  1846. static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
  1847. {
  1848. u32 epnum;
  1849. for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1850. struct dwc3_ep *dep;
  1851. struct dwc3_gadget_ep_cmd_params params;
  1852. int ret;
  1853. dep = dwc->eps[epnum];
  1854. if (!dep)
  1855. continue;
  1856. if (!(dep->flags & DWC3_EP_STALL))
  1857. continue;
  1858. dep->flags &= ~DWC3_EP_STALL;
  1859. memset(&params, 0, sizeof(params));
  1860. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  1861. DWC3_DEPCMD_CLEARSTALL, &params);
  1862. WARN_ON_ONCE(ret);
  1863. }
  1864. }
  1865. static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
  1866. {
  1867. int reg;
  1868. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1869. reg &= ~DWC3_DCTL_INITU1ENA;
  1870. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1871. reg &= ~DWC3_DCTL_INITU2ENA;
  1872. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1873. dwc3_disconnect_gadget(dwc);
  1874. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1875. dwc->setup_packet_pending = false;
  1876. usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
  1877. }
  1878. static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
  1879. {
  1880. u32 reg;
  1881. /*
  1882. * WORKAROUND: DWC3 revisions <1.88a have an issue which
  1883. * would cause a missing Disconnect Event if there's a
  1884. * pending Setup Packet in the FIFO.
  1885. *
  1886. * There's no suggested workaround on the official Bug
  1887. * report, which states that "unless the driver/application
  1888. * is doing any special handling of a disconnect event,
  1889. * there is no functional issue".
  1890. *
  1891. * Unfortunately, it turns out that we _do_ some special
  1892. * handling of a disconnect event, namely complete all
  1893. * pending transfers, notify gadget driver of the
  1894. * disconnection, and so on.
  1895. *
  1896. * Our suggested workaround is to follow the Disconnect
  1897. * Event steps here, instead, based on a setup_packet_pending
  1898. * flag. Such flag gets set whenever we have a SETUP_PENDING
  1899. * status for EP0 TRBs and gets cleared on XferComplete for the
  1900. * same endpoint.
  1901. *
  1902. * Refers to:
  1903. *
  1904. * STAR#9000466709: RTL: Device : Disconnect event not
  1905. * generated if setup packet pending in FIFO
  1906. */
  1907. if (dwc->revision < DWC3_REVISION_188A) {
  1908. if (dwc->setup_packet_pending)
  1909. dwc3_gadget_disconnect_interrupt(dwc);
  1910. }
  1911. dwc3_reset_gadget(dwc);
  1912. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1913. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  1914. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1915. dwc->test_mode = false;
  1916. dwc3_stop_active_transfers(dwc);
  1917. dwc3_clear_stall_all_ep(dwc);
  1918. /* Reset device address to zero */
  1919. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1920. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  1921. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1922. }
  1923. static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
  1924. {
  1925. u32 reg;
  1926. u32 usb30_clock = DWC3_GCTL_CLK_BUS;
  1927. /*
  1928. * We change the clock only at SS but I dunno why I would want to do
  1929. * this. Maybe it becomes part of the power saving plan.
  1930. */
  1931. if ((speed != DWC3_DSTS_SUPERSPEED) &&
  1932. (speed != DWC3_DSTS_SUPERSPEED_PLUS))
  1933. return;
  1934. /*
  1935. * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
  1936. * each time on Connect Done.
  1937. */
  1938. if (!usb30_clock)
  1939. return;
  1940. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  1941. reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
  1942. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  1943. }
  1944. static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
  1945. {
  1946. struct dwc3_ep *dep;
  1947. int ret;
  1948. u32 reg;
  1949. u8 speed;
  1950. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1951. speed = reg & DWC3_DSTS_CONNECTSPD;
  1952. dwc->speed = speed;
  1953. dwc3_update_ram_clk_sel(dwc, speed);
  1954. switch (speed) {
  1955. case DWC3_DCFG_SUPERSPEED_PLUS:
  1956. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1957. dwc->gadget.ep0->maxpacket = 512;
  1958. dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
  1959. break;
  1960. case DWC3_DCFG_SUPERSPEED:
  1961. /*
  1962. * WORKAROUND: DWC3 revisions <1.90a have an issue which
  1963. * would cause a missing USB3 Reset event.
  1964. *
  1965. * In such situations, we should force a USB3 Reset
  1966. * event by calling our dwc3_gadget_reset_interrupt()
  1967. * routine.
  1968. *
  1969. * Refers to:
  1970. *
  1971. * STAR#9000483510: RTL: SS : USB3 reset event may
  1972. * not be generated always when the link enters poll
  1973. */
  1974. if (dwc->revision < DWC3_REVISION_190A)
  1975. dwc3_gadget_reset_interrupt(dwc);
  1976. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1977. dwc->gadget.ep0->maxpacket = 512;
  1978. dwc->gadget.speed = USB_SPEED_SUPER;
  1979. break;
  1980. case DWC3_DCFG_HIGHSPEED:
  1981. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1982. dwc->gadget.ep0->maxpacket = 64;
  1983. dwc->gadget.speed = USB_SPEED_HIGH;
  1984. break;
  1985. case DWC3_DCFG_FULLSPEED2:
  1986. case DWC3_DCFG_FULLSPEED1:
  1987. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1988. dwc->gadget.ep0->maxpacket = 64;
  1989. dwc->gadget.speed = USB_SPEED_FULL;
  1990. break;
  1991. case DWC3_DCFG_LOWSPEED:
  1992. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
  1993. dwc->gadget.ep0->maxpacket = 8;
  1994. dwc->gadget.speed = USB_SPEED_LOW;
  1995. break;
  1996. }
  1997. /* Enable USB2 LPM Capability */
  1998. if ((dwc->revision > DWC3_REVISION_194A) &&
  1999. (speed != DWC3_DCFG_SUPERSPEED) &&
  2000. (speed != DWC3_DCFG_SUPERSPEED_PLUS)) {
  2001. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  2002. reg |= DWC3_DCFG_LPM_CAP;
  2003. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  2004. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  2005. reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
  2006. reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
  2007. /*
  2008. * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
  2009. * DCFG.LPMCap is set, core responses with an ACK and the
  2010. * BESL value in the LPM token is less than or equal to LPM
  2011. * NYET threshold.
  2012. */
  2013. WARN_ONCE(dwc->revision < DWC3_REVISION_240A
  2014. && dwc->has_lpm_erratum,
  2015. "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
  2016. if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
  2017. reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
  2018. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  2019. } else {
  2020. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  2021. reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
  2022. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  2023. }
  2024. dep = dwc->eps[0];
  2025. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
  2026. false);
  2027. if (ret) {
  2028. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  2029. return;
  2030. }
  2031. dep = dwc->eps[1];
  2032. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
  2033. false);
  2034. if (ret) {
  2035. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  2036. return;
  2037. }
  2038. /*
  2039. * Configure PHY via GUSB3PIPECTLn if required.
  2040. *
  2041. * Update GTXFIFOSIZn
  2042. *
  2043. * In both cases reset values should be sufficient.
  2044. */
  2045. }
  2046. static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
  2047. {
  2048. /*
  2049. * TODO take core out of low power mode when that's
  2050. * implemented.
  2051. */
  2052. if (dwc->gadget_driver && dwc->gadget_driver->resume) {
  2053. spin_unlock(&dwc->lock);
  2054. dwc->gadget_driver->resume(&dwc->gadget);
  2055. spin_lock(&dwc->lock);
  2056. }
  2057. }
  2058. static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
  2059. unsigned int evtinfo)
  2060. {
  2061. enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
  2062. unsigned int pwropt;
  2063. /*
  2064. * WORKAROUND: DWC3 < 2.50a have an issue when configured without
  2065. * Hibernation mode enabled which would show up when device detects
  2066. * host-initiated U3 exit.
  2067. *
  2068. * In that case, device will generate a Link State Change Interrupt
  2069. * from U3 to RESUME which is only necessary if Hibernation is
  2070. * configured in.
  2071. *
  2072. * There are no functional changes due to such spurious event and we
  2073. * just need to ignore it.
  2074. *
  2075. * Refers to:
  2076. *
  2077. * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
  2078. * operational mode
  2079. */
  2080. pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
  2081. if ((dwc->revision < DWC3_REVISION_250A) &&
  2082. (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
  2083. if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
  2084. (next == DWC3_LINK_STATE_RESUME)) {
  2085. dwc3_trace(trace_dwc3_gadget,
  2086. "ignoring transition U3 -> Resume");
  2087. return;
  2088. }
  2089. }
  2090. /*
  2091. * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
  2092. * on the link partner, the USB session might do multiple entry/exit
  2093. * of low power states before a transfer takes place.
  2094. *
  2095. * Due to this problem, we might experience lower throughput. The
  2096. * suggested workaround is to disable DCTL[12:9] bits if we're
  2097. * transitioning from U1/U2 to U0 and enable those bits again
  2098. * after a transfer completes and there are no pending transfers
  2099. * on any of the enabled endpoints.
  2100. *
  2101. * This is the first half of that workaround.
  2102. *
  2103. * Refers to:
  2104. *
  2105. * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
  2106. * core send LGO_Ux entering U0
  2107. */
  2108. if (dwc->revision < DWC3_REVISION_183A) {
  2109. if (next == DWC3_LINK_STATE_U0) {
  2110. u32 u1u2;
  2111. u32 reg;
  2112. switch (dwc->link_state) {
  2113. case DWC3_LINK_STATE_U1:
  2114. case DWC3_LINK_STATE_U2:
  2115. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  2116. u1u2 = reg & (DWC3_DCTL_INITU2ENA
  2117. | DWC3_DCTL_ACCEPTU2ENA
  2118. | DWC3_DCTL_INITU1ENA
  2119. | DWC3_DCTL_ACCEPTU1ENA);
  2120. if (!dwc->u1u2)
  2121. dwc->u1u2 = reg & u1u2;
  2122. reg &= ~u1u2;
  2123. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  2124. break;
  2125. default:
  2126. /* do nothing */
  2127. break;
  2128. }
  2129. }
  2130. }
  2131. switch (next) {
  2132. case DWC3_LINK_STATE_U1:
  2133. if (dwc->speed == USB_SPEED_SUPER)
  2134. dwc3_suspend_gadget(dwc);
  2135. break;
  2136. case DWC3_LINK_STATE_U2:
  2137. case DWC3_LINK_STATE_U3:
  2138. dwc3_suspend_gadget(dwc);
  2139. break;
  2140. case DWC3_LINK_STATE_RESUME:
  2141. dwc3_resume_gadget(dwc);
  2142. break;
  2143. default:
  2144. /* do nothing */
  2145. break;
  2146. }
  2147. dwc->link_state = next;
  2148. }
  2149. static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
  2150. unsigned int evtinfo)
  2151. {
  2152. unsigned int is_ss = evtinfo & BIT(4);
  2153. /**
  2154. * WORKAROUND: DWC3 revison 2.20a with hibernation support
  2155. * have a known issue which can cause USB CV TD.9.23 to fail
  2156. * randomly.
  2157. *
  2158. * Because of this issue, core could generate bogus hibernation
  2159. * events which SW needs to ignore.
  2160. *
  2161. * Refers to:
  2162. *
  2163. * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
  2164. * Device Fallback from SuperSpeed
  2165. */
  2166. if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
  2167. return;
  2168. /* enter hibernation here */
  2169. }
  2170. static void dwc3_gadget_interrupt(struct dwc3 *dwc,
  2171. const struct dwc3_event_devt *event)
  2172. {
  2173. switch (event->type) {
  2174. case DWC3_DEVICE_EVENT_DISCONNECT:
  2175. dwc3_gadget_disconnect_interrupt(dwc);
  2176. break;
  2177. case DWC3_DEVICE_EVENT_RESET:
  2178. dwc3_gadget_reset_interrupt(dwc);
  2179. break;
  2180. case DWC3_DEVICE_EVENT_CONNECT_DONE:
  2181. dwc3_gadget_conndone_interrupt(dwc);
  2182. break;
  2183. case DWC3_DEVICE_EVENT_WAKEUP:
  2184. dwc3_gadget_wakeup_interrupt(dwc);
  2185. break;
  2186. case DWC3_DEVICE_EVENT_HIBER_REQ:
  2187. if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
  2188. "unexpected hibernation event\n"))
  2189. break;
  2190. dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
  2191. break;
  2192. case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
  2193. dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
  2194. break;
  2195. case DWC3_DEVICE_EVENT_EOPF:
  2196. dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
  2197. break;
  2198. case DWC3_DEVICE_EVENT_SOF:
  2199. dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
  2200. break;
  2201. case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
  2202. dwc3_trace(trace_dwc3_gadget, "Erratic Error");
  2203. break;
  2204. case DWC3_DEVICE_EVENT_CMD_CMPL:
  2205. dwc3_trace(trace_dwc3_gadget, "Command Complete");
  2206. break;
  2207. case DWC3_DEVICE_EVENT_OVERFLOW:
  2208. dwc3_trace(trace_dwc3_gadget, "Overflow");
  2209. break;
  2210. default:
  2211. dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
  2212. }
  2213. }
  2214. static void dwc3_process_event_entry(struct dwc3 *dwc,
  2215. const union dwc3_event *event)
  2216. {
  2217. trace_dwc3_event(event->raw);
  2218. /* Endpoint IRQ, handle it and return early */
  2219. if (event->type.is_devspec == 0) {
  2220. /* depevt */
  2221. return dwc3_endpoint_interrupt(dwc, &event->depevt);
  2222. }
  2223. switch (event->type.type) {
  2224. case DWC3_EVENT_TYPE_DEV:
  2225. dwc3_gadget_interrupt(dwc, &event->devt);
  2226. break;
  2227. /* REVISIT what to do with Carkit and I2C events ? */
  2228. default:
  2229. dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
  2230. }
  2231. }
  2232. static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
  2233. {
  2234. struct dwc3_event_buffer *evt;
  2235. irqreturn_t ret = IRQ_NONE;
  2236. int left;
  2237. u32 reg;
  2238. evt = dwc->ev_buffs[buf];
  2239. left = evt->count;
  2240. if (!(evt->flags & DWC3_EVENT_PENDING))
  2241. return IRQ_NONE;
  2242. while (left > 0) {
  2243. union dwc3_event event;
  2244. event.raw = *(u32 *) (evt->buf + evt->lpos);
  2245. dwc3_process_event_entry(dwc, &event);
  2246. /*
  2247. * FIXME we wrap around correctly to the next entry as
  2248. * almost all entries are 4 bytes in size. There is one
  2249. * entry which has 12 bytes which is a regular entry
  2250. * followed by 8 bytes data. ATM I don't know how
  2251. * things are organized if we get next to the a
  2252. * boundary so I worry about that once we try to handle
  2253. * that.
  2254. */
  2255. evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
  2256. left -= 4;
  2257. dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
  2258. }
  2259. evt->count = 0;
  2260. evt->flags &= ~DWC3_EVENT_PENDING;
  2261. ret = IRQ_HANDLED;
  2262. /* Unmask interrupt */
  2263. reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
  2264. reg &= ~DWC3_GEVNTSIZ_INTMASK;
  2265. dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
  2266. return ret;
  2267. }
  2268. static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc)
  2269. {
  2270. struct dwc3 *dwc = _dwc;
  2271. unsigned long flags;
  2272. irqreturn_t ret = IRQ_NONE;
  2273. int i;
  2274. spin_lock_irqsave(&dwc->lock, flags);
  2275. for (i = 0; i < dwc->num_event_buffers; i++)
  2276. ret |= dwc3_process_event_buf(dwc, i);
  2277. spin_unlock_irqrestore(&dwc->lock, flags);
  2278. return ret;
  2279. }
  2280. static irqreturn_t dwc3_check_event_buf(struct dwc3 *dwc, u32 buf)
  2281. {
  2282. struct dwc3_event_buffer *evt;
  2283. u32 count;
  2284. u32 reg;
  2285. evt = dwc->ev_buffs[buf];
  2286. count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
  2287. count &= DWC3_GEVNTCOUNT_MASK;
  2288. if (!count)
  2289. return IRQ_NONE;
  2290. evt->count = count;
  2291. evt->flags |= DWC3_EVENT_PENDING;
  2292. /* Mask interrupt */
  2293. reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
  2294. reg |= DWC3_GEVNTSIZ_INTMASK;
  2295. dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
  2296. return IRQ_WAKE_THREAD;
  2297. }
  2298. static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
  2299. {
  2300. struct dwc3 *dwc = _dwc;
  2301. int i;
  2302. irqreturn_t ret = IRQ_NONE;
  2303. for (i = 0; i < dwc->num_event_buffers; i++) {
  2304. irqreturn_t status;
  2305. status = dwc3_check_event_buf(dwc, i);
  2306. if (status == IRQ_WAKE_THREAD)
  2307. ret = status;
  2308. }
  2309. return ret;
  2310. }
  2311. /**
  2312. * dwc3_gadget_init - Initializes gadget related registers
  2313. * @dwc: pointer to our controller context structure
  2314. *
  2315. * Returns 0 on success otherwise negative errno.
  2316. */
  2317. int dwc3_gadget_init(struct dwc3 *dwc)
  2318. {
  2319. int ret;
  2320. dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  2321. &dwc->ctrl_req_addr, GFP_KERNEL);
  2322. if (!dwc->ctrl_req) {
  2323. dev_err(dwc->dev, "failed to allocate ctrl request\n");
  2324. ret = -ENOMEM;
  2325. goto err0;
  2326. }
  2327. dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
  2328. &dwc->ep0_trb_addr, GFP_KERNEL);
  2329. if (!dwc->ep0_trb) {
  2330. dev_err(dwc->dev, "failed to allocate ep0 trb\n");
  2331. ret = -ENOMEM;
  2332. goto err1;
  2333. }
  2334. dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
  2335. if (!dwc->setup_buf) {
  2336. ret = -ENOMEM;
  2337. goto err2;
  2338. }
  2339. dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
  2340. DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
  2341. GFP_KERNEL);
  2342. if (!dwc->ep0_bounce) {
  2343. dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
  2344. ret = -ENOMEM;
  2345. goto err3;
  2346. }
  2347. dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
  2348. if (!dwc->zlp_buf) {
  2349. ret = -ENOMEM;
  2350. goto err4;
  2351. }
  2352. dwc->gadget.ops = &dwc3_gadget_ops;
  2353. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  2354. dwc->gadget.sg_supported = true;
  2355. dwc->gadget.name = "dwc3-gadget";
  2356. dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
  2357. /*
  2358. * FIXME We might be setting max_speed to <SUPER, however versions
  2359. * <2.20a of dwc3 have an issue with metastability (documented
  2360. * elsewhere in this driver) which tells us we can't set max speed to
  2361. * anything lower than SUPER.
  2362. *
  2363. * Because gadget.max_speed is only used by composite.c and function
  2364. * drivers (i.e. it won't go into dwc3's registers) we are allowing this
  2365. * to happen so we avoid sending SuperSpeed Capability descriptor
  2366. * together with our BOS descriptor as that could confuse host into
  2367. * thinking we can handle super speed.
  2368. *
  2369. * Note that, in fact, we won't even support GetBOS requests when speed
  2370. * is less than super speed because we don't have means, yet, to tell
  2371. * composite.c that we are USB 2.0 + LPM ECN.
  2372. */
  2373. if (dwc->revision < DWC3_REVISION_220A)
  2374. dwc3_trace(trace_dwc3_gadget,
  2375. "Changing max_speed on rev %08x\n",
  2376. dwc->revision);
  2377. dwc->gadget.max_speed = dwc->maximum_speed;
  2378. /*
  2379. * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
  2380. * on ep out.
  2381. */
  2382. dwc->gadget.quirk_ep_out_aligned_size = true;
  2383. /*
  2384. * REVISIT: Here we should clear all pending IRQs to be
  2385. * sure we're starting from a well known location.
  2386. */
  2387. ret = dwc3_gadget_init_endpoints(dwc);
  2388. if (ret)
  2389. goto err5;
  2390. ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
  2391. if (ret) {
  2392. dev_err(dwc->dev, "failed to register udc\n");
  2393. goto err5;
  2394. }
  2395. return 0;
  2396. err5:
  2397. kfree(dwc->zlp_buf);
  2398. err4:
  2399. dwc3_gadget_free_endpoints(dwc);
  2400. dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
  2401. dwc->ep0_bounce, dwc->ep0_bounce_addr);
  2402. err3:
  2403. kfree(dwc->setup_buf);
  2404. err2:
  2405. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  2406. dwc->ep0_trb, dwc->ep0_trb_addr);
  2407. err1:
  2408. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  2409. dwc->ctrl_req, dwc->ctrl_req_addr);
  2410. err0:
  2411. return ret;
  2412. }
  2413. /* -------------------------------------------------------------------------- */
  2414. void dwc3_gadget_exit(struct dwc3 *dwc)
  2415. {
  2416. usb_del_gadget_udc(&dwc->gadget);
  2417. dwc3_gadget_free_endpoints(dwc);
  2418. dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
  2419. dwc->ep0_bounce, dwc->ep0_bounce_addr);
  2420. kfree(dwc->setup_buf);
  2421. kfree(dwc->zlp_buf);
  2422. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  2423. dwc->ep0_trb, dwc->ep0_trb_addr);
  2424. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  2425. dwc->ctrl_req, dwc->ctrl_req_addr);
  2426. }
  2427. int dwc3_gadget_suspend(struct dwc3 *dwc)
  2428. {
  2429. if (dwc->pullups_connected) {
  2430. dwc3_gadget_disable_irq(dwc);
  2431. dwc3_gadget_run_stop(dwc, true, true);
  2432. }
  2433. __dwc3_gadget_ep_disable(dwc->eps[0]);
  2434. __dwc3_gadget_ep_disable(dwc->eps[1]);
  2435. dwc->dcfg = dwc3_readl(dwc->regs, DWC3_DCFG);
  2436. return 0;
  2437. }
  2438. int dwc3_gadget_resume(struct dwc3 *dwc)
  2439. {
  2440. struct dwc3_ep *dep;
  2441. int ret;
  2442. /* Start with SuperSpeed Default */
  2443. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  2444. dep = dwc->eps[0];
  2445. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
  2446. false);
  2447. if (ret)
  2448. goto err0;
  2449. dep = dwc->eps[1];
  2450. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
  2451. false);
  2452. if (ret)
  2453. goto err1;
  2454. /* begin to receive SETUP packets */
  2455. dwc->ep0state = EP0_SETUP_PHASE;
  2456. dwc3_ep0_out_start(dwc);
  2457. dwc3_writel(dwc->regs, DWC3_DCFG, dwc->dcfg);
  2458. if (dwc->pullups_connected) {
  2459. dwc3_gadget_enable_irq(dwc);
  2460. dwc3_gadget_run_stop(dwc, true, false);
  2461. }
  2462. return 0;
  2463. err1:
  2464. __dwc3_gadget_ep_disable(dwc->eps[0]);
  2465. err0:
  2466. return ret;
  2467. }