spi-imx.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316
  1. /*
  2. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright (C) 2008 Juergen Beisert
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the
  16. * Free Software Foundation
  17. * 51 Franklin Street, Fifth Floor
  18. * Boston, MA 02110-1301, USA.
  19. */
  20. #include <linux/clk.h>
  21. #include <linux/completion.h>
  22. #include <linux/delay.h>
  23. #include <linux/dmaengine.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/err.h>
  26. #include <linux/gpio.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/io.h>
  29. #include <linux/irq.h>
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/platform_device.h>
  33. #include <linux/slab.h>
  34. #include <linux/spi/spi.h>
  35. #include <linux/spi/spi_bitbang.h>
  36. #include <linux/types.h>
  37. #include <linux/of.h>
  38. #include <linux/of_device.h>
  39. #include <linux/of_gpio.h>
  40. #include <linux/platform_data/dma-imx.h>
  41. #include <linux/platform_data/spi-imx.h>
  42. #define DRIVER_NAME "spi_imx"
  43. #define MXC_CSPIRXDATA 0x00
  44. #define MXC_CSPITXDATA 0x04
  45. #define MXC_CSPICTRL 0x08
  46. #define MXC_CSPIINT 0x0c
  47. #define MXC_RESET 0x1c
  48. /* generic defines to abstract from the different register layouts */
  49. #define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
  50. #define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
  51. /* The maximum bytes that a sdma BD can transfer.*/
  52. #define MAX_SDMA_BD_BYTES (1 << 15)
  53. struct spi_imx_config {
  54. unsigned int speed_hz;
  55. unsigned int bpw;
  56. unsigned int mode;
  57. u8 cs;
  58. };
  59. enum spi_imx_devtype {
  60. IMX1_CSPI,
  61. IMX21_CSPI,
  62. IMX27_CSPI,
  63. IMX31_CSPI,
  64. IMX35_CSPI, /* CSPI on all i.mx except above */
  65. IMX51_ECSPI, /* ECSPI on i.mx51 and later */
  66. };
  67. struct spi_imx_data;
  68. struct spi_imx_devtype_data {
  69. void (*intctrl)(struct spi_imx_data *, int);
  70. int (*config)(struct spi_imx_data *, struct spi_imx_config *);
  71. void (*trigger)(struct spi_imx_data *);
  72. int (*rx_available)(struct spi_imx_data *);
  73. void (*reset)(struct spi_imx_data *);
  74. enum spi_imx_devtype devtype;
  75. };
  76. struct spi_imx_data {
  77. struct spi_bitbang bitbang;
  78. struct device *dev;
  79. struct completion xfer_done;
  80. void __iomem *base;
  81. unsigned long base_phys;
  82. struct clk *clk_per;
  83. struct clk *clk_ipg;
  84. unsigned long spi_clk;
  85. unsigned int spi_bus_clk;
  86. unsigned int bytes_per_word;
  87. unsigned int count;
  88. void (*tx)(struct spi_imx_data *);
  89. void (*rx)(struct spi_imx_data *);
  90. void *rx_buf;
  91. const void *tx_buf;
  92. unsigned int txfifo; /* number of words pushed in tx FIFO */
  93. /* DMA */
  94. bool usedma;
  95. u32 wml;
  96. struct completion dma_rx_completion;
  97. struct completion dma_tx_completion;
  98. const struct spi_imx_devtype_data *devtype_data;
  99. int chipselect[0];
  100. };
  101. static inline int is_imx27_cspi(struct spi_imx_data *d)
  102. {
  103. return d->devtype_data->devtype == IMX27_CSPI;
  104. }
  105. static inline int is_imx35_cspi(struct spi_imx_data *d)
  106. {
  107. return d->devtype_data->devtype == IMX35_CSPI;
  108. }
  109. static inline int is_imx51_ecspi(struct spi_imx_data *d)
  110. {
  111. return d->devtype_data->devtype == IMX51_ECSPI;
  112. }
  113. static inline unsigned spi_imx_get_fifosize(struct spi_imx_data *d)
  114. {
  115. return is_imx51_ecspi(d) ? 64 : 8;
  116. }
  117. #define MXC_SPI_BUF_RX(type) \
  118. static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
  119. { \
  120. unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
  121. \
  122. if (spi_imx->rx_buf) { \
  123. *(type *)spi_imx->rx_buf = val; \
  124. spi_imx->rx_buf += sizeof(type); \
  125. } \
  126. }
  127. #define MXC_SPI_BUF_TX(type) \
  128. static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
  129. { \
  130. type val = 0; \
  131. \
  132. if (spi_imx->tx_buf) { \
  133. val = *(type *)spi_imx->tx_buf; \
  134. spi_imx->tx_buf += sizeof(type); \
  135. } \
  136. \
  137. spi_imx->count -= sizeof(type); \
  138. \
  139. writel(val, spi_imx->base + MXC_CSPITXDATA); \
  140. }
  141. MXC_SPI_BUF_RX(u8)
  142. MXC_SPI_BUF_TX(u8)
  143. MXC_SPI_BUF_RX(u16)
  144. MXC_SPI_BUF_TX(u16)
  145. MXC_SPI_BUF_RX(u32)
  146. MXC_SPI_BUF_TX(u32)
  147. /* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
  148. * (which is currently not the case in this driver)
  149. */
  150. static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
  151. 256, 384, 512, 768, 1024};
  152. /* MX21, MX27 */
  153. static unsigned int spi_imx_clkdiv_1(unsigned int fin,
  154. unsigned int fspi, unsigned int max)
  155. {
  156. int i;
  157. for (i = 2; i < max; i++)
  158. if (fspi * mxc_clkdivs[i] >= fin)
  159. return i;
  160. return max;
  161. }
  162. /* MX1, MX31, MX35, MX51 CSPI */
  163. static unsigned int spi_imx_clkdiv_2(unsigned int fin,
  164. unsigned int fspi)
  165. {
  166. int i, div = 4;
  167. for (i = 0; i < 7; i++) {
  168. if (fspi * div >= fin)
  169. return i;
  170. div <<= 1;
  171. }
  172. return 7;
  173. }
  174. static int spi_imx_bytes_per_word(const int bpw)
  175. {
  176. return DIV_ROUND_UP(bpw, BITS_PER_BYTE);
  177. }
  178. static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
  179. struct spi_transfer *transfer)
  180. {
  181. struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
  182. unsigned int bpw;
  183. if (!master->dma_rx)
  184. return false;
  185. if (!transfer)
  186. return false;
  187. bpw = transfer->bits_per_word;
  188. if (!bpw)
  189. bpw = spi->bits_per_word;
  190. bpw = spi_imx_bytes_per_word(bpw);
  191. if (bpw != 1 && bpw != 2 && bpw != 4)
  192. return false;
  193. if (transfer->len < spi_imx->wml * bpw)
  194. return false;
  195. if (transfer->len % (spi_imx->wml * bpw))
  196. return false;
  197. return true;
  198. }
  199. #define MX51_ECSPI_CTRL 0x08
  200. #define MX51_ECSPI_CTRL_ENABLE (1 << 0)
  201. #define MX51_ECSPI_CTRL_XCH (1 << 2)
  202. #define MX51_ECSPI_CTRL_SMC (1 << 3)
  203. #define MX51_ECSPI_CTRL_MODE_MASK (0xf << 4)
  204. #define MX51_ECSPI_CTRL_POSTDIV_OFFSET 8
  205. #define MX51_ECSPI_CTRL_PREDIV_OFFSET 12
  206. #define MX51_ECSPI_CTRL_CS(cs) ((cs) << 18)
  207. #define MX51_ECSPI_CTRL_BL_OFFSET 20
  208. #define MX51_ECSPI_CONFIG 0x0c
  209. #define MX51_ECSPI_CONFIG_SCLKPHA(cs) (1 << ((cs) + 0))
  210. #define MX51_ECSPI_CONFIG_SCLKPOL(cs) (1 << ((cs) + 4))
  211. #define MX51_ECSPI_CONFIG_SBBCTRL(cs) (1 << ((cs) + 8))
  212. #define MX51_ECSPI_CONFIG_SSBPOL(cs) (1 << ((cs) + 12))
  213. #define MX51_ECSPI_CONFIG_SCLKCTL(cs) (1 << ((cs) + 20))
  214. #define MX51_ECSPI_INT 0x10
  215. #define MX51_ECSPI_INT_TEEN (1 << 0)
  216. #define MX51_ECSPI_INT_RREN (1 << 3)
  217. #define MX51_ECSPI_DMA 0x14
  218. #define MX51_ECSPI_DMA_TX_WML(wml) ((wml) & 0x3f)
  219. #define MX51_ECSPI_DMA_RX_WML(wml) (((wml) & 0x3f) << 16)
  220. #define MX51_ECSPI_DMA_RXT_WML(wml) (((wml) & 0x3f) << 24)
  221. #define MX51_ECSPI_DMA_TEDEN (1 << 7)
  222. #define MX51_ECSPI_DMA_RXDEN (1 << 23)
  223. #define MX51_ECSPI_DMA_RXTDEN (1 << 31)
  224. #define MX51_ECSPI_STAT 0x18
  225. #define MX51_ECSPI_STAT_RR (1 << 3)
  226. #define MX51_ECSPI_TESTREG 0x20
  227. #define MX51_ECSPI_TESTREG_LBC BIT(31)
  228. /* MX51 eCSPI */
  229. static unsigned int mx51_ecspi_clkdiv(struct spi_imx_data *spi_imx,
  230. unsigned int fspi, unsigned int *fres)
  231. {
  232. /*
  233. * there are two 4-bit dividers, the pre-divider divides by
  234. * $pre, the post-divider by 2^$post
  235. */
  236. unsigned int pre, post;
  237. unsigned int fin = spi_imx->spi_clk;
  238. if (unlikely(fspi > fin))
  239. return 0;
  240. post = fls(fin) - fls(fspi);
  241. if (fin > fspi << post)
  242. post++;
  243. /* now we have: (fin <= fspi << post) with post being minimal */
  244. post = max(4U, post) - 4;
  245. if (unlikely(post > 0xf)) {
  246. dev_err(spi_imx->dev, "cannot set clock freq: %u (base freq: %u)\n",
  247. fspi, fin);
  248. return 0xff;
  249. }
  250. pre = DIV_ROUND_UP(fin, fspi << post) - 1;
  251. dev_dbg(spi_imx->dev, "%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
  252. __func__, fin, fspi, post, pre);
  253. /* Resulting frequency for the SCLK line. */
  254. *fres = (fin / (pre + 1)) >> post;
  255. return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
  256. (post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
  257. }
  258. static void __maybe_unused mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
  259. {
  260. unsigned val = 0;
  261. if (enable & MXC_INT_TE)
  262. val |= MX51_ECSPI_INT_TEEN;
  263. if (enable & MXC_INT_RR)
  264. val |= MX51_ECSPI_INT_RREN;
  265. writel(val, spi_imx->base + MX51_ECSPI_INT);
  266. }
  267. static void __maybe_unused mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
  268. {
  269. u32 reg;
  270. reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
  271. reg |= MX51_ECSPI_CTRL_XCH;
  272. writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
  273. }
  274. static int __maybe_unused mx51_ecspi_config(struct spi_imx_data *spi_imx,
  275. struct spi_imx_config *config)
  276. {
  277. u32 ctrl = MX51_ECSPI_CTRL_ENABLE;
  278. u32 clk = config->speed_hz, delay, reg;
  279. u32 cfg = readl(spi_imx->base + MX51_ECSPI_CONFIG);
  280. /*
  281. * The hardware seems to have a race condition when changing modes. The
  282. * current assumption is that the selection of the channel arrives
  283. * earlier in the hardware than the mode bits when they are written at
  284. * the same time.
  285. * So set master mode for all channels as we do not support slave mode.
  286. */
  287. ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
  288. /* set clock speed */
  289. ctrl |= mx51_ecspi_clkdiv(spi_imx, config->speed_hz, &clk);
  290. spi_imx->spi_bus_clk = clk;
  291. /* set chip select to use */
  292. ctrl |= MX51_ECSPI_CTRL_CS(config->cs);
  293. ctrl |= (config->bpw - 1) << MX51_ECSPI_CTRL_BL_OFFSET;
  294. cfg |= MX51_ECSPI_CONFIG_SBBCTRL(config->cs);
  295. if (config->mode & SPI_CPHA)
  296. cfg |= MX51_ECSPI_CONFIG_SCLKPHA(config->cs);
  297. else
  298. cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(config->cs);
  299. if (config->mode & SPI_CPOL) {
  300. cfg |= MX51_ECSPI_CONFIG_SCLKPOL(config->cs);
  301. cfg |= MX51_ECSPI_CONFIG_SCLKCTL(config->cs);
  302. } else {
  303. cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(config->cs);
  304. cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(config->cs);
  305. }
  306. if (config->mode & SPI_CS_HIGH)
  307. cfg |= MX51_ECSPI_CONFIG_SSBPOL(config->cs);
  308. else
  309. cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(config->cs);
  310. if (spi_imx->usedma)
  311. ctrl |= MX51_ECSPI_CTRL_SMC;
  312. /* CTRL register always go first to bring out controller from reset */
  313. writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
  314. reg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
  315. if (config->mode & SPI_LOOP)
  316. reg |= MX51_ECSPI_TESTREG_LBC;
  317. else
  318. reg &= ~MX51_ECSPI_TESTREG_LBC;
  319. writel(reg, spi_imx->base + MX51_ECSPI_TESTREG);
  320. writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
  321. /*
  322. * Wait until the changes in the configuration register CONFIGREG
  323. * propagate into the hardware. It takes exactly one tick of the
  324. * SCLK clock, but we will wait two SCLK clock just to be sure. The
  325. * effect of the delay it takes for the hardware to apply changes
  326. * is noticable if the SCLK clock run very slow. In such a case, if
  327. * the polarity of SCLK should be inverted, the GPIO ChipSelect might
  328. * be asserted before the SCLK polarity changes, which would disrupt
  329. * the SPI communication as the device on the other end would consider
  330. * the change of SCLK polarity as a clock tick already.
  331. */
  332. delay = (2 * 1000000) / clk;
  333. if (likely(delay < 10)) /* SCLK is faster than 100 kHz */
  334. udelay(delay);
  335. else /* SCLK is _very_ slow */
  336. usleep_range(delay, delay + 10);
  337. /*
  338. * Configure the DMA register: setup the watermark
  339. * and enable DMA request.
  340. */
  341. writel(MX51_ECSPI_DMA_RX_WML(spi_imx->wml) |
  342. MX51_ECSPI_DMA_TX_WML(spi_imx->wml) |
  343. MX51_ECSPI_DMA_RXT_WML(spi_imx->wml) |
  344. MX51_ECSPI_DMA_TEDEN | MX51_ECSPI_DMA_RXDEN |
  345. MX51_ECSPI_DMA_RXTDEN, spi_imx->base + MX51_ECSPI_DMA);
  346. return 0;
  347. }
  348. static int __maybe_unused mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
  349. {
  350. return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
  351. }
  352. static void __maybe_unused mx51_ecspi_reset(struct spi_imx_data *spi_imx)
  353. {
  354. /* drain receive buffer */
  355. while (mx51_ecspi_rx_available(spi_imx))
  356. readl(spi_imx->base + MXC_CSPIRXDATA);
  357. }
  358. #define MX31_INTREG_TEEN (1 << 0)
  359. #define MX31_INTREG_RREN (1 << 3)
  360. #define MX31_CSPICTRL_ENABLE (1 << 0)
  361. #define MX31_CSPICTRL_MASTER (1 << 1)
  362. #define MX31_CSPICTRL_XCH (1 << 2)
  363. #define MX31_CSPICTRL_POL (1 << 4)
  364. #define MX31_CSPICTRL_PHA (1 << 5)
  365. #define MX31_CSPICTRL_SSCTL (1 << 6)
  366. #define MX31_CSPICTRL_SSPOL (1 << 7)
  367. #define MX31_CSPICTRL_BC_SHIFT 8
  368. #define MX35_CSPICTRL_BL_SHIFT 20
  369. #define MX31_CSPICTRL_CS_SHIFT 24
  370. #define MX35_CSPICTRL_CS_SHIFT 12
  371. #define MX31_CSPICTRL_DR_SHIFT 16
  372. #define MX31_CSPISTATUS 0x14
  373. #define MX31_STATUS_RR (1 << 3)
  374. /* These functions also work for the i.MX35, but be aware that
  375. * the i.MX35 has a slightly different register layout for bits
  376. * we do not use here.
  377. */
  378. static void __maybe_unused mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
  379. {
  380. unsigned int val = 0;
  381. if (enable & MXC_INT_TE)
  382. val |= MX31_INTREG_TEEN;
  383. if (enable & MXC_INT_RR)
  384. val |= MX31_INTREG_RREN;
  385. writel(val, spi_imx->base + MXC_CSPIINT);
  386. }
  387. static void __maybe_unused mx31_trigger(struct spi_imx_data *spi_imx)
  388. {
  389. unsigned int reg;
  390. reg = readl(spi_imx->base + MXC_CSPICTRL);
  391. reg |= MX31_CSPICTRL_XCH;
  392. writel(reg, spi_imx->base + MXC_CSPICTRL);
  393. }
  394. static int __maybe_unused mx31_config(struct spi_imx_data *spi_imx,
  395. struct spi_imx_config *config)
  396. {
  397. unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
  398. int cs = spi_imx->chipselect[config->cs];
  399. reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
  400. MX31_CSPICTRL_DR_SHIFT;
  401. if (is_imx35_cspi(spi_imx)) {
  402. reg |= (config->bpw - 1) << MX35_CSPICTRL_BL_SHIFT;
  403. reg |= MX31_CSPICTRL_SSCTL;
  404. } else {
  405. reg |= (config->bpw - 1) << MX31_CSPICTRL_BC_SHIFT;
  406. }
  407. if (config->mode & SPI_CPHA)
  408. reg |= MX31_CSPICTRL_PHA;
  409. if (config->mode & SPI_CPOL)
  410. reg |= MX31_CSPICTRL_POL;
  411. if (config->mode & SPI_CS_HIGH)
  412. reg |= MX31_CSPICTRL_SSPOL;
  413. if (cs < 0)
  414. reg |= (cs + 32) <<
  415. (is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
  416. MX31_CSPICTRL_CS_SHIFT);
  417. writel(reg, spi_imx->base + MXC_CSPICTRL);
  418. return 0;
  419. }
  420. static int __maybe_unused mx31_rx_available(struct spi_imx_data *spi_imx)
  421. {
  422. return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
  423. }
  424. static void __maybe_unused mx31_reset(struct spi_imx_data *spi_imx)
  425. {
  426. /* drain receive buffer */
  427. while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
  428. readl(spi_imx->base + MXC_CSPIRXDATA);
  429. }
  430. #define MX21_INTREG_RR (1 << 4)
  431. #define MX21_INTREG_TEEN (1 << 9)
  432. #define MX21_INTREG_RREN (1 << 13)
  433. #define MX21_CSPICTRL_POL (1 << 5)
  434. #define MX21_CSPICTRL_PHA (1 << 6)
  435. #define MX21_CSPICTRL_SSPOL (1 << 8)
  436. #define MX21_CSPICTRL_XCH (1 << 9)
  437. #define MX21_CSPICTRL_ENABLE (1 << 10)
  438. #define MX21_CSPICTRL_MASTER (1 << 11)
  439. #define MX21_CSPICTRL_DR_SHIFT 14
  440. #define MX21_CSPICTRL_CS_SHIFT 19
  441. static void __maybe_unused mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
  442. {
  443. unsigned int val = 0;
  444. if (enable & MXC_INT_TE)
  445. val |= MX21_INTREG_TEEN;
  446. if (enable & MXC_INT_RR)
  447. val |= MX21_INTREG_RREN;
  448. writel(val, spi_imx->base + MXC_CSPIINT);
  449. }
  450. static void __maybe_unused mx21_trigger(struct spi_imx_data *spi_imx)
  451. {
  452. unsigned int reg;
  453. reg = readl(spi_imx->base + MXC_CSPICTRL);
  454. reg |= MX21_CSPICTRL_XCH;
  455. writel(reg, spi_imx->base + MXC_CSPICTRL);
  456. }
  457. static int __maybe_unused mx21_config(struct spi_imx_data *spi_imx,
  458. struct spi_imx_config *config)
  459. {
  460. unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
  461. int cs = spi_imx->chipselect[config->cs];
  462. unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
  463. reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, config->speed_hz, max) <<
  464. MX21_CSPICTRL_DR_SHIFT;
  465. reg |= config->bpw - 1;
  466. if (config->mode & SPI_CPHA)
  467. reg |= MX21_CSPICTRL_PHA;
  468. if (config->mode & SPI_CPOL)
  469. reg |= MX21_CSPICTRL_POL;
  470. if (config->mode & SPI_CS_HIGH)
  471. reg |= MX21_CSPICTRL_SSPOL;
  472. if (cs < 0)
  473. reg |= (cs + 32) << MX21_CSPICTRL_CS_SHIFT;
  474. writel(reg, spi_imx->base + MXC_CSPICTRL);
  475. return 0;
  476. }
  477. static int __maybe_unused mx21_rx_available(struct spi_imx_data *spi_imx)
  478. {
  479. return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
  480. }
  481. static void __maybe_unused mx21_reset(struct spi_imx_data *spi_imx)
  482. {
  483. writel(1, spi_imx->base + MXC_RESET);
  484. }
  485. #define MX1_INTREG_RR (1 << 3)
  486. #define MX1_INTREG_TEEN (1 << 8)
  487. #define MX1_INTREG_RREN (1 << 11)
  488. #define MX1_CSPICTRL_POL (1 << 4)
  489. #define MX1_CSPICTRL_PHA (1 << 5)
  490. #define MX1_CSPICTRL_XCH (1 << 8)
  491. #define MX1_CSPICTRL_ENABLE (1 << 9)
  492. #define MX1_CSPICTRL_MASTER (1 << 10)
  493. #define MX1_CSPICTRL_DR_SHIFT 13
  494. static void __maybe_unused mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
  495. {
  496. unsigned int val = 0;
  497. if (enable & MXC_INT_TE)
  498. val |= MX1_INTREG_TEEN;
  499. if (enable & MXC_INT_RR)
  500. val |= MX1_INTREG_RREN;
  501. writel(val, spi_imx->base + MXC_CSPIINT);
  502. }
  503. static void __maybe_unused mx1_trigger(struct spi_imx_data *spi_imx)
  504. {
  505. unsigned int reg;
  506. reg = readl(spi_imx->base + MXC_CSPICTRL);
  507. reg |= MX1_CSPICTRL_XCH;
  508. writel(reg, spi_imx->base + MXC_CSPICTRL);
  509. }
  510. static int __maybe_unused mx1_config(struct spi_imx_data *spi_imx,
  511. struct spi_imx_config *config)
  512. {
  513. unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
  514. reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
  515. MX1_CSPICTRL_DR_SHIFT;
  516. reg |= config->bpw - 1;
  517. if (config->mode & SPI_CPHA)
  518. reg |= MX1_CSPICTRL_PHA;
  519. if (config->mode & SPI_CPOL)
  520. reg |= MX1_CSPICTRL_POL;
  521. writel(reg, spi_imx->base + MXC_CSPICTRL);
  522. return 0;
  523. }
  524. static int __maybe_unused mx1_rx_available(struct spi_imx_data *spi_imx)
  525. {
  526. return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
  527. }
  528. static void __maybe_unused mx1_reset(struct spi_imx_data *spi_imx)
  529. {
  530. writel(1, spi_imx->base + MXC_RESET);
  531. }
  532. static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
  533. .intctrl = mx1_intctrl,
  534. .config = mx1_config,
  535. .trigger = mx1_trigger,
  536. .rx_available = mx1_rx_available,
  537. .reset = mx1_reset,
  538. .devtype = IMX1_CSPI,
  539. };
  540. static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
  541. .intctrl = mx21_intctrl,
  542. .config = mx21_config,
  543. .trigger = mx21_trigger,
  544. .rx_available = mx21_rx_available,
  545. .reset = mx21_reset,
  546. .devtype = IMX21_CSPI,
  547. };
  548. static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
  549. /* i.mx27 cspi shares the functions with i.mx21 one */
  550. .intctrl = mx21_intctrl,
  551. .config = mx21_config,
  552. .trigger = mx21_trigger,
  553. .rx_available = mx21_rx_available,
  554. .reset = mx21_reset,
  555. .devtype = IMX27_CSPI,
  556. };
  557. static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
  558. .intctrl = mx31_intctrl,
  559. .config = mx31_config,
  560. .trigger = mx31_trigger,
  561. .rx_available = mx31_rx_available,
  562. .reset = mx31_reset,
  563. .devtype = IMX31_CSPI,
  564. };
  565. static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
  566. /* i.mx35 and later cspi shares the functions with i.mx31 one */
  567. .intctrl = mx31_intctrl,
  568. .config = mx31_config,
  569. .trigger = mx31_trigger,
  570. .rx_available = mx31_rx_available,
  571. .reset = mx31_reset,
  572. .devtype = IMX35_CSPI,
  573. };
  574. static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
  575. .intctrl = mx51_ecspi_intctrl,
  576. .config = mx51_ecspi_config,
  577. .trigger = mx51_ecspi_trigger,
  578. .rx_available = mx51_ecspi_rx_available,
  579. .reset = mx51_ecspi_reset,
  580. .devtype = IMX51_ECSPI,
  581. };
  582. static const struct platform_device_id spi_imx_devtype[] = {
  583. {
  584. .name = "imx1-cspi",
  585. .driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
  586. }, {
  587. .name = "imx21-cspi",
  588. .driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
  589. }, {
  590. .name = "imx27-cspi",
  591. .driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
  592. }, {
  593. .name = "imx31-cspi",
  594. .driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
  595. }, {
  596. .name = "imx35-cspi",
  597. .driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
  598. }, {
  599. .name = "imx51-ecspi",
  600. .driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
  601. }, {
  602. /* sentinel */
  603. }
  604. };
  605. static const struct of_device_id spi_imx_dt_ids[] = {
  606. { .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
  607. { .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
  608. { .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
  609. { .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
  610. { .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
  611. { .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
  612. { /* sentinel */ }
  613. };
  614. MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
  615. static void spi_imx_chipselect(struct spi_device *spi, int is_active)
  616. {
  617. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  618. int gpio = spi_imx->chipselect[spi->chip_select];
  619. int active = is_active != BITBANG_CS_INACTIVE;
  620. int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
  621. if (!gpio_is_valid(gpio))
  622. return;
  623. gpio_set_value(gpio, dev_is_lowactive ^ active);
  624. }
  625. static void spi_imx_push(struct spi_imx_data *spi_imx)
  626. {
  627. while (spi_imx->txfifo < spi_imx_get_fifosize(spi_imx)) {
  628. if (!spi_imx->count)
  629. break;
  630. spi_imx->tx(spi_imx);
  631. spi_imx->txfifo++;
  632. }
  633. spi_imx->devtype_data->trigger(spi_imx);
  634. }
  635. static irqreturn_t spi_imx_isr(int irq, void *dev_id)
  636. {
  637. struct spi_imx_data *spi_imx = dev_id;
  638. while (spi_imx->devtype_data->rx_available(spi_imx)) {
  639. spi_imx->rx(spi_imx);
  640. spi_imx->txfifo--;
  641. }
  642. if (spi_imx->count) {
  643. spi_imx_push(spi_imx);
  644. return IRQ_HANDLED;
  645. }
  646. if (spi_imx->txfifo) {
  647. /* No data left to push, but still waiting for rx data,
  648. * enable receive data available interrupt.
  649. */
  650. spi_imx->devtype_data->intctrl(
  651. spi_imx, MXC_INT_RR);
  652. return IRQ_HANDLED;
  653. }
  654. spi_imx->devtype_data->intctrl(spi_imx, 0);
  655. complete(&spi_imx->xfer_done);
  656. return IRQ_HANDLED;
  657. }
  658. static int spi_imx_dma_configure(struct spi_master *master,
  659. int bytes_per_word)
  660. {
  661. int ret;
  662. enum dma_slave_buswidth buswidth;
  663. struct dma_slave_config rx = {}, tx = {};
  664. struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
  665. if (bytes_per_word == spi_imx->bytes_per_word)
  666. /* Same as last time */
  667. return 0;
  668. switch (bytes_per_word) {
  669. case 4:
  670. buswidth = DMA_SLAVE_BUSWIDTH_4_BYTES;
  671. break;
  672. case 2:
  673. buswidth = DMA_SLAVE_BUSWIDTH_2_BYTES;
  674. break;
  675. case 1:
  676. buswidth = DMA_SLAVE_BUSWIDTH_1_BYTE;
  677. break;
  678. default:
  679. return -EINVAL;
  680. }
  681. tx.direction = DMA_MEM_TO_DEV;
  682. tx.dst_addr = spi_imx->base_phys + MXC_CSPITXDATA;
  683. tx.dst_addr_width = buswidth;
  684. tx.dst_maxburst = spi_imx->wml;
  685. ret = dmaengine_slave_config(master->dma_tx, &tx);
  686. if (ret) {
  687. dev_err(spi_imx->dev, "TX dma configuration failed with %d\n", ret);
  688. return ret;
  689. }
  690. rx.direction = DMA_DEV_TO_MEM;
  691. rx.src_addr = spi_imx->base_phys + MXC_CSPIRXDATA;
  692. rx.src_addr_width = buswidth;
  693. rx.src_maxburst = spi_imx->wml;
  694. ret = dmaengine_slave_config(master->dma_rx, &rx);
  695. if (ret) {
  696. dev_err(spi_imx->dev, "RX dma configuration failed with %d\n", ret);
  697. return ret;
  698. }
  699. spi_imx->bytes_per_word = bytes_per_word;
  700. return 0;
  701. }
  702. static int spi_imx_setupxfer(struct spi_device *spi,
  703. struct spi_transfer *t)
  704. {
  705. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  706. struct spi_imx_config config;
  707. int ret;
  708. config.bpw = t ? t->bits_per_word : spi->bits_per_word;
  709. config.speed_hz = t ? t->speed_hz : spi->max_speed_hz;
  710. config.mode = spi->mode;
  711. config.cs = spi->chip_select;
  712. if (!config.speed_hz)
  713. config.speed_hz = spi->max_speed_hz;
  714. if (!config.bpw)
  715. config.bpw = spi->bits_per_word;
  716. /* Initialize the functions for transfer */
  717. if (config.bpw <= 8) {
  718. spi_imx->rx = spi_imx_buf_rx_u8;
  719. spi_imx->tx = spi_imx_buf_tx_u8;
  720. } else if (config.bpw <= 16) {
  721. spi_imx->rx = spi_imx_buf_rx_u16;
  722. spi_imx->tx = spi_imx_buf_tx_u16;
  723. } else {
  724. spi_imx->rx = spi_imx_buf_rx_u32;
  725. spi_imx->tx = spi_imx_buf_tx_u32;
  726. }
  727. if (spi_imx_can_dma(spi_imx->bitbang.master, spi, t))
  728. spi_imx->usedma = 1;
  729. else
  730. spi_imx->usedma = 0;
  731. if (spi_imx->usedma) {
  732. ret = spi_imx_dma_configure(spi->master,
  733. spi_imx_bytes_per_word(config.bpw));
  734. if (ret)
  735. return ret;
  736. }
  737. spi_imx->devtype_data->config(spi_imx, &config);
  738. return 0;
  739. }
  740. static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
  741. {
  742. struct spi_master *master = spi_imx->bitbang.master;
  743. if (master->dma_rx) {
  744. dma_release_channel(master->dma_rx);
  745. master->dma_rx = NULL;
  746. }
  747. if (master->dma_tx) {
  748. dma_release_channel(master->dma_tx);
  749. master->dma_tx = NULL;
  750. }
  751. }
  752. static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
  753. struct spi_master *master)
  754. {
  755. int ret;
  756. /* use pio mode for i.mx6dl chip TKT238285 */
  757. if (of_machine_is_compatible("fsl,imx6dl"))
  758. return 0;
  759. spi_imx->wml = spi_imx_get_fifosize(spi_imx) / 2;
  760. /* Prepare for TX DMA: */
  761. master->dma_tx = dma_request_slave_channel_reason(dev, "tx");
  762. if (IS_ERR(master->dma_tx)) {
  763. ret = PTR_ERR(master->dma_tx);
  764. dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret);
  765. master->dma_tx = NULL;
  766. goto err;
  767. }
  768. /* Prepare for RX : */
  769. master->dma_rx = dma_request_slave_channel_reason(dev, "rx");
  770. if (IS_ERR(master->dma_rx)) {
  771. ret = PTR_ERR(master->dma_rx);
  772. dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret);
  773. master->dma_rx = NULL;
  774. goto err;
  775. }
  776. spi_imx_dma_configure(master, 1);
  777. init_completion(&spi_imx->dma_rx_completion);
  778. init_completion(&spi_imx->dma_tx_completion);
  779. master->can_dma = spi_imx_can_dma;
  780. master->max_dma_len = MAX_SDMA_BD_BYTES;
  781. spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
  782. SPI_MASTER_MUST_TX;
  783. return 0;
  784. err:
  785. spi_imx_sdma_exit(spi_imx);
  786. return ret;
  787. }
  788. static void spi_imx_dma_rx_callback(void *cookie)
  789. {
  790. struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
  791. complete(&spi_imx->dma_rx_completion);
  792. }
  793. static void spi_imx_dma_tx_callback(void *cookie)
  794. {
  795. struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
  796. complete(&spi_imx->dma_tx_completion);
  797. }
  798. static int spi_imx_calculate_timeout(struct spi_imx_data *spi_imx, int size)
  799. {
  800. unsigned long timeout = 0;
  801. /* Time with actual data transfer and CS change delay related to HW */
  802. timeout = (8 + 4) * size / spi_imx->spi_bus_clk;
  803. /* Add extra second for scheduler related activities */
  804. timeout += 1;
  805. /* Double calculated timeout */
  806. return msecs_to_jiffies(2 * timeout * MSEC_PER_SEC);
  807. }
  808. static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
  809. struct spi_transfer *transfer)
  810. {
  811. struct dma_async_tx_descriptor *desc_tx, *desc_rx;
  812. unsigned long transfer_timeout;
  813. unsigned long timeout;
  814. struct spi_master *master = spi_imx->bitbang.master;
  815. struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
  816. /*
  817. * The TX DMA setup starts the transfer, so make sure RX is configured
  818. * before TX.
  819. */
  820. desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
  821. rx->sgl, rx->nents, DMA_DEV_TO_MEM,
  822. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  823. if (!desc_rx)
  824. return -EINVAL;
  825. desc_rx->callback = spi_imx_dma_rx_callback;
  826. desc_rx->callback_param = (void *)spi_imx;
  827. dmaengine_submit(desc_rx);
  828. reinit_completion(&spi_imx->dma_rx_completion);
  829. dma_async_issue_pending(master->dma_rx);
  830. desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
  831. tx->sgl, tx->nents, DMA_MEM_TO_DEV,
  832. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  833. if (!desc_tx) {
  834. dmaengine_terminate_all(master->dma_tx);
  835. return -EINVAL;
  836. }
  837. desc_tx->callback = spi_imx_dma_tx_callback;
  838. desc_tx->callback_param = (void *)spi_imx;
  839. dmaengine_submit(desc_tx);
  840. reinit_completion(&spi_imx->dma_tx_completion);
  841. dma_async_issue_pending(master->dma_tx);
  842. transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);
  843. /* Wait SDMA to finish the data transfer.*/
  844. timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
  845. transfer_timeout);
  846. if (!timeout) {
  847. dev_err(spi_imx->dev, "I/O Error in DMA TX\n");
  848. dmaengine_terminate_all(master->dma_tx);
  849. dmaengine_terminate_all(master->dma_rx);
  850. return -ETIMEDOUT;
  851. }
  852. timeout = wait_for_completion_timeout(&spi_imx->dma_rx_completion,
  853. transfer_timeout);
  854. if (!timeout) {
  855. dev_err(&master->dev, "I/O Error in DMA RX\n");
  856. spi_imx->devtype_data->reset(spi_imx);
  857. dmaengine_terminate_all(master->dma_rx);
  858. return -ETIMEDOUT;
  859. }
  860. return transfer->len;
  861. }
  862. static int spi_imx_pio_transfer(struct spi_device *spi,
  863. struct spi_transfer *transfer)
  864. {
  865. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  866. spi_imx->tx_buf = transfer->tx_buf;
  867. spi_imx->rx_buf = transfer->rx_buf;
  868. spi_imx->count = transfer->len;
  869. spi_imx->txfifo = 0;
  870. reinit_completion(&spi_imx->xfer_done);
  871. spi_imx_push(spi_imx);
  872. spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
  873. wait_for_completion(&spi_imx->xfer_done);
  874. return transfer->len;
  875. }
  876. static int spi_imx_transfer(struct spi_device *spi,
  877. struct spi_transfer *transfer)
  878. {
  879. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  880. if (spi_imx->usedma)
  881. return spi_imx_dma_transfer(spi_imx, transfer);
  882. else
  883. return spi_imx_pio_transfer(spi, transfer);
  884. }
  885. static int spi_imx_setup(struct spi_device *spi)
  886. {
  887. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  888. int gpio = spi_imx->chipselect[spi->chip_select];
  889. dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
  890. spi->mode, spi->bits_per_word, spi->max_speed_hz);
  891. if (gpio_is_valid(gpio))
  892. gpio_direction_output(gpio, spi->mode & SPI_CS_HIGH ? 0 : 1);
  893. spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
  894. return 0;
  895. }
  896. static void spi_imx_cleanup(struct spi_device *spi)
  897. {
  898. }
  899. static int
  900. spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
  901. {
  902. struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
  903. int ret;
  904. ret = clk_enable(spi_imx->clk_per);
  905. if (ret)
  906. return ret;
  907. ret = clk_enable(spi_imx->clk_ipg);
  908. if (ret) {
  909. clk_disable(spi_imx->clk_per);
  910. return ret;
  911. }
  912. return 0;
  913. }
  914. static int
  915. spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
  916. {
  917. struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
  918. clk_disable(spi_imx->clk_ipg);
  919. clk_disable(spi_imx->clk_per);
  920. return 0;
  921. }
  922. static int spi_imx_probe(struct platform_device *pdev)
  923. {
  924. struct device_node *np = pdev->dev.of_node;
  925. const struct of_device_id *of_id =
  926. of_match_device(spi_imx_dt_ids, &pdev->dev);
  927. struct spi_imx_master *mxc_platform_info =
  928. dev_get_platdata(&pdev->dev);
  929. struct spi_master *master;
  930. struct spi_imx_data *spi_imx;
  931. struct resource *res;
  932. int i, ret, num_cs, irq;
  933. if (!np && !mxc_platform_info) {
  934. dev_err(&pdev->dev, "can't get the platform data\n");
  935. return -EINVAL;
  936. }
  937. ret = of_property_read_u32(np, "fsl,spi-num-chipselects", &num_cs);
  938. if (ret < 0) {
  939. if (mxc_platform_info)
  940. num_cs = mxc_platform_info->num_chipselect;
  941. else
  942. return ret;
  943. }
  944. master = spi_alloc_master(&pdev->dev,
  945. sizeof(struct spi_imx_data) + sizeof(int) * num_cs);
  946. if (!master)
  947. return -ENOMEM;
  948. platform_set_drvdata(pdev, master);
  949. master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
  950. master->bus_num = pdev->id;
  951. master->num_chipselect = num_cs;
  952. spi_imx = spi_master_get_devdata(master);
  953. spi_imx->bitbang.master = master;
  954. spi_imx->dev = &pdev->dev;
  955. spi_imx->devtype_data = of_id ? of_id->data :
  956. (struct spi_imx_devtype_data *)pdev->id_entry->driver_data;
  957. for (i = 0; i < master->num_chipselect; i++) {
  958. int cs_gpio = of_get_named_gpio(np, "cs-gpios", i);
  959. if (!gpio_is_valid(cs_gpio) && mxc_platform_info)
  960. cs_gpio = mxc_platform_info->chipselect[i];
  961. spi_imx->chipselect[i] = cs_gpio;
  962. if (!gpio_is_valid(cs_gpio))
  963. continue;
  964. ret = devm_gpio_request(&pdev->dev, spi_imx->chipselect[i],
  965. DRIVER_NAME);
  966. if (ret) {
  967. dev_err(&pdev->dev, "can't get cs gpios\n");
  968. goto out_master_put;
  969. }
  970. }
  971. spi_imx->bitbang.chipselect = spi_imx_chipselect;
  972. spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
  973. spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
  974. spi_imx->bitbang.master->setup = spi_imx_setup;
  975. spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
  976. spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
  977. spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
  978. spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
  979. if (is_imx51_ecspi(spi_imx))
  980. spi_imx->bitbang.master->mode_bits |= SPI_LOOP;
  981. init_completion(&spi_imx->xfer_done);
  982. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  983. spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
  984. if (IS_ERR(spi_imx->base)) {
  985. ret = PTR_ERR(spi_imx->base);
  986. goto out_master_put;
  987. }
  988. spi_imx->base_phys = res->start;
  989. irq = platform_get_irq(pdev, 0);
  990. if (irq < 0) {
  991. ret = irq;
  992. goto out_master_put;
  993. }
  994. ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
  995. dev_name(&pdev->dev), spi_imx);
  996. if (ret) {
  997. dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
  998. goto out_master_put;
  999. }
  1000. spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
  1001. if (IS_ERR(spi_imx->clk_ipg)) {
  1002. ret = PTR_ERR(spi_imx->clk_ipg);
  1003. goto out_master_put;
  1004. }
  1005. spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
  1006. if (IS_ERR(spi_imx->clk_per)) {
  1007. ret = PTR_ERR(spi_imx->clk_per);
  1008. goto out_master_put;
  1009. }
  1010. ret = clk_prepare_enable(spi_imx->clk_per);
  1011. if (ret)
  1012. goto out_master_put;
  1013. ret = clk_prepare_enable(spi_imx->clk_ipg);
  1014. if (ret)
  1015. goto out_put_per;
  1016. spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
  1017. /*
  1018. * Only validated on i.mx6 now, can remove the constrain if validated on
  1019. * other chips.
  1020. */
  1021. if (is_imx51_ecspi(spi_imx)) {
  1022. ret = spi_imx_sdma_init(&pdev->dev, spi_imx, master);
  1023. if (ret == -EPROBE_DEFER)
  1024. goto out_clk_put;
  1025. if (ret < 0)
  1026. dev_err(&pdev->dev, "dma setup error %d, use pio\n",
  1027. ret);
  1028. }
  1029. spi_imx->devtype_data->reset(spi_imx);
  1030. spi_imx->devtype_data->intctrl(spi_imx, 0);
  1031. master->dev.of_node = pdev->dev.of_node;
  1032. ret = spi_bitbang_start(&spi_imx->bitbang);
  1033. if (ret) {
  1034. dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
  1035. goto out_clk_put;
  1036. }
  1037. dev_info(&pdev->dev, "probed\n");
  1038. clk_disable(spi_imx->clk_ipg);
  1039. clk_disable(spi_imx->clk_per);
  1040. return ret;
  1041. out_clk_put:
  1042. clk_disable_unprepare(spi_imx->clk_ipg);
  1043. out_put_per:
  1044. clk_disable_unprepare(spi_imx->clk_per);
  1045. out_master_put:
  1046. spi_master_put(master);
  1047. return ret;
  1048. }
  1049. static int spi_imx_remove(struct platform_device *pdev)
  1050. {
  1051. struct spi_master *master = platform_get_drvdata(pdev);
  1052. struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
  1053. spi_bitbang_stop(&spi_imx->bitbang);
  1054. writel(0, spi_imx->base + MXC_CSPICTRL);
  1055. clk_unprepare(spi_imx->clk_ipg);
  1056. clk_unprepare(spi_imx->clk_per);
  1057. spi_imx_sdma_exit(spi_imx);
  1058. spi_master_put(master);
  1059. return 0;
  1060. }
  1061. static struct platform_driver spi_imx_driver = {
  1062. .driver = {
  1063. .name = DRIVER_NAME,
  1064. .of_match_table = spi_imx_dt_ids,
  1065. },
  1066. .id_table = spi_imx_devtype,
  1067. .probe = spi_imx_probe,
  1068. .remove = spi_imx_remove,
  1069. };
  1070. module_platform_driver(spi_imx_driver);
  1071. MODULE_DESCRIPTION("SPI Master Controller driver");
  1072. MODULE_AUTHOR("Sascha Hauer, Pengutronix");
  1073. MODULE_LICENSE("GPL");
  1074. MODULE_ALIAS("platform:" DRIVER_NAME);