intel_rapl.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573
  1. /*
  2. * Intel Running Average Power Limit (RAPL) Driver
  3. * Copyright (c) 2013, Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.
  16. *
  17. */
  18. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/list.h>
  22. #include <linux/types.h>
  23. #include <linux/device.h>
  24. #include <linux/slab.h>
  25. #include <linux/log2.h>
  26. #include <linux/bitmap.h>
  27. #include <linux/delay.h>
  28. #include <linux/sysfs.h>
  29. #include <linux/cpu.h>
  30. #include <linux/powercap.h>
  31. #include <asm/iosf_mbi.h>
  32. #include <asm/processor.h>
  33. #include <asm/cpu_device_id.h>
  34. /* bitmasks for RAPL MSRs, used by primitive access functions */
  35. #define ENERGY_STATUS_MASK 0xffffffff
  36. #define POWER_LIMIT1_MASK 0x7FFF
  37. #define POWER_LIMIT1_ENABLE BIT(15)
  38. #define POWER_LIMIT1_CLAMP BIT(16)
  39. #define POWER_LIMIT2_MASK (0x7FFFULL<<32)
  40. #define POWER_LIMIT2_ENABLE BIT_ULL(47)
  41. #define POWER_LIMIT2_CLAMP BIT_ULL(48)
  42. #define POWER_PACKAGE_LOCK BIT_ULL(63)
  43. #define POWER_PP_LOCK BIT(31)
  44. #define TIME_WINDOW1_MASK (0x7FULL<<17)
  45. #define TIME_WINDOW2_MASK (0x7FULL<<49)
  46. #define POWER_UNIT_OFFSET 0
  47. #define POWER_UNIT_MASK 0x0F
  48. #define ENERGY_UNIT_OFFSET 0x08
  49. #define ENERGY_UNIT_MASK 0x1F00
  50. #define TIME_UNIT_OFFSET 0x10
  51. #define TIME_UNIT_MASK 0xF0000
  52. #define POWER_INFO_MAX_MASK (0x7fffULL<<32)
  53. #define POWER_INFO_MIN_MASK (0x7fffULL<<16)
  54. #define POWER_INFO_MAX_TIME_WIN_MASK (0x3fULL<<48)
  55. #define POWER_INFO_THERMAL_SPEC_MASK 0x7fff
  56. #define PERF_STATUS_THROTTLE_TIME_MASK 0xffffffff
  57. #define PP_POLICY_MASK 0x1F
  58. /* Non HW constants */
  59. #define RAPL_PRIMITIVE_DERIVED BIT(1) /* not from raw data */
  60. #define RAPL_PRIMITIVE_DUMMY BIT(2)
  61. #define TIME_WINDOW_MAX_MSEC 40000
  62. #define TIME_WINDOW_MIN_MSEC 250
  63. #define ENERGY_UNIT_SCALE 1000 /* scale from driver unit to powercap unit */
  64. enum unit_type {
  65. ARBITRARY_UNIT, /* no translation */
  66. POWER_UNIT,
  67. ENERGY_UNIT,
  68. TIME_UNIT,
  69. };
  70. enum rapl_domain_type {
  71. RAPL_DOMAIN_PACKAGE, /* entire package/socket */
  72. RAPL_DOMAIN_PP0, /* core power plane */
  73. RAPL_DOMAIN_PP1, /* graphics uncore */
  74. RAPL_DOMAIN_DRAM,/* DRAM control_type */
  75. RAPL_DOMAIN_MAX,
  76. };
  77. enum rapl_domain_msr_id {
  78. RAPL_DOMAIN_MSR_LIMIT,
  79. RAPL_DOMAIN_MSR_STATUS,
  80. RAPL_DOMAIN_MSR_PERF,
  81. RAPL_DOMAIN_MSR_POLICY,
  82. RAPL_DOMAIN_MSR_INFO,
  83. RAPL_DOMAIN_MSR_MAX,
  84. };
  85. /* per domain data, some are optional */
  86. enum rapl_primitives {
  87. ENERGY_COUNTER,
  88. POWER_LIMIT1,
  89. POWER_LIMIT2,
  90. FW_LOCK,
  91. PL1_ENABLE, /* power limit 1, aka long term */
  92. PL1_CLAMP, /* allow frequency to go below OS request */
  93. PL2_ENABLE, /* power limit 2, aka short term, instantaneous */
  94. PL2_CLAMP,
  95. TIME_WINDOW1, /* long term */
  96. TIME_WINDOW2, /* short term */
  97. THERMAL_SPEC_POWER,
  98. MAX_POWER,
  99. MIN_POWER,
  100. MAX_TIME_WINDOW,
  101. THROTTLED_TIME,
  102. PRIORITY_LEVEL,
  103. /* below are not raw primitive data */
  104. AVERAGE_POWER,
  105. NR_RAPL_PRIMITIVES,
  106. };
  107. #define NR_RAW_PRIMITIVES (NR_RAPL_PRIMITIVES - 2)
  108. /* Can be expanded to include events, etc.*/
  109. struct rapl_domain_data {
  110. u64 primitives[NR_RAPL_PRIMITIVES];
  111. unsigned long timestamp;
  112. };
  113. struct msrl_action {
  114. u32 msr_no;
  115. u64 clear_mask;
  116. u64 set_mask;
  117. int err;
  118. };
  119. #define DOMAIN_STATE_INACTIVE BIT(0)
  120. #define DOMAIN_STATE_POWER_LIMIT_SET BIT(1)
  121. #define DOMAIN_STATE_BIOS_LOCKED BIT(2)
  122. #define NR_POWER_LIMITS (2)
  123. struct rapl_power_limit {
  124. struct powercap_zone_constraint *constraint;
  125. int prim_id; /* primitive ID used to enable */
  126. struct rapl_domain *domain;
  127. const char *name;
  128. };
  129. static const char pl1_name[] = "long_term";
  130. static const char pl2_name[] = "short_term";
  131. struct rapl_package;
  132. struct rapl_domain {
  133. const char *name;
  134. enum rapl_domain_type id;
  135. int msrs[RAPL_DOMAIN_MSR_MAX];
  136. struct powercap_zone power_zone;
  137. struct rapl_domain_data rdd;
  138. struct rapl_power_limit rpl[NR_POWER_LIMITS];
  139. u64 attr_map; /* track capabilities */
  140. unsigned int state;
  141. unsigned int domain_energy_unit;
  142. struct rapl_package *rp;
  143. };
  144. #define power_zone_to_rapl_domain(_zone) \
  145. container_of(_zone, struct rapl_domain, power_zone)
  146. /* Each physical package contains multiple domains, these are the common
  147. * data across RAPL domains within a package.
  148. */
  149. struct rapl_package {
  150. unsigned int id; /* physical package/socket id */
  151. unsigned int nr_domains;
  152. unsigned long domain_map; /* bit map of active domains */
  153. unsigned int power_unit;
  154. unsigned int energy_unit;
  155. unsigned int time_unit;
  156. struct rapl_domain *domains; /* array of domains, sized at runtime */
  157. struct powercap_zone *power_zone; /* keep track of parent zone */
  158. int nr_cpus; /* active cpus on the package, topology info is lost during
  159. * cpu hotplug. so we have to track ourselves.
  160. */
  161. unsigned long power_limit_irq; /* keep track of package power limit
  162. * notify interrupt enable status.
  163. */
  164. struct list_head plist;
  165. int lead_cpu; /* one active cpu per package for access */
  166. };
  167. struct rapl_defaults {
  168. u8 floor_freq_reg_addr;
  169. int (*check_unit)(struct rapl_package *rp, int cpu);
  170. void (*set_floor_freq)(struct rapl_domain *rd, bool mode);
  171. u64 (*compute_time_window)(struct rapl_package *rp, u64 val,
  172. bool to_raw);
  173. unsigned int dram_domain_energy_unit;
  174. };
  175. static struct rapl_defaults *rapl_defaults;
  176. /* Sideband MBI registers */
  177. #define IOSF_CPU_POWER_BUDGET_CTL_BYT (0x2)
  178. #define IOSF_CPU_POWER_BUDGET_CTL_TNG (0xdf)
  179. #define PACKAGE_PLN_INT_SAVED BIT(0)
  180. #define MAX_PRIM_NAME (32)
  181. /* per domain data. used to describe individual knobs such that access function
  182. * can be consolidated into one instead of many inline functions.
  183. */
  184. struct rapl_primitive_info {
  185. const char *name;
  186. u64 mask;
  187. int shift;
  188. enum rapl_domain_msr_id id;
  189. enum unit_type unit;
  190. u32 flag;
  191. };
  192. #define PRIMITIVE_INFO_INIT(p, m, s, i, u, f) { \
  193. .name = #p, \
  194. .mask = m, \
  195. .shift = s, \
  196. .id = i, \
  197. .unit = u, \
  198. .flag = f \
  199. }
  200. static void rapl_init_domains(struct rapl_package *rp);
  201. static int rapl_read_data_raw(struct rapl_domain *rd,
  202. enum rapl_primitives prim,
  203. bool xlate, u64 *data);
  204. static int rapl_write_data_raw(struct rapl_domain *rd,
  205. enum rapl_primitives prim,
  206. unsigned long long value);
  207. static u64 rapl_unit_xlate(struct rapl_domain *rd,
  208. enum unit_type type, u64 value,
  209. int to_raw);
  210. static void package_power_limit_irq_save(struct rapl_package *rp);
  211. static LIST_HEAD(rapl_packages); /* guarded by CPU hotplug lock */
  212. static const char * const rapl_domain_names[] = {
  213. "package",
  214. "core",
  215. "uncore",
  216. "dram",
  217. };
  218. static struct powercap_control_type *control_type; /* PowerCap Controller */
  219. /* caller to ensure CPU hotplug lock is held */
  220. static struct rapl_package *find_package_by_id(int id)
  221. {
  222. struct rapl_package *rp;
  223. list_for_each_entry(rp, &rapl_packages, plist) {
  224. if (rp->id == id)
  225. return rp;
  226. }
  227. return NULL;
  228. }
  229. /* caller must hold cpu hotplug lock */
  230. static void rapl_cleanup_data(void)
  231. {
  232. struct rapl_package *p, *tmp;
  233. list_for_each_entry_safe(p, tmp, &rapl_packages, plist) {
  234. kfree(p->domains);
  235. list_del(&p->plist);
  236. kfree(p);
  237. }
  238. }
  239. static int get_energy_counter(struct powercap_zone *power_zone, u64 *energy_raw)
  240. {
  241. struct rapl_domain *rd;
  242. u64 energy_now;
  243. /* prevent CPU hotplug, make sure the RAPL domain does not go
  244. * away while reading the counter.
  245. */
  246. get_online_cpus();
  247. rd = power_zone_to_rapl_domain(power_zone);
  248. if (!rapl_read_data_raw(rd, ENERGY_COUNTER, true, &energy_now)) {
  249. *energy_raw = energy_now;
  250. put_online_cpus();
  251. return 0;
  252. }
  253. put_online_cpus();
  254. return -EIO;
  255. }
  256. static int get_max_energy_counter(struct powercap_zone *pcd_dev, u64 *energy)
  257. {
  258. struct rapl_domain *rd = power_zone_to_rapl_domain(pcd_dev);
  259. *energy = rapl_unit_xlate(rd, ENERGY_UNIT, ENERGY_STATUS_MASK, 0);
  260. return 0;
  261. }
  262. static int release_zone(struct powercap_zone *power_zone)
  263. {
  264. struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
  265. struct rapl_package *rp = rd->rp;
  266. /* package zone is the last zone of a package, we can free
  267. * memory here since all children has been unregistered.
  268. */
  269. if (rd->id == RAPL_DOMAIN_PACKAGE) {
  270. kfree(rd);
  271. rp->domains = NULL;
  272. }
  273. return 0;
  274. }
  275. static int find_nr_power_limit(struct rapl_domain *rd)
  276. {
  277. int i;
  278. for (i = 0; i < NR_POWER_LIMITS; i++) {
  279. if (rd->rpl[i].name == NULL)
  280. break;
  281. }
  282. return i;
  283. }
  284. static int set_domain_enable(struct powercap_zone *power_zone, bool mode)
  285. {
  286. struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
  287. if (rd->state & DOMAIN_STATE_BIOS_LOCKED)
  288. return -EACCES;
  289. get_online_cpus();
  290. rapl_write_data_raw(rd, PL1_ENABLE, mode);
  291. if (rapl_defaults->set_floor_freq)
  292. rapl_defaults->set_floor_freq(rd, mode);
  293. put_online_cpus();
  294. return 0;
  295. }
  296. static int get_domain_enable(struct powercap_zone *power_zone, bool *mode)
  297. {
  298. struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
  299. u64 val;
  300. if (rd->state & DOMAIN_STATE_BIOS_LOCKED) {
  301. *mode = false;
  302. return 0;
  303. }
  304. get_online_cpus();
  305. if (rapl_read_data_raw(rd, PL1_ENABLE, true, &val)) {
  306. put_online_cpus();
  307. return -EIO;
  308. }
  309. *mode = val;
  310. put_online_cpus();
  311. return 0;
  312. }
  313. /* per RAPL domain ops, in the order of rapl_domain_type */
  314. static const struct powercap_zone_ops zone_ops[] = {
  315. /* RAPL_DOMAIN_PACKAGE */
  316. {
  317. .get_energy_uj = get_energy_counter,
  318. .get_max_energy_range_uj = get_max_energy_counter,
  319. .release = release_zone,
  320. .set_enable = set_domain_enable,
  321. .get_enable = get_domain_enable,
  322. },
  323. /* RAPL_DOMAIN_PP0 */
  324. {
  325. .get_energy_uj = get_energy_counter,
  326. .get_max_energy_range_uj = get_max_energy_counter,
  327. .release = release_zone,
  328. .set_enable = set_domain_enable,
  329. .get_enable = get_domain_enable,
  330. },
  331. /* RAPL_DOMAIN_PP1 */
  332. {
  333. .get_energy_uj = get_energy_counter,
  334. .get_max_energy_range_uj = get_max_energy_counter,
  335. .release = release_zone,
  336. .set_enable = set_domain_enable,
  337. .get_enable = get_domain_enable,
  338. },
  339. /* RAPL_DOMAIN_DRAM */
  340. {
  341. .get_energy_uj = get_energy_counter,
  342. .get_max_energy_range_uj = get_max_energy_counter,
  343. .release = release_zone,
  344. .set_enable = set_domain_enable,
  345. .get_enable = get_domain_enable,
  346. },
  347. };
  348. static int set_power_limit(struct powercap_zone *power_zone, int id,
  349. u64 power_limit)
  350. {
  351. struct rapl_domain *rd;
  352. struct rapl_package *rp;
  353. int ret = 0;
  354. get_online_cpus();
  355. rd = power_zone_to_rapl_domain(power_zone);
  356. rp = rd->rp;
  357. if (rd->state & DOMAIN_STATE_BIOS_LOCKED) {
  358. dev_warn(&power_zone->dev, "%s locked by BIOS, monitoring only\n",
  359. rd->name);
  360. ret = -EACCES;
  361. goto set_exit;
  362. }
  363. switch (rd->rpl[id].prim_id) {
  364. case PL1_ENABLE:
  365. rapl_write_data_raw(rd, POWER_LIMIT1, power_limit);
  366. break;
  367. case PL2_ENABLE:
  368. rapl_write_data_raw(rd, POWER_LIMIT2, power_limit);
  369. break;
  370. default:
  371. ret = -EINVAL;
  372. }
  373. if (!ret)
  374. package_power_limit_irq_save(rp);
  375. set_exit:
  376. put_online_cpus();
  377. return ret;
  378. }
  379. static int get_current_power_limit(struct powercap_zone *power_zone, int id,
  380. u64 *data)
  381. {
  382. struct rapl_domain *rd;
  383. u64 val;
  384. int prim;
  385. int ret = 0;
  386. get_online_cpus();
  387. rd = power_zone_to_rapl_domain(power_zone);
  388. switch (rd->rpl[id].prim_id) {
  389. case PL1_ENABLE:
  390. prim = POWER_LIMIT1;
  391. break;
  392. case PL2_ENABLE:
  393. prim = POWER_LIMIT2;
  394. break;
  395. default:
  396. put_online_cpus();
  397. return -EINVAL;
  398. }
  399. if (rapl_read_data_raw(rd, prim, true, &val))
  400. ret = -EIO;
  401. else
  402. *data = val;
  403. put_online_cpus();
  404. return ret;
  405. }
  406. static int set_time_window(struct powercap_zone *power_zone, int id,
  407. u64 window)
  408. {
  409. struct rapl_domain *rd;
  410. int ret = 0;
  411. get_online_cpus();
  412. rd = power_zone_to_rapl_domain(power_zone);
  413. switch (rd->rpl[id].prim_id) {
  414. case PL1_ENABLE:
  415. rapl_write_data_raw(rd, TIME_WINDOW1, window);
  416. break;
  417. case PL2_ENABLE:
  418. rapl_write_data_raw(rd, TIME_WINDOW2, window);
  419. break;
  420. default:
  421. ret = -EINVAL;
  422. }
  423. put_online_cpus();
  424. return ret;
  425. }
  426. static int get_time_window(struct powercap_zone *power_zone, int id, u64 *data)
  427. {
  428. struct rapl_domain *rd;
  429. u64 val;
  430. int ret = 0;
  431. get_online_cpus();
  432. rd = power_zone_to_rapl_domain(power_zone);
  433. switch (rd->rpl[id].prim_id) {
  434. case PL1_ENABLE:
  435. ret = rapl_read_data_raw(rd, TIME_WINDOW1, true, &val);
  436. break;
  437. case PL2_ENABLE:
  438. ret = rapl_read_data_raw(rd, TIME_WINDOW2, true, &val);
  439. break;
  440. default:
  441. put_online_cpus();
  442. return -EINVAL;
  443. }
  444. if (!ret)
  445. *data = val;
  446. put_online_cpus();
  447. return ret;
  448. }
  449. static const char *get_constraint_name(struct powercap_zone *power_zone, int id)
  450. {
  451. struct rapl_power_limit *rpl;
  452. struct rapl_domain *rd;
  453. rd = power_zone_to_rapl_domain(power_zone);
  454. rpl = (struct rapl_power_limit *) &rd->rpl[id];
  455. return rpl->name;
  456. }
  457. static int get_max_power(struct powercap_zone *power_zone, int id,
  458. u64 *data)
  459. {
  460. struct rapl_domain *rd;
  461. u64 val;
  462. int prim;
  463. int ret = 0;
  464. get_online_cpus();
  465. rd = power_zone_to_rapl_domain(power_zone);
  466. switch (rd->rpl[id].prim_id) {
  467. case PL1_ENABLE:
  468. prim = THERMAL_SPEC_POWER;
  469. break;
  470. case PL2_ENABLE:
  471. prim = MAX_POWER;
  472. break;
  473. default:
  474. put_online_cpus();
  475. return -EINVAL;
  476. }
  477. if (rapl_read_data_raw(rd, prim, true, &val))
  478. ret = -EIO;
  479. else
  480. *data = val;
  481. put_online_cpus();
  482. return ret;
  483. }
  484. static const struct powercap_zone_constraint_ops constraint_ops = {
  485. .set_power_limit_uw = set_power_limit,
  486. .get_power_limit_uw = get_current_power_limit,
  487. .set_time_window_us = set_time_window,
  488. .get_time_window_us = get_time_window,
  489. .get_max_power_uw = get_max_power,
  490. .get_name = get_constraint_name,
  491. };
  492. /* called after domain detection and package level data are set */
  493. static void rapl_init_domains(struct rapl_package *rp)
  494. {
  495. int i;
  496. struct rapl_domain *rd = rp->domains;
  497. for (i = 0; i < RAPL_DOMAIN_MAX; i++) {
  498. unsigned int mask = rp->domain_map & (1 << i);
  499. switch (mask) {
  500. case BIT(RAPL_DOMAIN_PACKAGE):
  501. rd->name = rapl_domain_names[RAPL_DOMAIN_PACKAGE];
  502. rd->id = RAPL_DOMAIN_PACKAGE;
  503. rd->msrs[0] = MSR_PKG_POWER_LIMIT;
  504. rd->msrs[1] = MSR_PKG_ENERGY_STATUS;
  505. rd->msrs[2] = MSR_PKG_PERF_STATUS;
  506. rd->msrs[3] = 0;
  507. rd->msrs[4] = MSR_PKG_POWER_INFO;
  508. rd->rpl[0].prim_id = PL1_ENABLE;
  509. rd->rpl[0].name = pl1_name;
  510. rd->rpl[1].prim_id = PL2_ENABLE;
  511. rd->rpl[1].name = pl2_name;
  512. break;
  513. case BIT(RAPL_DOMAIN_PP0):
  514. rd->name = rapl_domain_names[RAPL_DOMAIN_PP0];
  515. rd->id = RAPL_DOMAIN_PP0;
  516. rd->msrs[0] = MSR_PP0_POWER_LIMIT;
  517. rd->msrs[1] = MSR_PP0_ENERGY_STATUS;
  518. rd->msrs[2] = 0;
  519. rd->msrs[3] = MSR_PP0_POLICY;
  520. rd->msrs[4] = 0;
  521. rd->rpl[0].prim_id = PL1_ENABLE;
  522. rd->rpl[0].name = pl1_name;
  523. break;
  524. case BIT(RAPL_DOMAIN_PP1):
  525. rd->name = rapl_domain_names[RAPL_DOMAIN_PP1];
  526. rd->id = RAPL_DOMAIN_PP1;
  527. rd->msrs[0] = MSR_PP1_POWER_LIMIT;
  528. rd->msrs[1] = MSR_PP1_ENERGY_STATUS;
  529. rd->msrs[2] = 0;
  530. rd->msrs[3] = MSR_PP1_POLICY;
  531. rd->msrs[4] = 0;
  532. rd->rpl[0].prim_id = PL1_ENABLE;
  533. rd->rpl[0].name = pl1_name;
  534. break;
  535. case BIT(RAPL_DOMAIN_DRAM):
  536. rd->name = rapl_domain_names[RAPL_DOMAIN_DRAM];
  537. rd->id = RAPL_DOMAIN_DRAM;
  538. rd->msrs[0] = MSR_DRAM_POWER_LIMIT;
  539. rd->msrs[1] = MSR_DRAM_ENERGY_STATUS;
  540. rd->msrs[2] = MSR_DRAM_PERF_STATUS;
  541. rd->msrs[3] = 0;
  542. rd->msrs[4] = MSR_DRAM_POWER_INFO;
  543. rd->rpl[0].prim_id = PL1_ENABLE;
  544. rd->rpl[0].name = pl1_name;
  545. rd->domain_energy_unit =
  546. rapl_defaults->dram_domain_energy_unit;
  547. if (rd->domain_energy_unit)
  548. pr_info("DRAM domain energy unit %dpj\n",
  549. rd->domain_energy_unit);
  550. break;
  551. }
  552. if (mask) {
  553. rd->rp = rp;
  554. rd++;
  555. }
  556. }
  557. }
  558. static u64 rapl_unit_xlate(struct rapl_domain *rd, enum unit_type type,
  559. u64 value, int to_raw)
  560. {
  561. u64 units = 1;
  562. struct rapl_package *rp = rd->rp;
  563. u64 scale = 1;
  564. switch (type) {
  565. case POWER_UNIT:
  566. units = rp->power_unit;
  567. break;
  568. case ENERGY_UNIT:
  569. scale = ENERGY_UNIT_SCALE;
  570. /* per domain unit takes precedence */
  571. if (rd && rd->domain_energy_unit)
  572. units = rd->domain_energy_unit;
  573. else
  574. units = rp->energy_unit;
  575. break;
  576. case TIME_UNIT:
  577. return rapl_defaults->compute_time_window(rp, value, to_raw);
  578. case ARBITRARY_UNIT:
  579. default:
  580. return value;
  581. };
  582. if (to_raw)
  583. return div64_u64(value, units) * scale;
  584. value *= units;
  585. return div64_u64(value, scale);
  586. }
  587. /* in the order of enum rapl_primitives */
  588. static struct rapl_primitive_info rpi[] = {
  589. /* name, mask, shift, msr index, unit divisor */
  590. PRIMITIVE_INFO_INIT(ENERGY_COUNTER, ENERGY_STATUS_MASK, 0,
  591. RAPL_DOMAIN_MSR_STATUS, ENERGY_UNIT, 0),
  592. PRIMITIVE_INFO_INIT(POWER_LIMIT1, POWER_LIMIT1_MASK, 0,
  593. RAPL_DOMAIN_MSR_LIMIT, POWER_UNIT, 0),
  594. PRIMITIVE_INFO_INIT(POWER_LIMIT2, POWER_LIMIT2_MASK, 32,
  595. RAPL_DOMAIN_MSR_LIMIT, POWER_UNIT, 0),
  596. PRIMITIVE_INFO_INIT(FW_LOCK, POWER_PP_LOCK, 31,
  597. RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
  598. PRIMITIVE_INFO_INIT(PL1_ENABLE, POWER_LIMIT1_ENABLE, 15,
  599. RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
  600. PRIMITIVE_INFO_INIT(PL1_CLAMP, POWER_LIMIT1_CLAMP, 16,
  601. RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
  602. PRIMITIVE_INFO_INIT(PL2_ENABLE, POWER_LIMIT2_ENABLE, 47,
  603. RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
  604. PRIMITIVE_INFO_INIT(PL2_CLAMP, POWER_LIMIT2_CLAMP, 48,
  605. RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
  606. PRIMITIVE_INFO_INIT(TIME_WINDOW1, TIME_WINDOW1_MASK, 17,
  607. RAPL_DOMAIN_MSR_LIMIT, TIME_UNIT, 0),
  608. PRIMITIVE_INFO_INIT(TIME_WINDOW2, TIME_WINDOW2_MASK, 49,
  609. RAPL_DOMAIN_MSR_LIMIT, TIME_UNIT, 0),
  610. PRIMITIVE_INFO_INIT(THERMAL_SPEC_POWER, POWER_INFO_THERMAL_SPEC_MASK,
  611. 0, RAPL_DOMAIN_MSR_INFO, POWER_UNIT, 0),
  612. PRIMITIVE_INFO_INIT(MAX_POWER, POWER_INFO_MAX_MASK, 32,
  613. RAPL_DOMAIN_MSR_INFO, POWER_UNIT, 0),
  614. PRIMITIVE_INFO_INIT(MIN_POWER, POWER_INFO_MIN_MASK, 16,
  615. RAPL_DOMAIN_MSR_INFO, POWER_UNIT, 0),
  616. PRIMITIVE_INFO_INIT(MAX_TIME_WINDOW, POWER_INFO_MAX_TIME_WIN_MASK, 48,
  617. RAPL_DOMAIN_MSR_INFO, TIME_UNIT, 0),
  618. PRIMITIVE_INFO_INIT(THROTTLED_TIME, PERF_STATUS_THROTTLE_TIME_MASK, 0,
  619. RAPL_DOMAIN_MSR_PERF, TIME_UNIT, 0),
  620. PRIMITIVE_INFO_INIT(PRIORITY_LEVEL, PP_POLICY_MASK, 0,
  621. RAPL_DOMAIN_MSR_POLICY, ARBITRARY_UNIT, 0),
  622. /* non-hardware */
  623. PRIMITIVE_INFO_INIT(AVERAGE_POWER, 0, 0, 0, POWER_UNIT,
  624. RAPL_PRIMITIVE_DERIVED),
  625. {NULL, 0, 0, 0},
  626. };
  627. /* Read primitive data based on its related struct rapl_primitive_info.
  628. * if xlate flag is set, return translated data based on data units, i.e.
  629. * time, energy, and power.
  630. * RAPL MSRs are non-architectual and are laid out not consistently across
  631. * domains. Here we use primitive info to allow writing consolidated access
  632. * functions.
  633. * For a given primitive, it is processed by MSR mask and shift. Unit conversion
  634. * is pre-assigned based on RAPL unit MSRs read at init time.
  635. * 63-------------------------- 31--------------------------- 0
  636. * | xxxxx (mask) |
  637. * | |<- shift ----------------|
  638. * 63-------------------------- 31--------------------------- 0
  639. */
  640. static int rapl_read_data_raw(struct rapl_domain *rd,
  641. enum rapl_primitives prim,
  642. bool xlate, u64 *data)
  643. {
  644. u64 value, final;
  645. u32 msr;
  646. struct rapl_primitive_info *rp = &rpi[prim];
  647. int cpu;
  648. if (!rp->name || rp->flag & RAPL_PRIMITIVE_DUMMY)
  649. return -EINVAL;
  650. msr = rd->msrs[rp->id];
  651. if (!msr)
  652. return -EINVAL;
  653. cpu = rd->rp->lead_cpu;
  654. /* special-case package domain, which uses a different bit*/
  655. if (prim == FW_LOCK && rd->id == RAPL_DOMAIN_PACKAGE) {
  656. rp->mask = POWER_PACKAGE_LOCK;
  657. rp->shift = 63;
  658. }
  659. /* non-hardware data are collected by the polling thread */
  660. if (rp->flag & RAPL_PRIMITIVE_DERIVED) {
  661. *data = rd->rdd.primitives[prim];
  662. return 0;
  663. }
  664. if (rdmsrl_safe_on_cpu(cpu, msr, &value)) {
  665. pr_debug("failed to read msr 0x%x on cpu %d\n", msr, cpu);
  666. return -EIO;
  667. }
  668. final = value & rp->mask;
  669. final = final >> rp->shift;
  670. if (xlate)
  671. *data = rapl_unit_xlate(rd, rp->unit, final, 0);
  672. else
  673. *data = final;
  674. return 0;
  675. }
  676. static int msrl_update_safe(u32 msr_no, u64 clear_mask, u64 set_mask)
  677. {
  678. int err;
  679. u64 val;
  680. err = rdmsrl_safe(msr_no, &val);
  681. if (err)
  682. goto out;
  683. val &= ~clear_mask;
  684. val |= set_mask;
  685. err = wrmsrl_safe(msr_no, val);
  686. out:
  687. return err;
  688. }
  689. static void msrl_update_func(void *info)
  690. {
  691. struct msrl_action *ma = info;
  692. ma->err = msrl_update_safe(ma->msr_no, ma->clear_mask, ma->set_mask);
  693. }
  694. /* Similar use of primitive info in the read counterpart */
  695. static int rapl_write_data_raw(struct rapl_domain *rd,
  696. enum rapl_primitives prim,
  697. unsigned long long value)
  698. {
  699. struct rapl_primitive_info *rp = &rpi[prim];
  700. int cpu;
  701. u64 bits;
  702. struct msrl_action ma;
  703. int ret;
  704. cpu = rd->rp->lead_cpu;
  705. bits = rapl_unit_xlate(rd, rp->unit, value, 1);
  706. bits |= bits << rp->shift;
  707. memset(&ma, 0, sizeof(ma));
  708. ma.msr_no = rd->msrs[rp->id];
  709. ma.clear_mask = rp->mask;
  710. ma.set_mask = bits;
  711. ret = smp_call_function_single(cpu, msrl_update_func, &ma, 1);
  712. if (ret)
  713. WARN_ON_ONCE(ret);
  714. else
  715. ret = ma.err;
  716. return ret;
  717. }
  718. /*
  719. * Raw RAPL data stored in MSRs are in certain scales. We need to
  720. * convert them into standard units based on the units reported in
  721. * the RAPL unit MSRs. This is specific to CPUs as the method to
  722. * calculate units differ on different CPUs.
  723. * We convert the units to below format based on CPUs.
  724. * i.e.
  725. * energy unit: picoJoules : Represented in picoJoules by default
  726. * power unit : microWatts : Represented in milliWatts by default
  727. * time unit : microseconds: Represented in seconds by default
  728. */
  729. static int rapl_check_unit_core(struct rapl_package *rp, int cpu)
  730. {
  731. u64 msr_val;
  732. u32 value;
  733. if (rdmsrl_safe_on_cpu(cpu, MSR_RAPL_POWER_UNIT, &msr_val)) {
  734. pr_err("Failed to read power unit MSR 0x%x on CPU %d, exit.\n",
  735. MSR_RAPL_POWER_UNIT, cpu);
  736. return -ENODEV;
  737. }
  738. value = (msr_val & ENERGY_UNIT_MASK) >> ENERGY_UNIT_OFFSET;
  739. rp->energy_unit = ENERGY_UNIT_SCALE * 1000000 / (1 << value);
  740. value = (msr_val & POWER_UNIT_MASK) >> POWER_UNIT_OFFSET;
  741. rp->power_unit = 1000000 / (1 << value);
  742. value = (msr_val & TIME_UNIT_MASK) >> TIME_UNIT_OFFSET;
  743. rp->time_unit = 1000000 / (1 << value);
  744. pr_debug("Core CPU package %d energy=%dpJ, time=%dus, power=%duW\n",
  745. rp->id, rp->energy_unit, rp->time_unit, rp->power_unit);
  746. return 0;
  747. }
  748. static int rapl_check_unit_atom(struct rapl_package *rp, int cpu)
  749. {
  750. u64 msr_val;
  751. u32 value;
  752. if (rdmsrl_safe_on_cpu(cpu, MSR_RAPL_POWER_UNIT, &msr_val)) {
  753. pr_err("Failed to read power unit MSR 0x%x on CPU %d, exit.\n",
  754. MSR_RAPL_POWER_UNIT, cpu);
  755. return -ENODEV;
  756. }
  757. value = (msr_val & ENERGY_UNIT_MASK) >> ENERGY_UNIT_OFFSET;
  758. rp->energy_unit = ENERGY_UNIT_SCALE * 1 << value;
  759. value = (msr_val & POWER_UNIT_MASK) >> POWER_UNIT_OFFSET;
  760. rp->power_unit = (1 << value) * 1000;
  761. value = (msr_val & TIME_UNIT_MASK) >> TIME_UNIT_OFFSET;
  762. rp->time_unit = 1000000 / (1 << value);
  763. pr_debug("Atom package %d energy=%dpJ, time=%dus, power=%duW\n",
  764. rp->id, rp->energy_unit, rp->time_unit, rp->power_unit);
  765. return 0;
  766. }
  767. static void power_limit_irq_save_cpu(void *info)
  768. {
  769. u32 l, h = 0;
  770. struct rapl_package *rp = (struct rapl_package *)info;
  771. /* save the state of PLN irq mask bit before disabling it */
  772. rdmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, &l, &h);
  773. if (!(rp->power_limit_irq & PACKAGE_PLN_INT_SAVED)) {
  774. rp->power_limit_irq = l & PACKAGE_THERM_INT_PLN_ENABLE;
  775. rp->power_limit_irq |= PACKAGE_PLN_INT_SAVED;
  776. }
  777. l &= ~PACKAGE_THERM_INT_PLN_ENABLE;
  778. wrmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, l, h);
  779. }
  780. /* REVISIT:
  781. * When package power limit is set artificially low by RAPL, LVT
  782. * thermal interrupt for package power limit should be ignored
  783. * since we are not really exceeding the real limit. The intention
  784. * is to avoid excessive interrupts while we are trying to save power.
  785. * A useful feature might be routing the package_power_limit interrupt
  786. * to userspace via eventfd. once we have a usecase, this is simple
  787. * to do by adding an atomic notifier.
  788. */
  789. static void package_power_limit_irq_save(struct rapl_package *rp)
  790. {
  791. if (!boot_cpu_has(X86_FEATURE_PTS) || !boot_cpu_has(X86_FEATURE_PLN))
  792. return;
  793. smp_call_function_single(rp->lead_cpu, power_limit_irq_save_cpu, rp, 1);
  794. }
  795. static void power_limit_irq_restore_cpu(void *info)
  796. {
  797. u32 l, h = 0;
  798. struct rapl_package *rp = (struct rapl_package *)info;
  799. rdmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, &l, &h);
  800. if (rp->power_limit_irq & PACKAGE_THERM_INT_PLN_ENABLE)
  801. l |= PACKAGE_THERM_INT_PLN_ENABLE;
  802. else
  803. l &= ~PACKAGE_THERM_INT_PLN_ENABLE;
  804. wrmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, l, h);
  805. }
  806. /* restore per package power limit interrupt enable state */
  807. static void package_power_limit_irq_restore(struct rapl_package *rp)
  808. {
  809. if (!boot_cpu_has(X86_FEATURE_PTS) || !boot_cpu_has(X86_FEATURE_PLN))
  810. return;
  811. /* irq enable state not saved, nothing to restore */
  812. if (!(rp->power_limit_irq & PACKAGE_PLN_INT_SAVED))
  813. return;
  814. smp_call_function_single(rp->lead_cpu, power_limit_irq_restore_cpu, rp, 1);
  815. }
  816. static void set_floor_freq_default(struct rapl_domain *rd, bool mode)
  817. {
  818. int nr_powerlimit = find_nr_power_limit(rd);
  819. /* always enable clamp such that p-state can go below OS requested
  820. * range. power capping priority over guranteed frequency.
  821. */
  822. rapl_write_data_raw(rd, PL1_CLAMP, mode);
  823. /* some domains have pl2 */
  824. if (nr_powerlimit > 1) {
  825. rapl_write_data_raw(rd, PL2_ENABLE, mode);
  826. rapl_write_data_raw(rd, PL2_CLAMP, mode);
  827. }
  828. }
  829. static void set_floor_freq_atom(struct rapl_domain *rd, bool enable)
  830. {
  831. static u32 power_ctrl_orig_val;
  832. u32 mdata;
  833. if (!rapl_defaults->floor_freq_reg_addr) {
  834. pr_err("Invalid floor frequency config register\n");
  835. return;
  836. }
  837. if (!power_ctrl_orig_val)
  838. iosf_mbi_read(BT_MBI_UNIT_PMC, MBI_CR_READ,
  839. rapl_defaults->floor_freq_reg_addr,
  840. &power_ctrl_orig_val);
  841. mdata = power_ctrl_orig_val;
  842. if (enable) {
  843. mdata &= ~(0x7f << 8);
  844. mdata |= 1 << 8;
  845. }
  846. iosf_mbi_write(BT_MBI_UNIT_PMC, MBI_CR_WRITE,
  847. rapl_defaults->floor_freq_reg_addr, mdata);
  848. }
  849. static u64 rapl_compute_time_window_core(struct rapl_package *rp, u64 value,
  850. bool to_raw)
  851. {
  852. u64 f, y; /* fraction and exp. used for time unit */
  853. /*
  854. * Special processing based on 2^Y*(1+F/4), refer
  855. * to Intel Software Developer's manual Vol.3B: CH 14.9.3.
  856. */
  857. if (!to_raw) {
  858. f = (value & 0x60) >> 5;
  859. y = value & 0x1f;
  860. value = (1 << y) * (4 + f) * rp->time_unit / 4;
  861. } else {
  862. do_div(value, rp->time_unit);
  863. y = ilog2(value);
  864. f = div64_u64(4 * (value - (1 << y)), 1 << y);
  865. value = (y & 0x1f) | ((f & 0x3) << 5);
  866. }
  867. return value;
  868. }
  869. static u64 rapl_compute_time_window_atom(struct rapl_package *rp, u64 value,
  870. bool to_raw)
  871. {
  872. /*
  873. * Atom time unit encoding is straight forward val * time_unit,
  874. * where time_unit is default to 1 sec. Never 0.
  875. */
  876. if (!to_raw)
  877. return (value) ? value *= rp->time_unit : rp->time_unit;
  878. else
  879. value = div64_u64(value, rp->time_unit);
  880. return value;
  881. }
  882. static const struct rapl_defaults rapl_defaults_core = {
  883. .floor_freq_reg_addr = 0,
  884. .check_unit = rapl_check_unit_core,
  885. .set_floor_freq = set_floor_freq_default,
  886. .compute_time_window = rapl_compute_time_window_core,
  887. };
  888. static const struct rapl_defaults rapl_defaults_hsw_server = {
  889. .check_unit = rapl_check_unit_core,
  890. .set_floor_freq = set_floor_freq_default,
  891. .compute_time_window = rapl_compute_time_window_core,
  892. .dram_domain_energy_unit = 15300,
  893. };
  894. static const struct rapl_defaults rapl_defaults_byt = {
  895. .floor_freq_reg_addr = IOSF_CPU_POWER_BUDGET_CTL_BYT,
  896. .check_unit = rapl_check_unit_atom,
  897. .set_floor_freq = set_floor_freq_atom,
  898. .compute_time_window = rapl_compute_time_window_atom,
  899. };
  900. static const struct rapl_defaults rapl_defaults_tng = {
  901. .floor_freq_reg_addr = IOSF_CPU_POWER_BUDGET_CTL_TNG,
  902. .check_unit = rapl_check_unit_atom,
  903. .set_floor_freq = set_floor_freq_atom,
  904. .compute_time_window = rapl_compute_time_window_atom,
  905. };
  906. static const struct rapl_defaults rapl_defaults_ann = {
  907. .floor_freq_reg_addr = 0,
  908. .check_unit = rapl_check_unit_atom,
  909. .set_floor_freq = NULL,
  910. .compute_time_window = rapl_compute_time_window_atom,
  911. };
  912. static const struct rapl_defaults rapl_defaults_cht = {
  913. .floor_freq_reg_addr = 0,
  914. .check_unit = rapl_check_unit_atom,
  915. .set_floor_freq = NULL,
  916. .compute_time_window = rapl_compute_time_window_atom,
  917. };
  918. #define RAPL_CPU(_model, _ops) { \
  919. .vendor = X86_VENDOR_INTEL, \
  920. .family = 6, \
  921. .model = _model, \
  922. .driver_data = (kernel_ulong_t)&_ops, \
  923. }
  924. static const struct x86_cpu_id rapl_ids[] __initconst = {
  925. RAPL_CPU(0x2a, rapl_defaults_core),/* Sandy Bridge */
  926. RAPL_CPU(0x2d, rapl_defaults_core),/* Sandy Bridge EP */
  927. RAPL_CPU(0x37, rapl_defaults_byt),/* Valleyview */
  928. RAPL_CPU(0x3a, rapl_defaults_core),/* Ivy Bridge */
  929. RAPL_CPU(0x3c, rapl_defaults_core),/* Haswell */
  930. RAPL_CPU(0x3d, rapl_defaults_core),/* Broadwell */
  931. RAPL_CPU(0x3f, rapl_defaults_hsw_server),/* Haswell servers */
  932. RAPL_CPU(0x4f, rapl_defaults_hsw_server),/* Broadwell servers */
  933. RAPL_CPU(0x45, rapl_defaults_core),/* Haswell ULT */
  934. RAPL_CPU(0x46, rapl_defaults_core),/* Haswell */
  935. RAPL_CPU(0x47, rapl_defaults_core),/* Broadwell-H */
  936. RAPL_CPU(0x4E, rapl_defaults_core),/* Skylake */
  937. RAPL_CPU(0x4C, rapl_defaults_cht),/* Braswell/Cherryview */
  938. RAPL_CPU(0x4A, rapl_defaults_tng),/* Tangier */
  939. RAPL_CPU(0x56, rapl_defaults_core),/* Future Xeon */
  940. RAPL_CPU(0x5A, rapl_defaults_ann),/* Annidale */
  941. RAPL_CPU(0X5C, rapl_defaults_core),/* Broxton */
  942. RAPL_CPU(0x5E, rapl_defaults_core),/* Skylake-H/S */
  943. RAPL_CPU(0x57, rapl_defaults_hsw_server),/* Knights Landing */
  944. {}
  945. };
  946. MODULE_DEVICE_TABLE(x86cpu, rapl_ids);
  947. /* read once for all raw primitive data for all packages, domains */
  948. static void rapl_update_domain_data(void)
  949. {
  950. int dmn, prim;
  951. u64 val;
  952. struct rapl_package *rp;
  953. list_for_each_entry(rp, &rapl_packages, plist) {
  954. for (dmn = 0; dmn < rp->nr_domains; dmn++) {
  955. pr_debug("update package %d domain %s data\n", rp->id,
  956. rp->domains[dmn].name);
  957. /* exclude non-raw primitives */
  958. for (prim = 0; prim < NR_RAW_PRIMITIVES; prim++)
  959. if (!rapl_read_data_raw(&rp->domains[dmn], prim,
  960. rpi[prim].unit,
  961. &val))
  962. rp->domains[dmn].rdd.primitives[prim] =
  963. val;
  964. }
  965. }
  966. }
  967. static int rapl_unregister_powercap(void)
  968. {
  969. struct rapl_package *rp;
  970. struct rapl_domain *rd, *rd_package = NULL;
  971. /* unregister all active rapl packages from the powercap layer,
  972. * hotplug lock held
  973. */
  974. list_for_each_entry(rp, &rapl_packages, plist) {
  975. package_power_limit_irq_restore(rp);
  976. for (rd = rp->domains; rd < rp->domains + rp->nr_domains;
  977. rd++) {
  978. pr_debug("remove package, undo power limit on %d: %s\n",
  979. rp->id, rd->name);
  980. rapl_write_data_raw(rd, PL1_ENABLE, 0);
  981. rapl_write_data_raw(rd, PL1_CLAMP, 0);
  982. if (find_nr_power_limit(rd) > 1) {
  983. rapl_write_data_raw(rd, PL2_ENABLE, 0);
  984. rapl_write_data_raw(rd, PL2_CLAMP, 0);
  985. }
  986. if (rd->id == RAPL_DOMAIN_PACKAGE) {
  987. rd_package = rd;
  988. continue;
  989. }
  990. powercap_unregister_zone(control_type, &rd->power_zone);
  991. }
  992. /* do the package zone last */
  993. if (rd_package)
  994. powercap_unregister_zone(control_type,
  995. &rd_package->power_zone);
  996. }
  997. powercap_unregister_control_type(control_type);
  998. return 0;
  999. }
  1000. static int rapl_package_register_powercap(struct rapl_package *rp)
  1001. {
  1002. struct rapl_domain *rd;
  1003. int ret = 0;
  1004. char dev_name[17]; /* max domain name = 7 + 1 + 8 for int + 1 for null*/
  1005. struct powercap_zone *power_zone = NULL;
  1006. int nr_pl;
  1007. /* first we register package domain as the parent zone*/
  1008. for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
  1009. if (rd->id == RAPL_DOMAIN_PACKAGE) {
  1010. nr_pl = find_nr_power_limit(rd);
  1011. pr_debug("register socket %d package domain %s\n",
  1012. rp->id, rd->name);
  1013. memset(dev_name, 0, sizeof(dev_name));
  1014. snprintf(dev_name, sizeof(dev_name), "%s-%d",
  1015. rd->name, rp->id);
  1016. power_zone = powercap_register_zone(&rd->power_zone,
  1017. control_type,
  1018. dev_name, NULL,
  1019. &zone_ops[rd->id],
  1020. nr_pl,
  1021. &constraint_ops);
  1022. if (IS_ERR(power_zone)) {
  1023. pr_debug("failed to register package, %d\n",
  1024. rp->id);
  1025. ret = PTR_ERR(power_zone);
  1026. goto exit_package;
  1027. }
  1028. /* track parent zone in per package/socket data */
  1029. rp->power_zone = power_zone;
  1030. /* done, only one package domain per socket */
  1031. break;
  1032. }
  1033. }
  1034. if (!power_zone) {
  1035. pr_err("no package domain found, unknown topology!\n");
  1036. ret = -ENODEV;
  1037. goto exit_package;
  1038. }
  1039. /* now register domains as children of the socket/package*/
  1040. for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
  1041. if (rd->id == RAPL_DOMAIN_PACKAGE)
  1042. continue;
  1043. /* number of power limits per domain varies */
  1044. nr_pl = find_nr_power_limit(rd);
  1045. power_zone = powercap_register_zone(&rd->power_zone,
  1046. control_type, rd->name,
  1047. rp->power_zone,
  1048. &zone_ops[rd->id], nr_pl,
  1049. &constraint_ops);
  1050. if (IS_ERR(power_zone)) {
  1051. pr_debug("failed to register power_zone, %d:%s:%s\n",
  1052. rp->id, rd->name, dev_name);
  1053. ret = PTR_ERR(power_zone);
  1054. goto err_cleanup;
  1055. }
  1056. }
  1057. exit_package:
  1058. return ret;
  1059. err_cleanup:
  1060. /* clean up previously initialized domains within the package if we
  1061. * failed after the first domain setup.
  1062. */
  1063. while (--rd >= rp->domains) {
  1064. pr_debug("unregister package %d domain %s\n", rp->id, rd->name);
  1065. powercap_unregister_zone(control_type, &rd->power_zone);
  1066. }
  1067. return ret;
  1068. }
  1069. static int rapl_register_powercap(void)
  1070. {
  1071. struct rapl_domain *rd;
  1072. struct rapl_package *rp;
  1073. int ret = 0;
  1074. control_type = powercap_register_control_type(NULL, "intel-rapl", NULL);
  1075. if (IS_ERR(control_type)) {
  1076. pr_debug("failed to register powercap control_type.\n");
  1077. return PTR_ERR(control_type);
  1078. }
  1079. /* read the initial data */
  1080. rapl_update_domain_data();
  1081. list_for_each_entry(rp, &rapl_packages, plist)
  1082. if (rapl_package_register_powercap(rp))
  1083. goto err_cleanup_package;
  1084. return ret;
  1085. err_cleanup_package:
  1086. /* clean up previously initialized packages */
  1087. list_for_each_entry_continue_reverse(rp, &rapl_packages, plist) {
  1088. for (rd = rp->domains; rd < rp->domains + rp->nr_domains;
  1089. rd++) {
  1090. pr_debug("unregister zone/package %d, %s domain\n",
  1091. rp->id, rd->name);
  1092. powercap_unregister_zone(control_type, &rd->power_zone);
  1093. }
  1094. }
  1095. return ret;
  1096. }
  1097. static int rapl_check_domain(int cpu, int domain)
  1098. {
  1099. unsigned msr;
  1100. u64 val = 0;
  1101. switch (domain) {
  1102. case RAPL_DOMAIN_PACKAGE:
  1103. msr = MSR_PKG_ENERGY_STATUS;
  1104. break;
  1105. case RAPL_DOMAIN_PP0:
  1106. msr = MSR_PP0_ENERGY_STATUS;
  1107. break;
  1108. case RAPL_DOMAIN_PP1:
  1109. msr = MSR_PP1_ENERGY_STATUS;
  1110. break;
  1111. case RAPL_DOMAIN_DRAM:
  1112. msr = MSR_DRAM_ENERGY_STATUS;
  1113. break;
  1114. default:
  1115. pr_err("invalid domain id %d\n", domain);
  1116. return -EINVAL;
  1117. }
  1118. /* make sure domain counters are available and contains non-zero
  1119. * values, otherwise skip it.
  1120. */
  1121. if (rdmsrl_safe_on_cpu(cpu, msr, &val) || !val)
  1122. return -ENODEV;
  1123. return 0;
  1124. }
  1125. /* Detect active and valid domains for the given CPU, caller must
  1126. * ensure the CPU belongs to the targeted package and CPU hotlug is disabled.
  1127. */
  1128. static int rapl_detect_domains(struct rapl_package *rp, int cpu)
  1129. {
  1130. int i;
  1131. int ret = 0;
  1132. struct rapl_domain *rd;
  1133. u64 locked;
  1134. for (i = 0; i < RAPL_DOMAIN_MAX; i++) {
  1135. /* use physical package id to read counters */
  1136. if (!rapl_check_domain(cpu, i)) {
  1137. rp->domain_map |= 1 << i;
  1138. pr_info("Found RAPL domain %s\n", rapl_domain_names[i]);
  1139. }
  1140. }
  1141. rp->nr_domains = bitmap_weight(&rp->domain_map, RAPL_DOMAIN_MAX);
  1142. if (!rp->nr_domains) {
  1143. pr_err("no valid rapl domains found in package %d\n", rp->id);
  1144. ret = -ENODEV;
  1145. goto done;
  1146. }
  1147. pr_debug("found %d domains on package %d\n", rp->nr_domains, rp->id);
  1148. rp->domains = kcalloc(rp->nr_domains + 1, sizeof(struct rapl_domain),
  1149. GFP_KERNEL);
  1150. if (!rp->domains) {
  1151. ret = -ENOMEM;
  1152. goto done;
  1153. }
  1154. rapl_init_domains(rp);
  1155. for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
  1156. /* check if the domain is locked by BIOS */
  1157. ret = rapl_read_data_raw(rd, FW_LOCK, false, &locked);
  1158. if (ret)
  1159. return ret;
  1160. if (locked) {
  1161. pr_info("RAPL package %d domain %s locked by BIOS\n",
  1162. rp->id, rd->name);
  1163. rd->state |= DOMAIN_STATE_BIOS_LOCKED;
  1164. }
  1165. }
  1166. done:
  1167. return ret;
  1168. }
  1169. static bool is_package_new(int package)
  1170. {
  1171. struct rapl_package *rp;
  1172. /* caller prevents cpu hotplug, there will be no new packages added
  1173. * or deleted while traversing the package list, no need for locking.
  1174. */
  1175. list_for_each_entry(rp, &rapl_packages, plist)
  1176. if (package == rp->id)
  1177. return false;
  1178. return true;
  1179. }
  1180. /* RAPL interface can be made of a two-level hierarchy: package level and domain
  1181. * level. We first detect the number of packages then domains of each package.
  1182. * We have to consider the possiblity of CPU online/offline due to hotplug and
  1183. * other scenarios.
  1184. */
  1185. static int rapl_detect_topology(void)
  1186. {
  1187. int i;
  1188. int phy_package_id;
  1189. struct rapl_package *new_package, *rp;
  1190. for_each_online_cpu(i) {
  1191. phy_package_id = topology_physical_package_id(i);
  1192. if (is_package_new(phy_package_id)) {
  1193. new_package = kzalloc(sizeof(*rp), GFP_KERNEL);
  1194. if (!new_package) {
  1195. rapl_cleanup_data();
  1196. return -ENOMEM;
  1197. }
  1198. /* add the new package to the list */
  1199. new_package->id = phy_package_id;
  1200. new_package->nr_cpus = 1;
  1201. /* use the first active cpu of the package to access */
  1202. new_package->lead_cpu = i;
  1203. /* check if the package contains valid domains */
  1204. if (rapl_detect_domains(new_package, i) ||
  1205. rapl_defaults->check_unit(new_package, i)) {
  1206. kfree(new_package->domains);
  1207. kfree(new_package);
  1208. /* free up the packages already initialized */
  1209. rapl_cleanup_data();
  1210. return -ENODEV;
  1211. }
  1212. INIT_LIST_HEAD(&new_package->plist);
  1213. list_add(&new_package->plist, &rapl_packages);
  1214. } else {
  1215. rp = find_package_by_id(phy_package_id);
  1216. if (rp)
  1217. ++rp->nr_cpus;
  1218. }
  1219. }
  1220. return 0;
  1221. }
  1222. /* called from CPU hotplug notifier, hotplug lock held */
  1223. static void rapl_remove_package(struct rapl_package *rp)
  1224. {
  1225. struct rapl_domain *rd, *rd_package = NULL;
  1226. for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
  1227. if (rd->id == RAPL_DOMAIN_PACKAGE) {
  1228. rd_package = rd;
  1229. continue;
  1230. }
  1231. pr_debug("remove package %d, %s domain\n", rp->id, rd->name);
  1232. powercap_unregister_zone(control_type, &rd->power_zone);
  1233. }
  1234. /* do parent zone last */
  1235. powercap_unregister_zone(control_type, &rd_package->power_zone);
  1236. list_del(&rp->plist);
  1237. kfree(rp);
  1238. }
  1239. /* called from CPU hotplug notifier, hotplug lock held */
  1240. static int rapl_add_package(int cpu)
  1241. {
  1242. int ret = 0;
  1243. int phy_package_id;
  1244. struct rapl_package *rp;
  1245. phy_package_id = topology_physical_package_id(cpu);
  1246. rp = kzalloc(sizeof(struct rapl_package), GFP_KERNEL);
  1247. if (!rp)
  1248. return -ENOMEM;
  1249. /* add the new package to the list */
  1250. rp->id = phy_package_id;
  1251. rp->nr_cpus = 1;
  1252. rp->lead_cpu = cpu;
  1253. /* check if the package contains valid domains */
  1254. if (rapl_detect_domains(rp, cpu) ||
  1255. rapl_defaults->check_unit(rp, cpu)) {
  1256. ret = -ENODEV;
  1257. goto err_free_package;
  1258. }
  1259. if (!rapl_package_register_powercap(rp)) {
  1260. INIT_LIST_HEAD(&rp->plist);
  1261. list_add(&rp->plist, &rapl_packages);
  1262. return ret;
  1263. }
  1264. err_free_package:
  1265. kfree(rp->domains);
  1266. kfree(rp);
  1267. return ret;
  1268. }
  1269. /* Handles CPU hotplug on multi-socket systems.
  1270. * If a CPU goes online as the first CPU of the physical package
  1271. * we add the RAPL package to the system. Similarly, when the last
  1272. * CPU of the package is removed, we remove the RAPL package and its
  1273. * associated domains. Cooling devices are handled accordingly at
  1274. * per-domain level.
  1275. */
  1276. static int rapl_cpu_callback(struct notifier_block *nfb,
  1277. unsigned long action, void *hcpu)
  1278. {
  1279. unsigned long cpu = (unsigned long)hcpu;
  1280. int phy_package_id;
  1281. struct rapl_package *rp;
  1282. int lead_cpu;
  1283. phy_package_id = topology_physical_package_id(cpu);
  1284. switch (action) {
  1285. case CPU_ONLINE:
  1286. case CPU_ONLINE_FROZEN:
  1287. case CPU_DOWN_FAILED:
  1288. case CPU_DOWN_FAILED_FROZEN:
  1289. rp = find_package_by_id(phy_package_id);
  1290. if (rp)
  1291. ++rp->nr_cpus;
  1292. else
  1293. rapl_add_package(cpu);
  1294. break;
  1295. case CPU_DOWN_PREPARE:
  1296. case CPU_DOWN_PREPARE_FROZEN:
  1297. rp = find_package_by_id(phy_package_id);
  1298. if (!rp)
  1299. break;
  1300. if (--rp->nr_cpus == 0)
  1301. rapl_remove_package(rp);
  1302. else if (cpu == rp->lead_cpu) {
  1303. /* choose another active cpu in the package */
  1304. lead_cpu = cpumask_any_but(topology_core_cpumask(cpu), cpu);
  1305. if (lead_cpu < nr_cpu_ids)
  1306. rp->lead_cpu = lead_cpu;
  1307. else /* should never go here */
  1308. pr_err("no active cpu available for package %d\n",
  1309. phy_package_id);
  1310. }
  1311. }
  1312. return NOTIFY_OK;
  1313. }
  1314. static struct notifier_block rapl_cpu_notifier = {
  1315. .notifier_call = rapl_cpu_callback,
  1316. };
  1317. static int __init rapl_init(void)
  1318. {
  1319. int ret = 0;
  1320. const struct x86_cpu_id *id;
  1321. id = x86_match_cpu(rapl_ids);
  1322. if (!id) {
  1323. pr_err("driver does not support CPU family %d model %d\n",
  1324. boot_cpu_data.x86, boot_cpu_data.x86_model);
  1325. return -ENODEV;
  1326. }
  1327. rapl_defaults = (struct rapl_defaults *)id->driver_data;
  1328. cpu_notifier_register_begin();
  1329. /* prevent CPU hotplug during detection */
  1330. get_online_cpus();
  1331. ret = rapl_detect_topology();
  1332. if (ret)
  1333. goto done;
  1334. if (rapl_register_powercap()) {
  1335. rapl_cleanup_data();
  1336. ret = -ENODEV;
  1337. goto done;
  1338. }
  1339. __register_hotcpu_notifier(&rapl_cpu_notifier);
  1340. done:
  1341. put_online_cpus();
  1342. cpu_notifier_register_done();
  1343. return ret;
  1344. }
  1345. static void __exit rapl_exit(void)
  1346. {
  1347. cpu_notifier_register_begin();
  1348. get_online_cpus();
  1349. __unregister_hotcpu_notifier(&rapl_cpu_notifier);
  1350. rapl_unregister_powercap();
  1351. rapl_cleanup_data();
  1352. put_online_cpus();
  1353. cpu_notifier_register_done();
  1354. }
  1355. module_init(rapl_init);
  1356. module_exit(rapl_exit);
  1357. MODULE_DESCRIPTION("Driver for Intel RAPL (Running Average Power Limit)");
  1358. MODULE_AUTHOR("Jacob Pan <jacob.jun.pan@intel.com>");
  1359. MODULE_LICENSE("GPL v2");