qp.c 70 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675
  1. /*
  2. * Copyright (c) 2009-2010 Chelsio, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include "iw_cxgb4.h"
  34. static int db_delay_usecs = 1;
  35. module_param(db_delay_usecs, int, 0644);
  36. MODULE_PARM_DESC(db_delay_usecs, "Usecs to delay awaiting db fifo to drain");
  37. static int ocqp_support = 1;
  38. module_param(ocqp_support, int, 0644);
  39. MODULE_PARM_DESC(ocqp_support, "Support on-chip SQs (default=1)");
  40. int db_fc_threshold = 1000;
  41. module_param(db_fc_threshold, int, 0644);
  42. MODULE_PARM_DESC(db_fc_threshold,
  43. "QP count/threshold that triggers"
  44. " automatic db flow control mode (default = 1000)");
  45. int db_coalescing_threshold;
  46. module_param(db_coalescing_threshold, int, 0644);
  47. MODULE_PARM_DESC(db_coalescing_threshold,
  48. "QP count/threshold that triggers"
  49. " disabling db coalescing (default = 0)");
  50. static int max_fr_immd = T4_MAX_FR_IMMD;
  51. module_param(max_fr_immd, int, 0644);
  52. MODULE_PARM_DESC(max_fr_immd, "fastreg threshold for using DSGL instead of immedate");
  53. static int alloc_ird(struct c4iw_dev *dev, u32 ird)
  54. {
  55. int ret = 0;
  56. spin_lock_irq(&dev->lock);
  57. if (ird <= dev->avail_ird)
  58. dev->avail_ird -= ird;
  59. else
  60. ret = -ENOMEM;
  61. spin_unlock_irq(&dev->lock);
  62. if (ret)
  63. dev_warn(&dev->rdev.lldi.pdev->dev,
  64. "device IRD resources exhausted\n");
  65. return ret;
  66. }
  67. static void free_ird(struct c4iw_dev *dev, int ird)
  68. {
  69. spin_lock_irq(&dev->lock);
  70. dev->avail_ird += ird;
  71. spin_unlock_irq(&dev->lock);
  72. }
  73. static void set_state(struct c4iw_qp *qhp, enum c4iw_qp_state state)
  74. {
  75. unsigned long flag;
  76. spin_lock_irqsave(&qhp->lock, flag);
  77. qhp->attr.state = state;
  78. spin_unlock_irqrestore(&qhp->lock, flag);
  79. }
  80. static void dealloc_oc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
  81. {
  82. c4iw_ocqp_pool_free(rdev, sq->dma_addr, sq->memsize);
  83. }
  84. static void dealloc_host_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
  85. {
  86. dma_free_coherent(&(rdev->lldi.pdev->dev), sq->memsize, sq->queue,
  87. pci_unmap_addr(sq, mapping));
  88. }
  89. static void dealloc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
  90. {
  91. if (t4_sq_onchip(sq))
  92. dealloc_oc_sq(rdev, sq);
  93. else
  94. dealloc_host_sq(rdev, sq);
  95. }
  96. static int alloc_oc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
  97. {
  98. if (!ocqp_support || !ocqp_supported(&rdev->lldi))
  99. return -ENOSYS;
  100. sq->dma_addr = c4iw_ocqp_pool_alloc(rdev, sq->memsize);
  101. if (!sq->dma_addr)
  102. return -ENOMEM;
  103. sq->phys_addr = rdev->oc_mw_pa + sq->dma_addr -
  104. rdev->lldi.vr->ocq.start;
  105. sq->queue = (__force union t4_wr *)(rdev->oc_mw_kva + sq->dma_addr -
  106. rdev->lldi.vr->ocq.start);
  107. sq->flags |= T4_SQ_ONCHIP;
  108. return 0;
  109. }
  110. static int alloc_host_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
  111. {
  112. sq->queue = dma_alloc_coherent(&(rdev->lldi.pdev->dev), sq->memsize,
  113. &(sq->dma_addr), GFP_KERNEL);
  114. if (!sq->queue)
  115. return -ENOMEM;
  116. sq->phys_addr = virt_to_phys(sq->queue);
  117. pci_unmap_addr_set(sq, mapping, sq->dma_addr);
  118. return 0;
  119. }
  120. static int alloc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq, int user)
  121. {
  122. int ret = -ENOSYS;
  123. if (user)
  124. ret = alloc_oc_sq(rdev, sq);
  125. if (ret)
  126. ret = alloc_host_sq(rdev, sq);
  127. return ret;
  128. }
  129. static int destroy_qp(struct c4iw_rdev *rdev, struct t4_wq *wq,
  130. struct c4iw_dev_ucontext *uctx, int has_rq)
  131. {
  132. /*
  133. * uP clears EQ contexts when the connection exits rdma mode,
  134. * so no need to post a RESET WR for these EQs.
  135. */
  136. dealloc_sq(rdev, &wq->sq);
  137. kfree(wq->sq.sw_sq);
  138. c4iw_put_qpid(rdev, wq->sq.qid, uctx);
  139. if (has_rq) {
  140. dma_free_coherent(&rdev->lldi.pdev->dev,
  141. wq->rq.memsize, wq->rq.queue,
  142. dma_unmap_addr(&wq->rq, mapping));
  143. c4iw_rqtpool_free(rdev, wq->rq.rqt_hwaddr, wq->rq.rqt_size);
  144. kfree(wq->rq.sw_rq);
  145. c4iw_put_qpid(rdev, wq->rq.qid, uctx);
  146. }
  147. return 0;
  148. }
  149. /*
  150. * Determine the BAR2 virtual address and qid. If pbar2_pa is not NULL,
  151. * then this is a user mapping so compute the page-aligned physical address
  152. * for mapping.
  153. */
  154. void __iomem *c4iw_bar2_addrs(struct c4iw_rdev *rdev, unsigned int qid,
  155. enum cxgb4_bar2_qtype qtype,
  156. unsigned int *pbar2_qid, u64 *pbar2_pa)
  157. {
  158. u64 bar2_qoffset;
  159. int ret;
  160. ret = cxgb4_bar2_sge_qregs(rdev->lldi.ports[0], qid, qtype,
  161. pbar2_pa ? 1 : 0,
  162. &bar2_qoffset, pbar2_qid);
  163. if (ret)
  164. return NULL;
  165. if (pbar2_pa)
  166. *pbar2_pa = (rdev->bar2_pa + bar2_qoffset) & PAGE_MASK;
  167. if (is_t4(rdev->lldi.adapter_type))
  168. return NULL;
  169. return rdev->bar2_kva + bar2_qoffset;
  170. }
  171. static int create_qp(struct c4iw_rdev *rdev, struct t4_wq *wq,
  172. struct t4_cq *rcq, struct t4_cq *scq,
  173. struct c4iw_dev_ucontext *uctx,
  174. struct c4iw_wr_wait *wr_waitp,
  175. int need_rq)
  176. {
  177. int user = (uctx != &rdev->uctx);
  178. struct fw_ri_res_wr *res_wr;
  179. struct fw_ri_res *res;
  180. int wr_len;
  181. struct sk_buff *skb;
  182. int ret = 0;
  183. int eqsize;
  184. wq->sq.qid = c4iw_get_qpid(rdev, uctx);
  185. if (!wq->sq.qid)
  186. return -ENOMEM;
  187. if (need_rq) {
  188. wq->rq.qid = c4iw_get_qpid(rdev, uctx);
  189. if (!wq->rq.qid) {
  190. ret = -ENOMEM;
  191. goto free_sq_qid;
  192. }
  193. }
  194. if (!user) {
  195. wq->sq.sw_sq = kcalloc(wq->sq.size, sizeof(*wq->sq.sw_sq),
  196. GFP_KERNEL);
  197. if (!wq->sq.sw_sq) {
  198. ret = -ENOMEM;
  199. goto free_rq_qid;//FIXME
  200. }
  201. if (need_rq) {
  202. wq->rq.sw_rq = kcalloc(wq->rq.size,
  203. sizeof(*wq->rq.sw_rq),
  204. GFP_KERNEL);
  205. if (!wq->rq.sw_rq) {
  206. ret = -ENOMEM;
  207. goto free_sw_sq;
  208. }
  209. }
  210. }
  211. if (need_rq) {
  212. /*
  213. * RQT must be a power of 2 and at least 16 deep.
  214. */
  215. wq->rq.rqt_size =
  216. roundup_pow_of_two(max_t(u16, wq->rq.size, 16));
  217. wq->rq.rqt_hwaddr = c4iw_rqtpool_alloc(rdev, wq->rq.rqt_size);
  218. if (!wq->rq.rqt_hwaddr) {
  219. ret = -ENOMEM;
  220. goto free_sw_rq;
  221. }
  222. }
  223. ret = alloc_sq(rdev, &wq->sq, user);
  224. if (ret)
  225. goto free_hwaddr;
  226. memset(wq->sq.queue, 0, wq->sq.memsize);
  227. dma_unmap_addr_set(&wq->sq, mapping, wq->sq.dma_addr);
  228. if (need_rq) {
  229. wq->rq.queue = dma_alloc_coherent(&rdev->lldi.pdev->dev,
  230. wq->rq.memsize,
  231. &wq->rq.dma_addr,
  232. GFP_KERNEL);
  233. if (!wq->rq.queue) {
  234. ret = -ENOMEM;
  235. goto free_sq;
  236. }
  237. pr_debug("sq base va 0x%p pa 0x%llx rq base va 0x%p pa 0x%llx\n",
  238. wq->sq.queue,
  239. (unsigned long long)virt_to_phys(wq->sq.queue),
  240. wq->rq.queue,
  241. (unsigned long long)virt_to_phys(wq->rq.queue));
  242. memset(wq->rq.queue, 0, wq->rq.memsize);
  243. dma_unmap_addr_set(&wq->rq, mapping, wq->rq.dma_addr);
  244. }
  245. wq->db = rdev->lldi.db_reg;
  246. wq->sq.bar2_va = c4iw_bar2_addrs(rdev, wq->sq.qid, T4_BAR2_QTYPE_EGRESS,
  247. &wq->sq.bar2_qid,
  248. user ? &wq->sq.bar2_pa : NULL);
  249. if (need_rq)
  250. wq->rq.bar2_va = c4iw_bar2_addrs(rdev, wq->rq.qid,
  251. T4_BAR2_QTYPE_EGRESS,
  252. &wq->rq.bar2_qid,
  253. user ? &wq->rq.bar2_pa : NULL);
  254. /*
  255. * User mode must have bar2 access.
  256. */
  257. if (user && (!wq->sq.bar2_pa || (need_rq && !wq->rq.bar2_pa))) {
  258. pr_warn("%s: sqid %u or rqid %u not in BAR2 range\n",
  259. pci_name(rdev->lldi.pdev), wq->sq.qid, wq->rq.qid);
  260. goto free_dma;
  261. }
  262. wq->rdev = rdev;
  263. wq->rq.msn = 1;
  264. /* build fw_ri_res_wr */
  265. wr_len = sizeof *res_wr + 2 * sizeof *res;
  266. if (need_rq)
  267. wr_len += sizeof(*res);
  268. skb = alloc_skb(wr_len, GFP_KERNEL);
  269. if (!skb) {
  270. ret = -ENOMEM;
  271. goto free_dma;
  272. }
  273. set_wr_txq(skb, CPL_PRIORITY_CONTROL, 0);
  274. res_wr = __skb_put_zero(skb, wr_len);
  275. res_wr->op_nres = cpu_to_be32(
  276. FW_WR_OP_V(FW_RI_RES_WR) |
  277. FW_RI_RES_WR_NRES_V(need_rq ? 2 : 1) |
  278. FW_WR_COMPL_F);
  279. res_wr->len16_pkd = cpu_to_be32(DIV_ROUND_UP(wr_len, 16));
  280. res_wr->cookie = (uintptr_t)wr_waitp;
  281. res = res_wr->res;
  282. res->u.sqrq.restype = FW_RI_RES_TYPE_SQ;
  283. res->u.sqrq.op = FW_RI_RES_OP_WRITE;
  284. /*
  285. * eqsize is the number of 64B entries plus the status page size.
  286. */
  287. eqsize = wq->sq.size * T4_SQ_NUM_SLOTS +
  288. rdev->hw_queue.t4_eq_status_entries;
  289. res->u.sqrq.fetchszm_to_iqid = cpu_to_be32(
  290. FW_RI_RES_WR_HOSTFCMODE_V(0) | /* no host cidx updates */
  291. FW_RI_RES_WR_CPRIO_V(0) | /* don't keep in chip cache */
  292. FW_RI_RES_WR_PCIECHN_V(0) | /* set by uP at ri_init time */
  293. (t4_sq_onchip(&wq->sq) ? FW_RI_RES_WR_ONCHIP_F : 0) |
  294. FW_RI_RES_WR_IQID_V(scq->cqid));
  295. res->u.sqrq.dcaen_to_eqsize = cpu_to_be32(
  296. FW_RI_RES_WR_DCAEN_V(0) |
  297. FW_RI_RES_WR_DCACPU_V(0) |
  298. FW_RI_RES_WR_FBMIN_V(2) |
  299. (t4_sq_onchip(&wq->sq) ? FW_RI_RES_WR_FBMAX_V(2) :
  300. FW_RI_RES_WR_FBMAX_V(3)) |
  301. FW_RI_RES_WR_CIDXFTHRESHO_V(0) |
  302. FW_RI_RES_WR_CIDXFTHRESH_V(0) |
  303. FW_RI_RES_WR_EQSIZE_V(eqsize));
  304. res->u.sqrq.eqid = cpu_to_be32(wq->sq.qid);
  305. res->u.sqrq.eqaddr = cpu_to_be64(wq->sq.dma_addr);
  306. if (need_rq) {
  307. res++;
  308. res->u.sqrq.restype = FW_RI_RES_TYPE_RQ;
  309. res->u.sqrq.op = FW_RI_RES_OP_WRITE;
  310. /*
  311. * eqsize is the number of 64B entries plus the status page size
  312. */
  313. eqsize = wq->rq.size * T4_RQ_NUM_SLOTS +
  314. rdev->hw_queue.t4_eq_status_entries;
  315. res->u.sqrq.fetchszm_to_iqid =
  316. /* no host cidx updates */
  317. cpu_to_be32(FW_RI_RES_WR_HOSTFCMODE_V(0) |
  318. /* don't keep in chip cache */
  319. FW_RI_RES_WR_CPRIO_V(0) |
  320. /* set by uP at ri_init time */
  321. FW_RI_RES_WR_PCIECHN_V(0) |
  322. FW_RI_RES_WR_IQID_V(rcq->cqid));
  323. res->u.sqrq.dcaen_to_eqsize =
  324. cpu_to_be32(FW_RI_RES_WR_DCAEN_V(0) |
  325. FW_RI_RES_WR_DCACPU_V(0) |
  326. FW_RI_RES_WR_FBMIN_V(2) |
  327. FW_RI_RES_WR_FBMAX_V(3) |
  328. FW_RI_RES_WR_CIDXFTHRESHO_V(0) |
  329. FW_RI_RES_WR_CIDXFTHRESH_V(0) |
  330. FW_RI_RES_WR_EQSIZE_V(eqsize));
  331. res->u.sqrq.eqid = cpu_to_be32(wq->rq.qid);
  332. res->u.sqrq.eqaddr = cpu_to_be64(wq->rq.dma_addr);
  333. }
  334. c4iw_init_wr_wait(wr_waitp);
  335. ret = c4iw_ref_send_wait(rdev, skb, wr_waitp, 0, wq->sq.qid, __func__);
  336. if (ret)
  337. goto free_dma;
  338. pr_debug("sqid 0x%x rqid 0x%x kdb 0x%p sq_bar2_addr %p rq_bar2_addr %p\n",
  339. wq->sq.qid, wq->rq.qid, wq->db,
  340. wq->sq.bar2_va, wq->rq.bar2_va);
  341. return 0;
  342. free_dma:
  343. if (need_rq)
  344. dma_free_coherent(&rdev->lldi.pdev->dev,
  345. wq->rq.memsize, wq->rq.queue,
  346. dma_unmap_addr(&wq->rq, mapping));
  347. free_sq:
  348. dealloc_sq(rdev, &wq->sq);
  349. free_hwaddr:
  350. if (need_rq)
  351. c4iw_rqtpool_free(rdev, wq->rq.rqt_hwaddr, wq->rq.rqt_size);
  352. free_sw_rq:
  353. if (need_rq)
  354. kfree(wq->rq.sw_rq);
  355. free_sw_sq:
  356. kfree(wq->sq.sw_sq);
  357. free_rq_qid:
  358. if (need_rq)
  359. c4iw_put_qpid(rdev, wq->rq.qid, uctx);
  360. free_sq_qid:
  361. c4iw_put_qpid(rdev, wq->sq.qid, uctx);
  362. return ret;
  363. }
  364. static int build_immd(struct t4_sq *sq, struct fw_ri_immd *immdp,
  365. const struct ib_send_wr *wr, int max, u32 *plenp)
  366. {
  367. u8 *dstp, *srcp;
  368. u32 plen = 0;
  369. int i;
  370. int rem, len;
  371. dstp = (u8 *)immdp->data;
  372. for (i = 0; i < wr->num_sge; i++) {
  373. if ((plen + wr->sg_list[i].length) > max)
  374. return -EMSGSIZE;
  375. srcp = (u8 *)(unsigned long)wr->sg_list[i].addr;
  376. plen += wr->sg_list[i].length;
  377. rem = wr->sg_list[i].length;
  378. while (rem) {
  379. if (dstp == (u8 *)&sq->queue[sq->size])
  380. dstp = (u8 *)sq->queue;
  381. if (rem <= (u8 *)&sq->queue[sq->size] - dstp)
  382. len = rem;
  383. else
  384. len = (u8 *)&sq->queue[sq->size] - dstp;
  385. memcpy(dstp, srcp, len);
  386. dstp += len;
  387. srcp += len;
  388. rem -= len;
  389. }
  390. }
  391. len = roundup(plen + sizeof *immdp, 16) - (plen + sizeof *immdp);
  392. if (len)
  393. memset(dstp, 0, len);
  394. immdp->op = FW_RI_DATA_IMMD;
  395. immdp->r1 = 0;
  396. immdp->r2 = 0;
  397. immdp->immdlen = cpu_to_be32(plen);
  398. *plenp = plen;
  399. return 0;
  400. }
  401. static int build_isgl(__be64 *queue_start, __be64 *queue_end,
  402. struct fw_ri_isgl *isglp, struct ib_sge *sg_list,
  403. int num_sge, u32 *plenp)
  404. {
  405. int i;
  406. u32 plen = 0;
  407. __be64 *flitp = (__be64 *)isglp->sge;
  408. for (i = 0; i < num_sge; i++) {
  409. if ((plen + sg_list[i].length) < plen)
  410. return -EMSGSIZE;
  411. plen += sg_list[i].length;
  412. *flitp = cpu_to_be64(((u64)sg_list[i].lkey << 32) |
  413. sg_list[i].length);
  414. if (++flitp == queue_end)
  415. flitp = queue_start;
  416. *flitp = cpu_to_be64(sg_list[i].addr);
  417. if (++flitp == queue_end)
  418. flitp = queue_start;
  419. }
  420. *flitp = (__force __be64)0;
  421. isglp->op = FW_RI_DATA_ISGL;
  422. isglp->r1 = 0;
  423. isglp->nsge = cpu_to_be16(num_sge);
  424. isglp->r2 = 0;
  425. if (plenp)
  426. *plenp = plen;
  427. return 0;
  428. }
  429. static int build_rdma_send(struct t4_sq *sq, union t4_wr *wqe,
  430. const struct ib_send_wr *wr, u8 *len16)
  431. {
  432. u32 plen;
  433. int size;
  434. int ret;
  435. if (wr->num_sge > T4_MAX_SEND_SGE)
  436. return -EINVAL;
  437. switch (wr->opcode) {
  438. case IB_WR_SEND:
  439. if (wr->send_flags & IB_SEND_SOLICITED)
  440. wqe->send.sendop_pkd = cpu_to_be32(
  441. FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_SE));
  442. else
  443. wqe->send.sendop_pkd = cpu_to_be32(
  444. FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND));
  445. wqe->send.stag_inv = 0;
  446. break;
  447. case IB_WR_SEND_WITH_INV:
  448. if (wr->send_flags & IB_SEND_SOLICITED)
  449. wqe->send.sendop_pkd = cpu_to_be32(
  450. FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_SE_INV));
  451. else
  452. wqe->send.sendop_pkd = cpu_to_be32(
  453. FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_INV));
  454. wqe->send.stag_inv = cpu_to_be32(wr->ex.invalidate_rkey);
  455. break;
  456. default:
  457. return -EINVAL;
  458. }
  459. wqe->send.r3 = 0;
  460. wqe->send.r4 = 0;
  461. plen = 0;
  462. if (wr->num_sge) {
  463. if (wr->send_flags & IB_SEND_INLINE) {
  464. ret = build_immd(sq, wqe->send.u.immd_src, wr,
  465. T4_MAX_SEND_INLINE, &plen);
  466. if (ret)
  467. return ret;
  468. size = sizeof wqe->send + sizeof(struct fw_ri_immd) +
  469. plen;
  470. } else {
  471. ret = build_isgl((__be64 *)sq->queue,
  472. (__be64 *)&sq->queue[sq->size],
  473. wqe->send.u.isgl_src,
  474. wr->sg_list, wr->num_sge, &plen);
  475. if (ret)
  476. return ret;
  477. size = sizeof wqe->send + sizeof(struct fw_ri_isgl) +
  478. wr->num_sge * sizeof(struct fw_ri_sge);
  479. }
  480. } else {
  481. wqe->send.u.immd_src[0].op = FW_RI_DATA_IMMD;
  482. wqe->send.u.immd_src[0].r1 = 0;
  483. wqe->send.u.immd_src[0].r2 = 0;
  484. wqe->send.u.immd_src[0].immdlen = 0;
  485. size = sizeof wqe->send + sizeof(struct fw_ri_immd);
  486. plen = 0;
  487. }
  488. *len16 = DIV_ROUND_UP(size, 16);
  489. wqe->send.plen = cpu_to_be32(plen);
  490. return 0;
  491. }
  492. static int build_rdma_write(struct t4_sq *sq, union t4_wr *wqe,
  493. const struct ib_send_wr *wr, u8 *len16)
  494. {
  495. u32 plen;
  496. int size;
  497. int ret;
  498. if (wr->num_sge > T4_MAX_SEND_SGE)
  499. return -EINVAL;
  500. wqe->write.r2 = 0;
  501. wqe->write.stag_sink = cpu_to_be32(rdma_wr(wr)->rkey);
  502. wqe->write.to_sink = cpu_to_be64(rdma_wr(wr)->remote_addr);
  503. if (wr->num_sge) {
  504. if (wr->send_flags & IB_SEND_INLINE) {
  505. ret = build_immd(sq, wqe->write.u.immd_src, wr,
  506. T4_MAX_WRITE_INLINE, &plen);
  507. if (ret)
  508. return ret;
  509. size = sizeof wqe->write + sizeof(struct fw_ri_immd) +
  510. plen;
  511. } else {
  512. ret = build_isgl((__be64 *)sq->queue,
  513. (__be64 *)&sq->queue[sq->size],
  514. wqe->write.u.isgl_src,
  515. wr->sg_list, wr->num_sge, &plen);
  516. if (ret)
  517. return ret;
  518. size = sizeof wqe->write + sizeof(struct fw_ri_isgl) +
  519. wr->num_sge * sizeof(struct fw_ri_sge);
  520. }
  521. } else {
  522. wqe->write.u.immd_src[0].op = FW_RI_DATA_IMMD;
  523. wqe->write.u.immd_src[0].r1 = 0;
  524. wqe->write.u.immd_src[0].r2 = 0;
  525. wqe->write.u.immd_src[0].immdlen = 0;
  526. size = sizeof wqe->write + sizeof(struct fw_ri_immd);
  527. plen = 0;
  528. }
  529. *len16 = DIV_ROUND_UP(size, 16);
  530. wqe->write.plen = cpu_to_be32(plen);
  531. return 0;
  532. }
  533. static int build_rdma_read(union t4_wr *wqe, const struct ib_send_wr *wr,
  534. u8 *len16)
  535. {
  536. if (wr->num_sge > 1)
  537. return -EINVAL;
  538. if (wr->num_sge && wr->sg_list[0].length) {
  539. wqe->read.stag_src = cpu_to_be32(rdma_wr(wr)->rkey);
  540. wqe->read.to_src_hi = cpu_to_be32((u32)(rdma_wr(wr)->remote_addr
  541. >> 32));
  542. wqe->read.to_src_lo = cpu_to_be32((u32)rdma_wr(wr)->remote_addr);
  543. wqe->read.stag_sink = cpu_to_be32(wr->sg_list[0].lkey);
  544. wqe->read.plen = cpu_to_be32(wr->sg_list[0].length);
  545. wqe->read.to_sink_hi = cpu_to_be32((u32)(wr->sg_list[0].addr
  546. >> 32));
  547. wqe->read.to_sink_lo = cpu_to_be32((u32)(wr->sg_list[0].addr));
  548. } else {
  549. wqe->read.stag_src = cpu_to_be32(2);
  550. wqe->read.to_src_hi = 0;
  551. wqe->read.to_src_lo = 0;
  552. wqe->read.stag_sink = cpu_to_be32(2);
  553. wqe->read.plen = 0;
  554. wqe->read.to_sink_hi = 0;
  555. wqe->read.to_sink_lo = 0;
  556. }
  557. wqe->read.r2 = 0;
  558. wqe->read.r5 = 0;
  559. *len16 = DIV_ROUND_UP(sizeof wqe->read, 16);
  560. return 0;
  561. }
  562. static int build_rdma_recv(struct c4iw_qp *qhp, union t4_recv_wr *wqe,
  563. const struct ib_recv_wr *wr, u8 *len16)
  564. {
  565. int ret;
  566. ret = build_isgl((__be64 *)qhp->wq.rq.queue,
  567. (__be64 *)&qhp->wq.rq.queue[qhp->wq.rq.size],
  568. &wqe->recv.isgl, wr->sg_list, wr->num_sge, NULL);
  569. if (ret)
  570. return ret;
  571. *len16 = DIV_ROUND_UP(sizeof wqe->recv +
  572. wr->num_sge * sizeof(struct fw_ri_sge), 16);
  573. return 0;
  574. }
  575. static int build_srq_recv(union t4_recv_wr *wqe, const struct ib_recv_wr *wr,
  576. u8 *len16)
  577. {
  578. int ret;
  579. ret = build_isgl((__be64 *)wqe, (__be64 *)(wqe + 1),
  580. &wqe->recv.isgl, wr->sg_list, wr->num_sge, NULL);
  581. if (ret)
  582. return ret;
  583. *len16 = DIV_ROUND_UP(sizeof(wqe->recv) +
  584. wr->num_sge * sizeof(struct fw_ri_sge), 16);
  585. return 0;
  586. }
  587. static void build_tpte_memreg(struct fw_ri_fr_nsmr_tpte_wr *fr,
  588. const struct ib_reg_wr *wr, struct c4iw_mr *mhp,
  589. u8 *len16)
  590. {
  591. __be64 *p = (__be64 *)fr->pbl;
  592. fr->r2 = cpu_to_be32(0);
  593. fr->stag = cpu_to_be32(mhp->ibmr.rkey);
  594. fr->tpte.valid_to_pdid = cpu_to_be32(FW_RI_TPTE_VALID_F |
  595. FW_RI_TPTE_STAGKEY_V((mhp->ibmr.rkey & FW_RI_TPTE_STAGKEY_M)) |
  596. FW_RI_TPTE_STAGSTATE_V(1) |
  597. FW_RI_TPTE_STAGTYPE_V(FW_RI_STAG_NSMR) |
  598. FW_RI_TPTE_PDID_V(mhp->attr.pdid));
  599. fr->tpte.locread_to_qpid = cpu_to_be32(
  600. FW_RI_TPTE_PERM_V(c4iw_ib_to_tpt_access(wr->access)) |
  601. FW_RI_TPTE_ADDRTYPE_V(FW_RI_VA_BASED_TO) |
  602. FW_RI_TPTE_PS_V(ilog2(wr->mr->page_size) - 12));
  603. fr->tpte.nosnoop_pbladdr = cpu_to_be32(FW_RI_TPTE_PBLADDR_V(
  604. PBL_OFF(&mhp->rhp->rdev, mhp->attr.pbl_addr)>>3));
  605. fr->tpte.dca_mwbcnt_pstag = cpu_to_be32(0);
  606. fr->tpte.len_hi = cpu_to_be32(0);
  607. fr->tpte.len_lo = cpu_to_be32(mhp->ibmr.length);
  608. fr->tpte.va_hi = cpu_to_be32(mhp->ibmr.iova >> 32);
  609. fr->tpte.va_lo_fbo = cpu_to_be32(mhp->ibmr.iova & 0xffffffff);
  610. p[0] = cpu_to_be64((u64)mhp->mpl[0]);
  611. p[1] = cpu_to_be64((u64)mhp->mpl[1]);
  612. *len16 = DIV_ROUND_UP(sizeof(*fr), 16);
  613. }
  614. static int build_memreg(struct t4_sq *sq, union t4_wr *wqe,
  615. const struct ib_reg_wr *wr, struct c4iw_mr *mhp,
  616. u8 *len16, bool dsgl_supported)
  617. {
  618. struct fw_ri_immd *imdp;
  619. __be64 *p;
  620. int i;
  621. int pbllen = roundup(mhp->mpl_len * sizeof(u64), 32);
  622. int rem;
  623. if (mhp->mpl_len > t4_max_fr_depth(dsgl_supported && use_dsgl))
  624. return -EINVAL;
  625. wqe->fr.qpbinde_to_dcacpu = 0;
  626. wqe->fr.pgsz_shift = ilog2(wr->mr->page_size) - 12;
  627. wqe->fr.addr_type = FW_RI_VA_BASED_TO;
  628. wqe->fr.mem_perms = c4iw_ib_to_tpt_access(wr->access);
  629. wqe->fr.len_hi = 0;
  630. wqe->fr.len_lo = cpu_to_be32(mhp->ibmr.length);
  631. wqe->fr.stag = cpu_to_be32(wr->key);
  632. wqe->fr.va_hi = cpu_to_be32(mhp->ibmr.iova >> 32);
  633. wqe->fr.va_lo_fbo = cpu_to_be32(mhp->ibmr.iova &
  634. 0xffffffff);
  635. if (dsgl_supported && use_dsgl && (pbllen > max_fr_immd)) {
  636. struct fw_ri_dsgl *sglp;
  637. for (i = 0; i < mhp->mpl_len; i++)
  638. mhp->mpl[i] = (__force u64)cpu_to_be64((u64)mhp->mpl[i]);
  639. sglp = (struct fw_ri_dsgl *)(&wqe->fr + 1);
  640. sglp->op = FW_RI_DATA_DSGL;
  641. sglp->r1 = 0;
  642. sglp->nsge = cpu_to_be16(1);
  643. sglp->addr0 = cpu_to_be64(mhp->mpl_addr);
  644. sglp->len0 = cpu_to_be32(pbllen);
  645. *len16 = DIV_ROUND_UP(sizeof(wqe->fr) + sizeof(*sglp), 16);
  646. } else {
  647. imdp = (struct fw_ri_immd *)(&wqe->fr + 1);
  648. imdp->op = FW_RI_DATA_IMMD;
  649. imdp->r1 = 0;
  650. imdp->r2 = 0;
  651. imdp->immdlen = cpu_to_be32(pbllen);
  652. p = (__be64 *)(imdp + 1);
  653. rem = pbllen;
  654. for (i = 0; i < mhp->mpl_len; i++) {
  655. *p = cpu_to_be64((u64)mhp->mpl[i]);
  656. rem -= sizeof(*p);
  657. if (++p == (__be64 *)&sq->queue[sq->size])
  658. p = (__be64 *)sq->queue;
  659. }
  660. while (rem) {
  661. *p = 0;
  662. rem -= sizeof(*p);
  663. if (++p == (__be64 *)&sq->queue[sq->size])
  664. p = (__be64 *)sq->queue;
  665. }
  666. *len16 = DIV_ROUND_UP(sizeof(wqe->fr) + sizeof(*imdp)
  667. + pbllen, 16);
  668. }
  669. return 0;
  670. }
  671. static int build_inv_stag(union t4_wr *wqe, const struct ib_send_wr *wr,
  672. u8 *len16)
  673. {
  674. wqe->inv.stag_inv = cpu_to_be32(wr->ex.invalidate_rkey);
  675. wqe->inv.r2 = 0;
  676. *len16 = DIV_ROUND_UP(sizeof wqe->inv, 16);
  677. return 0;
  678. }
  679. static void free_qp_work(struct work_struct *work)
  680. {
  681. struct c4iw_ucontext *ucontext;
  682. struct c4iw_qp *qhp;
  683. struct c4iw_dev *rhp;
  684. qhp = container_of(work, struct c4iw_qp, free_work);
  685. ucontext = qhp->ucontext;
  686. rhp = qhp->rhp;
  687. pr_debug("qhp %p ucontext %p\n", qhp, ucontext);
  688. destroy_qp(&rhp->rdev, &qhp->wq,
  689. ucontext ? &ucontext->uctx : &rhp->rdev.uctx, !qhp->srq);
  690. if (ucontext)
  691. c4iw_put_ucontext(ucontext);
  692. c4iw_put_wr_wait(qhp->wr_waitp);
  693. kfree(qhp);
  694. }
  695. static void queue_qp_free(struct kref *kref)
  696. {
  697. struct c4iw_qp *qhp;
  698. qhp = container_of(kref, struct c4iw_qp, kref);
  699. pr_debug("qhp %p\n", qhp);
  700. queue_work(qhp->rhp->rdev.free_workq, &qhp->free_work);
  701. }
  702. void c4iw_qp_add_ref(struct ib_qp *qp)
  703. {
  704. pr_debug("ib_qp %p\n", qp);
  705. kref_get(&to_c4iw_qp(qp)->kref);
  706. }
  707. void c4iw_qp_rem_ref(struct ib_qp *qp)
  708. {
  709. pr_debug("ib_qp %p\n", qp);
  710. kref_put(&to_c4iw_qp(qp)->kref, queue_qp_free);
  711. }
  712. static void add_to_fc_list(struct list_head *head, struct list_head *entry)
  713. {
  714. if (list_empty(entry))
  715. list_add_tail(entry, head);
  716. }
  717. static int ring_kernel_sq_db(struct c4iw_qp *qhp, u16 inc)
  718. {
  719. unsigned long flags;
  720. spin_lock_irqsave(&qhp->rhp->lock, flags);
  721. spin_lock(&qhp->lock);
  722. if (qhp->rhp->db_state == NORMAL)
  723. t4_ring_sq_db(&qhp->wq, inc, NULL);
  724. else {
  725. add_to_fc_list(&qhp->rhp->db_fc_list, &qhp->db_fc_entry);
  726. qhp->wq.sq.wq_pidx_inc += inc;
  727. }
  728. spin_unlock(&qhp->lock);
  729. spin_unlock_irqrestore(&qhp->rhp->lock, flags);
  730. return 0;
  731. }
  732. static int ring_kernel_rq_db(struct c4iw_qp *qhp, u16 inc)
  733. {
  734. unsigned long flags;
  735. spin_lock_irqsave(&qhp->rhp->lock, flags);
  736. spin_lock(&qhp->lock);
  737. if (qhp->rhp->db_state == NORMAL)
  738. t4_ring_rq_db(&qhp->wq, inc, NULL);
  739. else {
  740. add_to_fc_list(&qhp->rhp->db_fc_list, &qhp->db_fc_entry);
  741. qhp->wq.rq.wq_pidx_inc += inc;
  742. }
  743. spin_unlock(&qhp->lock);
  744. spin_unlock_irqrestore(&qhp->rhp->lock, flags);
  745. return 0;
  746. }
  747. static int ib_to_fw_opcode(int ib_opcode)
  748. {
  749. int opcode;
  750. switch (ib_opcode) {
  751. case IB_WR_SEND_WITH_INV:
  752. opcode = FW_RI_SEND_WITH_INV;
  753. break;
  754. case IB_WR_SEND:
  755. opcode = FW_RI_SEND;
  756. break;
  757. case IB_WR_RDMA_WRITE:
  758. opcode = FW_RI_RDMA_WRITE;
  759. break;
  760. case IB_WR_RDMA_READ:
  761. case IB_WR_RDMA_READ_WITH_INV:
  762. opcode = FW_RI_READ_REQ;
  763. break;
  764. case IB_WR_REG_MR:
  765. opcode = FW_RI_FAST_REGISTER;
  766. break;
  767. case IB_WR_LOCAL_INV:
  768. opcode = FW_RI_LOCAL_INV;
  769. break;
  770. default:
  771. opcode = -EINVAL;
  772. }
  773. return opcode;
  774. }
  775. static int complete_sq_drain_wr(struct c4iw_qp *qhp,
  776. const struct ib_send_wr *wr)
  777. {
  778. struct t4_cqe cqe = {};
  779. struct c4iw_cq *schp;
  780. unsigned long flag;
  781. struct t4_cq *cq;
  782. int opcode;
  783. schp = to_c4iw_cq(qhp->ibqp.send_cq);
  784. cq = &schp->cq;
  785. opcode = ib_to_fw_opcode(wr->opcode);
  786. if (opcode < 0)
  787. return opcode;
  788. cqe.u.drain_cookie = wr->wr_id;
  789. cqe.header = cpu_to_be32(CQE_STATUS_V(T4_ERR_SWFLUSH) |
  790. CQE_OPCODE_V(opcode) |
  791. CQE_TYPE_V(1) |
  792. CQE_SWCQE_V(1) |
  793. CQE_DRAIN_V(1) |
  794. CQE_QPID_V(qhp->wq.sq.qid));
  795. spin_lock_irqsave(&schp->lock, flag);
  796. cqe.bits_type_ts = cpu_to_be64(CQE_GENBIT_V((u64)cq->gen));
  797. cq->sw_queue[cq->sw_pidx] = cqe;
  798. t4_swcq_produce(cq);
  799. spin_unlock_irqrestore(&schp->lock, flag);
  800. if (t4_clear_cq_armed(&schp->cq)) {
  801. spin_lock_irqsave(&schp->comp_handler_lock, flag);
  802. (*schp->ibcq.comp_handler)(&schp->ibcq,
  803. schp->ibcq.cq_context);
  804. spin_unlock_irqrestore(&schp->comp_handler_lock, flag);
  805. }
  806. return 0;
  807. }
  808. static int complete_sq_drain_wrs(struct c4iw_qp *qhp,
  809. const struct ib_send_wr *wr,
  810. const struct ib_send_wr **bad_wr)
  811. {
  812. int ret = 0;
  813. while (wr) {
  814. ret = complete_sq_drain_wr(qhp, wr);
  815. if (ret) {
  816. *bad_wr = wr;
  817. break;
  818. }
  819. wr = wr->next;
  820. }
  821. return ret;
  822. }
  823. static void complete_rq_drain_wr(struct c4iw_qp *qhp,
  824. const struct ib_recv_wr *wr)
  825. {
  826. struct t4_cqe cqe = {};
  827. struct c4iw_cq *rchp;
  828. unsigned long flag;
  829. struct t4_cq *cq;
  830. rchp = to_c4iw_cq(qhp->ibqp.recv_cq);
  831. cq = &rchp->cq;
  832. cqe.u.drain_cookie = wr->wr_id;
  833. cqe.header = cpu_to_be32(CQE_STATUS_V(T4_ERR_SWFLUSH) |
  834. CQE_OPCODE_V(FW_RI_SEND) |
  835. CQE_TYPE_V(0) |
  836. CQE_SWCQE_V(1) |
  837. CQE_DRAIN_V(1) |
  838. CQE_QPID_V(qhp->wq.sq.qid));
  839. spin_lock_irqsave(&rchp->lock, flag);
  840. cqe.bits_type_ts = cpu_to_be64(CQE_GENBIT_V((u64)cq->gen));
  841. cq->sw_queue[cq->sw_pidx] = cqe;
  842. t4_swcq_produce(cq);
  843. spin_unlock_irqrestore(&rchp->lock, flag);
  844. if (t4_clear_cq_armed(&rchp->cq)) {
  845. spin_lock_irqsave(&rchp->comp_handler_lock, flag);
  846. (*rchp->ibcq.comp_handler)(&rchp->ibcq,
  847. rchp->ibcq.cq_context);
  848. spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
  849. }
  850. }
  851. static void complete_rq_drain_wrs(struct c4iw_qp *qhp,
  852. const struct ib_recv_wr *wr)
  853. {
  854. while (wr) {
  855. complete_rq_drain_wr(qhp, wr);
  856. wr = wr->next;
  857. }
  858. }
  859. int c4iw_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
  860. const struct ib_send_wr **bad_wr)
  861. {
  862. int err = 0;
  863. u8 len16 = 0;
  864. enum fw_wr_opcodes fw_opcode = 0;
  865. enum fw_ri_wr_flags fw_flags;
  866. struct c4iw_qp *qhp;
  867. union t4_wr *wqe = NULL;
  868. u32 num_wrs;
  869. struct t4_swsqe *swsqe;
  870. unsigned long flag;
  871. u16 idx = 0;
  872. qhp = to_c4iw_qp(ibqp);
  873. spin_lock_irqsave(&qhp->lock, flag);
  874. /*
  875. * If the qp has been flushed, then just insert a special
  876. * drain cqe.
  877. */
  878. if (qhp->wq.flushed) {
  879. spin_unlock_irqrestore(&qhp->lock, flag);
  880. err = complete_sq_drain_wrs(qhp, wr, bad_wr);
  881. return err;
  882. }
  883. num_wrs = t4_sq_avail(&qhp->wq);
  884. if (num_wrs == 0) {
  885. spin_unlock_irqrestore(&qhp->lock, flag);
  886. *bad_wr = wr;
  887. return -ENOMEM;
  888. }
  889. while (wr) {
  890. if (num_wrs == 0) {
  891. err = -ENOMEM;
  892. *bad_wr = wr;
  893. break;
  894. }
  895. wqe = (union t4_wr *)((u8 *)qhp->wq.sq.queue +
  896. qhp->wq.sq.wq_pidx * T4_EQ_ENTRY_SIZE);
  897. fw_flags = 0;
  898. if (wr->send_flags & IB_SEND_SOLICITED)
  899. fw_flags |= FW_RI_SOLICITED_EVENT_FLAG;
  900. if (wr->send_flags & IB_SEND_SIGNALED || qhp->sq_sig_all)
  901. fw_flags |= FW_RI_COMPLETION_FLAG;
  902. swsqe = &qhp->wq.sq.sw_sq[qhp->wq.sq.pidx];
  903. switch (wr->opcode) {
  904. case IB_WR_SEND_WITH_INV:
  905. case IB_WR_SEND:
  906. if (wr->send_flags & IB_SEND_FENCE)
  907. fw_flags |= FW_RI_READ_FENCE_FLAG;
  908. fw_opcode = FW_RI_SEND_WR;
  909. if (wr->opcode == IB_WR_SEND)
  910. swsqe->opcode = FW_RI_SEND;
  911. else
  912. swsqe->opcode = FW_RI_SEND_WITH_INV;
  913. err = build_rdma_send(&qhp->wq.sq, wqe, wr, &len16);
  914. break;
  915. case IB_WR_RDMA_WRITE:
  916. fw_opcode = FW_RI_RDMA_WRITE_WR;
  917. swsqe->opcode = FW_RI_RDMA_WRITE;
  918. err = build_rdma_write(&qhp->wq.sq, wqe, wr, &len16);
  919. break;
  920. case IB_WR_RDMA_READ:
  921. case IB_WR_RDMA_READ_WITH_INV:
  922. fw_opcode = FW_RI_RDMA_READ_WR;
  923. swsqe->opcode = FW_RI_READ_REQ;
  924. if (wr->opcode == IB_WR_RDMA_READ_WITH_INV) {
  925. c4iw_invalidate_mr(qhp->rhp,
  926. wr->sg_list[0].lkey);
  927. fw_flags = FW_RI_RDMA_READ_INVALIDATE;
  928. } else {
  929. fw_flags = 0;
  930. }
  931. err = build_rdma_read(wqe, wr, &len16);
  932. if (err)
  933. break;
  934. swsqe->read_len = wr->sg_list[0].length;
  935. if (!qhp->wq.sq.oldest_read)
  936. qhp->wq.sq.oldest_read = swsqe;
  937. break;
  938. case IB_WR_REG_MR: {
  939. struct c4iw_mr *mhp = to_c4iw_mr(reg_wr(wr)->mr);
  940. swsqe->opcode = FW_RI_FAST_REGISTER;
  941. if (qhp->rhp->rdev.lldi.fr_nsmr_tpte_wr_support &&
  942. !mhp->attr.state && mhp->mpl_len <= 2) {
  943. fw_opcode = FW_RI_FR_NSMR_TPTE_WR;
  944. build_tpte_memreg(&wqe->fr_tpte, reg_wr(wr),
  945. mhp, &len16);
  946. } else {
  947. fw_opcode = FW_RI_FR_NSMR_WR;
  948. err = build_memreg(&qhp->wq.sq, wqe, reg_wr(wr),
  949. mhp, &len16,
  950. qhp->rhp->rdev.lldi.ulptx_memwrite_dsgl);
  951. if (err)
  952. break;
  953. }
  954. mhp->attr.state = 1;
  955. break;
  956. }
  957. case IB_WR_LOCAL_INV:
  958. if (wr->send_flags & IB_SEND_FENCE)
  959. fw_flags |= FW_RI_LOCAL_FENCE_FLAG;
  960. fw_opcode = FW_RI_INV_LSTAG_WR;
  961. swsqe->opcode = FW_RI_LOCAL_INV;
  962. err = build_inv_stag(wqe, wr, &len16);
  963. c4iw_invalidate_mr(qhp->rhp, wr->ex.invalidate_rkey);
  964. break;
  965. default:
  966. pr_warn("%s post of type=%d TBD!\n", __func__,
  967. wr->opcode);
  968. err = -EINVAL;
  969. }
  970. if (err) {
  971. *bad_wr = wr;
  972. break;
  973. }
  974. swsqe->idx = qhp->wq.sq.pidx;
  975. swsqe->complete = 0;
  976. swsqe->signaled = (wr->send_flags & IB_SEND_SIGNALED) ||
  977. qhp->sq_sig_all;
  978. swsqe->flushed = 0;
  979. swsqe->wr_id = wr->wr_id;
  980. if (c4iw_wr_log) {
  981. swsqe->sge_ts = cxgb4_read_sge_timestamp(
  982. qhp->rhp->rdev.lldi.ports[0]);
  983. swsqe->host_time = ktime_get();
  984. }
  985. init_wr_hdr(wqe, qhp->wq.sq.pidx, fw_opcode, fw_flags, len16);
  986. pr_debug("cookie 0x%llx pidx 0x%x opcode 0x%x read_len %u\n",
  987. (unsigned long long)wr->wr_id, qhp->wq.sq.pidx,
  988. swsqe->opcode, swsqe->read_len);
  989. wr = wr->next;
  990. num_wrs--;
  991. t4_sq_produce(&qhp->wq, len16);
  992. idx += DIV_ROUND_UP(len16*16, T4_EQ_ENTRY_SIZE);
  993. }
  994. if (!qhp->rhp->rdev.status_page->db_off) {
  995. t4_ring_sq_db(&qhp->wq, idx, wqe);
  996. spin_unlock_irqrestore(&qhp->lock, flag);
  997. } else {
  998. spin_unlock_irqrestore(&qhp->lock, flag);
  999. ring_kernel_sq_db(qhp, idx);
  1000. }
  1001. return err;
  1002. }
  1003. int c4iw_post_receive(struct ib_qp *ibqp, const struct ib_recv_wr *wr,
  1004. const struct ib_recv_wr **bad_wr)
  1005. {
  1006. int err = 0;
  1007. struct c4iw_qp *qhp;
  1008. union t4_recv_wr *wqe = NULL;
  1009. u32 num_wrs;
  1010. u8 len16 = 0;
  1011. unsigned long flag;
  1012. u16 idx = 0;
  1013. qhp = to_c4iw_qp(ibqp);
  1014. spin_lock_irqsave(&qhp->lock, flag);
  1015. /*
  1016. * If the qp has been flushed, then just insert a special
  1017. * drain cqe.
  1018. */
  1019. if (qhp->wq.flushed) {
  1020. spin_unlock_irqrestore(&qhp->lock, flag);
  1021. complete_rq_drain_wrs(qhp, wr);
  1022. return err;
  1023. }
  1024. num_wrs = t4_rq_avail(&qhp->wq);
  1025. if (num_wrs == 0) {
  1026. spin_unlock_irqrestore(&qhp->lock, flag);
  1027. *bad_wr = wr;
  1028. return -ENOMEM;
  1029. }
  1030. while (wr) {
  1031. if (wr->num_sge > T4_MAX_RECV_SGE) {
  1032. err = -EINVAL;
  1033. *bad_wr = wr;
  1034. break;
  1035. }
  1036. wqe = (union t4_recv_wr *)((u8 *)qhp->wq.rq.queue +
  1037. qhp->wq.rq.wq_pidx *
  1038. T4_EQ_ENTRY_SIZE);
  1039. if (num_wrs)
  1040. err = build_rdma_recv(qhp, wqe, wr, &len16);
  1041. else
  1042. err = -ENOMEM;
  1043. if (err) {
  1044. *bad_wr = wr;
  1045. break;
  1046. }
  1047. qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].wr_id = wr->wr_id;
  1048. if (c4iw_wr_log) {
  1049. qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].sge_ts =
  1050. cxgb4_read_sge_timestamp(
  1051. qhp->rhp->rdev.lldi.ports[0]);
  1052. qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].host_time =
  1053. ktime_get();
  1054. }
  1055. wqe->recv.opcode = FW_RI_RECV_WR;
  1056. wqe->recv.r1 = 0;
  1057. wqe->recv.wrid = qhp->wq.rq.pidx;
  1058. wqe->recv.r2[0] = 0;
  1059. wqe->recv.r2[1] = 0;
  1060. wqe->recv.r2[2] = 0;
  1061. wqe->recv.len16 = len16;
  1062. pr_debug("cookie 0x%llx pidx %u\n",
  1063. (unsigned long long)wr->wr_id, qhp->wq.rq.pidx);
  1064. t4_rq_produce(&qhp->wq, len16);
  1065. idx += DIV_ROUND_UP(len16*16, T4_EQ_ENTRY_SIZE);
  1066. wr = wr->next;
  1067. num_wrs--;
  1068. }
  1069. if (!qhp->rhp->rdev.status_page->db_off) {
  1070. t4_ring_rq_db(&qhp->wq, idx, wqe);
  1071. spin_unlock_irqrestore(&qhp->lock, flag);
  1072. } else {
  1073. spin_unlock_irqrestore(&qhp->lock, flag);
  1074. ring_kernel_rq_db(qhp, idx);
  1075. }
  1076. return err;
  1077. }
  1078. static void defer_srq_wr(struct t4_srq *srq, union t4_recv_wr *wqe,
  1079. u64 wr_id, u8 len16)
  1080. {
  1081. struct t4_srq_pending_wr *pwr = &srq->pending_wrs[srq->pending_pidx];
  1082. pr_debug("%s cidx %u pidx %u wq_pidx %u in_use %u ooo_count %u wr_id 0x%llx pending_cidx %u pending_pidx %u pending_in_use %u\n",
  1083. __func__, srq->cidx, srq->pidx, srq->wq_pidx,
  1084. srq->in_use, srq->ooo_count,
  1085. (unsigned long long)wr_id, srq->pending_cidx,
  1086. srq->pending_pidx, srq->pending_in_use);
  1087. pwr->wr_id = wr_id;
  1088. pwr->len16 = len16;
  1089. memcpy(&pwr->wqe, wqe, len16 * 16);
  1090. t4_srq_produce_pending_wr(srq);
  1091. }
  1092. int c4iw_post_srq_recv(struct ib_srq *ibsrq, const struct ib_recv_wr *wr,
  1093. const struct ib_recv_wr **bad_wr)
  1094. {
  1095. union t4_recv_wr *wqe, lwqe;
  1096. struct c4iw_srq *srq;
  1097. unsigned long flag;
  1098. u8 len16 = 0;
  1099. u16 idx = 0;
  1100. int err = 0;
  1101. u32 num_wrs;
  1102. srq = to_c4iw_srq(ibsrq);
  1103. spin_lock_irqsave(&srq->lock, flag);
  1104. num_wrs = t4_srq_avail(&srq->wq);
  1105. if (num_wrs == 0) {
  1106. spin_unlock_irqrestore(&srq->lock, flag);
  1107. return -ENOMEM;
  1108. }
  1109. while (wr) {
  1110. if (wr->num_sge > T4_MAX_RECV_SGE) {
  1111. err = -EINVAL;
  1112. *bad_wr = wr;
  1113. break;
  1114. }
  1115. wqe = &lwqe;
  1116. if (num_wrs)
  1117. err = build_srq_recv(wqe, wr, &len16);
  1118. else
  1119. err = -ENOMEM;
  1120. if (err) {
  1121. *bad_wr = wr;
  1122. break;
  1123. }
  1124. wqe->recv.opcode = FW_RI_RECV_WR;
  1125. wqe->recv.r1 = 0;
  1126. wqe->recv.wrid = srq->wq.pidx;
  1127. wqe->recv.r2[0] = 0;
  1128. wqe->recv.r2[1] = 0;
  1129. wqe->recv.r2[2] = 0;
  1130. wqe->recv.len16 = len16;
  1131. if (srq->wq.ooo_count ||
  1132. srq->wq.pending_in_use ||
  1133. srq->wq.sw_rq[srq->wq.pidx].valid) {
  1134. defer_srq_wr(&srq->wq, wqe, wr->wr_id, len16);
  1135. } else {
  1136. srq->wq.sw_rq[srq->wq.pidx].wr_id = wr->wr_id;
  1137. srq->wq.sw_rq[srq->wq.pidx].valid = 1;
  1138. c4iw_copy_wr_to_srq(&srq->wq, wqe, len16);
  1139. pr_debug("%s cidx %u pidx %u wq_pidx %u in_use %u wr_id 0x%llx\n",
  1140. __func__, srq->wq.cidx,
  1141. srq->wq.pidx, srq->wq.wq_pidx,
  1142. srq->wq.in_use,
  1143. (unsigned long long)wr->wr_id);
  1144. t4_srq_produce(&srq->wq, len16);
  1145. idx += DIV_ROUND_UP(len16 * 16, T4_EQ_ENTRY_SIZE);
  1146. }
  1147. wr = wr->next;
  1148. num_wrs--;
  1149. }
  1150. if (idx)
  1151. t4_ring_srq_db(&srq->wq, idx, len16, wqe);
  1152. spin_unlock_irqrestore(&srq->lock, flag);
  1153. return err;
  1154. }
  1155. static inline void build_term_codes(struct t4_cqe *err_cqe, u8 *layer_type,
  1156. u8 *ecode)
  1157. {
  1158. int status;
  1159. int tagged;
  1160. int opcode;
  1161. int rqtype;
  1162. int send_inv;
  1163. if (!err_cqe) {
  1164. *layer_type = LAYER_RDMAP|DDP_LOCAL_CATA;
  1165. *ecode = 0;
  1166. return;
  1167. }
  1168. status = CQE_STATUS(err_cqe);
  1169. opcode = CQE_OPCODE(err_cqe);
  1170. rqtype = RQ_TYPE(err_cqe);
  1171. send_inv = (opcode == FW_RI_SEND_WITH_INV) ||
  1172. (opcode == FW_RI_SEND_WITH_SE_INV);
  1173. tagged = (opcode == FW_RI_RDMA_WRITE) ||
  1174. (rqtype && (opcode == FW_RI_READ_RESP));
  1175. switch (status) {
  1176. case T4_ERR_STAG:
  1177. if (send_inv) {
  1178. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
  1179. *ecode = RDMAP_CANT_INV_STAG;
  1180. } else {
  1181. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  1182. *ecode = RDMAP_INV_STAG;
  1183. }
  1184. break;
  1185. case T4_ERR_PDID:
  1186. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  1187. if ((opcode == FW_RI_SEND_WITH_INV) ||
  1188. (opcode == FW_RI_SEND_WITH_SE_INV))
  1189. *ecode = RDMAP_CANT_INV_STAG;
  1190. else
  1191. *ecode = RDMAP_STAG_NOT_ASSOC;
  1192. break;
  1193. case T4_ERR_QPID:
  1194. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  1195. *ecode = RDMAP_STAG_NOT_ASSOC;
  1196. break;
  1197. case T4_ERR_ACCESS:
  1198. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  1199. *ecode = RDMAP_ACC_VIOL;
  1200. break;
  1201. case T4_ERR_WRAP:
  1202. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  1203. *ecode = RDMAP_TO_WRAP;
  1204. break;
  1205. case T4_ERR_BOUND:
  1206. if (tagged) {
  1207. *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
  1208. *ecode = DDPT_BASE_BOUNDS;
  1209. } else {
  1210. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  1211. *ecode = RDMAP_BASE_BOUNDS;
  1212. }
  1213. break;
  1214. case T4_ERR_INVALIDATE_SHARED_MR:
  1215. case T4_ERR_INVALIDATE_MR_WITH_MW_BOUND:
  1216. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
  1217. *ecode = RDMAP_CANT_INV_STAG;
  1218. break;
  1219. case T4_ERR_ECC:
  1220. case T4_ERR_ECC_PSTAG:
  1221. case T4_ERR_INTERNAL_ERR:
  1222. *layer_type = LAYER_RDMAP|RDMAP_LOCAL_CATA;
  1223. *ecode = 0;
  1224. break;
  1225. case T4_ERR_OUT_OF_RQE:
  1226. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  1227. *ecode = DDPU_INV_MSN_NOBUF;
  1228. break;
  1229. case T4_ERR_PBL_ADDR_BOUND:
  1230. *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
  1231. *ecode = DDPT_BASE_BOUNDS;
  1232. break;
  1233. case T4_ERR_CRC:
  1234. *layer_type = LAYER_MPA|DDP_LLP;
  1235. *ecode = MPA_CRC_ERR;
  1236. break;
  1237. case T4_ERR_MARKER:
  1238. *layer_type = LAYER_MPA|DDP_LLP;
  1239. *ecode = MPA_MARKER_ERR;
  1240. break;
  1241. case T4_ERR_PDU_LEN_ERR:
  1242. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  1243. *ecode = DDPU_MSG_TOOBIG;
  1244. break;
  1245. case T4_ERR_DDP_VERSION:
  1246. if (tagged) {
  1247. *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
  1248. *ecode = DDPT_INV_VERS;
  1249. } else {
  1250. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  1251. *ecode = DDPU_INV_VERS;
  1252. }
  1253. break;
  1254. case T4_ERR_RDMA_VERSION:
  1255. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
  1256. *ecode = RDMAP_INV_VERS;
  1257. break;
  1258. case T4_ERR_OPCODE:
  1259. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
  1260. *ecode = RDMAP_INV_OPCODE;
  1261. break;
  1262. case T4_ERR_DDP_QUEUE_NUM:
  1263. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  1264. *ecode = DDPU_INV_QN;
  1265. break;
  1266. case T4_ERR_MSN:
  1267. case T4_ERR_MSN_GAP:
  1268. case T4_ERR_MSN_RANGE:
  1269. case T4_ERR_IRD_OVERFLOW:
  1270. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  1271. *ecode = DDPU_INV_MSN_RANGE;
  1272. break;
  1273. case T4_ERR_TBIT:
  1274. *layer_type = LAYER_DDP|DDP_LOCAL_CATA;
  1275. *ecode = 0;
  1276. break;
  1277. case T4_ERR_MO:
  1278. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  1279. *ecode = DDPU_INV_MO;
  1280. break;
  1281. default:
  1282. *layer_type = LAYER_RDMAP|DDP_LOCAL_CATA;
  1283. *ecode = 0;
  1284. break;
  1285. }
  1286. }
  1287. static void post_terminate(struct c4iw_qp *qhp, struct t4_cqe *err_cqe,
  1288. gfp_t gfp)
  1289. {
  1290. struct fw_ri_wr *wqe;
  1291. struct sk_buff *skb;
  1292. struct terminate_message *term;
  1293. pr_debug("qhp %p qid 0x%x tid %u\n", qhp, qhp->wq.sq.qid,
  1294. qhp->ep->hwtid);
  1295. skb = skb_dequeue(&qhp->ep->com.ep_skb_list);
  1296. if (WARN_ON(!skb))
  1297. return;
  1298. set_wr_txq(skb, CPL_PRIORITY_DATA, qhp->ep->txq_idx);
  1299. wqe = __skb_put_zero(skb, sizeof(*wqe));
  1300. wqe->op_compl = cpu_to_be32(FW_WR_OP_V(FW_RI_INIT_WR));
  1301. wqe->flowid_len16 = cpu_to_be32(
  1302. FW_WR_FLOWID_V(qhp->ep->hwtid) |
  1303. FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16)));
  1304. wqe->u.terminate.type = FW_RI_TYPE_TERMINATE;
  1305. wqe->u.terminate.immdlen = cpu_to_be32(sizeof *term);
  1306. term = (struct terminate_message *)wqe->u.terminate.termmsg;
  1307. if (qhp->attr.layer_etype == (LAYER_MPA|DDP_LLP)) {
  1308. term->layer_etype = qhp->attr.layer_etype;
  1309. term->ecode = qhp->attr.ecode;
  1310. } else
  1311. build_term_codes(err_cqe, &term->layer_etype, &term->ecode);
  1312. c4iw_ofld_send(&qhp->rhp->rdev, skb);
  1313. }
  1314. /*
  1315. * Assumes qhp lock is held.
  1316. */
  1317. static void __flush_qp(struct c4iw_qp *qhp, struct c4iw_cq *rchp,
  1318. struct c4iw_cq *schp)
  1319. {
  1320. int count;
  1321. int rq_flushed = 0, sq_flushed;
  1322. unsigned long flag;
  1323. pr_debug("qhp %p rchp %p schp %p\n", qhp, rchp, schp);
  1324. /* locking hierarchy: cqs lock first, then qp lock. */
  1325. spin_lock_irqsave(&rchp->lock, flag);
  1326. if (schp != rchp)
  1327. spin_lock(&schp->lock);
  1328. spin_lock(&qhp->lock);
  1329. if (qhp->wq.flushed) {
  1330. spin_unlock(&qhp->lock);
  1331. if (schp != rchp)
  1332. spin_unlock(&schp->lock);
  1333. spin_unlock_irqrestore(&rchp->lock, flag);
  1334. return;
  1335. }
  1336. qhp->wq.flushed = 1;
  1337. t4_set_wq_in_error(&qhp->wq, 0);
  1338. c4iw_flush_hw_cq(rchp, qhp);
  1339. if (!qhp->srq) {
  1340. c4iw_count_rcqes(&rchp->cq, &qhp->wq, &count);
  1341. rq_flushed = c4iw_flush_rq(&qhp->wq, &rchp->cq, count);
  1342. }
  1343. if (schp != rchp)
  1344. c4iw_flush_hw_cq(schp, qhp);
  1345. sq_flushed = c4iw_flush_sq(qhp);
  1346. spin_unlock(&qhp->lock);
  1347. if (schp != rchp)
  1348. spin_unlock(&schp->lock);
  1349. spin_unlock_irqrestore(&rchp->lock, flag);
  1350. if (schp == rchp) {
  1351. if ((rq_flushed || sq_flushed) &&
  1352. t4_clear_cq_armed(&rchp->cq)) {
  1353. spin_lock_irqsave(&rchp->comp_handler_lock, flag);
  1354. (*rchp->ibcq.comp_handler)(&rchp->ibcq,
  1355. rchp->ibcq.cq_context);
  1356. spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
  1357. }
  1358. } else {
  1359. if (rq_flushed && t4_clear_cq_armed(&rchp->cq)) {
  1360. spin_lock_irqsave(&rchp->comp_handler_lock, flag);
  1361. (*rchp->ibcq.comp_handler)(&rchp->ibcq,
  1362. rchp->ibcq.cq_context);
  1363. spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
  1364. }
  1365. if (sq_flushed && t4_clear_cq_armed(&schp->cq)) {
  1366. spin_lock_irqsave(&schp->comp_handler_lock, flag);
  1367. (*schp->ibcq.comp_handler)(&schp->ibcq,
  1368. schp->ibcq.cq_context);
  1369. spin_unlock_irqrestore(&schp->comp_handler_lock, flag);
  1370. }
  1371. }
  1372. }
  1373. static void flush_qp(struct c4iw_qp *qhp)
  1374. {
  1375. struct c4iw_cq *rchp, *schp;
  1376. unsigned long flag;
  1377. rchp = to_c4iw_cq(qhp->ibqp.recv_cq);
  1378. schp = to_c4iw_cq(qhp->ibqp.send_cq);
  1379. if (qhp->ibqp.uobject) {
  1380. t4_set_wq_in_error(&qhp->wq, 0);
  1381. t4_set_cq_in_error(&rchp->cq);
  1382. spin_lock_irqsave(&rchp->comp_handler_lock, flag);
  1383. (*rchp->ibcq.comp_handler)(&rchp->ibcq, rchp->ibcq.cq_context);
  1384. spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
  1385. if (schp != rchp) {
  1386. t4_set_cq_in_error(&schp->cq);
  1387. spin_lock_irqsave(&schp->comp_handler_lock, flag);
  1388. (*schp->ibcq.comp_handler)(&schp->ibcq,
  1389. schp->ibcq.cq_context);
  1390. spin_unlock_irqrestore(&schp->comp_handler_lock, flag);
  1391. }
  1392. return;
  1393. }
  1394. __flush_qp(qhp, rchp, schp);
  1395. }
  1396. static int rdma_fini(struct c4iw_dev *rhp, struct c4iw_qp *qhp,
  1397. struct c4iw_ep *ep)
  1398. {
  1399. struct fw_ri_wr *wqe;
  1400. int ret;
  1401. struct sk_buff *skb;
  1402. pr_debug("qhp %p qid 0x%x tid %u\n", qhp, qhp->wq.sq.qid, ep->hwtid);
  1403. skb = skb_dequeue(&ep->com.ep_skb_list);
  1404. if (WARN_ON(!skb))
  1405. return -ENOMEM;
  1406. set_wr_txq(skb, CPL_PRIORITY_DATA, ep->txq_idx);
  1407. wqe = __skb_put_zero(skb, sizeof(*wqe));
  1408. wqe->op_compl = cpu_to_be32(
  1409. FW_WR_OP_V(FW_RI_INIT_WR) |
  1410. FW_WR_COMPL_F);
  1411. wqe->flowid_len16 = cpu_to_be32(
  1412. FW_WR_FLOWID_V(ep->hwtid) |
  1413. FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16)));
  1414. wqe->cookie = (uintptr_t)ep->com.wr_waitp;
  1415. wqe->u.fini.type = FW_RI_TYPE_FINI;
  1416. ret = c4iw_ref_send_wait(&rhp->rdev, skb, ep->com.wr_waitp,
  1417. qhp->ep->hwtid, qhp->wq.sq.qid, __func__);
  1418. pr_debug("ret %d\n", ret);
  1419. return ret;
  1420. }
  1421. static void build_rtr_msg(u8 p2p_type, struct fw_ri_init *init)
  1422. {
  1423. pr_debug("p2p_type = %d\n", p2p_type);
  1424. memset(&init->u, 0, sizeof init->u);
  1425. switch (p2p_type) {
  1426. case FW_RI_INIT_P2PTYPE_RDMA_WRITE:
  1427. init->u.write.opcode = FW_RI_RDMA_WRITE_WR;
  1428. init->u.write.stag_sink = cpu_to_be32(1);
  1429. init->u.write.to_sink = cpu_to_be64(1);
  1430. init->u.write.u.immd_src[0].op = FW_RI_DATA_IMMD;
  1431. init->u.write.len16 = DIV_ROUND_UP(sizeof init->u.write +
  1432. sizeof(struct fw_ri_immd),
  1433. 16);
  1434. break;
  1435. case FW_RI_INIT_P2PTYPE_READ_REQ:
  1436. init->u.write.opcode = FW_RI_RDMA_READ_WR;
  1437. init->u.read.stag_src = cpu_to_be32(1);
  1438. init->u.read.to_src_lo = cpu_to_be32(1);
  1439. init->u.read.stag_sink = cpu_to_be32(1);
  1440. init->u.read.to_sink_lo = cpu_to_be32(1);
  1441. init->u.read.len16 = DIV_ROUND_UP(sizeof init->u.read, 16);
  1442. break;
  1443. }
  1444. }
  1445. static int rdma_init(struct c4iw_dev *rhp, struct c4iw_qp *qhp)
  1446. {
  1447. struct fw_ri_wr *wqe;
  1448. int ret;
  1449. struct sk_buff *skb;
  1450. pr_debug("qhp %p qid 0x%x tid %u ird %u ord %u\n", qhp,
  1451. qhp->wq.sq.qid, qhp->ep->hwtid, qhp->ep->ird, qhp->ep->ord);
  1452. skb = alloc_skb(sizeof *wqe, GFP_KERNEL);
  1453. if (!skb) {
  1454. ret = -ENOMEM;
  1455. goto out;
  1456. }
  1457. ret = alloc_ird(rhp, qhp->attr.max_ird);
  1458. if (ret) {
  1459. qhp->attr.max_ird = 0;
  1460. kfree_skb(skb);
  1461. goto out;
  1462. }
  1463. set_wr_txq(skb, CPL_PRIORITY_DATA, qhp->ep->txq_idx);
  1464. wqe = __skb_put_zero(skb, sizeof(*wqe));
  1465. wqe->op_compl = cpu_to_be32(
  1466. FW_WR_OP_V(FW_RI_INIT_WR) |
  1467. FW_WR_COMPL_F);
  1468. wqe->flowid_len16 = cpu_to_be32(
  1469. FW_WR_FLOWID_V(qhp->ep->hwtid) |
  1470. FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16)));
  1471. wqe->cookie = (uintptr_t)qhp->ep->com.wr_waitp;
  1472. wqe->u.init.type = FW_RI_TYPE_INIT;
  1473. wqe->u.init.mpareqbit_p2ptype =
  1474. FW_RI_WR_MPAREQBIT_V(qhp->attr.mpa_attr.initiator) |
  1475. FW_RI_WR_P2PTYPE_V(qhp->attr.mpa_attr.p2p_type);
  1476. wqe->u.init.mpa_attrs = FW_RI_MPA_IETF_ENABLE;
  1477. if (qhp->attr.mpa_attr.recv_marker_enabled)
  1478. wqe->u.init.mpa_attrs |= FW_RI_MPA_RX_MARKER_ENABLE;
  1479. if (qhp->attr.mpa_attr.xmit_marker_enabled)
  1480. wqe->u.init.mpa_attrs |= FW_RI_MPA_TX_MARKER_ENABLE;
  1481. if (qhp->attr.mpa_attr.crc_enabled)
  1482. wqe->u.init.mpa_attrs |= FW_RI_MPA_CRC_ENABLE;
  1483. wqe->u.init.qp_caps = FW_RI_QP_RDMA_READ_ENABLE |
  1484. FW_RI_QP_RDMA_WRITE_ENABLE |
  1485. FW_RI_QP_BIND_ENABLE;
  1486. if (!qhp->ibqp.uobject)
  1487. wqe->u.init.qp_caps |= FW_RI_QP_FAST_REGISTER_ENABLE |
  1488. FW_RI_QP_STAG0_ENABLE;
  1489. wqe->u.init.nrqe = cpu_to_be16(t4_rqes_posted(&qhp->wq));
  1490. wqe->u.init.pdid = cpu_to_be32(qhp->attr.pd);
  1491. wqe->u.init.qpid = cpu_to_be32(qhp->wq.sq.qid);
  1492. wqe->u.init.sq_eqid = cpu_to_be32(qhp->wq.sq.qid);
  1493. if (qhp->srq) {
  1494. wqe->u.init.rq_eqid = cpu_to_be32(FW_RI_INIT_RQEQID_SRQ |
  1495. qhp->srq->idx);
  1496. } else {
  1497. wqe->u.init.rq_eqid = cpu_to_be32(qhp->wq.rq.qid);
  1498. wqe->u.init.hwrqsize = cpu_to_be32(qhp->wq.rq.rqt_size);
  1499. wqe->u.init.hwrqaddr = cpu_to_be32(qhp->wq.rq.rqt_hwaddr -
  1500. rhp->rdev.lldi.vr->rq.start);
  1501. }
  1502. wqe->u.init.scqid = cpu_to_be32(qhp->attr.scq);
  1503. wqe->u.init.rcqid = cpu_to_be32(qhp->attr.rcq);
  1504. wqe->u.init.ord_max = cpu_to_be32(qhp->attr.max_ord);
  1505. wqe->u.init.ird_max = cpu_to_be32(qhp->attr.max_ird);
  1506. wqe->u.init.iss = cpu_to_be32(qhp->ep->snd_seq);
  1507. wqe->u.init.irs = cpu_to_be32(qhp->ep->rcv_seq);
  1508. if (qhp->attr.mpa_attr.initiator)
  1509. build_rtr_msg(qhp->attr.mpa_attr.p2p_type, &wqe->u.init);
  1510. ret = c4iw_ref_send_wait(&rhp->rdev, skb, qhp->ep->com.wr_waitp,
  1511. qhp->ep->hwtid, qhp->wq.sq.qid, __func__);
  1512. if (!ret)
  1513. goto out;
  1514. free_ird(rhp, qhp->attr.max_ird);
  1515. out:
  1516. pr_debug("ret %d\n", ret);
  1517. return ret;
  1518. }
  1519. int c4iw_modify_qp(struct c4iw_dev *rhp, struct c4iw_qp *qhp,
  1520. enum c4iw_qp_attr_mask mask,
  1521. struct c4iw_qp_attributes *attrs,
  1522. int internal)
  1523. {
  1524. int ret = 0;
  1525. struct c4iw_qp_attributes newattr = qhp->attr;
  1526. int disconnect = 0;
  1527. int terminate = 0;
  1528. int abort = 0;
  1529. int free = 0;
  1530. struct c4iw_ep *ep = NULL;
  1531. pr_debug("qhp %p sqid 0x%x rqid 0x%x ep %p state %d -> %d\n",
  1532. qhp, qhp->wq.sq.qid, qhp->wq.rq.qid, qhp->ep, qhp->attr.state,
  1533. (mask & C4IW_QP_ATTR_NEXT_STATE) ? attrs->next_state : -1);
  1534. mutex_lock(&qhp->mutex);
  1535. /* Process attr changes if in IDLE */
  1536. if (mask & C4IW_QP_ATTR_VALID_MODIFY) {
  1537. if (qhp->attr.state != C4IW_QP_STATE_IDLE) {
  1538. ret = -EIO;
  1539. goto out;
  1540. }
  1541. if (mask & C4IW_QP_ATTR_ENABLE_RDMA_READ)
  1542. newattr.enable_rdma_read = attrs->enable_rdma_read;
  1543. if (mask & C4IW_QP_ATTR_ENABLE_RDMA_WRITE)
  1544. newattr.enable_rdma_write = attrs->enable_rdma_write;
  1545. if (mask & C4IW_QP_ATTR_ENABLE_RDMA_BIND)
  1546. newattr.enable_bind = attrs->enable_bind;
  1547. if (mask & C4IW_QP_ATTR_MAX_ORD) {
  1548. if (attrs->max_ord > c4iw_max_read_depth) {
  1549. ret = -EINVAL;
  1550. goto out;
  1551. }
  1552. newattr.max_ord = attrs->max_ord;
  1553. }
  1554. if (mask & C4IW_QP_ATTR_MAX_IRD) {
  1555. if (attrs->max_ird > cur_max_read_depth(rhp)) {
  1556. ret = -EINVAL;
  1557. goto out;
  1558. }
  1559. newattr.max_ird = attrs->max_ird;
  1560. }
  1561. qhp->attr = newattr;
  1562. }
  1563. if (mask & C4IW_QP_ATTR_SQ_DB) {
  1564. ret = ring_kernel_sq_db(qhp, attrs->sq_db_inc);
  1565. goto out;
  1566. }
  1567. if (mask & C4IW_QP_ATTR_RQ_DB) {
  1568. ret = ring_kernel_rq_db(qhp, attrs->rq_db_inc);
  1569. goto out;
  1570. }
  1571. if (!(mask & C4IW_QP_ATTR_NEXT_STATE))
  1572. goto out;
  1573. if (qhp->attr.state == attrs->next_state)
  1574. goto out;
  1575. switch (qhp->attr.state) {
  1576. case C4IW_QP_STATE_IDLE:
  1577. switch (attrs->next_state) {
  1578. case C4IW_QP_STATE_RTS:
  1579. if (!(mask & C4IW_QP_ATTR_LLP_STREAM_HANDLE)) {
  1580. ret = -EINVAL;
  1581. goto out;
  1582. }
  1583. if (!(mask & C4IW_QP_ATTR_MPA_ATTR)) {
  1584. ret = -EINVAL;
  1585. goto out;
  1586. }
  1587. qhp->attr.mpa_attr = attrs->mpa_attr;
  1588. qhp->attr.llp_stream_handle = attrs->llp_stream_handle;
  1589. qhp->ep = qhp->attr.llp_stream_handle;
  1590. set_state(qhp, C4IW_QP_STATE_RTS);
  1591. /*
  1592. * Ref the endpoint here and deref when we
  1593. * disassociate the endpoint from the QP. This
  1594. * happens in CLOSING->IDLE transition or *->ERROR
  1595. * transition.
  1596. */
  1597. c4iw_get_ep(&qhp->ep->com);
  1598. ret = rdma_init(rhp, qhp);
  1599. if (ret)
  1600. goto err;
  1601. break;
  1602. case C4IW_QP_STATE_ERROR:
  1603. set_state(qhp, C4IW_QP_STATE_ERROR);
  1604. flush_qp(qhp);
  1605. break;
  1606. default:
  1607. ret = -EINVAL;
  1608. goto out;
  1609. }
  1610. break;
  1611. case C4IW_QP_STATE_RTS:
  1612. switch (attrs->next_state) {
  1613. case C4IW_QP_STATE_CLOSING:
  1614. t4_set_wq_in_error(&qhp->wq, 0);
  1615. set_state(qhp, C4IW_QP_STATE_CLOSING);
  1616. ep = qhp->ep;
  1617. if (!internal) {
  1618. abort = 0;
  1619. disconnect = 1;
  1620. c4iw_get_ep(&qhp->ep->com);
  1621. }
  1622. ret = rdma_fini(rhp, qhp, ep);
  1623. if (ret)
  1624. goto err;
  1625. break;
  1626. case C4IW_QP_STATE_TERMINATE:
  1627. t4_set_wq_in_error(&qhp->wq, 0);
  1628. set_state(qhp, C4IW_QP_STATE_TERMINATE);
  1629. qhp->attr.layer_etype = attrs->layer_etype;
  1630. qhp->attr.ecode = attrs->ecode;
  1631. ep = qhp->ep;
  1632. if (!internal) {
  1633. c4iw_get_ep(&qhp->ep->com);
  1634. terminate = 1;
  1635. disconnect = 1;
  1636. } else {
  1637. terminate = qhp->attr.send_term;
  1638. ret = rdma_fini(rhp, qhp, ep);
  1639. if (ret)
  1640. goto err;
  1641. }
  1642. break;
  1643. case C4IW_QP_STATE_ERROR:
  1644. t4_set_wq_in_error(&qhp->wq, 0);
  1645. set_state(qhp, C4IW_QP_STATE_ERROR);
  1646. if (!internal) {
  1647. abort = 1;
  1648. disconnect = 1;
  1649. ep = qhp->ep;
  1650. c4iw_get_ep(&qhp->ep->com);
  1651. }
  1652. goto err;
  1653. break;
  1654. default:
  1655. ret = -EINVAL;
  1656. goto out;
  1657. }
  1658. break;
  1659. case C4IW_QP_STATE_CLOSING:
  1660. /*
  1661. * Allow kernel users to move to ERROR for qp draining.
  1662. */
  1663. if (!internal && (qhp->ibqp.uobject || attrs->next_state !=
  1664. C4IW_QP_STATE_ERROR)) {
  1665. ret = -EINVAL;
  1666. goto out;
  1667. }
  1668. switch (attrs->next_state) {
  1669. case C4IW_QP_STATE_IDLE:
  1670. flush_qp(qhp);
  1671. set_state(qhp, C4IW_QP_STATE_IDLE);
  1672. qhp->attr.llp_stream_handle = NULL;
  1673. c4iw_put_ep(&qhp->ep->com);
  1674. qhp->ep = NULL;
  1675. wake_up(&qhp->wait);
  1676. break;
  1677. case C4IW_QP_STATE_ERROR:
  1678. goto err;
  1679. default:
  1680. ret = -EINVAL;
  1681. goto err;
  1682. }
  1683. break;
  1684. case C4IW_QP_STATE_ERROR:
  1685. if (attrs->next_state != C4IW_QP_STATE_IDLE) {
  1686. ret = -EINVAL;
  1687. goto out;
  1688. }
  1689. if (!t4_sq_empty(&qhp->wq) || !t4_rq_empty(&qhp->wq)) {
  1690. ret = -EINVAL;
  1691. goto out;
  1692. }
  1693. set_state(qhp, C4IW_QP_STATE_IDLE);
  1694. break;
  1695. case C4IW_QP_STATE_TERMINATE:
  1696. if (!internal) {
  1697. ret = -EINVAL;
  1698. goto out;
  1699. }
  1700. goto err;
  1701. break;
  1702. default:
  1703. pr_err("%s in a bad state %d\n", __func__, qhp->attr.state);
  1704. ret = -EINVAL;
  1705. goto err;
  1706. break;
  1707. }
  1708. goto out;
  1709. err:
  1710. pr_debug("disassociating ep %p qpid 0x%x\n", qhp->ep,
  1711. qhp->wq.sq.qid);
  1712. /* disassociate the LLP connection */
  1713. qhp->attr.llp_stream_handle = NULL;
  1714. if (!ep)
  1715. ep = qhp->ep;
  1716. qhp->ep = NULL;
  1717. set_state(qhp, C4IW_QP_STATE_ERROR);
  1718. free = 1;
  1719. abort = 1;
  1720. flush_qp(qhp);
  1721. wake_up(&qhp->wait);
  1722. out:
  1723. mutex_unlock(&qhp->mutex);
  1724. if (terminate)
  1725. post_terminate(qhp, NULL, internal ? GFP_ATOMIC : GFP_KERNEL);
  1726. /*
  1727. * If disconnect is 1, then we need to initiate a disconnect
  1728. * on the EP. This can be a normal close (RTS->CLOSING) or
  1729. * an abnormal close (RTS/CLOSING->ERROR).
  1730. */
  1731. if (disconnect) {
  1732. c4iw_ep_disconnect(ep, abort, internal ? GFP_ATOMIC :
  1733. GFP_KERNEL);
  1734. c4iw_put_ep(&ep->com);
  1735. }
  1736. /*
  1737. * If free is 1, then we've disassociated the EP from the QP
  1738. * and we need to dereference the EP.
  1739. */
  1740. if (free)
  1741. c4iw_put_ep(&ep->com);
  1742. pr_debug("exit state %d\n", qhp->attr.state);
  1743. return ret;
  1744. }
  1745. int c4iw_destroy_qp(struct ib_qp *ib_qp)
  1746. {
  1747. struct c4iw_dev *rhp;
  1748. struct c4iw_qp *qhp;
  1749. struct c4iw_qp_attributes attrs;
  1750. qhp = to_c4iw_qp(ib_qp);
  1751. rhp = qhp->rhp;
  1752. attrs.next_state = C4IW_QP_STATE_ERROR;
  1753. if (qhp->attr.state == C4IW_QP_STATE_TERMINATE)
  1754. c4iw_modify_qp(rhp, qhp, C4IW_QP_ATTR_NEXT_STATE, &attrs, 1);
  1755. else
  1756. c4iw_modify_qp(rhp, qhp, C4IW_QP_ATTR_NEXT_STATE, &attrs, 0);
  1757. wait_event(qhp->wait, !qhp->ep);
  1758. remove_handle(rhp, &rhp->qpidr, qhp->wq.sq.qid);
  1759. spin_lock_irq(&rhp->lock);
  1760. if (!list_empty(&qhp->db_fc_entry))
  1761. list_del_init(&qhp->db_fc_entry);
  1762. spin_unlock_irq(&rhp->lock);
  1763. free_ird(rhp, qhp->attr.max_ird);
  1764. c4iw_qp_rem_ref(ib_qp);
  1765. pr_debug("ib_qp %p qpid 0x%0x\n", ib_qp, qhp->wq.sq.qid);
  1766. return 0;
  1767. }
  1768. struct ib_qp *c4iw_create_qp(struct ib_pd *pd, struct ib_qp_init_attr *attrs,
  1769. struct ib_udata *udata)
  1770. {
  1771. struct c4iw_dev *rhp;
  1772. struct c4iw_qp *qhp;
  1773. struct c4iw_pd *php;
  1774. struct c4iw_cq *schp;
  1775. struct c4iw_cq *rchp;
  1776. struct c4iw_create_qp_resp uresp;
  1777. unsigned int sqsize, rqsize = 0;
  1778. struct c4iw_ucontext *ucontext;
  1779. int ret;
  1780. struct c4iw_mm_entry *sq_key_mm, *rq_key_mm = NULL, *sq_db_key_mm;
  1781. struct c4iw_mm_entry *rq_db_key_mm = NULL, *ma_sync_key_mm = NULL;
  1782. pr_debug("ib_pd %p\n", pd);
  1783. if (attrs->qp_type != IB_QPT_RC)
  1784. return ERR_PTR(-EINVAL);
  1785. php = to_c4iw_pd(pd);
  1786. rhp = php->rhp;
  1787. schp = get_chp(rhp, ((struct c4iw_cq *)attrs->send_cq)->cq.cqid);
  1788. rchp = get_chp(rhp, ((struct c4iw_cq *)attrs->recv_cq)->cq.cqid);
  1789. if (!schp || !rchp)
  1790. return ERR_PTR(-EINVAL);
  1791. if (attrs->cap.max_inline_data > T4_MAX_SEND_INLINE)
  1792. return ERR_PTR(-EINVAL);
  1793. if (!attrs->srq) {
  1794. if (attrs->cap.max_recv_wr > rhp->rdev.hw_queue.t4_max_rq_size)
  1795. return ERR_PTR(-E2BIG);
  1796. rqsize = attrs->cap.max_recv_wr + 1;
  1797. if (rqsize < 8)
  1798. rqsize = 8;
  1799. }
  1800. if (attrs->cap.max_send_wr > rhp->rdev.hw_queue.t4_max_sq_size)
  1801. return ERR_PTR(-E2BIG);
  1802. sqsize = attrs->cap.max_send_wr + 1;
  1803. if (sqsize < 8)
  1804. sqsize = 8;
  1805. ucontext = pd->uobject ? to_c4iw_ucontext(pd->uobject->context) : NULL;
  1806. qhp = kzalloc(sizeof(*qhp), GFP_KERNEL);
  1807. if (!qhp)
  1808. return ERR_PTR(-ENOMEM);
  1809. qhp->wr_waitp = c4iw_alloc_wr_wait(GFP_KERNEL);
  1810. if (!qhp->wr_waitp) {
  1811. ret = -ENOMEM;
  1812. goto err_free_qhp;
  1813. }
  1814. qhp->wq.sq.size = sqsize;
  1815. qhp->wq.sq.memsize =
  1816. (sqsize + rhp->rdev.hw_queue.t4_eq_status_entries) *
  1817. sizeof(*qhp->wq.sq.queue) + 16 * sizeof(__be64);
  1818. qhp->wq.sq.flush_cidx = -1;
  1819. if (!attrs->srq) {
  1820. qhp->wq.rq.size = rqsize;
  1821. qhp->wq.rq.memsize =
  1822. (rqsize + rhp->rdev.hw_queue.t4_eq_status_entries) *
  1823. sizeof(*qhp->wq.rq.queue);
  1824. }
  1825. if (ucontext) {
  1826. qhp->wq.sq.memsize = roundup(qhp->wq.sq.memsize, PAGE_SIZE);
  1827. if (!attrs->srq)
  1828. qhp->wq.rq.memsize =
  1829. roundup(qhp->wq.rq.memsize, PAGE_SIZE);
  1830. }
  1831. ret = create_qp(&rhp->rdev, &qhp->wq, &schp->cq, &rchp->cq,
  1832. ucontext ? &ucontext->uctx : &rhp->rdev.uctx,
  1833. qhp->wr_waitp, !attrs->srq);
  1834. if (ret)
  1835. goto err_free_wr_wait;
  1836. attrs->cap.max_recv_wr = rqsize - 1;
  1837. attrs->cap.max_send_wr = sqsize - 1;
  1838. attrs->cap.max_inline_data = T4_MAX_SEND_INLINE;
  1839. qhp->rhp = rhp;
  1840. qhp->attr.pd = php->pdid;
  1841. qhp->attr.scq = ((struct c4iw_cq *) attrs->send_cq)->cq.cqid;
  1842. qhp->attr.rcq = ((struct c4iw_cq *) attrs->recv_cq)->cq.cqid;
  1843. qhp->attr.sq_num_entries = attrs->cap.max_send_wr;
  1844. qhp->attr.sq_max_sges = attrs->cap.max_send_sge;
  1845. qhp->attr.sq_max_sges_rdma_write = attrs->cap.max_send_sge;
  1846. if (!attrs->srq) {
  1847. qhp->attr.rq_num_entries = attrs->cap.max_recv_wr;
  1848. qhp->attr.rq_max_sges = attrs->cap.max_recv_sge;
  1849. }
  1850. qhp->attr.state = C4IW_QP_STATE_IDLE;
  1851. qhp->attr.next_state = C4IW_QP_STATE_IDLE;
  1852. qhp->attr.enable_rdma_read = 1;
  1853. qhp->attr.enable_rdma_write = 1;
  1854. qhp->attr.enable_bind = 1;
  1855. qhp->attr.max_ord = 0;
  1856. qhp->attr.max_ird = 0;
  1857. qhp->sq_sig_all = attrs->sq_sig_type == IB_SIGNAL_ALL_WR;
  1858. spin_lock_init(&qhp->lock);
  1859. mutex_init(&qhp->mutex);
  1860. init_waitqueue_head(&qhp->wait);
  1861. kref_init(&qhp->kref);
  1862. INIT_WORK(&qhp->free_work, free_qp_work);
  1863. ret = insert_handle(rhp, &rhp->qpidr, qhp, qhp->wq.sq.qid);
  1864. if (ret)
  1865. goto err_destroy_qp;
  1866. if (udata && ucontext) {
  1867. sq_key_mm = kmalloc(sizeof(*sq_key_mm), GFP_KERNEL);
  1868. if (!sq_key_mm) {
  1869. ret = -ENOMEM;
  1870. goto err_remove_handle;
  1871. }
  1872. if (!attrs->srq) {
  1873. rq_key_mm = kmalloc(sizeof(*rq_key_mm), GFP_KERNEL);
  1874. if (!rq_key_mm) {
  1875. ret = -ENOMEM;
  1876. goto err_free_sq_key;
  1877. }
  1878. }
  1879. sq_db_key_mm = kmalloc(sizeof(*sq_db_key_mm), GFP_KERNEL);
  1880. if (!sq_db_key_mm) {
  1881. ret = -ENOMEM;
  1882. goto err_free_rq_key;
  1883. }
  1884. if (!attrs->srq) {
  1885. rq_db_key_mm =
  1886. kmalloc(sizeof(*rq_db_key_mm), GFP_KERNEL);
  1887. if (!rq_db_key_mm) {
  1888. ret = -ENOMEM;
  1889. goto err_free_sq_db_key;
  1890. }
  1891. }
  1892. memset(&uresp, 0, sizeof(uresp));
  1893. if (t4_sq_onchip(&qhp->wq.sq)) {
  1894. ma_sync_key_mm = kmalloc(sizeof(*ma_sync_key_mm),
  1895. GFP_KERNEL);
  1896. if (!ma_sync_key_mm) {
  1897. ret = -ENOMEM;
  1898. goto err_free_rq_db_key;
  1899. }
  1900. uresp.flags = C4IW_QPF_ONCHIP;
  1901. }
  1902. uresp.qid_mask = rhp->rdev.qpmask;
  1903. uresp.sqid = qhp->wq.sq.qid;
  1904. uresp.sq_size = qhp->wq.sq.size;
  1905. uresp.sq_memsize = qhp->wq.sq.memsize;
  1906. if (!attrs->srq) {
  1907. uresp.rqid = qhp->wq.rq.qid;
  1908. uresp.rq_size = qhp->wq.rq.size;
  1909. uresp.rq_memsize = qhp->wq.rq.memsize;
  1910. }
  1911. spin_lock(&ucontext->mmap_lock);
  1912. if (ma_sync_key_mm) {
  1913. uresp.ma_sync_key = ucontext->key;
  1914. ucontext->key += PAGE_SIZE;
  1915. }
  1916. uresp.sq_key = ucontext->key;
  1917. ucontext->key += PAGE_SIZE;
  1918. if (!attrs->srq) {
  1919. uresp.rq_key = ucontext->key;
  1920. ucontext->key += PAGE_SIZE;
  1921. }
  1922. uresp.sq_db_gts_key = ucontext->key;
  1923. ucontext->key += PAGE_SIZE;
  1924. if (!attrs->srq) {
  1925. uresp.rq_db_gts_key = ucontext->key;
  1926. ucontext->key += PAGE_SIZE;
  1927. }
  1928. spin_unlock(&ucontext->mmap_lock);
  1929. ret = ib_copy_to_udata(udata, &uresp, sizeof uresp);
  1930. if (ret)
  1931. goto err_free_ma_sync_key;
  1932. sq_key_mm->key = uresp.sq_key;
  1933. sq_key_mm->addr = qhp->wq.sq.phys_addr;
  1934. sq_key_mm->len = PAGE_ALIGN(qhp->wq.sq.memsize);
  1935. insert_mmap(ucontext, sq_key_mm);
  1936. if (!attrs->srq) {
  1937. rq_key_mm->key = uresp.rq_key;
  1938. rq_key_mm->addr = virt_to_phys(qhp->wq.rq.queue);
  1939. rq_key_mm->len = PAGE_ALIGN(qhp->wq.rq.memsize);
  1940. insert_mmap(ucontext, rq_key_mm);
  1941. }
  1942. sq_db_key_mm->key = uresp.sq_db_gts_key;
  1943. sq_db_key_mm->addr = (u64)(unsigned long)qhp->wq.sq.bar2_pa;
  1944. sq_db_key_mm->len = PAGE_SIZE;
  1945. insert_mmap(ucontext, sq_db_key_mm);
  1946. if (!attrs->srq) {
  1947. rq_db_key_mm->key = uresp.rq_db_gts_key;
  1948. rq_db_key_mm->addr =
  1949. (u64)(unsigned long)qhp->wq.rq.bar2_pa;
  1950. rq_db_key_mm->len = PAGE_SIZE;
  1951. insert_mmap(ucontext, rq_db_key_mm);
  1952. }
  1953. if (ma_sync_key_mm) {
  1954. ma_sync_key_mm->key = uresp.ma_sync_key;
  1955. ma_sync_key_mm->addr =
  1956. (pci_resource_start(rhp->rdev.lldi.pdev, 0) +
  1957. PCIE_MA_SYNC_A) & PAGE_MASK;
  1958. ma_sync_key_mm->len = PAGE_SIZE;
  1959. insert_mmap(ucontext, ma_sync_key_mm);
  1960. }
  1961. c4iw_get_ucontext(ucontext);
  1962. qhp->ucontext = ucontext;
  1963. }
  1964. if (!attrs->srq) {
  1965. qhp->wq.qp_errp =
  1966. &qhp->wq.rq.queue[qhp->wq.rq.size].status.qp_err;
  1967. } else {
  1968. qhp->wq.qp_errp =
  1969. &qhp->wq.sq.queue[qhp->wq.sq.size].status.qp_err;
  1970. qhp->wq.srqidxp =
  1971. &qhp->wq.sq.queue[qhp->wq.sq.size].status.srqidx;
  1972. }
  1973. qhp->ibqp.qp_num = qhp->wq.sq.qid;
  1974. if (attrs->srq)
  1975. qhp->srq = to_c4iw_srq(attrs->srq);
  1976. INIT_LIST_HEAD(&qhp->db_fc_entry);
  1977. pr_debug("sq id %u size %u memsize %zu num_entries %u rq id %u size %u memsize %zu num_entries %u\n",
  1978. qhp->wq.sq.qid, qhp->wq.sq.size, qhp->wq.sq.memsize,
  1979. attrs->cap.max_send_wr, qhp->wq.rq.qid, qhp->wq.rq.size,
  1980. qhp->wq.rq.memsize, attrs->cap.max_recv_wr);
  1981. return &qhp->ibqp;
  1982. err_free_ma_sync_key:
  1983. kfree(ma_sync_key_mm);
  1984. err_free_rq_db_key:
  1985. if (!attrs->srq)
  1986. kfree(rq_db_key_mm);
  1987. err_free_sq_db_key:
  1988. kfree(sq_db_key_mm);
  1989. err_free_rq_key:
  1990. if (!attrs->srq)
  1991. kfree(rq_key_mm);
  1992. err_free_sq_key:
  1993. kfree(sq_key_mm);
  1994. err_remove_handle:
  1995. remove_handle(rhp, &rhp->qpidr, qhp->wq.sq.qid);
  1996. err_destroy_qp:
  1997. destroy_qp(&rhp->rdev, &qhp->wq,
  1998. ucontext ? &ucontext->uctx : &rhp->rdev.uctx, !attrs->srq);
  1999. err_free_wr_wait:
  2000. c4iw_put_wr_wait(qhp->wr_waitp);
  2001. err_free_qhp:
  2002. kfree(qhp);
  2003. return ERR_PTR(ret);
  2004. }
  2005. int c4iw_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  2006. int attr_mask, struct ib_udata *udata)
  2007. {
  2008. struct c4iw_dev *rhp;
  2009. struct c4iw_qp *qhp;
  2010. enum c4iw_qp_attr_mask mask = 0;
  2011. struct c4iw_qp_attributes attrs;
  2012. pr_debug("ib_qp %p\n", ibqp);
  2013. /* iwarp does not support the RTR state */
  2014. if ((attr_mask & IB_QP_STATE) && (attr->qp_state == IB_QPS_RTR))
  2015. attr_mask &= ~IB_QP_STATE;
  2016. /* Make sure we still have something left to do */
  2017. if (!attr_mask)
  2018. return 0;
  2019. memset(&attrs, 0, sizeof attrs);
  2020. qhp = to_c4iw_qp(ibqp);
  2021. rhp = qhp->rhp;
  2022. attrs.next_state = c4iw_convert_state(attr->qp_state);
  2023. attrs.enable_rdma_read = (attr->qp_access_flags &
  2024. IB_ACCESS_REMOTE_READ) ? 1 : 0;
  2025. attrs.enable_rdma_write = (attr->qp_access_flags &
  2026. IB_ACCESS_REMOTE_WRITE) ? 1 : 0;
  2027. attrs.enable_bind = (attr->qp_access_flags & IB_ACCESS_MW_BIND) ? 1 : 0;
  2028. mask |= (attr_mask & IB_QP_STATE) ? C4IW_QP_ATTR_NEXT_STATE : 0;
  2029. mask |= (attr_mask & IB_QP_ACCESS_FLAGS) ?
  2030. (C4IW_QP_ATTR_ENABLE_RDMA_READ |
  2031. C4IW_QP_ATTR_ENABLE_RDMA_WRITE |
  2032. C4IW_QP_ATTR_ENABLE_RDMA_BIND) : 0;
  2033. /*
  2034. * Use SQ_PSN and RQ_PSN to pass in IDX_INC values for
  2035. * ringing the queue db when we're in DB_FULL mode.
  2036. * Only allow this on T4 devices.
  2037. */
  2038. attrs.sq_db_inc = attr->sq_psn;
  2039. attrs.rq_db_inc = attr->rq_psn;
  2040. mask |= (attr_mask & IB_QP_SQ_PSN) ? C4IW_QP_ATTR_SQ_DB : 0;
  2041. mask |= (attr_mask & IB_QP_RQ_PSN) ? C4IW_QP_ATTR_RQ_DB : 0;
  2042. if (!is_t4(to_c4iw_qp(ibqp)->rhp->rdev.lldi.adapter_type) &&
  2043. (mask & (C4IW_QP_ATTR_SQ_DB|C4IW_QP_ATTR_RQ_DB)))
  2044. return -EINVAL;
  2045. return c4iw_modify_qp(rhp, qhp, mask, &attrs, 0);
  2046. }
  2047. struct ib_qp *c4iw_get_qp(struct ib_device *dev, int qpn)
  2048. {
  2049. pr_debug("ib_dev %p qpn 0x%x\n", dev, qpn);
  2050. return (struct ib_qp *)get_qhp(to_c4iw_dev(dev), qpn);
  2051. }
  2052. void c4iw_dispatch_srq_limit_reached_event(struct c4iw_srq *srq)
  2053. {
  2054. struct ib_event event = {};
  2055. event.device = &srq->rhp->ibdev;
  2056. event.element.srq = &srq->ibsrq;
  2057. event.event = IB_EVENT_SRQ_LIMIT_REACHED;
  2058. ib_dispatch_event(&event);
  2059. }
  2060. int c4iw_modify_srq(struct ib_srq *ib_srq, struct ib_srq_attr *attr,
  2061. enum ib_srq_attr_mask srq_attr_mask,
  2062. struct ib_udata *udata)
  2063. {
  2064. struct c4iw_srq *srq = to_c4iw_srq(ib_srq);
  2065. int ret = 0;
  2066. /*
  2067. * XXX 0 mask == a SW interrupt for srq_limit reached...
  2068. */
  2069. if (udata && !srq_attr_mask) {
  2070. c4iw_dispatch_srq_limit_reached_event(srq);
  2071. goto out;
  2072. }
  2073. /* no support for this yet */
  2074. if (srq_attr_mask & IB_SRQ_MAX_WR) {
  2075. ret = -EINVAL;
  2076. goto out;
  2077. }
  2078. if (!udata && (srq_attr_mask & IB_SRQ_LIMIT)) {
  2079. srq->armed = true;
  2080. srq->srq_limit = attr->srq_limit;
  2081. }
  2082. out:
  2083. return ret;
  2084. }
  2085. int c4iw_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  2086. int attr_mask, struct ib_qp_init_attr *init_attr)
  2087. {
  2088. struct c4iw_qp *qhp = to_c4iw_qp(ibqp);
  2089. memset(attr, 0, sizeof *attr);
  2090. memset(init_attr, 0, sizeof *init_attr);
  2091. attr->qp_state = to_ib_qp_state(qhp->attr.state);
  2092. init_attr->cap.max_send_wr = qhp->attr.sq_num_entries;
  2093. init_attr->cap.max_recv_wr = qhp->attr.rq_num_entries;
  2094. init_attr->cap.max_send_sge = qhp->attr.sq_max_sges;
  2095. init_attr->cap.max_recv_sge = qhp->attr.sq_max_sges;
  2096. init_attr->cap.max_inline_data = T4_MAX_SEND_INLINE;
  2097. init_attr->sq_sig_type = qhp->sq_sig_all ? IB_SIGNAL_ALL_WR : 0;
  2098. return 0;
  2099. }
  2100. static void free_srq_queue(struct c4iw_srq *srq, struct c4iw_dev_ucontext *uctx,
  2101. struct c4iw_wr_wait *wr_waitp)
  2102. {
  2103. struct c4iw_rdev *rdev = &srq->rhp->rdev;
  2104. struct sk_buff *skb = srq->destroy_skb;
  2105. struct t4_srq *wq = &srq->wq;
  2106. struct fw_ri_res_wr *res_wr;
  2107. struct fw_ri_res *res;
  2108. int wr_len;
  2109. wr_len = sizeof(*res_wr) + sizeof(*res);
  2110. set_wr_txq(skb, CPL_PRIORITY_CONTROL, 0);
  2111. res_wr = (struct fw_ri_res_wr *)__skb_put(skb, wr_len);
  2112. memset(res_wr, 0, wr_len);
  2113. res_wr->op_nres = cpu_to_be32(FW_WR_OP_V(FW_RI_RES_WR) |
  2114. FW_RI_RES_WR_NRES_V(1) |
  2115. FW_WR_COMPL_F);
  2116. res_wr->len16_pkd = cpu_to_be32(DIV_ROUND_UP(wr_len, 16));
  2117. res_wr->cookie = (uintptr_t)wr_waitp;
  2118. res = res_wr->res;
  2119. res->u.srq.restype = FW_RI_RES_TYPE_SRQ;
  2120. res->u.srq.op = FW_RI_RES_OP_RESET;
  2121. res->u.srq.srqid = cpu_to_be32(srq->idx);
  2122. res->u.srq.eqid = cpu_to_be32(wq->qid);
  2123. c4iw_init_wr_wait(wr_waitp);
  2124. c4iw_ref_send_wait(rdev, skb, wr_waitp, 0, 0, __func__);
  2125. dma_free_coherent(&rdev->lldi.pdev->dev,
  2126. wq->memsize, wq->queue,
  2127. pci_unmap_addr(wq, mapping));
  2128. c4iw_rqtpool_free(rdev, wq->rqt_hwaddr, wq->rqt_size);
  2129. kfree(wq->sw_rq);
  2130. c4iw_put_qpid(rdev, wq->qid, uctx);
  2131. }
  2132. static int alloc_srq_queue(struct c4iw_srq *srq, struct c4iw_dev_ucontext *uctx,
  2133. struct c4iw_wr_wait *wr_waitp)
  2134. {
  2135. struct c4iw_rdev *rdev = &srq->rhp->rdev;
  2136. int user = (uctx != &rdev->uctx);
  2137. struct t4_srq *wq = &srq->wq;
  2138. struct fw_ri_res_wr *res_wr;
  2139. struct fw_ri_res *res;
  2140. struct sk_buff *skb;
  2141. int wr_len;
  2142. int eqsize;
  2143. int ret = -ENOMEM;
  2144. wq->qid = c4iw_get_qpid(rdev, uctx);
  2145. if (!wq->qid)
  2146. goto err;
  2147. if (!user) {
  2148. wq->sw_rq = kcalloc(wq->size, sizeof(*wq->sw_rq),
  2149. GFP_KERNEL);
  2150. if (!wq->sw_rq)
  2151. goto err_put_qpid;
  2152. wq->pending_wrs = kcalloc(srq->wq.size,
  2153. sizeof(*srq->wq.pending_wrs),
  2154. GFP_KERNEL);
  2155. if (!wq->pending_wrs)
  2156. goto err_free_sw_rq;
  2157. }
  2158. wq->rqt_size = wq->size;
  2159. wq->rqt_hwaddr = c4iw_rqtpool_alloc(rdev, wq->rqt_size);
  2160. if (!wq->rqt_hwaddr)
  2161. goto err_free_pending_wrs;
  2162. wq->rqt_abs_idx = (wq->rqt_hwaddr - rdev->lldi.vr->rq.start) >>
  2163. T4_RQT_ENTRY_SHIFT;
  2164. wq->queue = dma_alloc_coherent(&rdev->lldi.pdev->dev,
  2165. wq->memsize, &wq->dma_addr,
  2166. GFP_KERNEL);
  2167. if (!wq->queue)
  2168. goto err_free_rqtpool;
  2169. memset(wq->queue, 0, wq->memsize);
  2170. pci_unmap_addr_set(wq, mapping, wq->dma_addr);
  2171. wq->bar2_va = c4iw_bar2_addrs(rdev, wq->qid, T4_BAR2_QTYPE_EGRESS,
  2172. &wq->bar2_qid,
  2173. user ? &wq->bar2_pa : NULL);
  2174. /*
  2175. * User mode must have bar2 access.
  2176. */
  2177. if (user && !wq->bar2_va) {
  2178. pr_warn(MOD "%s: srqid %u not in BAR2 range.\n",
  2179. pci_name(rdev->lldi.pdev), wq->qid);
  2180. ret = -EINVAL;
  2181. goto err_free_queue;
  2182. }
  2183. /* build fw_ri_res_wr */
  2184. wr_len = sizeof(*res_wr) + sizeof(*res);
  2185. skb = alloc_skb(wr_len, GFP_KERNEL | __GFP_NOFAIL);
  2186. if (!skb)
  2187. goto err_free_queue;
  2188. set_wr_txq(skb, CPL_PRIORITY_CONTROL, 0);
  2189. res_wr = (struct fw_ri_res_wr *)__skb_put(skb, wr_len);
  2190. memset(res_wr, 0, wr_len);
  2191. res_wr->op_nres = cpu_to_be32(FW_WR_OP_V(FW_RI_RES_WR) |
  2192. FW_RI_RES_WR_NRES_V(1) |
  2193. FW_WR_COMPL_F);
  2194. res_wr->len16_pkd = cpu_to_be32(DIV_ROUND_UP(wr_len, 16));
  2195. res_wr->cookie = (uintptr_t)wr_waitp;
  2196. res = res_wr->res;
  2197. res->u.srq.restype = FW_RI_RES_TYPE_SRQ;
  2198. res->u.srq.op = FW_RI_RES_OP_WRITE;
  2199. /*
  2200. * eqsize is the number of 64B entries plus the status page size.
  2201. */
  2202. eqsize = wq->size * T4_RQ_NUM_SLOTS +
  2203. rdev->hw_queue.t4_eq_status_entries;
  2204. res->u.srq.eqid = cpu_to_be32(wq->qid);
  2205. res->u.srq.fetchszm_to_iqid =
  2206. /* no host cidx updates */
  2207. cpu_to_be32(FW_RI_RES_WR_HOSTFCMODE_V(0) |
  2208. FW_RI_RES_WR_CPRIO_V(0) | /* don't keep in chip cache */
  2209. FW_RI_RES_WR_PCIECHN_V(0) | /* set by uP at ri_init time */
  2210. FW_RI_RES_WR_FETCHRO_V(0)); /* relaxed_ordering */
  2211. res->u.srq.dcaen_to_eqsize =
  2212. cpu_to_be32(FW_RI_RES_WR_DCAEN_V(0) |
  2213. FW_RI_RES_WR_DCACPU_V(0) |
  2214. FW_RI_RES_WR_FBMIN_V(2) |
  2215. FW_RI_RES_WR_FBMAX_V(3) |
  2216. FW_RI_RES_WR_CIDXFTHRESHO_V(0) |
  2217. FW_RI_RES_WR_CIDXFTHRESH_V(0) |
  2218. FW_RI_RES_WR_EQSIZE_V(eqsize));
  2219. res->u.srq.eqaddr = cpu_to_be64(wq->dma_addr);
  2220. res->u.srq.srqid = cpu_to_be32(srq->idx);
  2221. res->u.srq.pdid = cpu_to_be32(srq->pdid);
  2222. res->u.srq.hwsrqsize = cpu_to_be32(wq->rqt_size);
  2223. res->u.srq.hwsrqaddr = cpu_to_be32(wq->rqt_hwaddr -
  2224. rdev->lldi.vr->rq.start);
  2225. c4iw_init_wr_wait(wr_waitp);
  2226. ret = c4iw_ref_send_wait(rdev, skb, wr_waitp, 0, wq->qid, __func__);
  2227. if (ret)
  2228. goto err_free_queue;
  2229. pr_debug("%s srq %u eqid %u pdid %u queue va %p pa 0x%llx\n"
  2230. " bar2_addr %p rqt addr 0x%x size %d\n",
  2231. __func__, srq->idx, wq->qid, srq->pdid, wq->queue,
  2232. (u64)virt_to_phys(wq->queue), wq->bar2_va,
  2233. wq->rqt_hwaddr, wq->rqt_size);
  2234. return 0;
  2235. err_free_queue:
  2236. dma_free_coherent(&rdev->lldi.pdev->dev,
  2237. wq->memsize, wq->queue,
  2238. pci_unmap_addr(wq, mapping));
  2239. err_free_rqtpool:
  2240. c4iw_rqtpool_free(rdev, wq->rqt_hwaddr, wq->rqt_size);
  2241. err_free_pending_wrs:
  2242. if (!user)
  2243. kfree(wq->pending_wrs);
  2244. err_free_sw_rq:
  2245. if (!user)
  2246. kfree(wq->sw_rq);
  2247. err_put_qpid:
  2248. c4iw_put_qpid(rdev, wq->qid, uctx);
  2249. err:
  2250. return ret;
  2251. }
  2252. void c4iw_copy_wr_to_srq(struct t4_srq *srq, union t4_recv_wr *wqe, u8 len16)
  2253. {
  2254. u64 *src, *dst;
  2255. src = (u64 *)wqe;
  2256. dst = (u64 *)((u8 *)srq->queue + srq->wq_pidx * T4_EQ_ENTRY_SIZE);
  2257. while (len16) {
  2258. *dst++ = *src++;
  2259. if (dst >= (u64 *)&srq->queue[srq->size])
  2260. dst = (u64 *)srq->queue;
  2261. *dst++ = *src++;
  2262. if (dst >= (u64 *)&srq->queue[srq->size])
  2263. dst = (u64 *)srq->queue;
  2264. len16--;
  2265. }
  2266. }
  2267. struct ib_srq *c4iw_create_srq(struct ib_pd *pd, struct ib_srq_init_attr *attrs,
  2268. struct ib_udata *udata)
  2269. {
  2270. struct c4iw_dev *rhp;
  2271. struct c4iw_srq *srq;
  2272. struct c4iw_pd *php;
  2273. struct c4iw_create_srq_resp uresp;
  2274. struct c4iw_ucontext *ucontext;
  2275. struct c4iw_mm_entry *srq_key_mm, *srq_db_key_mm;
  2276. int rqsize;
  2277. int ret;
  2278. int wr_len;
  2279. pr_debug("%s ib_pd %p\n", __func__, pd);
  2280. php = to_c4iw_pd(pd);
  2281. rhp = php->rhp;
  2282. if (!rhp->rdev.lldi.vr->srq.size)
  2283. return ERR_PTR(-EINVAL);
  2284. if (attrs->attr.max_wr > rhp->rdev.hw_queue.t4_max_rq_size)
  2285. return ERR_PTR(-E2BIG);
  2286. if (attrs->attr.max_sge > T4_MAX_RECV_SGE)
  2287. return ERR_PTR(-E2BIG);
  2288. /*
  2289. * SRQ RQT and RQ must be a power of 2 and at least 16 deep.
  2290. */
  2291. rqsize = attrs->attr.max_wr + 1;
  2292. rqsize = roundup_pow_of_two(max_t(u16, rqsize, 16));
  2293. ucontext = pd->uobject ? to_c4iw_ucontext(pd->uobject->context) : NULL;
  2294. srq = kzalloc(sizeof(*srq), GFP_KERNEL);
  2295. if (!srq)
  2296. return ERR_PTR(-ENOMEM);
  2297. srq->wr_waitp = c4iw_alloc_wr_wait(GFP_KERNEL);
  2298. if (!srq->wr_waitp) {
  2299. ret = -ENOMEM;
  2300. goto err_free_srq;
  2301. }
  2302. srq->idx = c4iw_alloc_srq_idx(&rhp->rdev);
  2303. if (srq->idx < 0) {
  2304. ret = -ENOMEM;
  2305. goto err_free_wr_wait;
  2306. }
  2307. wr_len = sizeof(struct fw_ri_res_wr) + sizeof(struct fw_ri_res);
  2308. srq->destroy_skb = alloc_skb(wr_len, GFP_KERNEL);
  2309. if (!srq->destroy_skb) {
  2310. ret = -ENOMEM;
  2311. goto err_free_srq_idx;
  2312. }
  2313. srq->rhp = rhp;
  2314. srq->pdid = php->pdid;
  2315. srq->wq.size = rqsize;
  2316. srq->wq.memsize =
  2317. (rqsize + rhp->rdev.hw_queue.t4_eq_status_entries) *
  2318. sizeof(*srq->wq.queue);
  2319. if (ucontext)
  2320. srq->wq.memsize = roundup(srq->wq.memsize, PAGE_SIZE);
  2321. ret = alloc_srq_queue(srq, ucontext ? &ucontext->uctx :
  2322. &rhp->rdev.uctx, srq->wr_waitp);
  2323. if (ret)
  2324. goto err_free_skb;
  2325. attrs->attr.max_wr = rqsize - 1;
  2326. if (CHELSIO_CHIP_VERSION(rhp->rdev.lldi.adapter_type) > CHELSIO_T6)
  2327. srq->flags = T4_SRQ_LIMIT_SUPPORT;
  2328. ret = insert_handle(rhp, &rhp->qpidr, srq, srq->wq.qid);
  2329. if (ret)
  2330. goto err_free_queue;
  2331. if (udata) {
  2332. srq_key_mm = kmalloc(sizeof(*srq_key_mm), GFP_KERNEL);
  2333. if (!srq_key_mm) {
  2334. ret = -ENOMEM;
  2335. goto err_remove_handle;
  2336. }
  2337. srq_db_key_mm = kmalloc(sizeof(*srq_db_key_mm), GFP_KERNEL);
  2338. if (!srq_db_key_mm) {
  2339. ret = -ENOMEM;
  2340. goto err_free_srq_key_mm;
  2341. }
  2342. memset(&uresp, 0, sizeof(uresp));
  2343. uresp.flags = srq->flags;
  2344. uresp.qid_mask = rhp->rdev.qpmask;
  2345. uresp.srqid = srq->wq.qid;
  2346. uresp.srq_size = srq->wq.size;
  2347. uresp.srq_memsize = srq->wq.memsize;
  2348. uresp.rqt_abs_idx = srq->wq.rqt_abs_idx;
  2349. spin_lock(&ucontext->mmap_lock);
  2350. uresp.srq_key = ucontext->key;
  2351. ucontext->key += PAGE_SIZE;
  2352. uresp.srq_db_gts_key = ucontext->key;
  2353. ucontext->key += PAGE_SIZE;
  2354. spin_unlock(&ucontext->mmap_lock);
  2355. ret = ib_copy_to_udata(udata, &uresp, sizeof(uresp));
  2356. if (ret)
  2357. goto err_free_srq_db_key_mm;
  2358. srq_key_mm->key = uresp.srq_key;
  2359. srq_key_mm->addr = virt_to_phys(srq->wq.queue);
  2360. srq_key_mm->len = PAGE_ALIGN(srq->wq.memsize);
  2361. insert_mmap(ucontext, srq_key_mm);
  2362. srq_db_key_mm->key = uresp.srq_db_gts_key;
  2363. srq_db_key_mm->addr = (u64)(unsigned long)srq->wq.bar2_pa;
  2364. srq_db_key_mm->len = PAGE_SIZE;
  2365. insert_mmap(ucontext, srq_db_key_mm);
  2366. }
  2367. pr_debug("%s srq qid %u idx %u size %u memsize %lu num_entries %u\n",
  2368. __func__, srq->wq.qid, srq->idx, srq->wq.size,
  2369. (unsigned long)srq->wq.memsize, attrs->attr.max_wr);
  2370. spin_lock_init(&srq->lock);
  2371. return &srq->ibsrq;
  2372. err_free_srq_db_key_mm:
  2373. kfree(srq_db_key_mm);
  2374. err_free_srq_key_mm:
  2375. kfree(srq_key_mm);
  2376. err_remove_handle:
  2377. remove_handle(rhp, &rhp->qpidr, srq->wq.qid);
  2378. err_free_queue:
  2379. free_srq_queue(srq, ucontext ? &ucontext->uctx : &rhp->rdev.uctx,
  2380. srq->wr_waitp);
  2381. err_free_skb:
  2382. if (srq->destroy_skb)
  2383. kfree_skb(srq->destroy_skb);
  2384. err_free_srq_idx:
  2385. c4iw_free_srq_idx(&rhp->rdev, srq->idx);
  2386. err_free_wr_wait:
  2387. c4iw_put_wr_wait(srq->wr_waitp);
  2388. err_free_srq:
  2389. kfree(srq);
  2390. return ERR_PTR(ret);
  2391. }
  2392. int c4iw_destroy_srq(struct ib_srq *ibsrq)
  2393. {
  2394. struct c4iw_dev *rhp;
  2395. struct c4iw_srq *srq;
  2396. struct c4iw_ucontext *ucontext;
  2397. srq = to_c4iw_srq(ibsrq);
  2398. rhp = srq->rhp;
  2399. pr_debug("%s id %d\n", __func__, srq->wq.qid);
  2400. remove_handle(rhp, &rhp->qpidr, srq->wq.qid);
  2401. ucontext = ibsrq->uobject ?
  2402. to_c4iw_ucontext(ibsrq->uobject->context) : NULL;
  2403. free_srq_queue(srq, ucontext ? &ucontext->uctx : &rhp->rdev.uctx,
  2404. srq->wr_waitp);
  2405. c4iw_free_srq_idx(&rhp->rdev, srq->idx);
  2406. c4iw_put_wr_wait(srq->wr_waitp);
  2407. kfree(srq);
  2408. return 0;
  2409. }