amdgpu_ib.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. * Christian König
  28. */
  29. #include <linux/seq_file.h>
  30. #include <linux/slab.h>
  31. #include <drm/drmP.h>
  32. #include <drm/amdgpu_drm.h>
  33. #include "amdgpu.h"
  34. #include "atom.h"
  35. /*
  36. * IB
  37. * IBs (Indirect Buffers) and areas of GPU accessible memory where
  38. * commands are stored. You can put a pointer to the IB in the
  39. * command ring and the hw will fetch the commands from the IB
  40. * and execute them. Generally userspace acceleration drivers
  41. * produce command buffers which are send to the kernel and
  42. * put in IBs for execution by the requested ring.
  43. */
  44. static int amdgpu_debugfs_sa_init(struct amdgpu_device *adev);
  45. /**
  46. * amdgpu_ib_get - request an IB (Indirect Buffer)
  47. *
  48. * @ring: ring index the IB is associated with
  49. * @size: requested IB size
  50. * @ib: IB object returned
  51. *
  52. * Request an IB (all asics). IBs are allocated using the
  53. * suballocator.
  54. * Returns 0 on success, error on failure.
  55. */
  56. int amdgpu_ib_get(struct amdgpu_ring *ring, struct amdgpu_vm *vm,
  57. unsigned size, struct amdgpu_ib *ib)
  58. {
  59. struct amdgpu_device *adev = ring->adev;
  60. int r;
  61. if (size) {
  62. r = amdgpu_sa_bo_new(adev, &adev->ring_tmp_bo,
  63. &ib->sa_bo, size, 256);
  64. if (r) {
  65. dev_err(adev->dev, "failed to get a new IB (%d)\n", r);
  66. return r;
  67. }
  68. ib->ptr = amdgpu_sa_bo_cpu_addr(ib->sa_bo);
  69. if (!vm)
  70. ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo);
  71. else
  72. ib->gpu_addr = 0;
  73. } else {
  74. ib->sa_bo = NULL;
  75. ib->ptr = NULL;
  76. ib->gpu_addr = 0;
  77. }
  78. amdgpu_sync_create(&ib->sync);
  79. ib->ring = ring;
  80. ib->fence = NULL;
  81. ib->user = NULL;
  82. ib->vm = vm;
  83. ib->gds_base = 0;
  84. ib->gds_size = 0;
  85. ib->gws_base = 0;
  86. ib->gws_size = 0;
  87. ib->oa_base = 0;
  88. ib->oa_size = 0;
  89. ib->flags = 0;
  90. return 0;
  91. }
  92. /**
  93. * amdgpu_ib_free - free an IB (Indirect Buffer)
  94. *
  95. * @adev: amdgpu_device pointer
  96. * @ib: IB object to free
  97. *
  98. * Free an IB (all asics).
  99. */
  100. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib)
  101. {
  102. amdgpu_sync_free(adev, &ib->sync, ib->fence);
  103. amdgpu_sa_bo_free(adev, &ib->sa_bo, ib->fence);
  104. amdgpu_fence_unref(&ib->fence);
  105. }
  106. /**
  107. * amdgpu_ib_schedule - schedule an IB (Indirect Buffer) on the ring
  108. *
  109. * @adev: amdgpu_device pointer
  110. * @num_ibs: number of IBs to schedule
  111. * @ibs: IB objects to schedule
  112. * @owner: owner for creating the fences
  113. *
  114. * Schedule an IB on the associated ring (all asics).
  115. * Returns 0 on success, error on failure.
  116. *
  117. * On SI, there are two parallel engines fed from the primary ring,
  118. * the CE (Constant Engine) and the DE (Drawing Engine). Since
  119. * resource descriptors have moved to memory, the CE allows you to
  120. * prime the caches while the DE is updating register state so that
  121. * the resource descriptors will be already in cache when the draw is
  122. * processed. To accomplish this, the userspace driver submits two
  123. * IBs, one for the CE and one for the DE. If there is a CE IB (called
  124. * a CONST_IB), it will be put on the ring prior to the DE IB. Prior
  125. * to SI there was just a DE IB.
  126. */
  127. int amdgpu_ib_schedule(struct amdgpu_device *adev, unsigned num_ibs,
  128. struct amdgpu_ib *ibs, void *owner)
  129. {
  130. struct amdgpu_ib *ib = &ibs[0];
  131. struct amdgpu_ring *ring;
  132. struct amdgpu_ctx *ctx, *old_ctx;
  133. struct amdgpu_vm *vm;
  134. unsigned i;
  135. int r = 0;
  136. if (num_ibs == 0)
  137. return -EINVAL;
  138. ring = ibs->ring;
  139. ctx = ibs->ctx;
  140. vm = ibs->vm;
  141. if (!ring->ready) {
  142. dev_err(adev->dev, "couldn't schedule ib\n");
  143. return -EINVAL;
  144. }
  145. r = amdgpu_ring_lock(ring, (256 + AMDGPU_NUM_SYNCS * 8) * num_ibs);
  146. if (r) {
  147. dev_err(adev->dev, "scheduling IB failed (%d).\n", r);
  148. return r;
  149. }
  150. if (vm) {
  151. /* grab a vm id if necessary */
  152. r = amdgpu_vm_grab_id(ibs->vm, ibs->ring, &ibs->sync);
  153. if (r) {
  154. amdgpu_ring_unlock_undo(ring);
  155. return r;
  156. }
  157. }
  158. r = amdgpu_sync_rings(&ibs->sync, ring);
  159. if (r) {
  160. amdgpu_ring_unlock_undo(ring);
  161. dev_err(adev->dev, "failed to sync rings (%d)\n", r);
  162. return r;
  163. }
  164. if (vm) {
  165. /* do context switch */
  166. amdgpu_vm_flush(ring, vm, ib->sync.last_vm_update);
  167. if (ring->funcs->emit_gds_switch)
  168. amdgpu_ring_emit_gds_switch(ring, ib->vm->ids[ring->idx].id,
  169. ib->gds_base, ib->gds_size,
  170. ib->gws_base, ib->gws_size,
  171. ib->oa_base, ib->oa_size);
  172. if (ring->funcs->emit_hdp_flush)
  173. amdgpu_ring_emit_hdp_flush(ring);
  174. }
  175. old_ctx = ring->current_ctx;
  176. for (i = 0; i < num_ibs; ++i) {
  177. ib = &ibs[i];
  178. if (ib->ring != ring || ib->ctx != ctx || ib->vm != vm) {
  179. ring->current_ctx = old_ctx;
  180. amdgpu_ring_unlock_undo(ring);
  181. return -EINVAL;
  182. }
  183. amdgpu_ring_emit_ib(ring, ib);
  184. ring->current_ctx = ctx;
  185. }
  186. r = amdgpu_fence_emit(ring, owner, &ib->fence);
  187. if (r) {
  188. dev_err(adev->dev, "failed to emit fence (%d)\n", r);
  189. ring->current_ctx = old_ctx;
  190. amdgpu_ring_unlock_undo(ring);
  191. return r;
  192. }
  193. /* wrap the last IB with fence */
  194. if (ib->user) {
  195. uint64_t addr = amdgpu_bo_gpu_offset(ib->user->bo);
  196. ib->user->sequence = amdgpu_ctx_add_fence(ib->ctx, ring,
  197. &ib->fence->base);
  198. addr += ib->user->offset;
  199. amdgpu_ring_emit_fence(ring, addr, ib->user->sequence,
  200. AMDGPU_FENCE_FLAG_64BIT);
  201. }
  202. if (ib->vm)
  203. amdgpu_vm_fence(adev, ib->vm, ib->fence);
  204. amdgpu_ring_unlock_commit(ring);
  205. return 0;
  206. }
  207. /**
  208. * amdgpu_ib_pool_init - Init the IB (Indirect Buffer) pool
  209. *
  210. * @adev: amdgpu_device pointer
  211. *
  212. * Initialize the suballocator to manage a pool of memory
  213. * for use as IBs (all asics).
  214. * Returns 0 on success, error on failure.
  215. */
  216. int amdgpu_ib_pool_init(struct amdgpu_device *adev)
  217. {
  218. int r;
  219. if (adev->ib_pool_ready) {
  220. return 0;
  221. }
  222. r = amdgpu_sa_bo_manager_init(adev, &adev->ring_tmp_bo,
  223. AMDGPU_IB_POOL_SIZE*64*1024,
  224. AMDGPU_GPU_PAGE_SIZE,
  225. AMDGPU_GEM_DOMAIN_GTT);
  226. if (r) {
  227. return r;
  228. }
  229. r = amdgpu_sa_bo_manager_start(adev, &adev->ring_tmp_bo);
  230. if (r) {
  231. return r;
  232. }
  233. adev->ib_pool_ready = true;
  234. if (amdgpu_debugfs_sa_init(adev)) {
  235. dev_err(adev->dev, "failed to register debugfs file for SA\n");
  236. }
  237. return 0;
  238. }
  239. /**
  240. * amdgpu_ib_pool_fini - Free the IB (Indirect Buffer) pool
  241. *
  242. * @adev: amdgpu_device pointer
  243. *
  244. * Tear down the suballocator managing the pool of memory
  245. * for use as IBs (all asics).
  246. */
  247. void amdgpu_ib_pool_fini(struct amdgpu_device *adev)
  248. {
  249. if (adev->ib_pool_ready) {
  250. amdgpu_sa_bo_manager_suspend(adev, &adev->ring_tmp_bo);
  251. amdgpu_sa_bo_manager_fini(adev, &adev->ring_tmp_bo);
  252. adev->ib_pool_ready = false;
  253. }
  254. }
  255. /**
  256. * amdgpu_ib_ring_tests - test IBs on the rings
  257. *
  258. * @adev: amdgpu_device pointer
  259. *
  260. * Test an IB (Indirect Buffer) on each ring.
  261. * If the test fails, disable the ring.
  262. * Returns 0 on success, error if the primary GFX ring
  263. * IB test fails.
  264. */
  265. int amdgpu_ib_ring_tests(struct amdgpu_device *adev)
  266. {
  267. unsigned i;
  268. int r;
  269. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  270. struct amdgpu_ring *ring = adev->rings[i];
  271. if (!ring || !ring->ready)
  272. continue;
  273. r = amdgpu_ring_test_ib(ring);
  274. if (r) {
  275. ring->ready = false;
  276. adev->needs_reset = false;
  277. if (ring == &adev->gfx.gfx_ring[0]) {
  278. /* oh, oh, that's really bad */
  279. DRM_ERROR("amdgpu: failed testing IB on GFX ring (%d).\n", r);
  280. adev->accel_working = false;
  281. return r;
  282. } else {
  283. /* still not good, but we can live with it */
  284. DRM_ERROR("amdgpu: failed testing IB on ring %d (%d).\n", i, r);
  285. }
  286. }
  287. }
  288. return 0;
  289. }
  290. /*
  291. * Debugfs info
  292. */
  293. #if defined(CONFIG_DEBUG_FS)
  294. static int amdgpu_debugfs_sa_info(struct seq_file *m, void *data)
  295. {
  296. struct drm_info_node *node = (struct drm_info_node *) m->private;
  297. struct drm_device *dev = node->minor->dev;
  298. struct amdgpu_device *adev = dev->dev_private;
  299. amdgpu_sa_bo_dump_debug_info(&adev->ring_tmp_bo, m);
  300. return 0;
  301. }
  302. static struct drm_info_list amdgpu_debugfs_sa_list[] = {
  303. {"amdgpu_sa_info", &amdgpu_debugfs_sa_info, 0, NULL},
  304. };
  305. #endif
  306. static int amdgpu_debugfs_sa_init(struct amdgpu_device *adev)
  307. {
  308. #if defined(CONFIG_DEBUG_FS)
  309. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_sa_list, 1);
  310. #else
  311. return 0;
  312. #endif
  313. }