amdgpu_object.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <linux/list.h>
  33. #include <linux/slab.h>
  34. #include <drm/drmP.h>
  35. #include <drm/amdgpu_drm.h>
  36. #include "amdgpu.h"
  37. #include "amdgpu_trace.h"
  38. int amdgpu_ttm_init(struct amdgpu_device *adev);
  39. void amdgpu_ttm_fini(struct amdgpu_device *adev);
  40. static u64 amdgpu_get_vis_part_size(struct amdgpu_device *adev,
  41. struct ttm_mem_reg *mem)
  42. {
  43. u64 ret = 0;
  44. if (mem->start << PAGE_SHIFT < adev->mc.visible_vram_size) {
  45. ret = (u64)((mem->start << PAGE_SHIFT) + mem->size) >
  46. adev->mc.visible_vram_size ?
  47. adev->mc.visible_vram_size - (mem->start << PAGE_SHIFT) :
  48. mem->size;
  49. }
  50. return ret;
  51. }
  52. static void amdgpu_update_memory_usage(struct amdgpu_device *adev,
  53. struct ttm_mem_reg *old_mem,
  54. struct ttm_mem_reg *new_mem)
  55. {
  56. u64 vis_size;
  57. if (!adev)
  58. return;
  59. if (new_mem) {
  60. switch (new_mem->mem_type) {
  61. case TTM_PL_TT:
  62. atomic64_add(new_mem->size, &adev->gtt_usage);
  63. break;
  64. case TTM_PL_VRAM:
  65. atomic64_add(new_mem->size, &adev->vram_usage);
  66. vis_size = amdgpu_get_vis_part_size(adev, new_mem);
  67. atomic64_add(vis_size, &adev->vram_vis_usage);
  68. break;
  69. }
  70. }
  71. if (old_mem) {
  72. switch (old_mem->mem_type) {
  73. case TTM_PL_TT:
  74. atomic64_sub(old_mem->size, &adev->gtt_usage);
  75. break;
  76. case TTM_PL_VRAM:
  77. atomic64_sub(old_mem->size, &adev->vram_usage);
  78. vis_size = amdgpu_get_vis_part_size(adev, old_mem);
  79. atomic64_sub(vis_size, &adev->vram_vis_usage);
  80. break;
  81. }
  82. }
  83. }
  84. static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
  85. {
  86. struct amdgpu_bo *bo;
  87. bo = container_of(tbo, struct amdgpu_bo, tbo);
  88. amdgpu_update_memory_usage(bo->adev, &bo->tbo.mem, NULL);
  89. amdgpu_mn_unregister(bo);
  90. mutex_lock(&bo->adev->gem.mutex);
  91. list_del_init(&bo->list);
  92. mutex_unlock(&bo->adev->gem.mutex);
  93. drm_gem_object_release(&bo->gem_base);
  94. kfree(bo->metadata);
  95. kfree(bo);
  96. }
  97. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
  98. {
  99. if (bo->destroy == &amdgpu_ttm_bo_destroy)
  100. return true;
  101. return false;
  102. }
  103. static void amdgpu_ttm_placement_init(struct amdgpu_device *adev,
  104. struct ttm_placement *placement,
  105. struct ttm_place *placements,
  106. u32 domain, u64 flags)
  107. {
  108. u32 c = 0, i;
  109. placement->placement = placements;
  110. placement->busy_placement = placements;
  111. if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
  112. if (flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS &&
  113. adev->mc.visible_vram_size < adev->mc.real_vram_size) {
  114. placements[c].fpfn =
  115. adev->mc.visible_vram_size >> PAGE_SHIFT;
  116. placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  117. TTM_PL_FLAG_VRAM;
  118. }
  119. placements[c].fpfn = 0;
  120. placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  121. TTM_PL_FLAG_VRAM;
  122. }
  123. if (domain & AMDGPU_GEM_DOMAIN_GTT) {
  124. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC) {
  125. placements[c].fpfn = 0;
  126. placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_TT |
  127. TTM_PL_FLAG_UNCACHED;
  128. } else {
  129. placements[c].fpfn = 0;
  130. placements[c++].flags = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_TT;
  131. }
  132. }
  133. if (domain & AMDGPU_GEM_DOMAIN_CPU) {
  134. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC) {
  135. placements[c].fpfn = 0;
  136. placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_SYSTEM |
  137. TTM_PL_FLAG_UNCACHED;
  138. } else {
  139. placements[c].fpfn = 0;
  140. placements[c++].flags = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_SYSTEM;
  141. }
  142. }
  143. if (domain & AMDGPU_GEM_DOMAIN_GDS) {
  144. placements[c].fpfn = 0;
  145. placements[c++].flags = TTM_PL_FLAG_UNCACHED |
  146. AMDGPU_PL_FLAG_GDS;
  147. }
  148. if (domain & AMDGPU_GEM_DOMAIN_GWS) {
  149. placements[c].fpfn = 0;
  150. placements[c++].flags = TTM_PL_FLAG_UNCACHED |
  151. AMDGPU_PL_FLAG_GWS;
  152. }
  153. if (domain & AMDGPU_GEM_DOMAIN_OA) {
  154. placements[c].fpfn = 0;
  155. placements[c++].flags = TTM_PL_FLAG_UNCACHED |
  156. AMDGPU_PL_FLAG_OA;
  157. }
  158. if (!c) {
  159. placements[c].fpfn = 0;
  160. placements[c++].flags = TTM_PL_MASK_CACHING |
  161. TTM_PL_FLAG_SYSTEM;
  162. }
  163. placement->num_placement = c;
  164. placement->num_busy_placement = c;
  165. for (i = 0; i < c; i++) {
  166. if ((flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
  167. (placements[i].flags & TTM_PL_FLAG_VRAM) &&
  168. !placements[i].fpfn)
  169. placements[i].lpfn =
  170. adev->mc.visible_vram_size >> PAGE_SHIFT;
  171. else
  172. placements[i].lpfn = 0;
  173. }
  174. }
  175. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain)
  176. {
  177. amdgpu_ttm_placement_init(rbo->adev, &rbo->placement,
  178. rbo->placements, domain, rbo->flags);
  179. }
  180. static void amdgpu_fill_placement_to_bo(struct amdgpu_bo *bo,
  181. struct ttm_placement *placement)
  182. {
  183. BUG_ON(placement->num_placement > (AMDGPU_GEM_DOMAIN_MAX + 1));
  184. memcpy(bo->placements, placement->placement,
  185. placement->num_placement * sizeof(struct ttm_place));
  186. bo->placement.num_placement = placement->num_placement;
  187. bo->placement.num_busy_placement = placement->num_busy_placement;
  188. bo->placement.placement = bo->placements;
  189. bo->placement.busy_placement = bo->placements;
  190. }
  191. int amdgpu_bo_create_restricted(struct amdgpu_device *adev,
  192. unsigned long size, int byte_align,
  193. bool kernel, u32 domain, u64 flags,
  194. struct sg_table *sg,
  195. struct ttm_placement *placement,
  196. struct amdgpu_bo **bo_ptr)
  197. {
  198. struct amdgpu_bo *bo;
  199. enum ttm_bo_type type;
  200. unsigned long page_align;
  201. size_t acc_size;
  202. int r;
  203. /* VI has a hw bug where VM PTEs have to be allocated in groups of 8.
  204. * do this as a temporary workaround
  205. */
  206. if (!(domain & (AMDGPU_GEM_DOMAIN_GDS | AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA))) {
  207. if (adev->asic_type >= CHIP_TOPAZ) {
  208. if (byte_align & 0x7fff)
  209. byte_align = ALIGN(byte_align, 0x8000);
  210. if (size & 0x7fff)
  211. size = ALIGN(size, 0x8000);
  212. }
  213. }
  214. page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
  215. size = ALIGN(size, PAGE_SIZE);
  216. if (kernel) {
  217. type = ttm_bo_type_kernel;
  218. } else if (sg) {
  219. type = ttm_bo_type_sg;
  220. } else {
  221. type = ttm_bo_type_device;
  222. }
  223. *bo_ptr = NULL;
  224. acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
  225. sizeof(struct amdgpu_bo));
  226. bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
  227. if (bo == NULL)
  228. return -ENOMEM;
  229. r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
  230. if (unlikely(r)) {
  231. kfree(bo);
  232. return r;
  233. }
  234. bo->adev = adev;
  235. INIT_LIST_HEAD(&bo->list);
  236. INIT_LIST_HEAD(&bo->va);
  237. bo->initial_domain = domain & (AMDGPU_GEM_DOMAIN_VRAM |
  238. AMDGPU_GEM_DOMAIN_GTT |
  239. AMDGPU_GEM_DOMAIN_CPU |
  240. AMDGPU_GEM_DOMAIN_GDS |
  241. AMDGPU_GEM_DOMAIN_GWS |
  242. AMDGPU_GEM_DOMAIN_OA);
  243. bo->flags = flags;
  244. amdgpu_fill_placement_to_bo(bo, placement);
  245. /* Kernel allocation are uninterruptible */
  246. down_read(&adev->pm.mclk_lock);
  247. r = ttm_bo_init(&adev->mman.bdev, &bo->tbo, size, type,
  248. &bo->placement, page_align, !kernel, NULL,
  249. acc_size, sg, NULL, &amdgpu_ttm_bo_destroy);
  250. up_read(&adev->pm.mclk_lock);
  251. if (unlikely(r != 0)) {
  252. return r;
  253. }
  254. *bo_ptr = bo;
  255. trace_amdgpu_bo_create(bo);
  256. return 0;
  257. }
  258. int amdgpu_bo_create(struct amdgpu_device *adev,
  259. unsigned long size, int byte_align,
  260. bool kernel, u32 domain, u64 flags,
  261. struct sg_table *sg, struct amdgpu_bo **bo_ptr)
  262. {
  263. struct ttm_placement placement = {0};
  264. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  265. memset(&placements, 0,
  266. (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
  267. amdgpu_ttm_placement_init(adev, &placement,
  268. placements, domain, flags);
  269. return amdgpu_bo_create_restricted(adev, size, byte_align,
  270. kernel, domain, flags,
  271. sg,
  272. &placement,
  273. bo_ptr);
  274. }
  275. int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
  276. {
  277. bool is_iomem;
  278. int r;
  279. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  280. return -EPERM;
  281. if (bo->kptr) {
  282. if (ptr) {
  283. *ptr = bo->kptr;
  284. }
  285. return 0;
  286. }
  287. r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
  288. if (r) {
  289. return r;
  290. }
  291. bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
  292. if (ptr) {
  293. *ptr = bo->kptr;
  294. }
  295. return 0;
  296. }
  297. void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
  298. {
  299. if (bo->kptr == NULL)
  300. return;
  301. bo->kptr = NULL;
  302. ttm_bo_kunmap(&bo->kmap);
  303. }
  304. struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
  305. {
  306. if (bo == NULL)
  307. return NULL;
  308. ttm_bo_reference(&bo->tbo);
  309. return bo;
  310. }
  311. void amdgpu_bo_unref(struct amdgpu_bo **bo)
  312. {
  313. struct ttm_buffer_object *tbo;
  314. if ((*bo) == NULL)
  315. return;
  316. tbo = &((*bo)->tbo);
  317. ttm_bo_unref(&tbo);
  318. if (tbo == NULL)
  319. *bo = NULL;
  320. }
  321. int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
  322. u64 min_offset, u64 max_offset,
  323. u64 *gpu_addr)
  324. {
  325. int r, i;
  326. unsigned fpfn, lpfn;
  327. if (amdgpu_ttm_tt_has_userptr(bo->tbo.ttm))
  328. return -EPERM;
  329. if (WARN_ON_ONCE(min_offset > max_offset))
  330. return -EINVAL;
  331. if (bo->pin_count) {
  332. bo->pin_count++;
  333. if (gpu_addr)
  334. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  335. if (max_offset != 0) {
  336. u64 domain_start;
  337. if (domain == AMDGPU_GEM_DOMAIN_VRAM)
  338. domain_start = bo->adev->mc.vram_start;
  339. else
  340. domain_start = bo->adev->mc.gtt_start;
  341. WARN_ON_ONCE(max_offset <
  342. (amdgpu_bo_gpu_offset(bo) - domain_start));
  343. }
  344. return 0;
  345. }
  346. amdgpu_ttm_placement_from_domain(bo, domain);
  347. for (i = 0; i < bo->placement.num_placement; i++) {
  348. /* force to pin into visible video ram */
  349. if ((bo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
  350. !(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) &&
  351. (!max_offset || max_offset > bo->adev->mc.visible_vram_size)) {
  352. if (WARN_ON_ONCE(min_offset >
  353. bo->adev->mc.visible_vram_size))
  354. return -EINVAL;
  355. fpfn = min_offset >> PAGE_SHIFT;
  356. lpfn = bo->adev->mc.visible_vram_size >> PAGE_SHIFT;
  357. } else {
  358. fpfn = min_offset >> PAGE_SHIFT;
  359. lpfn = max_offset >> PAGE_SHIFT;
  360. }
  361. if (fpfn > bo->placements[i].fpfn)
  362. bo->placements[i].fpfn = fpfn;
  363. if (lpfn && lpfn < bo->placements[i].lpfn)
  364. bo->placements[i].lpfn = lpfn;
  365. bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
  366. }
  367. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  368. if (likely(r == 0)) {
  369. bo->pin_count = 1;
  370. if (gpu_addr != NULL)
  371. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  372. if (domain == AMDGPU_GEM_DOMAIN_VRAM)
  373. bo->adev->vram_pin_size += amdgpu_bo_size(bo);
  374. else
  375. bo->adev->gart_pin_size += amdgpu_bo_size(bo);
  376. } else {
  377. dev_err(bo->adev->dev, "%p pin failed\n", bo);
  378. }
  379. return r;
  380. }
  381. int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
  382. {
  383. return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
  384. }
  385. int amdgpu_bo_unpin(struct amdgpu_bo *bo)
  386. {
  387. int r, i;
  388. if (!bo->pin_count) {
  389. dev_warn(bo->adev->dev, "%p unpin not necessary\n", bo);
  390. return 0;
  391. }
  392. bo->pin_count--;
  393. if (bo->pin_count)
  394. return 0;
  395. for (i = 0; i < bo->placement.num_placement; i++) {
  396. bo->placements[i].lpfn = 0;
  397. bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
  398. }
  399. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  400. if (likely(r == 0)) {
  401. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  402. bo->adev->vram_pin_size -= amdgpu_bo_size(bo);
  403. else
  404. bo->adev->gart_pin_size -= amdgpu_bo_size(bo);
  405. } else {
  406. dev_err(bo->adev->dev, "%p validate failed for unpin\n", bo);
  407. }
  408. return r;
  409. }
  410. int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
  411. {
  412. /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
  413. if (0 && (adev->flags & AMDGPU_IS_APU)) {
  414. /* Useless to evict on IGP chips */
  415. return 0;
  416. }
  417. return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
  418. }
  419. void amdgpu_bo_force_delete(struct amdgpu_device *adev)
  420. {
  421. struct amdgpu_bo *bo, *n;
  422. if (list_empty(&adev->gem.objects)) {
  423. return;
  424. }
  425. dev_err(adev->dev, "Userspace still has active objects !\n");
  426. list_for_each_entry_safe(bo, n, &adev->gem.objects, list) {
  427. mutex_lock(&adev->ddev->struct_mutex);
  428. dev_err(adev->dev, "%p %p %lu %lu force free\n",
  429. &bo->gem_base, bo, (unsigned long)bo->gem_base.size,
  430. *((unsigned long *)&bo->gem_base.refcount));
  431. mutex_lock(&bo->adev->gem.mutex);
  432. list_del_init(&bo->list);
  433. mutex_unlock(&bo->adev->gem.mutex);
  434. /* this should unref the ttm bo */
  435. drm_gem_object_unreference(&bo->gem_base);
  436. mutex_unlock(&adev->ddev->struct_mutex);
  437. }
  438. }
  439. int amdgpu_bo_init(struct amdgpu_device *adev)
  440. {
  441. /* Add an MTRR for the VRAM */
  442. adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base,
  443. adev->mc.aper_size);
  444. DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
  445. adev->mc.mc_vram_size >> 20,
  446. (unsigned long long)adev->mc.aper_size >> 20);
  447. DRM_INFO("RAM width %dbits DDR\n",
  448. adev->mc.vram_width);
  449. return amdgpu_ttm_init(adev);
  450. }
  451. void amdgpu_bo_fini(struct amdgpu_device *adev)
  452. {
  453. amdgpu_ttm_fini(adev);
  454. arch_phys_wc_del(adev->mc.vram_mtrr);
  455. }
  456. int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
  457. struct vm_area_struct *vma)
  458. {
  459. return ttm_fbdev_mmap(vma, &bo->tbo);
  460. }
  461. int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
  462. {
  463. if (AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
  464. return -EINVAL;
  465. bo->tiling_flags = tiling_flags;
  466. return 0;
  467. }
  468. void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
  469. {
  470. lockdep_assert_held(&bo->tbo.resv->lock.base);
  471. if (tiling_flags)
  472. *tiling_flags = bo->tiling_flags;
  473. }
  474. int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
  475. uint32_t metadata_size, uint64_t flags)
  476. {
  477. void *buffer;
  478. if (!metadata_size) {
  479. if (bo->metadata_size) {
  480. kfree(bo->metadata);
  481. bo->metadata_size = 0;
  482. }
  483. return 0;
  484. }
  485. if (metadata == NULL)
  486. return -EINVAL;
  487. buffer = kzalloc(metadata_size, GFP_KERNEL);
  488. if (buffer == NULL)
  489. return -ENOMEM;
  490. memcpy(buffer, metadata, metadata_size);
  491. kfree(bo->metadata);
  492. bo->metadata_flags = flags;
  493. bo->metadata = buffer;
  494. bo->metadata_size = metadata_size;
  495. return 0;
  496. }
  497. int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
  498. size_t buffer_size, uint32_t *metadata_size,
  499. uint64_t *flags)
  500. {
  501. if (!buffer && !metadata_size)
  502. return -EINVAL;
  503. if (buffer) {
  504. if (buffer_size < bo->metadata_size)
  505. return -EINVAL;
  506. if (bo->metadata_size)
  507. memcpy(buffer, bo->metadata, bo->metadata_size);
  508. }
  509. if (metadata_size)
  510. *metadata_size = bo->metadata_size;
  511. if (flags)
  512. *flags = bo->metadata_flags;
  513. return 0;
  514. }
  515. void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
  516. struct ttm_mem_reg *new_mem)
  517. {
  518. struct amdgpu_bo *rbo;
  519. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  520. return;
  521. rbo = container_of(bo, struct amdgpu_bo, tbo);
  522. amdgpu_vm_bo_invalidate(rbo->adev, rbo);
  523. /* update statistics */
  524. if (!new_mem)
  525. return;
  526. /* move_notify is called before move happens */
  527. amdgpu_update_memory_usage(rbo->adev, &bo->mem, new_mem);
  528. }
  529. int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
  530. {
  531. struct amdgpu_device *adev;
  532. struct amdgpu_bo *abo;
  533. unsigned long offset, size, lpfn;
  534. int i, r;
  535. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  536. return 0;
  537. abo = container_of(bo, struct amdgpu_bo, tbo);
  538. adev = abo->adev;
  539. if (bo->mem.mem_type != TTM_PL_VRAM)
  540. return 0;
  541. size = bo->mem.num_pages << PAGE_SHIFT;
  542. offset = bo->mem.start << PAGE_SHIFT;
  543. if ((offset + size) <= adev->mc.visible_vram_size)
  544. return 0;
  545. /* hurrah the memory is not visible ! */
  546. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM);
  547. lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
  548. for (i = 0; i < abo->placement.num_placement; i++) {
  549. /* Force into visible VRAM */
  550. if ((abo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
  551. (!abo->placements[i].lpfn || abo->placements[i].lpfn > lpfn))
  552. abo->placements[i].lpfn = lpfn;
  553. }
  554. r = ttm_bo_validate(bo, &abo->placement, false, false);
  555. if (unlikely(r == -ENOMEM)) {
  556. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  557. return ttm_bo_validate(bo, &abo->placement, false, false);
  558. } else if (unlikely(r != 0)) {
  559. return r;
  560. }
  561. offset = bo->mem.start << PAGE_SHIFT;
  562. /* this should never happen */
  563. if ((offset + size) > adev->mc.visible_vram_size)
  564. return -EINVAL;
  565. return 0;
  566. }
  567. /**
  568. * amdgpu_bo_fence - add fence to buffer object
  569. *
  570. * @bo: buffer object in question
  571. * @fence: fence to add
  572. * @shared: true if fence should be added shared
  573. *
  574. */
  575. void amdgpu_bo_fence(struct amdgpu_bo *bo, struct amdgpu_fence *fence,
  576. bool shared)
  577. {
  578. struct reservation_object *resv = bo->tbo.resv;
  579. if (shared)
  580. reservation_object_add_shared_fence(resv, &fence->base);
  581. else
  582. reservation_object_add_excl_fence(resv, &fence->base);
  583. }