omap_crtc.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590
  1. /*
  2. * drivers/gpu/drm/omapdrm/omap_crtc.c
  3. *
  4. * Copyright (C) 2011 Texas Instruments
  5. * Author: Rob Clark <rob@ti.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include <drm/drm_atomic.h>
  20. #include <drm/drm_atomic_helper.h>
  21. #include <drm/drm_crtc.h>
  22. #include <drm/drm_crtc_helper.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_plane_helper.h>
  25. #include "omap_drv.h"
  26. #define to_omap_crtc(x) container_of(x, struct omap_crtc, base)
  27. struct omap_crtc {
  28. struct drm_crtc base;
  29. const char *name;
  30. enum omap_channel channel;
  31. struct videomode vm;
  32. bool ignore_digit_sync_lost;
  33. bool enabled;
  34. bool pending;
  35. wait_queue_head_t pending_wait;
  36. struct drm_pending_vblank_event *event;
  37. };
  38. /* -----------------------------------------------------------------------------
  39. * Helper Functions
  40. */
  41. struct videomode *omap_crtc_timings(struct drm_crtc *crtc)
  42. {
  43. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  44. return &omap_crtc->vm;
  45. }
  46. enum omap_channel omap_crtc_channel(struct drm_crtc *crtc)
  47. {
  48. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  49. return omap_crtc->channel;
  50. }
  51. static bool omap_crtc_is_pending(struct drm_crtc *crtc)
  52. {
  53. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  54. unsigned long flags;
  55. bool pending;
  56. spin_lock_irqsave(&crtc->dev->event_lock, flags);
  57. pending = omap_crtc->pending;
  58. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  59. return pending;
  60. }
  61. int omap_crtc_wait_pending(struct drm_crtc *crtc)
  62. {
  63. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  64. /*
  65. * Timeout is set to a "sufficiently" high value, which should cover
  66. * a single frame refresh even on slower displays.
  67. */
  68. return wait_event_timeout(omap_crtc->pending_wait,
  69. !omap_crtc_is_pending(crtc),
  70. msecs_to_jiffies(250));
  71. }
  72. /* -----------------------------------------------------------------------------
  73. * DSS Manager Functions
  74. */
  75. /*
  76. * Manager-ops, callbacks from output when they need to configure
  77. * the upstream part of the video pipe.
  78. *
  79. * Most of these we can ignore until we add support for command-mode
  80. * panels.. for video-mode the crtc-helpers already do an adequate
  81. * job of sequencing the setup of the video pipe in the proper order
  82. */
  83. /* ovl-mgr-id -> crtc */
  84. static struct omap_crtc *omap_crtcs[8];
  85. static struct omap_dss_device *omap_crtc_output[8];
  86. /* we can probably ignore these until we support command-mode panels: */
  87. static int omap_crtc_dss_connect(enum omap_channel channel,
  88. struct omap_dss_device *dst)
  89. {
  90. if (omap_crtc_output[channel])
  91. return -EINVAL;
  92. if ((dispc_mgr_get_supported_outputs(channel) & dst->id) == 0)
  93. return -EINVAL;
  94. omap_crtc_output[channel] = dst;
  95. dst->dispc_channel_connected = true;
  96. return 0;
  97. }
  98. static void omap_crtc_dss_disconnect(enum omap_channel channel,
  99. struct omap_dss_device *dst)
  100. {
  101. omap_crtc_output[channel] = NULL;
  102. dst->dispc_channel_connected = false;
  103. }
  104. static void omap_crtc_dss_start_update(enum omap_channel channel)
  105. {
  106. }
  107. /* Called only from the encoder enable/disable and suspend/resume handlers. */
  108. static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable)
  109. {
  110. struct drm_device *dev = crtc->dev;
  111. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  112. enum omap_channel channel = omap_crtc->channel;
  113. struct omap_irq_wait *wait;
  114. u32 framedone_irq, vsync_irq;
  115. int ret;
  116. if (WARN_ON(omap_crtc->enabled == enable))
  117. return;
  118. if (omap_crtc_output[channel]->output_type == OMAP_DISPLAY_TYPE_HDMI) {
  119. dispc_mgr_enable(channel, enable);
  120. omap_crtc->enabled = enable;
  121. return;
  122. }
  123. if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
  124. /*
  125. * Digit output produces some sync lost interrupts during the
  126. * first frame when enabling, so we need to ignore those.
  127. */
  128. omap_crtc->ignore_digit_sync_lost = true;
  129. }
  130. framedone_irq = dispc_mgr_get_framedone_irq(channel);
  131. vsync_irq = dispc_mgr_get_vsync_irq(channel);
  132. if (enable) {
  133. wait = omap_irq_wait_init(dev, vsync_irq, 1);
  134. } else {
  135. /*
  136. * When we disable the digit output, we need to wait for
  137. * FRAMEDONE to know that DISPC has finished with the output.
  138. *
  139. * OMAP2/3 does not have FRAMEDONE irq for digit output, and in
  140. * that case we need to use vsync interrupt, and wait for both
  141. * even and odd frames.
  142. */
  143. if (framedone_irq)
  144. wait = omap_irq_wait_init(dev, framedone_irq, 1);
  145. else
  146. wait = omap_irq_wait_init(dev, vsync_irq, 2);
  147. }
  148. dispc_mgr_enable(channel, enable);
  149. omap_crtc->enabled = enable;
  150. ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100));
  151. if (ret) {
  152. dev_err(dev->dev, "%s: timeout waiting for %s\n",
  153. omap_crtc->name, enable ? "enable" : "disable");
  154. }
  155. if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
  156. omap_crtc->ignore_digit_sync_lost = false;
  157. /* make sure the irq handler sees the value above */
  158. mb();
  159. }
  160. }
  161. static int omap_crtc_dss_enable(enum omap_channel channel)
  162. {
  163. struct omap_crtc *omap_crtc = omap_crtcs[channel];
  164. dispc_mgr_set_timings(omap_crtc->channel,
  165. &omap_crtc->vm);
  166. omap_crtc_set_enabled(&omap_crtc->base, true);
  167. return 0;
  168. }
  169. static void omap_crtc_dss_disable(enum omap_channel channel)
  170. {
  171. struct omap_crtc *omap_crtc = omap_crtcs[channel];
  172. omap_crtc_set_enabled(&omap_crtc->base, false);
  173. }
  174. static void omap_crtc_dss_set_timings(enum omap_channel channel,
  175. const struct videomode *vm)
  176. {
  177. struct omap_crtc *omap_crtc = omap_crtcs[channel];
  178. DBG("%s", omap_crtc->name);
  179. omap_crtc->vm = *vm;
  180. }
  181. static void omap_crtc_dss_set_lcd_config(enum omap_channel channel,
  182. const struct dss_lcd_mgr_config *config)
  183. {
  184. struct omap_crtc *omap_crtc = omap_crtcs[channel];
  185. DBG("%s", omap_crtc->name);
  186. dispc_mgr_set_lcd_config(omap_crtc->channel, config);
  187. }
  188. static int omap_crtc_dss_register_framedone(
  189. enum omap_channel channel,
  190. void (*handler)(void *), void *data)
  191. {
  192. return 0;
  193. }
  194. static void omap_crtc_dss_unregister_framedone(
  195. enum omap_channel channel,
  196. void (*handler)(void *), void *data)
  197. {
  198. }
  199. static const struct dss_mgr_ops mgr_ops = {
  200. .connect = omap_crtc_dss_connect,
  201. .disconnect = omap_crtc_dss_disconnect,
  202. .start_update = omap_crtc_dss_start_update,
  203. .enable = omap_crtc_dss_enable,
  204. .disable = omap_crtc_dss_disable,
  205. .set_timings = omap_crtc_dss_set_timings,
  206. .set_lcd_config = omap_crtc_dss_set_lcd_config,
  207. .register_framedone_handler = omap_crtc_dss_register_framedone,
  208. .unregister_framedone_handler = omap_crtc_dss_unregister_framedone,
  209. };
  210. /* -----------------------------------------------------------------------------
  211. * Setup, Flush and Page Flip
  212. */
  213. void omap_crtc_error_irq(struct drm_crtc *crtc, uint32_t irqstatus)
  214. {
  215. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  216. if (omap_crtc->ignore_digit_sync_lost) {
  217. irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
  218. if (!irqstatus)
  219. return;
  220. }
  221. DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus);
  222. }
  223. void omap_crtc_vblank_irq(struct drm_crtc *crtc)
  224. {
  225. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  226. bool pending;
  227. spin_lock(&crtc->dev->event_lock);
  228. /*
  229. * If the dispc is busy we're racing the flush operation. Try again on
  230. * the next vblank interrupt.
  231. */
  232. if (dispc_mgr_go_busy(omap_crtc->channel)) {
  233. spin_unlock(&crtc->dev->event_lock);
  234. return;
  235. }
  236. /* Send the vblank event if one has been requested. */
  237. if (omap_crtc->event) {
  238. drm_crtc_send_vblank_event(crtc, omap_crtc->event);
  239. omap_crtc->event = NULL;
  240. }
  241. pending = omap_crtc->pending;
  242. omap_crtc->pending = false;
  243. spin_unlock(&crtc->dev->event_lock);
  244. if (pending)
  245. drm_crtc_vblank_put(crtc);
  246. /* Wake up omap_atomic_complete. */
  247. wake_up(&omap_crtc->pending_wait);
  248. DBG("%s: apply done", omap_crtc->name);
  249. }
  250. static void omap_crtc_write_crtc_properties(struct drm_crtc *crtc)
  251. {
  252. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  253. struct omap_overlay_manager_info info;
  254. memset(&info, 0, sizeof(info));
  255. info.default_color = 0x000000;
  256. info.trans_enabled = false;
  257. info.partial_alpha_enabled = false;
  258. info.cpr_enable = false;
  259. dispc_mgr_setup(omap_crtc->channel, &info);
  260. }
  261. /* -----------------------------------------------------------------------------
  262. * CRTC Functions
  263. */
  264. static void omap_crtc_destroy(struct drm_crtc *crtc)
  265. {
  266. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  267. DBG("%s", omap_crtc->name);
  268. drm_crtc_cleanup(crtc);
  269. kfree(omap_crtc);
  270. }
  271. static void omap_crtc_enable(struct drm_crtc *crtc)
  272. {
  273. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  274. int ret;
  275. DBG("%s", omap_crtc->name);
  276. spin_lock_irq(&crtc->dev->event_lock);
  277. drm_crtc_vblank_on(crtc);
  278. ret = drm_crtc_vblank_get(crtc);
  279. WARN_ON(ret != 0);
  280. WARN_ON(omap_crtc->pending);
  281. omap_crtc->pending = true;
  282. spin_unlock_irq(&crtc->dev->event_lock);
  283. }
  284. static void omap_crtc_disable(struct drm_crtc *crtc)
  285. {
  286. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  287. DBG("%s", omap_crtc->name);
  288. drm_crtc_vblank_off(crtc);
  289. }
  290. static void omap_crtc_mode_set_nofb(struct drm_crtc *crtc)
  291. {
  292. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  293. struct drm_display_mode *mode = &crtc->state->adjusted_mode;
  294. DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
  295. omap_crtc->name, mode->base.id, mode->name,
  296. mode->vrefresh, mode->clock,
  297. mode->hdisplay, mode->hsync_start, mode->hsync_end, mode->htotal,
  298. mode->vdisplay, mode->vsync_start, mode->vsync_end, mode->vtotal,
  299. mode->type, mode->flags);
  300. drm_display_mode_to_videomode(mode, &omap_crtc->vm);
  301. omap_crtc->vm.flags |= DISPLAY_FLAGS_DE_HIGH |
  302. DISPLAY_FLAGS_PIXDATA_POSEDGE |
  303. DISPLAY_FLAGS_SYNC_NEGEDGE;
  304. }
  305. static int omap_crtc_atomic_check(struct drm_crtc *crtc,
  306. struct drm_crtc_state *state)
  307. {
  308. if (state->color_mgmt_changed && state->gamma_lut) {
  309. uint length = state->gamma_lut->length /
  310. sizeof(struct drm_color_lut);
  311. if (length < 2)
  312. return -EINVAL;
  313. }
  314. return 0;
  315. }
  316. static void omap_crtc_atomic_begin(struct drm_crtc *crtc,
  317. struct drm_crtc_state *old_crtc_state)
  318. {
  319. }
  320. static void omap_crtc_atomic_flush(struct drm_crtc *crtc,
  321. struct drm_crtc_state *old_crtc_state)
  322. {
  323. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  324. int ret;
  325. if (crtc->state->color_mgmt_changed) {
  326. struct drm_color_lut *lut = NULL;
  327. uint length = 0;
  328. if (crtc->state->gamma_lut) {
  329. lut = (struct drm_color_lut *)
  330. crtc->state->gamma_lut->data;
  331. length = crtc->state->gamma_lut->length /
  332. sizeof(*lut);
  333. }
  334. dispc_mgr_set_gamma(omap_crtc->channel, lut, length);
  335. }
  336. omap_crtc_write_crtc_properties(crtc);
  337. /* Only flush the CRTC if it is currently enabled. */
  338. if (!omap_crtc->enabled)
  339. return;
  340. DBG("%s: GO", omap_crtc->name);
  341. ret = drm_crtc_vblank_get(crtc);
  342. WARN_ON(ret != 0);
  343. spin_lock_irq(&crtc->dev->event_lock);
  344. dispc_mgr_go(omap_crtc->channel);
  345. WARN_ON(omap_crtc->pending);
  346. omap_crtc->pending = true;
  347. if (crtc->state->event)
  348. omap_crtc->event = crtc->state->event;
  349. spin_unlock_irq(&crtc->dev->event_lock);
  350. }
  351. static bool omap_crtc_is_plane_prop(struct drm_crtc *crtc,
  352. struct drm_property *property)
  353. {
  354. struct drm_device *dev = crtc->dev;
  355. struct omap_drm_private *priv = dev->dev_private;
  356. return property == priv->zorder_prop ||
  357. property == crtc->primary->rotation_property;
  358. }
  359. static int omap_crtc_atomic_set_property(struct drm_crtc *crtc,
  360. struct drm_crtc_state *state,
  361. struct drm_property *property,
  362. uint64_t val)
  363. {
  364. if (omap_crtc_is_plane_prop(crtc, property)) {
  365. struct drm_plane_state *plane_state;
  366. struct drm_plane *plane = crtc->primary;
  367. /*
  368. * Delegate property set to the primary plane. Get the plane
  369. * state and set the property directly.
  370. */
  371. plane_state = drm_atomic_get_plane_state(state->state, plane);
  372. if (IS_ERR(plane_state))
  373. return PTR_ERR(plane_state);
  374. return drm_atomic_plane_set_property(plane, plane_state,
  375. property, val);
  376. }
  377. return -EINVAL;
  378. }
  379. static int omap_crtc_atomic_get_property(struct drm_crtc *crtc,
  380. const struct drm_crtc_state *state,
  381. struct drm_property *property,
  382. uint64_t *val)
  383. {
  384. if (omap_crtc_is_plane_prop(crtc, property)) {
  385. /*
  386. * Delegate property get to the primary plane. The
  387. * drm_atomic_plane_get_property() function isn't exported, but
  388. * can be called through drm_object_property_get_value() as that
  389. * will call drm_atomic_get_property() for atomic drivers.
  390. */
  391. return drm_object_property_get_value(&crtc->primary->base,
  392. property, val);
  393. }
  394. return -EINVAL;
  395. }
  396. static const struct drm_crtc_funcs omap_crtc_funcs = {
  397. .reset = drm_atomic_helper_crtc_reset,
  398. .set_config = drm_atomic_helper_set_config,
  399. .destroy = omap_crtc_destroy,
  400. .page_flip = drm_atomic_helper_page_flip,
  401. .gamma_set = drm_atomic_helper_legacy_gamma_set,
  402. .set_property = drm_atomic_helper_crtc_set_property,
  403. .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
  404. .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
  405. .atomic_set_property = omap_crtc_atomic_set_property,
  406. .atomic_get_property = omap_crtc_atomic_get_property,
  407. .enable_vblank = omap_irq_enable_vblank,
  408. .disable_vblank = omap_irq_disable_vblank,
  409. };
  410. static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = {
  411. .mode_set_nofb = omap_crtc_mode_set_nofb,
  412. .disable = omap_crtc_disable,
  413. .enable = omap_crtc_enable,
  414. .atomic_check = omap_crtc_atomic_check,
  415. .atomic_begin = omap_crtc_atomic_begin,
  416. .atomic_flush = omap_crtc_atomic_flush,
  417. };
  418. /* -----------------------------------------------------------------------------
  419. * Init and Cleanup
  420. */
  421. static const char *channel_names[] = {
  422. [OMAP_DSS_CHANNEL_LCD] = "lcd",
  423. [OMAP_DSS_CHANNEL_DIGIT] = "tv",
  424. [OMAP_DSS_CHANNEL_LCD2] = "lcd2",
  425. [OMAP_DSS_CHANNEL_LCD3] = "lcd3",
  426. };
  427. void omap_crtc_pre_init(void)
  428. {
  429. dss_install_mgr_ops(&mgr_ops);
  430. }
  431. void omap_crtc_pre_uninit(void)
  432. {
  433. dss_uninstall_mgr_ops();
  434. }
  435. /* initialize crtc */
  436. struct drm_crtc *omap_crtc_init(struct drm_device *dev,
  437. struct drm_plane *plane, enum omap_channel channel, int id)
  438. {
  439. struct drm_crtc *crtc = NULL;
  440. struct omap_crtc *omap_crtc;
  441. int ret;
  442. DBG("%s", channel_names[channel]);
  443. omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL);
  444. if (!omap_crtc)
  445. return NULL;
  446. crtc = &omap_crtc->base;
  447. init_waitqueue_head(&omap_crtc->pending_wait);
  448. omap_crtc->channel = channel;
  449. omap_crtc->name = channel_names[channel];
  450. ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL,
  451. &omap_crtc_funcs, NULL);
  452. if (ret < 0) {
  453. kfree(omap_crtc);
  454. return NULL;
  455. }
  456. drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs);
  457. /* The dispc API adapts to what ever size, but the HW supports
  458. * 256 element gamma table for LCDs and 1024 element table for
  459. * OMAP_DSS_CHANNEL_DIGIT. X server assumes 256 element gamma
  460. * tables so lets use that. Size of HW gamma table can be
  461. * extracted with dispc_mgr_gamma_size(). If it returns 0
  462. * gamma table is not supprted.
  463. */
  464. if (dispc_mgr_gamma_size(channel)) {
  465. uint gamma_lut_size = 256;
  466. drm_crtc_enable_color_mgmt(crtc, 0, false, gamma_lut_size);
  467. drm_mode_crtc_set_gamma_size(crtc, gamma_lut_size);
  468. }
  469. omap_plane_install_properties(crtc->primary, &crtc->base);
  470. omap_crtcs[channel] = omap_crtc;
  471. return crtc;
  472. }