qcom-timer.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330
  1. /*
  2. *
  3. * Copyright (C) 2007 Google, Inc.
  4. * Copyright (c) 2009-2012,2014, The Linux Foundation. All rights reserved.
  5. *
  6. * This software is licensed under the terms of the GNU General Public
  7. * License version 2, as published by the Free Software Foundation, and
  8. * may be copied, distributed, and modified under those terms.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. */
  16. #include <linux/clocksource.h>
  17. #include <linux/clockchips.h>
  18. #include <linux/cpu.h>
  19. #include <linux/init.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/irq.h>
  22. #include <linux/io.h>
  23. #include <linux/of.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_irq.h>
  26. #include <linux/sched_clock.h>
  27. #define TIMER_MATCH_VAL 0x0000
  28. #define TIMER_COUNT_VAL 0x0004
  29. #define TIMER_ENABLE 0x0008
  30. #define TIMER_ENABLE_CLR_ON_MATCH_EN BIT(1)
  31. #define TIMER_ENABLE_EN BIT(0)
  32. #define TIMER_CLEAR 0x000C
  33. #define DGT_CLK_CTL 0x10
  34. #define DGT_CLK_CTL_DIV_4 0x3
  35. #define TIMER_STS_GPT0_CLR_PEND BIT(10)
  36. #define GPT_HZ 32768
  37. #define MSM_DGT_SHIFT 5
  38. static void __iomem *event_base;
  39. static void __iomem *sts_base;
  40. static irqreturn_t msm_timer_interrupt(int irq, void *dev_id)
  41. {
  42. struct clock_event_device *evt = dev_id;
  43. /* Stop the timer tick */
  44. if (evt->mode == CLOCK_EVT_MODE_ONESHOT) {
  45. u32 ctrl = readl_relaxed(event_base + TIMER_ENABLE);
  46. ctrl &= ~TIMER_ENABLE_EN;
  47. writel_relaxed(ctrl, event_base + TIMER_ENABLE);
  48. }
  49. evt->event_handler(evt);
  50. return IRQ_HANDLED;
  51. }
  52. static int msm_timer_set_next_event(unsigned long cycles,
  53. struct clock_event_device *evt)
  54. {
  55. u32 ctrl = readl_relaxed(event_base + TIMER_ENABLE);
  56. ctrl &= ~TIMER_ENABLE_EN;
  57. writel_relaxed(ctrl, event_base + TIMER_ENABLE);
  58. writel_relaxed(ctrl, event_base + TIMER_CLEAR);
  59. writel_relaxed(cycles, event_base + TIMER_MATCH_VAL);
  60. if (sts_base)
  61. while (readl_relaxed(sts_base) & TIMER_STS_GPT0_CLR_PEND)
  62. cpu_relax();
  63. writel_relaxed(ctrl | TIMER_ENABLE_EN, event_base + TIMER_ENABLE);
  64. return 0;
  65. }
  66. static void msm_timer_set_mode(enum clock_event_mode mode,
  67. struct clock_event_device *evt)
  68. {
  69. u32 ctrl;
  70. ctrl = readl_relaxed(event_base + TIMER_ENABLE);
  71. ctrl &= ~(TIMER_ENABLE_EN | TIMER_ENABLE_CLR_ON_MATCH_EN);
  72. switch (mode) {
  73. case CLOCK_EVT_MODE_RESUME:
  74. case CLOCK_EVT_MODE_PERIODIC:
  75. break;
  76. case CLOCK_EVT_MODE_ONESHOT:
  77. /* Timer is enabled in set_next_event */
  78. break;
  79. case CLOCK_EVT_MODE_UNUSED:
  80. case CLOCK_EVT_MODE_SHUTDOWN:
  81. break;
  82. }
  83. writel_relaxed(ctrl, event_base + TIMER_ENABLE);
  84. }
  85. static struct clock_event_device __percpu *msm_evt;
  86. static void __iomem *source_base;
  87. static notrace cycle_t msm_read_timer_count(struct clocksource *cs)
  88. {
  89. return readl_relaxed(source_base + TIMER_COUNT_VAL);
  90. }
  91. static struct clocksource msm_clocksource = {
  92. .name = "dg_timer",
  93. .rating = 300,
  94. .read = msm_read_timer_count,
  95. .mask = CLOCKSOURCE_MASK(32),
  96. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  97. };
  98. static int msm_timer_irq;
  99. static int msm_timer_has_ppi;
  100. static int msm_local_timer_setup(struct clock_event_device *evt)
  101. {
  102. int cpu = smp_processor_id();
  103. int err;
  104. evt->irq = msm_timer_irq;
  105. evt->name = "msm_timer";
  106. evt->features = CLOCK_EVT_FEAT_ONESHOT;
  107. evt->rating = 200;
  108. evt->set_mode = msm_timer_set_mode;
  109. evt->set_next_event = msm_timer_set_next_event;
  110. evt->cpumask = cpumask_of(cpu);
  111. clockevents_config_and_register(evt, GPT_HZ, 4, 0xffffffff);
  112. if (msm_timer_has_ppi) {
  113. enable_percpu_irq(evt->irq, IRQ_TYPE_EDGE_RISING);
  114. } else {
  115. err = request_irq(evt->irq, msm_timer_interrupt,
  116. IRQF_TIMER | IRQF_NOBALANCING |
  117. IRQF_TRIGGER_RISING, "gp_timer", evt);
  118. if (err)
  119. pr_err("request_irq failed\n");
  120. }
  121. return 0;
  122. }
  123. static void msm_local_timer_stop(struct clock_event_device *evt)
  124. {
  125. evt->set_mode(CLOCK_EVT_MODE_UNUSED, evt);
  126. disable_percpu_irq(evt->irq);
  127. }
  128. static int msm_timer_cpu_notify(struct notifier_block *self,
  129. unsigned long action, void *hcpu)
  130. {
  131. /*
  132. * Grab cpu pointer in each case to avoid spurious
  133. * preemptible warnings
  134. */
  135. switch (action & ~CPU_TASKS_FROZEN) {
  136. case CPU_STARTING:
  137. msm_local_timer_setup(this_cpu_ptr(msm_evt));
  138. break;
  139. case CPU_DYING:
  140. msm_local_timer_stop(this_cpu_ptr(msm_evt));
  141. break;
  142. }
  143. return NOTIFY_OK;
  144. }
  145. static struct notifier_block msm_timer_cpu_nb = {
  146. .notifier_call = msm_timer_cpu_notify,
  147. };
  148. static u64 notrace msm_sched_clock_read(void)
  149. {
  150. return msm_clocksource.read(&msm_clocksource);
  151. }
  152. static void __init msm_timer_init(u32 dgt_hz, int sched_bits, int irq,
  153. bool percpu)
  154. {
  155. struct clocksource *cs = &msm_clocksource;
  156. int res = 0;
  157. msm_timer_irq = irq;
  158. msm_timer_has_ppi = percpu;
  159. msm_evt = alloc_percpu(struct clock_event_device);
  160. if (!msm_evt) {
  161. pr_err("memory allocation failed for clockevents\n");
  162. goto err;
  163. }
  164. if (percpu)
  165. res = request_percpu_irq(irq, msm_timer_interrupt,
  166. "gp_timer", msm_evt);
  167. if (res) {
  168. pr_err("request_percpu_irq failed\n");
  169. } else {
  170. res = register_cpu_notifier(&msm_timer_cpu_nb);
  171. if (res) {
  172. free_percpu_irq(irq, msm_evt);
  173. goto err;
  174. }
  175. /* Immediately configure the timer on the boot CPU */
  176. msm_local_timer_setup(__this_cpu_ptr(msm_evt));
  177. }
  178. err:
  179. writel_relaxed(TIMER_ENABLE_EN, source_base + TIMER_ENABLE);
  180. res = clocksource_register_hz(cs, dgt_hz);
  181. if (res)
  182. pr_err("clocksource_register failed\n");
  183. sched_clock_register(msm_sched_clock_read, sched_bits, dgt_hz);
  184. }
  185. #ifdef CONFIG_ARCH_QCOM
  186. static void __init msm_dt_timer_init(struct device_node *np)
  187. {
  188. u32 freq;
  189. int irq;
  190. struct resource res;
  191. u32 percpu_offset;
  192. void __iomem *base;
  193. void __iomem *cpu0_base;
  194. base = of_iomap(np, 0);
  195. if (!base) {
  196. pr_err("Failed to map event base\n");
  197. return;
  198. }
  199. /* We use GPT0 for the clockevent */
  200. irq = irq_of_parse_and_map(np, 1);
  201. if (irq <= 0) {
  202. pr_err("Can't get irq\n");
  203. return;
  204. }
  205. /* We use CPU0's DGT for the clocksource */
  206. if (of_property_read_u32(np, "cpu-offset", &percpu_offset))
  207. percpu_offset = 0;
  208. if (of_address_to_resource(np, 0, &res)) {
  209. pr_err("Failed to parse DGT resource\n");
  210. return;
  211. }
  212. cpu0_base = ioremap(res.start + percpu_offset, resource_size(&res));
  213. if (!cpu0_base) {
  214. pr_err("Failed to map source base\n");
  215. return;
  216. }
  217. if (of_property_read_u32(np, "clock-frequency", &freq)) {
  218. pr_err("Unknown frequency\n");
  219. return;
  220. }
  221. event_base = base + 0x4;
  222. sts_base = base + 0x88;
  223. source_base = cpu0_base + 0x24;
  224. freq /= 4;
  225. writel_relaxed(DGT_CLK_CTL_DIV_4, source_base + DGT_CLK_CTL);
  226. msm_timer_init(freq, 32, irq, !!percpu_offset);
  227. }
  228. CLOCKSOURCE_OF_DECLARE(kpss_timer, "qcom,kpss-timer", msm_dt_timer_init);
  229. CLOCKSOURCE_OF_DECLARE(scss_timer, "qcom,scss-timer", msm_dt_timer_init);
  230. #else
  231. static int __init msm_timer_map(phys_addr_t addr, u32 event, u32 source,
  232. u32 sts)
  233. {
  234. void __iomem *base;
  235. base = ioremap(addr, SZ_256);
  236. if (!base) {
  237. pr_err("Failed to map timer base\n");
  238. return -ENOMEM;
  239. }
  240. event_base = base + event;
  241. source_base = base + source;
  242. if (sts)
  243. sts_base = base + sts;
  244. return 0;
  245. }
  246. static notrace cycle_t msm_read_timer_count_shift(struct clocksource *cs)
  247. {
  248. /*
  249. * Shift timer count down by a constant due to unreliable lower bits
  250. * on some targets.
  251. */
  252. return msm_read_timer_count(cs) >> MSM_DGT_SHIFT;
  253. }
  254. void __init msm7x01_timer_init(void)
  255. {
  256. struct clocksource *cs = &msm_clocksource;
  257. if (msm_timer_map(0xc0100000, 0x0, 0x10, 0x0))
  258. return;
  259. cs->read = msm_read_timer_count_shift;
  260. cs->mask = CLOCKSOURCE_MASK((32 - MSM_DGT_SHIFT));
  261. /* 600 KHz */
  262. msm_timer_init(19200000 >> MSM_DGT_SHIFT, 32 - MSM_DGT_SHIFT, 7,
  263. false);
  264. }
  265. void __init msm7x30_timer_init(void)
  266. {
  267. if (msm_timer_map(0xc0100000, 0x4, 0x24, 0x80))
  268. return;
  269. msm_timer_init(24576000 / 4, 32, 1, false);
  270. }
  271. void __init qsd8x50_timer_init(void)
  272. {
  273. if (msm_timer_map(0xAC100000, 0x0, 0x10, 0x34))
  274. return;
  275. msm_timer_init(19200000 / 4, 32, 7, false);
  276. }
  277. #endif