sirfsoc_uart.c 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575
  1. /*
  2. * Driver for CSR SiRFprimaII onboard UARTs.
  3. *
  4. * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
  5. *
  6. * Licensed under GPLv2 or later.
  7. */
  8. #include <linux/module.h>
  9. #include <linux/ioport.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/sysrq.h>
  13. #include <linux/console.h>
  14. #include <linux/tty.h>
  15. #include <linux/tty_flip.h>
  16. #include <linux/serial_core.h>
  17. #include <linux/serial.h>
  18. #include <linux/clk.h>
  19. #include <linux/of.h>
  20. #include <linux/slab.h>
  21. #include <linux/io.h>
  22. #include <linux/of_gpio.h>
  23. #include <linux/dmaengine.h>
  24. #include <linux/dma-direction.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/sirfsoc_dma.h>
  27. #include <asm/irq.h>
  28. #include <asm/mach/irq.h>
  29. #include "sirfsoc_uart.h"
  30. static unsigned int
  31. sirfsoc_uart_pio_tx_chars(struct sirfsoc_uart_port *sirfport, int count);
  32. static unsigned int
  33. sirfsoc_uart_pio_rx_chars(struct uart_port *port, unsigned int max_rx_count);
  34. static struct uart_driver sirfsoc_uart_drv;
  35. static void sirfsoc_uart_tx_dma_complete_callback(void *param);
  36. static void sirfsoc_uart_start_next_rx_dma(struct uart_port *port);
  37. static void sirfsoc_uart_rx_dma_complete_callback(void *param);
  38. static const struct sirfsoc_baudrate_to_regv baudrate_to_regv[] = {
  39. {4000000, 2359296},
  40. {3500000, 1310721},
  41. {3000000, 1572865},
  42. {2500000, 1245186},
  43. {2000000, 1572866},
  44. {1500000, 1245188},
  45. {1152000, 1638404},
  46. {1000000, 1572869},
  47. {921600, 1114120},
  48. {576000, 1245196},
  49. {500000, 1245198},
  50. {460800, 1572876},
  51. {230400, 1310750},
  52. {115200, 1310781},
  53. {57600, 1310843},
  54. {38400, 1114328},
  55. {19200, 1114545},
  56. {9600, 1114979},
  57. };
  58. static struct sirfsoc_uart_port sirfsoc_uart_ports[SIRFSOC_UART_NR] = {
  59. [0] = {
  60. .port = {
  61. .iotype = UPIO_MEM,
  62. .flags = UPF_BOOT_AUTOCONF,
  63. .line = 0,
  64. },
  65. },
  66. [1] = {
  67. .port = {
  68. .iotype = UPIO_MEM,
  69. .flags = UPF_BOOT_AUTOCONF,
  70. .line = 1,
  71. },
  72. },
  73. [2] = {
  74. .port = {
  75. .iotype = UPIO_MEM,
  76. .flags = UPF_BOOT_AUTOCONF,
  77. .line = 2,
  78. },
  79. },
  80. [3] = {
  81. .port = {
  82. .iotype = UPIO_MEM,
  83. .flags = UPF_BOOT_AUTOCONF,
  84. .line = 3,
  85. },
  86. },
  87. [4] = {
  88. .port = {
  89. .iotype = UPIO_MEM,
  90. .flags = UPF_BOOT_AUTOCONF,
  91. .line = 4,
  92. },
  93. },
  94. [5] = {
  95. .port = {
  96. .iotype = UPIO_MEM,
  97. .flags = UPF_BOOT_AUTOCONF,
  98. .line = 5,
  99. },
  100. },
  101. };
  102. static inline struct sirfsoc_uart_port *to_sirfport(struct uart_port *port)
  103. {
  104. return container_of(port, struct sirfsoc_uart_port, port);
  105. }
  106. static inline unsigned int sirfsoc_uart_tx_empty(struct uart_port *port)
  107. {
  108. unsigned long reg;
  109. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  110. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  111. struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
  112. reg = rd_regl(port, ureg->sirfsoc_tx_fifo_status);
  113. return (reg & ufifo_st->ff_empty(port->line)) ? TIOCSER_TEMT : 0;
  114. }
  115. static unsigned int sirfsoc_uart_get_mctrl(struct uart_port *port)
  116. {
  117. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  118. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  119. if (!sirfport->hw_flow_ctrl || !sirfport->ms_enabled)
  120. goto cts_asserted;
  121. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  122. if (!(rd_regl(port, ureg->sirfsoc_afc_ctrl) &
  123. SIRFUART_AFC_CTS_STATUS))
  124. goto cts_asserted;
  125. else
  126. goto cts_deasserted;
  127. } else {
  128. if (!gpio_get_value(sirfport->cts_gpio))
  129. goto cts_asserted;
  130. else
  131. goto cts_deasserted;
  132. }
  133. cts_deasserted:
  134. return TIOCM_CAR | TIOCM_DSR;
  135. cts_asserted:
  136. return TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
  137. }
  138. static void sirfsoc_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
  139. {
  140. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  141. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  142. unsigned int assert = mctrl & TIOCM_RTS;
  143. unsigned int val = assert ? SIRFUART_AFC_CTRL_RX_THD : 0x0;
  144. unsigned int current_val;
  145. if (!sirfport->hw_flow_ctrl || !sirfport->ms_enabled)
  146. return;
  147. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  148. current_val = rd_regl(port, ureg->sirfsoc_afc_ctrl) & ~0xFF;
  149. val |= current_val;
  150. wr_regl(port, ureg->sirfsoc_afc_ctrl, val);
  151. } else {
  152. if (!val)
  153. gpio_set_value(sirfport->rts_gpio, 1);
  154. else
  155. gpio_set_value(sirfport->rts_gpio, 0);
  156. }
  157. }
  158. static void sirfsoc_uart_stop_tx(struct uart_port *port)
  159. {
  160. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  161. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  162. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  163. if (IS_DMA_CHAN_VALID(sirfport->tx_dma_no)) {
  164. if (sirfport->tx_dma_state == TX_DMA_RUNNING) {
  165. dmaengine_pause(sirfport->tx_dma_chan);
  166. sirfport->tx_dma_state = TX_DMA_PAUSE;
  167. } else {
  168. if (!sirfport->is_marco)
  169. wr_regl(port, ureg->sirfsoc_int_en_reg,
  170. rd_regl(port, ureg->sirfsoc_int_en_reg) &
  171. ~uint_en->sirfsoc_txfifo_empty_en);
  172. else
  173. wr_regl(port, SIRFUART_INT_EN_CLR,
  174. uint_en->sirfsoc_txfifo_empty_en);
  175. }
  176. } else {
  177. if (!sirfport->is_marco)
  178. wr_regl(port, ureg->sirfsoc_int_en_reg,
  179. rd_regl(port, ureg->sirfsoc_int_en_reg) &
  180. ~uint_en->sirfsoc_txfifo_empty_en);
  181. else
  182. wr_regl(port, SIRFUART_INT_EN_CLR,
  183. uint_en->sirfsoc_txfifo_empty_en);
  184. }
  185. }
  186. static void sirfsoc_uart_tx_with_dma(struct sirfsoc_uart_port *sirfport)
  187. {
  188. struct uart_port *port = &sirfport->port;
  189. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  190. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  191. struct circ_buf *xmit = &port->state->xmit;
  192. unsigned long tran_size;
  193. unsigned long tran_start;
  194. unsigned long pio_tx_size;
  195. tran_size = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
  196. tran_start = (unsigned long)(xmit->buf + xmit->tail);
  197. if (uart_circ_empty(xmit) || uart_tx_stopped(port) ||
  198. !tran_size)
  199. return;
  200. if (sirfport->tx_dma_state == TX_DMA_PAUSE) {
  201. dmaengine_resume(sirfport->tx_dma_chan);
  202. return;
  203. }
  204. if (sirfport->tx_dma_state == TX_DMA_RUNNING)
  205. return;
  206. if (!sirfport->is_marco)
  207. wr_regl(port, ureg->sirfsoc_int_en_reg,
  208. rd_regl(port, ureg->sirfsoc_int_en_reg)&
  209. ~(uint_en->sirfsoc_txfifo_empty_en));
  210. else
  211. wr_regl(port, SIRFUART_INT_EN_CLR,
  212. uint_en->sirfsoc_txfifo_empty_en);
  213. /*
  214. * DMA requires buffer address and buffer length are both aligned with
  215. * 4 bytes, so we use PIO for
  216. * 1. if address is not aligned with 4bytes, use PIO for the first 1~3
  217. * bytes, and move to DMA for the left part aligned with 4bytes
  218. * 2. if buffer length is not aligned with 4bytes, use DMA for aligned
  219. * part first, move to PIO for the left 1~3 bytes
  220. */
  221. if (tran_size < 4 || BYTES_TO_ALIGN(tran_start)) {
  222. wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_STOP);
  223. wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl,
  224. rd_regl(port, ureg->sirfsoc_tx_dma_io_ctrl)|
  225. SIRFUART_IO_MODE);
  226. if (BYTES_TO_ALIGN(tran_start)) {
  227. pio_tx_size = sirfsoc_uart_pio_tx_chars(sirfport,
  228. BYTES_TO_ALIGN(tran_start));
  229. tran_size -= pio_tx_size;
  230. }
  231. if (tran_size < 4)
  232. sirfsoc_uart_pio_tx_chars(sirfport, tran_size);
  233. if (!sirfport->is_marco)
  234. wr_regl(port, ureg->sirfsoc_int_en_reg,
  235. rd_regl(port, ureg->sirfsoc_int_en_reg)|
  236. uint_en->sirfsoc_txfifo_empty_en);
  237. else
  238. wr_regl(port, ureg->sirfsoc_int_en_reg,
  239. uint_en->sirfsoc_txfifo_empty_en);
  240. wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_START);
  241. } else {
  242. /* tx transfer mode switch into dma mode */
  243. wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_STOP);
  244. wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl,
  245. rd_regl(port, ureg->sirfsoc_tx_dma_io_ctrl)&
  246. ~SIRFUART_IO_MODE);
  247. wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_START);
  248. tran_size &= ~(0x3);
  249. sirfport->tx_dma_addr = dma_map_single(port->dev,
  250. xmit->buf + xmit->tail,
  251. tran_size, DMA_TO_DEVICE);
  252. sirfport->tx_dma_desc = dmaengine_prep_slave_single(
  253. sirfport->tx_dma_chan, sirfport->tx_dma_addr,
  254. tran_size, DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
  255. if (!sirfport->tx_dma_desc) {
  256. dev_err(port->dev, "DMA prep slave single fail\n");
  257. return;
  258. }
  259. sirfport->tx_dma_desc->callback =
  260. sirfsoc_uart_tx_dma_complete_callback;
  261. sirfport->tx_dma_desc->callback_param = (void *)sirfport;
  262. sirfport->transfer_size = tran_size;
  263. dmaengine_submit(sirfport->tx_dma_desc);
  264. dma_async_issue_pending(sirfport->tx_dma_chan);
  265. sirfport->tx_dma_state = TX_DMA_RUNNING;
  266. }
  267. }
  268. static void sirfsoc_uart_start_tx(struct uart_port *port)
  269. {
  270. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  271. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  272. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  273. if (IS_DMA_CHAN_VALID(sirfport->tx_dma_no))
  274. sirfsoc_uart_tx_with_dma(sirfport);
  275. else {
  276. sirfsoc_uart_pio_tx_chars(sirfport, 1);
  277. wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_START);
  278. if (!sirfport->is_marco)
  279. wr_regl(port, ureg->sirfsoc_int_en_reg,
  280. rd_regl(port, ureg->sirfsoc_int_en_reg)|
  281. uint_en->sirfsoc_txfifo_empty_en);
  282. else
  283. wr_regl(port, ureg->sirfsoc_int_en_reg,
  284. uint_en->sirfsoc_txfifo_empty_en);
  285. }
  286. }
  287. static void sirfsoc_uart_stop_rx(struct uart_port *port)
  288. {
  289. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  290. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  291. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  292. wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
  293. if (IS_DMA_CHAN_VALID(sirfport->rx_dma_no)) {
  294. if (!sirfport->is_marco)
  295. wr_regl(port, ureg->sirfsoc_int_en_reg,
  296. rd_regl(port, ureg->sirfsoc_int_en_reg) &
  297. ~(SIRFUART_RX_DMA_INT_EN(port, uint_en) |
  298. uint_en->sirfsoc_rx_done_en));
  299. else
  300. wr_regl(port, SIRFUART_INT_EN_CLR,
  301. SIRFUART_RX_DMA_INT_EN(port, uint_en)|
  302. uint_en->sirfsoc_rx_done_en);
  303. dmaengine_terminate_all(sirfport->rx_dma_chan);
  304. } else {
  305. if (!sirfport->is_marco)
  306. wr_regl(port, ureg->sirfsoc_int_en_reg,
  307. rd_regl(port, ureg->sirfsoc_int_en_reg)&
  308. ~(SIRFUART_RX_IO_INT_EN(port, uint_en)));
  309. else
  310. wr_regl(port, SIRFUART_INT_EN_CLR,
  311. SIRFUART_RX_IO_INT_EN(port, uint_en));
  312. }
  313. }
  314. static void sirfsoc_uart_disable_ms(struct uart_port *port)
  315. {
  316. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  317. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  318. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  319. if (!sirfport->hw_flow_ctrl)
  320. return;
  321. sirfport->ms_enabled = false;
  322. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  323. wr_regl(port, ureg->sirfsoc_afc_ctrl,
  324. rd_regl(port, ureg->sirfsoc_afc_ctrl) & ~0x3FF);
  325. if (!sirfport->is_marco)
  326. wr_regl(port, ureg->sirfsoc_int_en_reg,
  327. rd_regl(port, ureg->sirfsoc_int_en_reg)&
  328. ~uint_en->sirfsoc_cts_en);
  329. else
  330. wr_regl(port, SIRFUART_INT_EN_CLR,
  331. uint_en->sirfsoc_cts_en);
  332. } else
  333. disable_irq(gpio_to_irq(sirfport->cts_gpio));
  334. }
  335. static irqreturn_t sirfsoc_uart_usp_cts_handler(int irq, void *dev_id)
  336. {
  337. struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)dev_id;
  338. struct uart_port *port = &sirfport->port;
  339. if (gpio_is_valid(sirfport->cts_gpio) && sirfport->ms_enabled)
  340. uart_handle_cts_change(port,
  341. !gpio_get_value(sirfport->cts_gpio));
  342. return IRQ_HANDLED;
  343. }
  344. static void sirfsoc_uart_enable_ms(struct uart_port *port)
  345. {
  346. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  347. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  348. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  349. if (!sirfport->hw_flow_ctrl)
  350. return;
  351. sirfport->ms_enabled = true;
  352. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  353. wr_regl(port, ureg->sirfsoc_afc_ctrl,
  354. rd_regl(port, ureg->sirfsoc_afc_ctrl) |
  355. SIRFUART_AFC_TX_EN | SIRFUART_AFC_RX_EN);
  356. if (!sirfport->is_marco)
  357. wr_regl(port, ureg->sirfsoc_int_en_reg,
  358. rd_regl(port, ureg->sirfsoc_int_en_reg)
  359. | uint_en->sirfsoc_cts_en);
  360. else
  361. wr_regl(port, ureg->sirfsoc_int_en_reg,
  362. uint_en->sirfsoc_cts_en);
  363. } else
  364. enable_irq(gpio_to_irq(sirfport->cts_gpio));
  365. }
  366. static void sirfsoc_uart_break_ctl(struct uart_port *port, int break_state)
  367. {
  368. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  369. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  370. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  371. unsigned long ulcon = rd_regl(port, ureg->sirfsoc_line_ctrl);
  372. if (break_state)
  373. ulcon |= SIRFUART_SET_BREAK;
  374. else
  375. ulcon &= ~SIRFUART_SET_BREAK;
  376. wr_regl(port, ureg->sirfsoc_line_ctrl, ulcon);
  377. }
  378. }
  379. static unsigned int
  380. sirfsoc_uart_pio_rx_chars(struct uart_port *port, unsigned int max_rx_count)
  381. {
  382. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  383. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  384. struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
  385. unsigned int ch, rx_count = 0;
  386. struct tty_struct *tty;
  387. tty = tty_port_tty_get(&port->state->port);
  388. if (!tty)
  389. return -ENODEV;
  390. while (!(rd_regl(port, ureg->sirfsoc_rx_fifo_status) &
  391. ufifo_st->ff_empty(port->line))) {
  392. ch = rd_regl(port, ureg->sirfsoc_rx_fifo_data) |
  393. SIRFUART_DUMMY_READ;
  394. if (unlikely(uart_handle_sysrq_char(port, ch)))
  395. continue;
  396. uart_insert_char(port, 0, 0, ch, TTY_NORMAL);
  397. rx_count++;
  398. if (rx_count >= max_rx_count)
  399. break;
  400. }
  401. sirfport->rx_io_count += rx_count;
  402. port->icount.rx += rx_count;
  403. spin_unlock(&port->lock);
  404. tty_flip_buffer_push(&port->state->port);
  405. spin_lock(&port->lock);
  406. return rx_count;
  407. }
  408. static unsigned int
  409. sirfsoc_uart_pio_tx_chars(struct sirfsoc_uart_port *sirfport, int count)
  410. {
  411. struct uart_port *port = &sirfport->port;
  412. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  413. struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
  414. struct circ_buf *xmit = &port->state->xmit;
  415. unsigned int num_tx = 0;
  416. while (!uart_circ_empty(xmit) &&
  417. !(rd_regl(port, ureg->sirfsoc_tx_fifo_status) &
  418. ufifo_st->ff_full(port->line)) &&
  419. count--) {
  420. wr_regl(port, ureg->sirfsoc_tx_fifo_data,
  421. xmit->buf[xmit->tail]);
  422. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  423. port->icount.tx++;
  424. num_tx++;
  425. }
  426. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  427. uart_write_wakeup(port);
  428. return num_tx;
  429. }
  430. static void sirfsoc_uart_tx_dma_complete_callback(void *param)
  431. {
  432. struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
  433. struct uart_port *port = &sirfport->port;
  434. struct circ_buf *xmit = &port->state->xmit;
  435. unsigned long flags;
  436. xmit->tail = (xmit->tail + sirfport->transfer_size) &
  437. (UART_XMIT_SIZE - 1);
  438. port->icount.tx += sirfport->transfer_size;
  439. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  440. uart_write_wakeup(port);
  441. if (sirfport->tx_dma_addr)
  442. dma_unmap_single(port->dev, sirfport->tx_dma_addr,
  443. sirfport->transfer_size, DMA_TO_DEVICE);
  444. spin_lock_irqsave(&sirfport->tx_lock, flags);
  445. sirfport->tx_dma_state = TX_DMA_IDLE;
  446. sirfsoc_uart_tx_with_dma(sirfport);
  447. spin_unlock_irqrestore(&sirfport->tx_lock, flags);
  448. }
  449. static void sirfsoc_uart_insert_rx_buf_to_tty(
  450. struct sirfsoc_uart_port *sirfport, int count)
  451. {
  452. struct uart_port *port = &sirfport->port;
  453. struct tty_port *tport = &port->state->port;
  454. int inserted;
  455. inserted = tty_insert_flip_string(tport,
  456. sirfport->rx_dma_items[sirfport->rx_completed].xmit.buf, count);
  457. port->icount.rx += inserted;
  458. tty_flip_buffer_push(tport);
  459. }
  460. static void sirfsoc_rx_submit_one_dma_desc(struct uart_port *port, int index)
  461. {
  462. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  463. sirfport->rx_dma_items[index].xmit.tail =
  464. sirfport->rx_dma_items[index].xmit.head = 0;
  465. sirfport->rx_dma_items[index].desc =
  466. dmaengine_prep_slave_single(sirfport->rx_dma_chan,
  467. sirfport->rx_dma_items[index].dma_addr, SIRFSOC_RX_DMA_BUF_SIZE,
  468. DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
  469. if (!sirfport->rx_dma_items[index].desc) {
  470. dev_err(port->dev, "DMA slave single fail\n");
  471. return;
  472. }
  473. sirfport->rx_dma_items[index].desc->callback =
  474. sirfsoc_uart_rx_dma_complete_callback;
  475. sirfport->rx_dma_items[index].desc->callback_param = sirfport;
  476. sirfport->rx_dma_items[index].cookie =
  477. dmaengine_submit(sirfport->rx_dma_items[index].desc);
  478. dma_async_issue_pending(sirfport->rx_dma_chan);
  479. }
  480. static void sirfsoc_rx_tmo_process_tl(unsigned long param)
  481. {
  482. struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
  483. struct uart_port *port = &sirfport->port;
  484. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  485. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  486. struct sirfsoc_int_status *uint_st = &sirfport->uart_reg->uart_int_st;
  487. unsigned int count;
  488. unsigned long flags;
  489. spin_lock_irqsave(&sirfport->rx_lock, flags);
  490. while (sirfport->rx_completed != sirfport->rx_issued) {
  491. sirfsoc_uart_insert_rx_buf_to_tty(sirfport,
  492. SIRFSOC_RX_DMA_BUF_SIZE);
  493. sirfport->rx_completed++;
  494. sirfport->rx_completed %= SIRFSOC_RX_LOOP_BUF_CNT;
  495. }
  496. count = CIRC_CNT(sirfport->rx_dma_items[sirfport->rx_issued].xmit.head,
  497. sirfport->rx_dma_items[sirfport->rx_issued].xmit.tail,
  498. SIRFSOC_RX_DMA_BUF_SIZE);
  499. if (count > 0)
  500. sirfsoc_uart_insert_rx_buf_to_tty(sirfport, count);
  501. wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl,
  502. rd_regl(port, ureg->sirfsoc_rx_dma_io_ctrl) |
  503. SIRFUART_IO_MODE);
  504. sirfsoc_uart_pio_rx_chars(port, 4 - sirfport->rx_io_count);
  505. spin_unlock_irqrestore(&sirfport->rx_lock, flags);
  506. if (sirfport->rx_io_count == 4) {
  507. spin_lock_irqsave(&sirfport->rx_lock, flags);
  508. sirfport->rx_io_count = 0;
  509. wr_regl(port, ureg->sirfsoc_int_st_reg,
  510. uint_st->sirfsoc_rx_done);
  511. if (!sirfport->is_marco)
  512. wr_regl(port, ureg->sirfsoc_int_en_reg,
  513. rd_regl(port, ureg->sirfsoc_int_en_reg) &
  514. ~(uint_en->sirfsoc_rx_done_en));
  515. else
  516. wr_regl(port, SIRFUART_INT_EN_CLR,
  517. uint_en->sirfsoc_rx_done_en);
  518. spin_unlock_irqrestore(&sirfport->rx_lock, flags);
  519. sirfsoc_uart_start_next_rx_dma(port);
  520. } else {
  521. spin_lock_irqsave(&sirfport->rx_lock, flags);
  522. wr_regl(port, ureg->sirfsoc_int_st_reg,
  523. uint_st->sirfsoc_rx_done);
  524. if (!sirfport->is_marco)
  525. wr_regl(port, ureg->sirfsoc_int_en_reg,
  526. rd_regl(port, ureg->sirfsoc_int_en_reg) |
  527. (uint_en->sirfsoc_rx_done_en));
  528. else
  529. wr_regl(port, ureg->sirfsoc_int_en_reg,
  530. uint_en->sirfsoc_rx_done_en);
  531. spin_unlock_irqrestore(&sirfport->rx_lock, flags);
  532. }
  533. }
  534. static void sirfsoc_uart_handle_rx_tmo(struct sirfsoc_uart_port *sirfport)
  535. {
  536. struct uart_port *port = &sirfport->port;
  537. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  538. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  539. struct dma_tx_state tx_state;
  540. spin_lock(&sirfport->rx_lock);
  541. dmaengine_tx_status(sirfport->rx_dma_chan,
  542. sirfport->rx_dma_items[sirfport->rx_issued].cookie, &tx_state);
  543. dmaengine_terminate_all(sirfport->rx_dma_chan);
  544. sirfport->rx_dma_items[sirfport->rx_issued].xmit.head =
  545. SIRFSOC_RX_DMA_BUF_SIZE - tx_state.residue;
  546. if (!sirfport->is_marco)
  547. wr_regl(port, ureg->sirfsoc_int_en_reg,
  548. rd_regl(port, ureg->sirfsoc_int_en_reg) &
  549. ~(uint_en->sirfsoc_rx_timeout_en));
  550. else
  551. wr_regl(port, SIRFUART_INT_EN_CLR,
  552. uint_en->sirfsoc_rx_timeout_en);
  553. spin_unlock(&sirfport->rx_lock);
  554. tasklet_schedule(&sirfport->rx_tmo_process_tasklet);
  555. }
  556. static void sirfsoc_uart_handle_rx_done(struct sirfsoc_uart_port *sirfport)
  557. {
  558. struct uart_port *port = &sirfport->port;
  559. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  560. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  561. struct sirfsoc_int_status *uint_st = &sirfport->uart_reg->uart_int_st;
  562. sirfsoc_uart_pio_rx_chars(port, 4 - sirfport->rx_io_count);
  563. if (sirfport->rx_io_count == 4) {
  564. sirfport->rx_io_count = 0;
  565. if (!sirfport->is_marco)
  566. wr_regl(port, ureg->sirfsoc_int_en_reg,
  567. rd_regl(port, ureg->sirfsoc_int_en_reg) &
  568. ~(uint_en->sirfsoc_rx_done_en));
  569. else
  570. wr_regl(port, SIRFUART_INT_EN_CLR,
  571. uint_en->sirfsoc_rx_done_en);
  572. wr_regl(port, ureg->sirfsoc_int_st_reg,
  573. uint_st->sirfsoc_rx_timeout);
  574. sirfsoc_uart_start_next_rx_dma(port);
  575. }
  576. }
  577. static irqreturn_t sirfsoc_uart_isr(int irq, void *dev_id)
  578. {
  579. unsigned long intr_status;
  580. unsigned long cts_status;
  581. unsigned long flag = TTY_NORMAL;
  582. struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)dev_id;
  583. struct uart_port *port = &sirfport->port;
  584. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  585. struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
  586. struct sirfsoc_int_status *uint_st = &sirfport->uart_reg->uart_int_st;
  587. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  588. struct uart_state *state = port->state;
  589. struct circ_buf *xmit = &port->state->xmit;
  590. spin_lock(&port->lock);
  591. intr_status = rd_regl(port, ureg->sirfsoc_int_st_reg);
  592. wr_regl(port, ureg->sirfsoc_int_st_reg, intr_status);
  593. intr_status &= rd_regl(port, ureg->sirfsoc_int_en_reg);
  594. if (unlikely(intr_status & (SIRFUART_ERR_INT_STAT(port, uint_st)))) {
  595. if (intr_status & uint_st->sirfsoc_rxd_brk) {
  596. port->icount.brk++;
  597. if (uart_handle_break(port))
  598. goto recv_char;
  599. }
  600. if (intr_status & uint_st->sirfsoc_rx_oflow)
  601. port->icount.overrun++;
  602. if (intr_status & uint_st->sirfsoc_frm_err) {
  603. port->icount.frame++;
  604. flag = TTY_FRAME;
  605. }
  606. if (intr_status & uint_st->sirfsoc_parity_err)
  607. flag = TTY_PARITY;
  608. wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_RESET);
  609. wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
  610. wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_START);
  611. intr_status &= port->read_status_mask;
  612. uart_insert_char(port, intr_status,
  613. uint_en->sirfsoc_rx_oflow_en, 0, flag);
  614. tty_flip_buffer_push(&state->port);
  615. }
  616. recv_char:
  617. if ((sirfport->uart_reg->uart_type == SIRF_REAL_UART) &&
  618. (intr_status & SIRFUART_CTS_INT_ST(uint_st)) &&
  619. !sirfport->tx_dma_state) {
  620. cts_status = rd_regl(port, ureg->sirfsoc_afc_ctrl) &
  621. SIRFUART_AFC_CTS_STATUS;
  622. if (cts_status != 0)
  623. cts_status = 0;
  624. else
  625. cts_status = 1;
  626. uart_handle_cts_change(port, cts_status);
  627. wake_up_interruptible(&state->port.delta_msr_wait);
  628. }
  629. if (IS_DMA_CHAN_VALID(sirfport->rx_dma_no)) {
  630. if (intr_status & uint_st->sirfsoc_rx_timeout)
  631. sirfsoc_uart_handle_rx_tmo(sirfport);
  632. if (intr_status & uint_st->sirfsoc_rx_done)
  633. sirfsoc_uart_handle_rx_done(sirfport);
  634. } else {
  635. if (intr_status & SIRFUART_RX_IO_INT_ST(uint_st))
  636. sirfsoc_uart_pio_rx_chars(port,
  637. SIRFSOC_UART_IO_RX_MAX_CNT);
  638. }
  639. if (intr_status & uint_st->sirfsoc_txfifo_empty) {
  640. if (IS_DMA_CHAN_VALID(sirfport->tx_dma_no))
  641. sirfsoc_uart_tx_with_dma(sirfport);
  642. else {
  643. if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
  644. spin_unlock(&port->lock);
  645. return IRQ_HANDLED;
  646. } else {
  647. sirfsoc_uart_pio_tx_chars(sirfport,
  648. SIRFSOC_UART_IO_TX_REASONABLE_CNT);
  649. if ((uart_circ_empty(xmit)) &&
  650. (rd_regl(port, ureg->sirfsoc_tx_fifo_status) &
  651. ufifo_st->ff_empty(port->line)))
  652. sirfsoc_uart_stop_tx(port);
  653. }
  654. }
  655. }
  656. spin_unlock(&port->lock);
  657. return IRQ_HANDLED;
  658. }
  659. static void sirfsoc_uart_rx_dma_complete_tl(unsigned long param)
  660. {
  661. struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
  662. struct uart_port *port = &sirfport->port;
  663. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  664. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  665. unsigned long flags;
  666. spin_lock_irqsave(&sirfport->rx_lock, flags);
  667. while (sirfport->rx_completed != sirfport->rx_issued) {
  668. sirfsoc_uart_insert_rx_buf_to_tty(sirfport,
  669. SIRFSOC_RX_DMA_BUF_SIZE);
  670. if (rd_regl(port, ureg->sirfsoc_int_en_reg) &
  671. uint_en->sirfsoc_rx_timeout_en)
  672. sirfsoc_rx_submit_one_dma_desc(port,
  673. sirfport->rx_completed++);
  674. else
  675. sirfport->rx_completed++;
  676. sirfport->rx_completed %= SIRFSOC_RX_LOOP_BUF_CNT;
  677. }
  678. spin_unlock_irqrestore(&sirfport->rx_lock, flags);
  679. }
  680. static void sirfsoc_uart_rx_dma_complete_callback(void *param)
  681. {
  682. struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
  683. spin_lock(&sirfport->rx_lock);
  684. sirfport->rx_issued++;
  685. sirfport->rx_issued %= SIRFSOC_RX_LOOP_BUF_CNT;
  686. spin_unlock(&sirfport->rx_lock);
  687. tasklet_schedule(&sirfport->rx_dma_complete_tasklet);
  688. }
  689. /* submit rx dma task into dmaengine */
  690. static void sirfsoc_uart_start_next_rx_dma(struct uart_port *port)
  691. {
  692. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  693. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  694. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  695. unsigned long flags;
  696. int i;
  697. spin_lock_irqsave(&sirfport->rx_lock, flags);
  698. sirfport->rx_io_count = 0;
  699. wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl,
  700. rd_regl(port, ureg->sirfsoc_rx_dma_io_ctrl) &
  701. ~SIRFUART_IO_MODE);
  702. spin_unlock_irqrestore(&sirfport->rx_lock, flags);
  703. for (i = 0; i < SIRFSOC_RX_LOOP_BUF_CNT; i++)
  704. sirfsoc_rx_submit_one_dma_desc(port, i);
  705. sirfport->rx_completed = sirfport->rx_issued = 0;
  706. spin_lock_irqsave(&sirfport->rx_lock, flags);
  707. if (!sirfport->is_marco)
  708. wr_regl(port, ureg->sirfsoc_int_en_reg,
  709. rd_regl(port, ureg->sirfsoc_int_en_reg) |
  710. SIRFUART_RX_DMA_INT_EN(port, uint_en));
  711. else
  712. wr_regl(port, ureg->sirfsoc_int_en_reg,
  713. SIRFUART_RX_DMA_INT_EN(port, uint_en));
  714. spin_unlock_irqrestore(&sirfport->rx_lock, flags);
  715. }
  716. static void sirfsoc_uart_start_rx(struct uart_port *port)
  717. {
  718. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  719. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  720. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  721. sirfport->rx_io_count = 0;
  722. wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_RESET);
  723. wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
  724. wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_START);
  725. if (IS_DMA_CHAN_VALID(sirfport->rx_dma_no))
  726. sirfsoc_uart_start_next_rx_dma(port);
  727. else {
  728. if (!sirfport->is_marco)
  729. wr_regl(port, ureg->sirfsoc_int_en_reg,
  730. rd_regl(port, ureg->sirfsoc_int_en_reg) |
  731. SIRFUART_RX_IO_INT_EN(port, uint_en));
  732. else
  733. wr_regl(port, ureg->sirfsoc_int_en_reg,
  734. SIRFUART_RX_IO_INT_EN(port, uint_en));
  735. }
  736. }
  737. static unsigned int
  738. sirfsoc_usp_calc_sample_div(unsigned long set_rate,
  739. unsigned long ioclk_rate, unsigned long *sample_reg)
  740. {
  741. unsigned long min_delta = ~0UL;
  742. unsigned short sample_div;
  743. unsigned long ioclk_div = 0;
  744. unsigned long temp_delta;
  745. for (sample_div = SIRF_MIN_SAMPLE_DIV;
  746. sample_div <= SIRF_MAX_SAMPLE_DIV; sample_div++) {
  747. temp_delta = ioclk_rate -
  748. (ioclk_rate + (set_rate * sample_div) / 2)
  749. / (set_rate * sample_div) * set_rate * sample_div;
  750. temp_delta = (temp_delta > 0) ? temp_delta : -temp_delta;
  751. if (temp_delta < min_delta) {
  752. ioclk_div = (2 * ioclk_rate /
  753. (set_rate * sample_div) + 1) / 2 - 1;
  754. if (ioclk_div > SIRF_IOCLK_DIV_MAX)
  755. continue;
  756. min_delta = temp_delta;
  757. *sample_reg = sample_div;
  758. if (!temp_delta)
  759. break;
  760. }
  761. }
  762. return ioclk_div;
  763. }
  764. static unsigned int
  765. sirfsoc_uart_calc_sample_div(unsigned long baud_rate,
  766. unsigned long ioclk_rate, unsigned long *set_baud)
  767. {
  768. unsigned long min_delta = ~0UL;
  769. unsigned short sample_div;
  770. unsigned int regv = 0;
  771. unsigned long ioclk_div;
  772. unsigned long baud_tmp;
  773. int temp_delta;
  774. for (sample_div = SIRF_MIN_SAMPLE_DIV;
  775. sample_div <= SIRF_MAX_SAMPLE_DIV; sample_div++) {
  776. ioclk_div = (ioclk_rate / (baud_rate * (sample_div + 1))) - 1;
  777. if (ioclk_div > SIRF_IOCLK_DIV_MAX)
  778. continue;
  779. baud_tmp = ioclk_rate / ((ioclk_div + 1) * (sample_div + 1));
  780. temp_delta = baud_tmp - baud_rate;
  781. temp_delta = (temp_delta > 0) ? temp_delta : -temp_delta;
  782. if (temp_delta < min_delta) {
  783. regv = regv & (~SIRF_IOCLK_DIV_MASK);
  784. regv = regv | ioclk_div;
  785. regv = regv & (~SIRF_SAMPLE_DIV_MASK);
  786. regv = regv | (sample_div << SIRF_SAMPLE_DIV_SHIFT);
  787. min_delta = temp_delta;
  788. *set_baud = baud_tmp;
  789. }
  790. }
  791. return regv;
  792. }
  793. static void sirfsoc_uart_set_termios(struct uart_port *port,
  794. struct ktermios *termios,
  795. struct ktermios *old)
  796. {
  797. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  798. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  799. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  800. unsigned long config_reg = 0;
  801. unsigned long baud_rate;
  802. unsigned long set_baud;
  803. unsigned long flags;
  804. unsigned long ic;
  805. unsigned int clk_div_reg = 0;
  806. unsigned long txfifo_op_reg, ioclk_rate;
  807. unsigned long rx_time_out;
  808. int threshold_div;
  809. u32 data_bit_len, stop_bit_len, len_val;
  810. unsigned long sample_div_reg = 0xf;
  811. ioclk_rate = port->uartclk;
  812. switch (termios->c_cflag & CSIZE) {
  813. default:
  814. case CS8:
  815. data_bit_len = 8;
  816. config_reg |= SIRFUART_DATA_BIT_LEN_8;
  817. break;
  818. case CS7:
  819. data_bit_len = 7;
  820. config_reg |= SIRFUART_DATA_BIT_LEN_7;
  821. break;
  822. case CS6:
  823. data_bit_len = 6;
  824. config_reg |= SIRFUART_DATA_BIT_LEN_6;
  825. break;
  826. case CS5:
  827. data_bit_len = 5;
  828. config_reg |= SIRFUART_DATA_BIT_LEN_5;
  829. break;
  830. }
  831. if (termios->c_cflag & CSTOPB) {
  832. config_reg |= SIRFUART_STOP_BIT_LEN_2;
  833. stop_bit_len = 2;
  834. } else
  835. stop_bit_len = 1;
  836. spin_lock_irqsave(&port->lock, flags);
  837. port->read_status_mask = uint_en->sirfsoc_rx_oflow_en;
  838. port->ignore_status_mask = 0;
  839. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  840. if (termios->c_iflag & INPCK)
  841. port->read_status_mask |= uint_en->sirfsoc_frm_err_en |
  842. uint_en->sirfsoc_parity_err_en;
  843. } else {
  844. if (termios->c_iflag & INPCK)
  845. port->read_status_mask |= uint_en->sirfsoc_frm_err_en;
  846. }
  847. if (termios->c_iflag & (BRKINT | PARMRK))
  848. port->read_status_mask |= uint_en->sirfsoc_rxd_brk_en;
  849. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  850. if (termios->c_iflag & IGNPAR)
  851. port->ignore_status_mask |=
  852. uint_en->sirfsoc_frm_err_en |
  853. uint_en->sirfsoc_parity_err_en;
  854. if (termios->c_cflag & PARENB) {
  855. if (termios->c_cflag & CMSPAR) {
  856. if (termios->c_cflag & PARODD)
  857. config_reg |= SIRFUART_STICK_BIT_MARK;
  858. else
  859. config_reg |= SIRFUART_STICK_BIT_SPACE;
  860. } else if (termios->c_cflag & PARODD) {
  861. config_reg |= SIRFUART_STICK_BIT_ODD;
  862. } else {
  863. config_reg |= SIRFUART_STICK_BIT_EVEN;
  864. }
  865. }
  866. } else {
  867. if (termios->c_iflag & IGNPAR)
  868. port->ignore_status_mask |=
  869. uint_en->sirfsoc_frm_err_en;
  870. if (termios->c_cflag & PARENB)
  871. dev_warn(port->dev,
  872. "USP-UART not support parity err\n");
  873. }
  874. if (termios->c_iflag & IGNBRK) {
  875. port->ignore_status_mask |=
  876. uint_en->sirfsoc_rxd_brk_en;
  877. if (termios->c_iflag & IGNPAR)
  878. port->ignore_status_mask |=
  879. uint_en->sirfsoc_rx_oflow_en;
  880. }
  881. if ((termios->c_cflag & CREAD) == 0)
  882. port->ignore_status_mask |= SIRFUART_DUMMY_READ;
  883. /* Hardware Flow Control Settings */
  884. if (UART_ENABLE_MS(port, termios->c_cflag)) {
  885. if (!sirfport->ms_enabled)
  886. sirfsoc_uart_enable_ms(port);
  887. } else {
  888. if (sirfport->ms_enabled)
  889. sirfsoc_uart_disable_ms(port);
  890. }
  891. baud_rate = uart_get_baud_rate(port, termios, old, 0, 4000000);
  892. if (ioclk_rate == 150000000) {
  893. for (ic = 0; ic < SIRF_BAUD_RATE_SUPPORT_NR; ic++)
  894. if (baud_rate == baudrate_to_regv[ic].baud_rate)
  895. clk_div_reg = baudrate_to_regv[ic].reg_val;
  896. }
  897. set_baud = baud_rate;
  898. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  899. if (unlikely(clk_div_reg == 0))
  900. clk_div_reg = sirfsoc_uart_calc_sample_div(baud_rate,
  901. ioclk_rate, &set_baud);
  902. wr_regl(port, ureg->sirfsoc_divisor, clk_div_reg);
  903. } else {
  904. clk_div_reg = sirfsoc_usp_calc_sample_div(baud_rate,
  905. ioclk_rate, &sample_div_reg);
  906. sample_div_reg--;
  907. set_baud = ((ioclk_rate / (clk_div_reg+1) - 1) /
  908. (sample_div_reg + 1));
  909. /* setting usp mode 2 */
  910. len_val = ((1 << SIRFSOC_USP_MODE2_RXD_DELAY_OFFSET) |
  911. (1 << SIRFSOC_USP_MODE2_TXD_DELAY_OFFSET));
  912. len_val |= ((clk_div_reg & SIRFSOC_USP_MODE2_CLK_DIVISOR_MASK)
  913. << SIRFSOC_USP_MODE2_CLK_DIVISOR_OFFSET);
  914. wr_regl(port, ureg->sirfsoc_mode2, len_val);
  915. }
  916. if (tty_termios_baud_rate(termios))
  917. tty_termios_encode_baud_rate(termios, set_baud, set_baud);
  918. /* set receive timeout && data bits len */
  919. rx_time_out = SIRFSOC_UART_RX_TIMEOUT(set_baud, 20000);
  920. rx_time_out = SIRFUART_RECV_TIMEOUT_VALUE(rx_time_out);
  921. txfifo_op_reg = rd_regl(port, ureg->sirfsoc_tx_fifo_op);
  922. wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_STOP);
  923. wr_regl(port, ureg->sirfsoc_tx_fifo_op,
  924. (txfifo_op_reg & ~SIRFUART_FIFO_START));
  925. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  926. config_reg |= SIRFUART_RECV_TIMEOUT(port, rx_time_out);
  927. wr_regl(port, ureg->sirfsoc_line_ctrl, config_reg);
  928. } else {
  929. /*tx frame ctrl*/
  930. len_val = (data_bit_len - 1) << SIRFSOC_USP_TX_DATA_LEN_OFFSET;
  931. len_val |= (data_bit_len + 1 + stop_bit_len - 1) <<
  932. SIRFSOC_USP_TX_FRAME_LEN_OFFSET;
  933. len_val |= ((data_bit_len - 1) <<
  934. SIRFSOC_USP_TX_SHIFTER_LEN_OFFSET);
  935. len_val |= (((clk_div_reg & 0xc00) >> 10) <<
  936. SIRFSOC_USP_TX_CLK_DIVISOR_OFFSET);
  937. wr_regl(port, ureg->sirfsoc_tx_frame_ctrl, len_val);
  938. /*rx frame ctrl*/
  939. len_val = (data_bit_len - 1) << SIRFSOC_USP_RX_DATA_LEN_OFFSET;
  940. len_val |= (data_bit_len + 1 + stop_bit_len - 1) <<
  941. SIRFSOC_USP_RX_FRAME_LEN_OFFSET;
  942. len_val |= (data_bit_len - 1) <<
  943. SIRFSOC_USP_RX_SHIFTER_LEN_OFFSET;
  944. len_val |= (((clk_div_reg & 0xf000) >> 12) <<
  945. SIRFSOC_USP_RX_CLK_DIVISOR_OFFSET);
  946. wr_regl(port, ureg->sirfsoc_rx_frame_ctrl, len_val);
  947. /*async param*/
  948. wr_regl(port, ureg->sirfsoc_async_param_reg,
  949. (SIRFUART_RECV_TIMEOUT(port, rx_time_out)) |
  950. (sample_div_reg & SIRFSOC_USP_ASYNC_DIV2_MASK) <<
  951. SIRFSOC_USP_ASYNC_DIV2_OFFSET);
  952. }
  953. if (IS_DMA_CHAN_VALID(sirfport->tx_dma_no))
  954. wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl, SIRFUART_DMA_MODE);
  955. else
  956. wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl, SIRFUART_IO_MODE);
  957. if (IS_DMA_CHAN_VALID(sirfport->rx_dma_no))
  958. wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl, SIRFUART_DMA_MODE);
  959. else
  960. wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl, SIRFUART_IO_MODE);
  961. /* Reset Rx/Tx FIFO Threshold level for proper baudrate */
  962. if (set_baud < 1000000)
  963. threshold_div = 1;
  964. else
  965. threshold_div = 2;
  966. wr_regl(port, ureg->sirfsoc_tx_fifo_ctrl,
  967. SIRFUART_FIFO_THD(port) / threshold_div);
  968. wr_regl(port, ureg->sirfsoc_rx_fifo_ctrl,
  969. SIRFUART_FIFO_THD(port) / threshold_div);
  970. txfifo_op_reg |= SIRFUART_FIFO_START;
  971. wr_regl(port, ureg->sirfsoc_tx_fifo_op, txfifo_op_reg);
  972. uart_update_timeout(port, termios->c_cflag, set_baud);
  973. sirfsoc_uart_start_rx(port);
  974. wr_regl(port, ureg->sirfsoc_tx_rx_en, SIRFUART_TX_EN | SIRFUART_RX_EN);
  975. spin_unlock_irqrestore(&port->lock, flags);
  976. }
  977. static unsigned int sirfsoc_uart_init_tx_dma(struct uart_port *port)
  978. {
  979. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  980. dma_cap_mask_t dma_mask;
  981. struct dma_slave_config tx_slv_cfg = {
  982. .dst_maxburst = 2,
  983. };
  984. dma_cap_zero(dma_mask);
  985. dma_cap_set(DMA_SLAVE, dma_mask);
  986. sirfport->tx_dma_chan = dma_request_channel(dma_mask,
  987. (dma_filter_fn)sirfsoc_dma_filter_id,
  988. (void *)sirfport->tx_dma_no);
  989. if (!sirfport->tx_dma_chan) {
  990. dev_err(port->dev, "Uart Request Dma Channel Fail %d\n",
  991. sirfport->tx_dma_no);
  992. return -EPROBE_DEFER;
  993. }
  994. dmaengine_slave_config(sirfport->tx_dma_chan, &tx_slv_cfg);
  995. return 0;
  996. }
  997. static unsigned int sirfsoc_uart_init_rx_dma(struct uart_port *port)
  998. {
  999. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  1000. dma_cap_mask_t dma_mask;
  1001. int ret;
  1002. int i, j;
  1003. struct dma_slave_config slv_cfg = {
  1004. .src_maxburst = 2,
  1005. };
  1006. dma_cap_zero(dma_mask);
  1007. dma_cap_set(DMA_SLAVE, dma_mask);
  1008. sirfport->rx_dma_chan = dma_request_channel(dma_mask,
  1009. (dma_filter_fn)sirfsoc_dma_filter_id,
  1010. (void *)sirfport->rx_dma_no);
  1011. if (!sirfport->rx_dma_chan) {
  1012. dev_err(port->dev, "Uart Request Dma Channel Fail %d\n",
  1013. sirfport->rx_dma_no);
  1014. ret = -EPROBE_DEFER;
  1015. goto request_err;
  1016. }
  1017. for (i = 0; i < SIRFSOC_RX_LOOP_BUF_CNT; i++) {
  1018. sirfport->rx_dma_items[i].xmit.buf =
  1019. dma_alloc_coherent(port->dev, SIRFSOC_RX_DMA_BUF_SIZE,
  1020. &sirfport->rx_dma_items[i].dma_addr, GFP_KERNEL);
  1021. if (!sirfport->rx_dma_items[i].xmit.buf) {
  1022. dev_err(port->dev, "Uart alloc bufa failed\n");
  1023. ret = -ENOMEM;
  1024. goto alloc_coherent_err;
  1025. }
  1026. sirfport->rx_dma_items[i].xmit.head =
  1027. sirfport->rx_dma_items[i].xmit.tail = 0;
  1028. }
  1029. dmaengine_slave_config(sirfport->rx_dma_chan, &slv_cfg);
  1030. return 0;
  1031. alloc_coherent_err:
  1032. for (j = 0; j < i; j++)
  1033. dma_free_coherent(port->dev, SIRFSOC_RX_DMA_BUF_SIZE,
  1034. sirfport->rx_dma_items[j].xmit.buf,
  1035. sirfport->rx_dma_items[j].dma_addr);
  1036. dma_release_channel(sirfport->rx_dma_chan);
  1037. request_err:
  1038. return ret;
  1039. }
  1040. static void sirfsoc_uart_uninit_tx_dma(struct sirfsoc_uart_port *sirfport)
  1041. {
  1042. dmaengine_terminate_all(sirfport->tx_dma_chan);
  1043. dma_release_channel(sirfport->tx_dma_chan);
  1044. }
  1045. static void sirfsoc_uart_uninit_rx_dma(struct sirfsoc_uart_port *sirfport)
  1046. {
  1047. int i;
  1048. struct uart_port *port = &sirfport->port;
  1049. dmaengine_terminate_all(sirfport->rx_dma_chan);
  1050. dma_release_channel(sirfport->rx_dma_chan);
  1051. for (i = 0; i < SIRFSOC_RX_LOOP_BUF_CNT; i++)
  1052. dma_free_coherent(port->dev, SIRFSOC_RX_DMA_BUF_SIZE,
  1053. sirfport->rx_dma_items[i].xmit.buf,
  1054. sirfport->rx_dma_items[i].dma_addr);
  1055. }
  1056. static int sirfsoc_uart_startup(struct uart_port *port)
  1057. {
  1058. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  1059. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  1060. unsigned int index = port->line;
  1061. int ret;
  1062. set_irq_flags(port->irq, IRQF_VALID | IRQF_NOAUTOEN);
  1063. ret = request_irq(port->irq,
  1064. sirfsoc_uart_isr,
  1065. 0,
  1066. SIRFUART_PORT_NAME,
  1067. sirfport);
  1068. if (ret != 0) {
  1069. dev_err(port->dev, "UART%d request IRQ line (%d) failed.\n",
  1070. index, port->irq);
  1071. goto irq_err;
  1072. }
  1073. /* initial hardware settings */
  1074. wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl,
  1075. rd_regl(port, ureg->sirfsoc_tx_dma_io_ctrl) |
  1076. SIRFUART_IO_MODE);
  1077. wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl,
  1078. rd_regl(port, ureg->sirfsoc_rx_dma_io_ctrl) |
  1079. SIRFUART_IO_MODE);
  1080. wr_regl(port, ureg->sirfsoc_tx_dma_io_len, 0);
  1081. wr_regl(port, ureg->sirfsoc_rx_dma_io_len, 0);
  1082. wr_regl(port, ureg->sirfsoc_tx_rx_en, SIRFUART_RX_EN | SIRFUART_TX_EN);
  1083. if (sirfport->uart_reg->uart_type == SIRF_USP_UART)
  1084. wr_regl(port, ureg->sirfsoc_mode1,
  1085. SIRFSOC_USP_ENDIAN_CTRL_LSBF |
  1086. SIRFSOC_USP_EN);
  1087. wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_RESET);
  1088. wr_regl(port, ureg->sirfsoc_tx_fifo_op, 0);
  1089. wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_RESET);
  1090. wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
  1091. wr_regl(port, ureg->sirfsoc_tx_fifo_ctrl, SIRFUART_FIFO_THD(port));
  1092. wr_regl(port, ureg->sirfsoc_rx_fifo_ctrl, SIRFUART_FIFO_THD(port));
  1093. if (IS_DMA_CHAN_VALID(sirfport->rx_dma_no)) {
  1094. ret = sirfsoc_uart_init_rx_dma(port);
  1095. if (ret)
  1096. goto init_rx_err;
  1097. wr_regl(port, ureg->sirfsoc_rx_fifo_level_chk,
  1098. SIRFUART_RX_FIFO_CHK_SC(port->line, 0x4) |
  1099. SIRFUART_RX_FIFO_CHK_LC(port->line, 0xe) |
  1100. SIRFUART_RX_FIFO_CHK_HC(port->line, 0x1b));
  1101. }
  1102. if (IS_DMA_CHAN_VALID(sirfport->tx_dma_no)) {
  1103. sirfsoc_uart_init_tx_dma(port);
  1104. sirfport->tx_dma_state = TX_DMA_IDLE;
  1105. wr_regl(port, ureg->sirfsoc_tx_fifo_level_chk,
  1106. SIRFUART_TX_FIFO_CHK_SC(port->line, 0x1b) |
  1107. SIRFUART_TX_FIFO_CHK_LC(port->line, 0xe) |
  1108. SIRFUART_TX_FIFO_CHK_HC(port->line, 0x4));
  1109. }
  1110. sirfport->ms_enabled = false;
  1111. if (sirfport->uart_reg->uart_type == SIRF_USP_UART &&
  1112. sirfport->hw_flow_ctrl) {
  1113. set_irq_flags(gpio_to_irq(sirfport->cts_gpio),
  1114. IRQF_VALID | IRQF_NOAUTOEN);
  1115. ret = request_irq(gpio_to_irq(sirfport->cts_gpio),
  1116. sirfsoc_uart_usp_cts_handler, IRQF_TRIGGER_FALLING |
  1117. IRQF_TRIGGER_RISING, "usp_cts_irq", sirfport);
  1118. if (ret != 0) {
  1119. dev_err(port->dev, "UART-USP:request gpio irq fail\n");
  1120. goto init_rx_err;
  1121. }
  1122. }
  1123. enable_irq(port->irq);
  1124. return 0;
  1125. init_rx_err:
  1126. free_irq(port->irq, sirfport);
  1127. irq_err:
  1128. return ret;
  1129. }
  1130. static void sirfsoc_uart_shutdown(struct uart_port *port)
  1131. {
  1132. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  1133. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  1134. if (!sirfport->is_marco)
  1135. wr_regl(port, ureg->sirfsoc_int_en_reg, 0);
  1136. else
  1137. wr_regl(port, SIRFUART_INT_EN_CLR, ~0UL);
  1138. free_irq(port->irq, sirfport);
  1139. if (sirfport->ms_enabled)
  1140. sirfsoc_uart_disable_ms(port);
  1141. if (sirfport->uart_reg->uart_type == SIRF_USP_UART &&
  1142. sirfport->hw_flow_ctrl) {
  1143. gpio_set_value(sirfport->rts_gpio, 1);
  1144. free_irq(gpio_to_irq(sirfport->cts_gpio), sirfport);
  1145. }
  1146. if (IS_DMA_CHAN_VALID(sirfport->rx_dma_no))
  1147. sirfsoc_uart_uninit_rx_dma(sirfport);
  1148. if (IS_DMA_CHAN_VALID(sirfport->tx_dma_no)) {
  1149. sirfsoc_uart_uninit_tx_dma(sirfport);
  1150. sirfport->tx_dma_state = TX_DMA_IDLE;
  1151. }
  1152. }
  1153. static const char *sirfsoc_uart_type(struct uart_port *port)
  1154. {
  1155. return port->type == SIRFSOC_PORT_TYPE ? SIRFUART_PORT_NAME : NULL;
  1156. }
  1157. static int sirfsoc_uart_request_port(struct uart_port *port)
  1158. {
  1159. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  1160. struct sirfsoc_uart_param *uart_param = &sirfport->uart_reg->uart_param;
  1161. void *ret;
  1162. ret = request_mem_region(port->mapbase,
  1163. SIRFUART_MAP_SIZE, uart_param->port_name);
  1164. return ret ? 0 : -EBUSY;
  1165. }
  1166. static void sirfsoc_uart_release_port(struct uart_port *port)
  1167. {
  1168. release_mem_region(port->mapbase, SIRFUART_MAP_SIZE);
  1169. }
  1170. static void sirfsoc_uart_config_port(struct uart_port *port, int flags)
  1171. {
  1172. if (flags & UART_CONFIG_TYPE) {
  1173. port->type = SIRFSOC_PORT_TYPE;
  1174. sirfsoc_uart_request_port(port);
  1175. }
  1176. }
  1177. static struct uart_ops sirfsoc_uart_ops = {
  1178. .tx_empty = sirfsoc_uart_tx_empty,
  1179. .get_mctrl = sirfsoc_uart_get_mctrl,
  1180. .set_mctrl = sirfsoc_uart_set_mctrl,
  1181. .stop_tx = sirfsoc_uart_stop_tx,
  1182. .start_tx = sirfsoc_uart_start_tx,
  1183. .stop_rx = sirfsoc_uart_stop_rx,
  1184. .enable_ms = sirfsoc_uart_enable_ms,
  1185. .break_ctl = sirfsoc_uart_break_ctl,
  1186. .startup = sirfsoc_uart_startup,
  1187. .shutdown = sirfsoc_uart_shutdown,
  1188. .set_termios = sirfsoc_uart_set_termios,
  1189. .type = sirfsoc_uart_type,
  1190. .release_port = sirfsoc_uart_release_port,
  1191. .request_port = sirfsoc_uart_request_port,
  1192. .config_port = sirfsoc_uart_config_port,
  1193. };
  1194. #ifdef CONFIG_SERIAL_SIRFSOC_CONSOLE
  1195. static int __init
  1196. sirfsoc_uart_console_setup(struct console *co, char *options)
  1197. {
  1198. unsigned int baud = 115200;
  1199. unsigned int bits = 8;
  1200. unsigned int parity = 'n';
  1201. unsigned int flow = 'n';
  1202. struct uart_port *port = &sirfsoc_uart_ports[co->index].port;
  1203. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  1204. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  1205. if (co->index < 0 || co->index >= SIRFSOC_UART_NR)
  1206. return -EINVAL;
  1207. if (!port->mapbase)
  1208. return -ENODEV;
  1209. /* enable usp in mode1 register */
  1210. if (sirfport->uart_reg->uart_type == SIRF_USP_UART)
  1211. wr_regl(port, ureg->sirfsoc_mode1, SIRFSOC_USP_EN |
  1212. SIRFSOC_USP_ENDIAN_CTRL_LSBF);
  1213. if (options)
  1214. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1215. port->cons = co;
  1216. /* default console tx/rx transfer using io mode */
  1217. sirfport->rx_dma_no = UNVALID_DMA_CHAN;
  1218. sirfport->tx_dma_no = UNVALID_DMA_CHAN;
  1219. return uart_set_options(port, co, baud, parity, bits, flow);
  1220. }
  1221. static void sirfsoc_uart_console_putchar(struct uart_port *port, int ch)
  1222. {
  1223. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  1224. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  1225. struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
  1226. while (rd_regl(port,
  1227. ureg->sirfsoc_tx_fifo_status) & ufifo_st->ff_full(port->line))
  1228. cpu_relax();
  1229. wr_regb(port, ureg->sirfsoc_tx_fifo_data, ch);
  1230. }
  1231. static void sirfsoc_uart_console_write(struct console *co, const char *s,
  1232. unsigned int count)
  1233. {
  1234. struct uart_port *port = &sirfsoc_uart_ports[co->index].port;
  1235. uart_console_write(port, s, count, sirfsoc_uart_console_putchar);
  1236. }
  1237. static struct console sirfsoc_uart_console = {
  1238. .name = SIRFSOC_UART_NAME,
  1239. .device = uart_console_device,
  1240. .flags = CON_PRINTBUFFER,
  1241. .index = -1,
  1242. .write = sirfsoc_uart_console_write,
  1243. .setup = sirfsoc_uart_console_setup,
  1244. .data = &sirfsoc_uart_drv,
  1245. };
  1246. static int __init sirfsoc_uart_console_init(void)
  1247. {
  1248. register_console(&sirfsoc_uart_console);
  1249. return 0;
  1250. }
  1251. console_initcall(sirfsoc_uart_console_init);
  1252. #endif
  1253. static struct uart_driver sirfsoc_uart_drv = {
  1254. .owner = THIS_MODULE,
  1255. .driver_name = SIRFUART_PORT_NAME,
  1256. .nr = SIRFSOC_UART_NR,
  1257. .dev_name = SIRFSOC_UART_NAME,
  1258. .major = SIRFSOC_UART_MAJOR,
  1259. .minor = SIRFSOC_UART_MINOR,
  1260. #ifdef CONFIG_SERIAL_SIRFSOC_CONSOLE
  1261. .cons = &sirfsoc_uart_console,
  1262. #else
  1263. .cons = NULL,
  1264. #endif
  1265. };
  1266. static struct of_device_id sirfsoc_uart_ids[] = {
  1267. { .compatible = "sirf,prima2-uart", .data = &sirfsoc_uart,},
  1268. { .compatible = "sirf,marco-uart", .data = &sirfsoc_uart},
  1269. { .compatible = "sirf,prima2-usp-uart", .data = &sirfsoc_usp},
  1270. {}
  1271. };
  1272. MODULE_DEVICE_TABLE(of, sirfsoc_uart_ids);
  1273. static int sirfsoc_uart_probe(struct platform_device *pdev)
  1274. {
  1275. struct sirfsoc_uart_port *sirfport;
  1276. struct uart_port *port;
  1277. struct resource *res;
  1278. int ret;
  1279. const struct of_device_id *match;
  1280. match = of_match_node(sirfsoc_uart_ids, pdev->dev.of_node);
  1281. if (of_property_read_u32(pdev->dev.of_node, "cell-index", &pdev->id)) {
  1282. dev_err(&pdev->dev,
  1283. "Unable to find cell-index in uart node.\n");
  1284. ret = -EFAULT;
  1285. goto err;
  1286. }
  1287. if (of_device_is_compatible(pdev->dev.of_node, "sirf,prima2-usp-uart"))
  1288. pdev->id += ((struct sirfsoc_uart_register *)
  1289. match->data)->uart_param.register_uart_nr;
  1290. sirfport = &sirfsoc_uart_ports[pdev->id];
  1291. port = &sirfport->port;
  1292. port->dev = &pdev->dev;
  1293. port->private_data = sirfport;
  1294. sirfport->uart_reg = (struct sirfsoc_uart_register *)match->data;
  1295. sirfport->hw_flow_ctrl = of_property_read_bool(pdev->dev.of_node,
  1296. "sirf,uart-has-rtscts");
  1297. if (of_device_is_compatible(pdev->dev.of_node, "sirf,prima2-uart")) {
  1298. sirfport->uart_reg->uart_type = SIRF_REAL_UART;
  1299. if (of_property_read_u32(pdev->dev.of_node,
  1300. "sirf,uart-dma-rx-channel",
  1301. &sirfport->rx_dma_no))
  1302. sirfport->rx_dma_no = UNVALID_DMA_CHAN;
  1303. if (of_property_read_u32(pdev->dev.of_node,
  1304. "sirf,uart-dma-tx-channel",
  1305. &sirfport->tx_dma_no))
  1306. sirfport->tx_dma_no = UNVALID_DMA_CHAN;
  1307. }
  1308. if (of_device_is_compatible(pdev->dev.of_node, "sirf,prima2-usp-uart")) {
  1309. sirfport->uart_reg->uart_type = SIRF_USP_UART;
  1310. if (of_property_read_u32(pdev->dev.of_node,
  1311. "sirf,usp-dma-rx-channel",
  1312. &sirfport->rx_dma_no))
  1313. sirfport->rx_dma_no = UNVALID_DMA_CHAN;
  1314. if (of_property_read_u32(pdev->dev.of_node,
  1315. "sirf,usp-dma-tx-channel",
  1316. &sirfport->tx_dma_no))
  1317. sirfport->tx_dma_no = UNVALID_DMA_CHAN;
  1318. if (!sirfport->hw_flow_ctrl)
  1319. goto usp_no_flow_control;
  1320. if (of_find_property(pdev->dev.of_node, "cts-gpios", NULL))
  1321. sirfport->cts_gpio = of_get_named_gpio(
  1322. pdev->dev.of_node, "cts-gpios", 0);
  1323. else
  1324. sirfport->cts_gpio = -1;
  1325. if (of_find_property(pdev->dev.of_node, "rts-gpios", NULL))
  1326. sirfport->rts_gpio = of_get_named_gpio(
  1327. pdev->dev.of_node, "rts-gpios", 0);
  1328. else
  1329. sirfport->rts_gpio = -1;
  1330. if ((!gpio_is_valid(sirfport->cts_gpio) ||
  1331. !gpio_is_valid(sirfport->rts_gpio))) {
  1332. ret = -EINVAL;
  1333. dev_err(&pdev->dev,
  1334. "Usp flow control must have cts and rts gpio");
  1335. goto err;
  1336. }
  1337. ret = devm_gpio_request(&pdev->dev, sirfport->cts_gpio,
  1338. "usp-cts-gpio");
  1339. if (ret) {
  1340. dev_err(&pdev->dev, "Unable request cts gpio");
  1341. goto err;
  1342. }
  1343. gpio_direction_input(sirfport->cts_gpio);
  1344. ret = devm_gpio_request(&pdev->dev, sirfport->rts_gpio,
  1345. "usp-rts-gpio");
  1346. if (ret) {
  1347. dev_err(&pdev->dev, "Unable request rts gpio");
  1348. goto err;
  1349. }
  1350. gpio_direction_output(sirfport->rts_gpio, 1);
  1351. }
  1352. usp_no_flow_control:
  1353. if (of_device_is_compatible(pdev->dev.of_node, "sirf,marco-uart"))
  1354. sirfport->is_marco = true;
  1355. if (of_property_read_u32(pdev->dev.of_node,
  1356. "fifosize",
  1357. &port->fifosize)) {
  1358. dev_err(&pdev->dev,
  1359. "Unable to find fifosize in uart node.\n");
  1360. ret = -EFAULT;
  1361. goto err;
  1362. }
  1363. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1364. if (res == NULL) {
  1365. dev_err(&pdev->dev, "Insufficient resources.\n");
  1366. ret = -EFAULT;
  1367. goto err;
  1368. }
  1369. spin_lock_init(&sirfport->rx_lock);
  1370. spin_lock_init(&sirfport->tx_lock);
  1371. tasklet_init(&sirfport->rx_dma_complete_tasklet,
  1372. sirfsoc_uart_rx_dma_complete_tl, (unsigned long)sirfport);
  1373. tasklet_init(&sirfport->rx_tmo_process_tasklet,
  1374. sirfsoc_rx_tmo_process_tl, (unsigned long)sirfport);
  1375. port->mapbase = res->start;
  1376. port->membase = devm_ioremap(&pdev->dev, res->start, resource_size(res));
  1377. if (!port->membase) {
  1378. dev_err(&pdev->dev, "Cannot remap resource.\n");
  1379. ret = -ENOMEM;
  1380. goto err;
  1381. }
  1382. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1383. if (res == NULL) {
  1384. dev_err(&pdev->dev, "Insufficient resources.\n");
  1385. ret = -EFAULT;
  1386. goto err;
  1387. }
  1388. port->irq = res->start;
  1389. sirfport->clk = clk_get(&pdev->dev, NULL);
  1390. if (IS_ERR(sirfport->clk)) {
  1391. ret = PTR_ERR(sirfport->clk);
  1392. goto err;
  1393. }
  1394. clk_prepare_enable(sirfport->clk);
  1395. port->uartclk = clk_get_rate(sirfport->clk);
  1396. port->ops = &sirfsoc_uart_ops;
  1397. spin_lock_init(&port->lock);
  1398. platform_set_drvdata(pdev, sirfport);
  1399. ret = uart_add_one_port(&sirfsoc_uart_drv, port);
  1400. if (ret != 0) {
  1401. dev_err(&pdev->dev, "Cannot add UART port(%d).\n", pdev->id);
  1402. goto port_err;
  1403. }
  1404. return 0;
  1405. port_err:
  1406. clk_disable_unprepare(sirfport->clk);
  1407. clk_put(sirfport->clk);
  1408. err:
  1409. return ret;
  1410. }
  1411. static int sirfsoc_uart_remove(struct platform_device *pdev)
  1412. {
  1413. struct sirfsoc_uart_port *sirfport = platform_get_drvdata(pdev);
  1414. struct uart_port *port = &sirfport->port;
  1415. clk_disable_unprepare(sirfport->clk);
  1416. clk_put(sirfport->clk);
  1417. uart_remove_one_port(&sirfsoc_uart_drv, port);
  1418. return 0;
  1419. }
  1420. static int
  1421. sirfsoc_uart_suspend(struct platform_device *pdev, pm_message_t state)
  1422. {
  1423. struct sirfsoc_uart_port *sirfport = platform_get_drvdata(pdev);
  1424. struct uart_port *port = &sirfport->port;
  1425. uart_suspend_port(&sirfsoc_uart_drv, port);
  1426. return 0;
  1427. }
  1428. static int sirfsoc_uart_resume(struct platform_device *pdev)
  1429. {
  1430. struct sirfsoc_uart_port *sirfport = platform_get_drvdata(pdev);
  1431. struct uart_port *port = &sirfport->port;
  1432. uart_resume_port(&sirfsoc_uart_drv, port);
  1433. return 0;
  1434. }
  1435. static struct platform_driver sirfsoc_uart_driver = {
  1436. .probe = sirfsoc_uart_probe,
  1437. .remove = sirfsoc_uart_remove,
  1438. .suspend = sirfsoc_uart_suspend,
  1439. .resume = sirfsoc_uart_resume,
  1440. .driver = {
  1441. .name = SIRFUART_PORT_NAME,
  1442. .owner = THIS_MODULE,
  1443. .of_match_table = sirfsoc_uart_ids,
  1444. },
  1445. };
  1446. static int __init sirfsoc_uart_init(void)
  1447. {
  1448. int ret = 0;
  1449. ret = uart_register_driver(&sirfsoc_uart_drv);
  1450. if (ret)
  1451. goto out;
  1452. ret = platform_driver_register(&sirfsoc_uart_driver);
  1453. if (ret)
  1454. uart_unregister_driver(&sirfsoc_uart_drv);
  1455. out:
  1456. return ret;
  1457. }
  1458. module_init(sirfsoc_uart_init);
  1459. static void __exit sirfsoc_uart_exit(void)
  1460. {
  1461. platform_driver_unregister(&sirfsoc_uart_driver);
  1462. uart_unregister_driver(&sirfsoc_uart_drv);
  1463. }
  1464. module_exit(sirfsoc_uart_exit);
  1465. MODULE_LICENSE("GPL v2");
  1466. MODULE_AUTHOR("Bin Shi <Bin.Shi@csr.com>, Rong Wang<Rong.Wang@csr.com>");
  1467. MODULE_DESCRIPTION("CSR SiRFprimaII Uart Driver");