psb_drv.h 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031
  1. /**************************************************************************
  2. * Copyright (c) 2007-2011, Intel Corporation.
  3. * All Rights Reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  17. *
  18. **************************************************************************/
  19. #ifndef _PSB_DRV_H_
  20. #define _PSB_DRV_H_
  21. #include <linux/kref.h>
  22. #include <drm/drmP.h>
  23. #include <drm/drm_global.h>
  24. #include <drm/gma_drm.h>
  25. #include "psb_reg.h"
  26. #include "psb_intel_drv.h"
  27. #include "gma_display.h"
  28. #include "intel_bios.h"
  29. #include "gtt.h"
  30. #include "power.h"
  31. #include "opregion.h"
  32. #include "oaktrail.h"
  33. /* Append new drm mode definition here, align with libdrm definition */
  34. #define DRM_MODE_SCALE_NO_SCALE 2
  35. enum {
  36. CHIP_PSB_8108 = 0, /* Poulsbo */
  37. CHIP_PSB_8109 = 1, /* Poulsbo */
  38. CHIP_MRST_4100 = 2, /* Moorestown/Oaktrail */
  39. CHIP_MFLD_0130 = 3, /* Medfield */
  40. };
  41. #define IS_PSB(dev) (((dev)->pdev->device & 0xfffe) == 0x8108)
  42. #define IS_MRST(dev) (((dev)->pdev->device & 0xfff0) == 0x4100)
  43. #define IS_MFLD(dev) (((dev)->pdev->device & 0xfff8) == 0x0130)
  44. #define IS_CDV(dev) (((dev)->pdev->device & 0xfff0) == 0x0be0)
  45. /*
  46. * Driver definitions
  47. */
  48. #define DRIVER_NAME "gma500"
  49. #define DRIVER_DESC "DRM driver for the Intel GMA500"
  50. #define PSB_DRM_DRIVER_DATE "2011-06-06"
  51. #define PSB_DRM_DRIVER_MAJOR 1
  52. #define PSB_DRM_DRIVER_MINOR 0
  53. #define PSB_DRM_DRIVER_PATCHLEVEL 0
  54. /*
  55. * Hardware offsets
  56. */
  57. #define PSB_VDC_OFFSET 0x00000000
  58. #define PSB_VDC_SIZE 0x000080000
  59. #define MRST_MMIO_SIZE 0x0000C0000
  60. #define MDFLD_MMIO_SIZE 0x000100000
  61. #define PSB_SGX_SIZE 0x8000
  62. #define PSB_SGX_OFFSET 0x00040000
  63. #define MRST_SGX_OFFSET 0x00080000
  64. /*
  65. * PCI resource identifiers
  66. */
  67. #define PSB_MMIO_RESOURCE 0
  68. #define PSB_AUX_RESOURCE 0
  69. #define PSB_GATT_RESOURCE 2
  70. #define PSB_GTT_RESOURCE 3
  71. /*
  72. * PCI configuration
  73. */
  74. #define PSB_GMCH_CTRL 0x52
  75. #define PSB_BSM 0x5C
  76. #define _PSB_GMCH_ENABLED 0x4
  77. #define PSB_PGETBL_CTL 0x2020
  78. #define _PSB_PGETBL_ENABLED 0x00000001
  79. #define PSB_SGX_2D_SLAVE_PORT 0x4000
  80. /* To get rid of */
  81. #define PSB_TT_PRIV0_LIMIT (256*1024*1024)
  82. #define PSB_TT_PRIV0_PLIMIT (PSB_TT_PRIV0_LIMIT >> PAGE_SHIFT)
  83. /*
  84. * SGX side MMU definitions (these can probably go)
  85. */
  86. /*
  87. * Flags for external memory type field.
  88. */
  89. #define PSB_MMU_CACHED_MEMORY 0x0001 /* Bind to MMU only */
  90. #define PSB_MMU_RO_MEMORY 0x0002 /* MMU RO memory */
  91. #define PSB_MMU_WO_MEMORY 0x0004 /* MMU WO memory */
  92. /*
  93. * PTE's and PDE's
  94. */
  95. #define PSB_PDE_MASK 0x003FFFFF
  96. #define PSB_PDE_SHIFT 22
  97. #define PSB_PTE_SHIFT 12
  98. /*
  99. * Cache control
  100. */
  101. #define PSB_PTE_VALID 0x0001 /* PTE / PDE valid */
  102. #define PSB_PTE_WO 0x0002 /* Write only */
  103. #define PSB_PTE_RO 0x0004 /* Read only */
  104. #define PSB_PTE_CACHED 0x0008 /* CPU cache coherent */
  105. /*
  106. * VDC registers and bits
  107. */
  108. #define PSB_MSVDX_CLOCKGATING 0x2064
  109. #define PSB_TOPAZ_CLOCKGATING 0x2068
  110. #define PSB_HWSTAM 0x2098
  111. #define PSB_INSTPM 0x20C0
  112. #define PSB_INT_IDENTITY_R 0x20A4
  113. #define _PSB_IRQ_ASLE (1<<0)
  114. #define _MDFLD_PIPEC_EVENT_FLAG (1<<2)
  115. #define _MDFLD_PIPEC_VBLANK_FLAG (1<<3)
  116. #define _PSB_DPST_PIPEB_FLAG (1<<4)
  117. #define _MDFLD_PIPEB_EVENT_FLAG (1<<4)
  118. #define _PSB_VSYNC_PIPEB_FLAG (1<<5)
  119. #define _PSB_DPST_PIPEA_FLAG (1<<6)
  120. #define _PSB_PIPEA_EVENT_FLAG (1<<6)
  121. #define _PSB_VSYNC_PIPEA_FLAG (1<<7)
  122. #define _MDFLD_MIPIA_FLAG (1<<16)
  123. #define _MDFLD_MIPIC_FLAG (1<<17)
  124. #define _PSB_IRQ_DISP_HOTSYNC (1<<17)
  125. #define _PSB_IRQ_SGX_FLAG (1<<18)
  126. #define _PSB_IRQ_MSVDX_FLAG (1<<19)
  127. #define _LNC_IRQ_TOPAZ_FLAG (1<<20)
  128. #define _PSB_PIPE_EVENT_FLAG (_PSB_VSYNC_PIPEA_FLAG | \
  129. _PSB_VSYNC_PIPEB_FLAG)
  130. /* This flag includes all the display IRQ bits excepts the vblank irqs. */
  131. #define _MDFLD_DISP_ALL_IRQ_FLAG (_MDFLD_PIPEC_EVENT_FLAG | \
  132. _MDFLD_PIPEB_EVENT_FLAG | \
  133. _PSB_PIPEA_EVENT_FLAG | \
  134. _PSB_VSYNC_PIPEA_FLAG | \
  135. _MDFLD_MIPIA_FLAG | \
  136. _MDFLD_MIPIC_FLAG)
  137. #define PSB_INT_IDENTITY_R 0x20A4
  138. #define PSB_INT_MASK_R 0x20A8
  139. #define PSB_INT_ENABLE_R 0x20A0
  140. #define _PSB_MMU_ER_MASK 0x0001FF00
  141. #define _PSB_MMU_ER_HOST (1 << 16)
  142. #define GPIOA 0x5010
  143. #define GPIOB 0x5014
  144. #define GPIOC 0x5018
  145. #define GPIOD 0x501c
  146. #define GPIOE 0x5020
  147. #define GPIOF 0x5024
  148. #define GPIOG 0x5028
  149. #define GPIOH 0x502c
  150. #define GPIO_CLOCK_DIR_MASK (1 << 0)
  151. #define GPIO_CLOCK_DIR_IN (0 << 1)
  152. #define GPIO_CLOCK_DIR_OUT (1 << 1)
  153. #define GPIO_CLOCK_VAL_MASK (1 << 2)
  154. #define GPIO_CLOCK_VAL_OUT (1 << 3)
  155. #define GPIO_CLOCK_VAL_IN (1 << 4)
  156. #define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
  157. #define GPIO_DATA_DIR_MASK (1 << 8)
  158. #define GPIO_DATA_DIR_IN (0 << 9)
  159. #define GPIO_DATA_DIR_OUT (1 << 9)
  160. #define GPIO_DATA_VAL_MASK (1 << 10)
  161. #define GPIO_DATA_VAL_OUT (1 << 11)
  162. #define GPIO_DATA_VAL_IN (1 << 12)
  163. #define GPIO_DATA_PULLUP_DISABLE (1 << 13)
  164. #define VCLK_DIVISOR_VGA0 0x6000
  165. #define VCLK_DIVISOR_VGA1 0x6004
  166. #define VCLK_POST_DIV 0x6010
  167. #define PSB_COMM_2D (PSB_ENGINE_2D << 4)
  168. #define PSB_COMM_3D (PSB_ENGINE_3D << 4)
  169. #define PSB_COMM_TA (PSB_ENGINE_TA << 4)
  170. #define PSB_COMM_HP (PSB_ENGINE_HP << 4)
  171. #define PSB_COMM_USER_IRQ (1024 >> 2)
  172. #define PSB_COMM_USER_IRQ_LOST (PSB_COMM_USER_IRQ + 1)
  173. #define PSB_COMM_FW (2048 >> 2)
  174. #define PSB_UIRQ_VISTEST 1
  175. #define PSB_UIRQ_OOM_REPLY 2
  176. #define PSB_UIRQ_FIRE_TA_REPLY 3
  177. #define PSB_UIRQ_FIRE_RASTER_REPLY 4
  178. #define PSB_2D_SIZE (256*1024*1024)
  179. #define PSB_MAX_RELOC_PAGES 1024
  180. #define PSB_LOW_REG_OFFS 0x0204
  181. #define PSB_HIGH_REG_OFFS 0x0600
  182. #define PSB_NUM_VBLANKS 2
  183. #define PSB_2D_SIZE (256*1024*1024)
  184. #define PSB_MAX_RELOC_PAGES 1024
  185. #define PSB_LOW_REG_OFFS 0x0204
  186. #define PSB_HIGH_REG_OFFS 0x0600
  187. #define PSB_NUM_VBLANKS 2
  188. #define PSB_WATCHDOG_DELAY (DRM_HZ * 2)
  189. #define PSB_LID_DELAY (DRM_HZ / 10)
  190. #define MDFLD_PNW_B0 0x04
  191. #define MDFLD_PNW_C0 0x08
  192. #define MDFLD_DSR_2D_3D_0 (1 << 0)
  193. #define MDFLD_DSR_2D_3D_2 (1 << 1)
  194. #define MDFLD_DSR_CURSOR_0 (1 << 2)
  195. #define MDFLD_DSR_CURSOR_2 (1 << 3)
  196. #define MDFLD_DSR_OVERLAY_0 (1 << 4)
  197. #define MDFLD_DSR_OVERLAY_2 (1 << 5)
  198. #define MDFLD_DSR_MIPI_CONTROL (1 << 6)
  199. #define MDFLD_DSR_DAMAGE_MASK_0 ((1 << 0) | (1 << 2) | (1 << 4))
  200. #define MDFLD_DSR_DAMAGE_MASK_2 ((1 << 1) | (1 << 3) | (1 << 5))
  201. #define MDFLD_DSR_2D_3D (MDFLD_DSR_2D_3D_0 | MDFLD_DSR_2D_3D_2)
  202. #define MDFLD_DSR_RR 45
  203. #define MDFLD_DPU_ENABLE (1 << 31)
  204. #define MDFLD_DSR_FULLSCREEN (1 << 30)
  205. #define MDFLD_DSR_DELAY (DRM_HZ / MDFLD_DSR_RR)
  206. #define PSB_PWR_STATE_ON 1
  207. #define PSB_PWR_STATE_OFF 2
  208. #define PSB_PMPOLICY_NOPM 0
  209. #define PSB_PMPOLICY_CLOCKGATING 1
  210. #define PSB_PMPOLICY_POWERDOWN 2
  211. #define PSB_PMSTATE_POWERUP 0
  212. #define PSB_PMSTATE_CLOCKGATED 1
  213. #define PSB_PMSTATE_POWERDOWN 2
  214. #define PSB_PCIx_MSI_ADDR_LOC 0x94
  215. #define PSB_PCIx_MSI_DATA_LOC 0x98
  216. /* Medfield crystal settings */
  217. #define KSEL_CRYSTAL_19 1
  218. #define KSEL_BYPASS_19 5
  219. #define KSEL_BYPASS_25 6
  220. #define KSEL_BYPASS_83_100 7
  221. struct opregion_header;
  222. struct opregion_acpi;
  223. struct opregion_swsci;
  224. struct opregion_asle;
  225. struct psb_intel_opregion {
  226. struct opregion_header *header;
  227. struct opregion_acpi *acpi;
  228. struct opregion_swsci *swsci;
  229. struct opregion_asle *asle;
  230. void *vbt;
  231. u32 __iomem *lid_state;
  232. };
  233. struct sdvo_device_mapping {
  234. u8 initialized;
  235. u8 dvo_port;
  236. u8 slave_addr;
  237. u8 dvo_wiring;
  238. u8 i2c_pin;
  239. u8 i2c_speed;
  240. u8 ddc_pin;
  241. };
  242. struct intel_gmbus {
  243. struct i2c_adapter adapter;
  244. struct i2c_adapter *force_bit;
  245. u32 reg0;
  246. };
  247. /*
  248. * Register offset maps
  249. */
  250. struct psb_offset {
  251. u32 fp0;
  252. u32 fp1;
  253. u32 cntr;
  254. u32 conf;
  255. u32 src;
  256. u32 dpll;
  257. u32 dpll_md;
  258. u32 htotal;
  259. u32 hblank;
  260. u32 hsync;
  261. u32 vtotal;
  262. u32 vblank;
  263. u32 vsync;
  264. u32 stride;
  265. u32 size;
  266. u32 pos;
  267. u32 surf;
  268. u32 addr;
  269. u32 base;
  270. u32 status;
  271. u32 linoff;
  272. u32 tileoff;
  273. u32 palette;
  274. };
  275. /*
  276. * Register save state. This is used to hold the context when the
  277. * device is powered off. In the case of Oaktrail this can (but does not
  278. * yet) include screen blank. Operations occuring during the save
  279. * update the register cache instead.
  280. */
  281. /*
  282. * Common status for pipes.
  283. */
  284. struct psb_pipe {
  285. u32 fp0;
  286. u32 fp1;
  287. u32 cntr;
  288. u32 conf;
  289. u32 src;
  290. u32 dpll;
  291. u32 dpll_md;
  292. u32 htotal;
  293. u32 hblank;
  294. u32 hsync;
  295. u32 vtotal;
  296. u32 vblank;
  297. u32 vsync;
  298. u32 stride;
  299. u32 size;
  300. u32 pos;
  301. u32 base;
  302. u32 surf;
  303. u32 addr;
  304. u32 status;
  305. u32 linoff;
  306. u32 tileoff;
  307. u32 palette[256];
  308. };
  309. struct psb_state {
  310. uint32_t saveVCLK_DIVISOR_VGA0;
  311. uint32_t saveVCLK_DIVISOR_VGA1;
  312. uint32_t saveVCLK_POST_DIV;
  313. uint32_t saveVGACNTRL;
  314. uint32_t saveADPA;
  315. uint32_t saveLVDS;
  316. uint32_t saveDVOA;
  317. uint32_t saveDVOB;
  318. uint32_t saveDVOC;
  319. uint32_t savePP_ON;
  320. uint32_t savePP_OFF;
  321. uint32_t savePP_CONTROL;
  322. uint32_t savePP_CYCLE;
  323. uint32_t savePFIT_CONTROL;
  324. uint32_t saveCLOCKGATING;
  325. uint32_t saveDSPARB;
  326. uint32_t savePFIT_AUTO_RATIOS;
  327. uint32_t savePFIT_PGM_RATIOS;
  328. uint32_t savePP_ON_DELAYS;
  329. uint32_t savePP_OFF_DELAYS;
  330. uint32_t savePP_DIVISOR;
  331. uint32_t saveBCLRPAT_A;
  332. uint32_t saveBCLRPAT_B;
  333. uint32_t savePERF_MODE;
  334. uint32_t saveDSPFW1;
  335. uint32_t saveDSPFW2;
  336. uint32_t saveDSPFW3;
  337. uint32_t saveDSPFW4;
  338. uint32_t saveDSPFW5;
  339. uint32_t saveDSPFW6;
  340. uint32_t saveCHICKENBIT;
  341. uint32_t saveDSPACURSOR_CTRL;
  342. uint32_t saveDSPBCURSOR_CTRL;
  343. uint32_t saveDSPACURSOR_BASE;
  344. uint32_t saveDSPBCURSOR_BASE;
  345. uint32_t saveDSPACURSOR_POS;
  346. uint32_t saveDSPBCURSOR_POS;
  347. uint32_t saveOV_OVADD;
  348. uint32_t saveOV_OGAMC0;
  349. uint32_t saveOV_OGAMC1;
  350. uint32_t saveOV_OGAMC2;
  351. uint32_t saveOV_OGAMC3;
  352. uint32_t saveOV_OGAMC4;
  353. uint32_t saveOV_OGAMC5;
  354. uint32_t saveOVC_OVADD;
  355. uint32_t saveOVC_OGAMC0;
  356. uint32_t saveOVC_OGAMC1;
  357. uint32_t saveOVC_OGAMC2;
  358. uint32_t saveOVC_OGAMC3;
  359. uint32_t saveOVC_OGAMC4;
  360. uint32_t saveOVC_OGAMC5;
  361. /* DPST register save */
  362. uint32_t saveHISTOGRAM_INT_CONTROL_REG;
  363. uint32_t saveHISTOGRAM_LOGIC_CONTROL_REG;
  364. uint32_t savePWM_CONTROL_LOGIC;
  365. };
  366. struct medfield_state {
  367. uint32_t saveMIPI;
  368. uint32_t saveMIPI_C;
  369. uint32_t savePFIT_CONTROL;
  370. uint32_t savePFIT_PGM_RATIOS;
  371. uint32_t saveHDMIPHYMISCCTL;
  372. uint32_t saveHDMIB_CONTROL;
  373. };
  374. struct cdv_state {
  375. uint32_t saveDSPCLK_GATE_D;
  376. uint32_t saveRAMCLK_GATE_D;
  377. uint32_t saveDSPARB;
  378. uint32_t saveDSPFW[6];
  379. uint32_t saveADPA;
  380. uint32_t savePP_CONTROL;
  381. uint32_t savePFIT_PGM_RATIOS;
  382. uint32_t saveLVDS;
  383. uint32_t savePFIT_CONTROL;
  384. uint32_t savePP_ON_DELAYS;
  385. uint32_t savePP_OFF_DELAYS;
  386. uint32_t savePP_CYCLE;
  387. uint32_t saveVGACNTRL;
  388. uint32_t saveIER;
  389. uint32_t saveIMR;
  390. u8 saveLBB;
  391. };
  392. struct psb_save_area {
  393. struct psb_pipe pipe[3];
  394. uint32_t saveBSM;
  395. uint32_t saveVBT;
  396. union {
  397. struct psb_state psb;
  398. struct medfield_state mdfld;
  399. struct cdv_state cdv;
  400. };
  401. uint32_t saveBLC_PWM_CTL2;
  402. uint32_t saveBLC_PWM_CTL;
  403. };
  404. struct psb_ops;
  405. #define PSB_NUM_PIPE 3
  406. struct drm_psb_private {
  407. struct drm_device *dev;
  408. struct pci_dev *aux_pdev; /* Currently only used by mrst */
  409. const struct psb_ops *ops;
  410. const struct psb_offset *regmap;
  411. struct child_device_config *child_dev;
  412. int child_dev_num;
  413. struct psb_gtt gtt;
  414. /* GTT Memory manager */
  415. struct psb_gtt_mm *gtt_mm;
  416. struct page *scratch_page;
  417. u32 __iomem *gtt_map;
  418. uint32_t stolen_base;
  419. u8 __iomem *vram_addr;
  420. unsigned long vram_stolen_size;
  421. int gtt_initialized;
  422. u16 gmch_ctrl; /* Saved GTT setup */
  423. u32 pge_ctl;
  424. struct mutex gtt_mutex;
  425. struct resource *gtt_mem; /* Our PCI resource */
  426. struct psb_mmu_driver *mmu;
  427. struct psb_mmu_pd *pf_pd;
  428. /*
  429. * Register base
  430. */
  431. uint8_t __iomem *sgx_reg;
  432. uint8_t __iomem *vdc_reg;
  433. uint8_t __iomem *aux_reg; /* Auxillary vdc pipe regs */
  434. uint32_t gatt_free_offset;
  435. /*
  436. * Fencing / irq.
  437. */
  438. uint32_t vdc_irq_mask;
  439. uint32_t pipestat[PSB_NUM_PIPE];
  440. spinlock_t irqmask_lock;
  441. /*
  442. * Power
  443. */
  444. bool suspended;
  445. bool display_power;
  446. int display_count;
  447. /*
  448. * Modesetting
  449. */
  450. struct psb_intel_mode_device mode_dev;
  451. bool modeset; /* true if we have done the mode_device setup */
  452. struct drm_crtc *plane_to_crtc_mapping[PSB_NUM_PIPE];
  453. struct drm_crtc *pipe_to_crtc_mapping[PSB_NUM_PIPE];
  454. uint32_t num_pipe;
  455. /*
  456. * OSPM info (Power management base) (can go ?)
  457. */
  458. uint32_t ospm_base;
  459. /*
  460. * Sizes info
  461. */
  462. u32 fuse_reg_value;
  463. u32 video_device_fuse;
  464. /* PCI revision ID for B0:D2:F0 */
  465. uint8_t platform_rev_id;
  466. /* gmbus */
  467. struct intel_gmbus *gmbus;
  468. uint8_t __iomem *gmbus_reg;
  469. /* Used by SDVO */
  470. int crt_ddc_pin;
  471. /* FIXME: The mappings should be parsed from bios but for now we can
  472. pretend there are no mappings available */
  473. struct sdvo_device_mapping sdvo_mappings[2];
  474. u32 hotplug_supported_mask;
  475. struct drm_property *broadcast_rgb_property;
  476. struct drm_property *force_audio_property;
  477. /*
  478. * LVDS info
  479. */
  480. int backlight_duty_cycle; /* restore backlight to this value */
  481. bool panel_wants_dither;
  482. struct drm_display_mode *panel_fixed_mode;
  483. struct drm_display_mode *lfp_lvds_vbt_mode;
  484. struct drm_display_mode *sdvo_lvds_vbt_mode;
  485. struct bdb_lvds_backlight *lvds_bl; /* LVDS backlight info from VBT */
  486. struct psb_intel_i2c_chan *lvds_i2c_bus; /* FIXME: Remove this? */
  487. /* Feature bits from the VBIOS */
  488. unsigned int int_tv_support:1;
  489. unsigned int lvds_dither:1;
  490. unsigned int lvds_vbt:1;
  491. unsigned int int_crt_support:1;
  492. unsigned int lvds_use_ssc:1;
  493. int lvds_ssc_freq;
  494. bool is_lvds_on;
  495. bool is_mipi_on;
  496. u32 mipi_ctrl_display;
  497. unsigned int core_freq;
  498. uint32_t iLVDS_enable;
  499. /* Runtime PM state */
  500. int rpm_enabled;
  501. /* MID specific */
  502. bool has_gct;
  503. struct oaktrail_gct_data gct_data;
  504. /* Oaktrail HDMI state */
  505. struct oaktrail_hdmi_dev *hdmi_priv;
  506. /*
  507. * Register state
  508. */
  509. struct psb_save_area regs;
  510. /* MSI reg save */
  511. uint32_t msi_addr;
  512. uint32_t msi_data;
  513. /*
  514. * Hotplug handling
  515. */
  516. struct work_struct hotplug_work;
  517. /*
  518. * LID-Switch
  519. */
  520. spinlock_t lid_lock;
  521. struct timer_list lid_timer;
  522. struct psb_intel_opregion opregion;
  523. u32 lid_last_state;
  524. /*
  525. * Watchdog
  526. */
  527. uint32_t apm_reg;
  528. uint16_t apm_base;
  529. /*
  530. * Used for modifying backlight from
  531. * xrandr -- consider removing and using HAL instead
  532. */
  533. struct backlight_device *backlight_device;
  534. struct drm_property *backlight_property;
  535. bool backlight_enabled;
  536. int backlight_level;
  537. uint32_t blc_adj1;
  538. uint32_t blc_adj2;
  539. void *fbdev;
  540. /* 2D acceleration */
  541. spinlock_t lock_2d;
  542. /*
  543. * Panel brightness
  544. */
  545. int brightness;
  546. int brightness_adjusted;
  547. bool dsr_enable;
  548. u32 dsr_fb_update;
  549. bool dpi_panel_on[3];
  550. void *dsi_configs[2];
  551. u32 bpp;
  552. u32 bpp2;
  553. u32 pipeconf[3];
  554. u32 dspcntr[3];
  555. int mdfld_panel_id;
  556. bool dplla_96mhz; /* DPLL data from the VBT */
  557. struct {
  558. int rate;
  559. int lanes;
  560. int preemphasis;
  561. int vswing;
  562. bool initialized;
  563. bool support;
  564. int bpp;
  565. struct edp_power_seq pps;
  566. } edp;
  567. uint8_t panel_type;
  568. };
  569. /*
  570. * Operations for each board type
  571. */
  572. struct psb_ops {
  573. const char *name;
  574. unsigned int accel_2d:1;
  575. int pipes; /* Number of output pipes */
  576. int crtcs; /* Number of CRTCs */
  577. int sgx_offset; /* Base offset of SGX device */
  578. int hdmi_mask; /* Mask of HDMI CRTCs */
  579. int lvds_mask; /* Mask of LVDS CRTCs */
  580. int sdvo_mask; /* Mask of SDVO CRTCs */
  581. int cursor_needs_phys; /* If cursor base reg need physical address */
  582. /* Sub functions */
  583. struct drm_crtc_helper_funcs const *crtc_helper;
  584. struct drm_crtc_funcs const *crtc_funcs;
  585. const struct gma_clock_funcs *clock_funcs;
  586. /* Setup hooks */
  587. int (*chip_setup)(struct drm_device *dev);
  588. void (*chip_teardown)(struct drm_device *dev);
  589. /* Optional helper caller after modeset */
  590. void (*errata)(struct drm_device *dev);
  591. /* Display management hooks */
  592. int (*output_init)(struct drm_device *dev);
  593. int (*hotplug)(struct drm_device *dev);
  594. void (*hotplug_enable)(struct drm_device *dev, bool on);
  595. /* Power management hooks */
  596. void (*init_pm)(struct drm_device *dev);
  597. int (*save_regs)(struct drm_device *dev);
  598. int (*restore_regs)(struct drm_device *dev);
  599. int (*power_up)(struct drm_device *dev);
  600. int (*power_down)(struct drm_device *dev);
  601. void (*update_wm)(struct drm_device *dev, struct drm_crtc *crtc);
  602. void (*disable_sr)(struct drm_device *dev);
  603. void (*lvds_bl_power)(struct drm_device *dev, bool on);
  604. #ifdef CONFIG_BACKLIGHT_CLASS_DEVICE
  605. /* Backlight */
  606. int (*backlight_init)(struct drm_device *dev);
  607. #endif
  608. int i2c_bus; /* I2C bus identifier for Moorestown */
  609. };
  610. struct psb_mmu_driver;
  611. extern int drm_crtc_probe_output_modes(struct drm_device *dev, int, int);
  612. extern int drm_pick_crtcs(struct drm_device *dev);
  613. static inline struct drm_psb_private *psb_priv(struct drm_device *dev)
  614. {
  615. return (struct drm_psb_private *) dev->dev_private;
  616. }
  617. /*
  618. * MMU stuff.
  619. */
  620. extern struct psb_mmu_driver *psb_mmu_driver_init(uint8_t __iomem * registers,
  621. int trap_pagefaults,
  622. int invalid_type,
  623. struct drm_psb_private *dev_priv);
  624. extern void psb_mmu_driver_takedown(struct psb_mmu_driver *driver);
  625. extern struct psb_mmu_pd *psb_mmu_get_default_pd(struct psb_mmu_driver
  626. *driver);
  627. extern void psb_mmu_mirror_gtt(struct psb_mmu_pd *pd, uint32_t mmu_offset,
  628. uint32_t gtt_start, uint32_t gtt_pages);
  629. extern struct psb_mmu_pd *psb_mmu_alloc_pd(struct psb_mmu_driver *driver,
  630. int trap_pagefaults,
  631. int invalid_type);
  632. extern void psb_mmu_free_pagedir(struct psb_mmu_pd *pd);
  633. extern void psb_mmu_flush(struct psb_mmu_driver *driver, int rc_prot);
  634. extern void psb_mmu_remove_pfn_sequence(struct psb_mmu_pd *pd,
  635. unsigned long address,
  636. uint32_t num_pages);
  637. extern int psb_mmu_insert_pfn_sequence(struct psb_mmu_pd *pd,
  638. uint32_t start_pfn,
  639. unsigned long address,
  640. uint32_t num_pages, int type);
  641. extern int psb_mmu_virtual_to_pfn(struct psb_mmu_pd *pd, uint32_t virtual,
  642. unsigned long *pfn);
  643. /*
  644. * Enable / disable MMU for different requestors.
  645. */
  646. extern void psb_mmu_set_pd_context(struct psb_mmu_pd *pd, int hw_context);
  647. extern int psb_mmu_insert_pages(struct psb_mmu_pd *pd, struct page **pages,
  648. unsigned long address, uint32_t num_pages,
  649. uint32_t desired_tile_stride,
  650. uint32_t hw_tile_stride, int type);
  651. extern void psb_mmu_remove_pages(struct psb_mmu_pd *pd,
  652. unsigned long address, uint32_t num_pages,
  653. uint32_t desired_tile_stride,
  654. uint32_t hw_tile_stride);
  655. /*
  656. *psb_irq.c
  657. */
  658. extern irqreturn_t psb_irq_handler(DRM_IRQ_ARGS);
  659. extern int psb_irq_enable_dpst(struct drm_device *dev);
  660. extern int psb_irq_disable_dpst(struct drm_device *dev);
  661. extern void psb_irq_preinstall(struct drm_device *dev);
  662. extern int psb_irq_postinstall(struct drm_device *dev);
  663. extern void psb_irq_uninstall(struct drm_device *dev);
  664. extern void psb_irq_turn_on_dpst(struct drm_device *dev);
  665. extern void psb_irq_turn_off_dpst(struct drm_device *dev);
  666. extern void psb_irq_uninstall_islands(struct drm_device *dev, int hw_islands);
  667. extern int psb_vblank_wait2(struct drm_device *dev, unsigned int *sequence);
  668. extern int psb_vblank_wait(struct drm_device *dev, unsigned int *sequence);
  669. extern int psb_enable_vblank(struct drm_device *dev, int crtc);
  670. extern void psb_disable_vblank(struct drm_device *dev, int crtc);
  671. void
  672. psb_enable_pipestat(struct drm_psb_private *dev_priv, int pipe, u32 mask);
  673. void
  674. psb_disable_pipestat(struct drm_psb_private *dev_priv, int pipe, u32 mask);
  675. extern u32 psb_get_vblank_counter(struct drm_device *dev, int crtc);
  676. /*
  677. * framebuffer.c
  678. */
  679. extern int psbfb_probed(struct drm_device *dev);
  680. extern int psbfb_remove(struct drm_device *dev,
  681. struct drm_framebuffer *fb);
  682. /*
  683. * accel_2d.c
  684. */
  685. extern void psbfb_copyarea(struct fb_info *info,
  686. const struct fb_copyarea *region);
  687. extern int psbfb_sync(struct fb_info *info);
  688. extern void psb_spank(struct drm_psb_private *dev_priv);
  689. /*
  690. * psb_reset.c
  691. */
  692. extern void psb_lid_timer_init(struct drm_psb_private *dev_priv);
  693. extern void psb_lid_timer_takedown(struct drm_psb_private *dev_priv);
  694. extern void psb_print_pagefault(struct drm_psb_private *dev_priv);
  695. /* modesetting */
  696. extern void psb_modeset_init(struct drm_device *dev);
  697. extern void psb_modeset_cleanup(struct drm_device *dev);
  698. extern int psb_fbdev_init(struct drm_device *dev);
  699. /* backlight.c */
  700. int gma_backlight_init(struct drm_device *dev);
  701. void gma_backlight_exit(struct drm_device *dev);
  702. void gma_backlight_disable(struct drm_device *dev);
  703. void gma_backlight_enable(struct drm_device *dev);
  704. void gma_backlight_set(struct drm_device *dev, int v);
  705. /* oaktrail_crtc.c */
  706. extern const struct drm_crtc_helper_funcs oaktrail_helper_funcs;
  707. /* oaktrail_lvds.c */
  708. extern void oaktrail_lvds_init(struct drm_device *dev,
  709. struct psb_intel_mode_device *mode_dev);
  710. /* psb_intel_display.c */
  711. extern const struct drm_crtc_helper_funcs psb_intel_helper_funcs;
  712. extern const struct drm_crtc_funcs psb_intel_crtc_funcs;
  713. /* psb_intel_lvds.c */
  714. extern const struct drm_connector_helper_funcs
  715. psb_intel_lvds_connector_helper_funcs;
  716. extern const struct drm_connector_funcs psb_intel_lvds_connector_funcs;
  717. /* gem.c */
  718. extern void psb_gem_free_object(struct drm_gem_object *obj);
  719. extern int psb_gem_get_aperture(struct drm_device *dev, void *data,
  720. struct drm_file *file);
  721. extern int psb_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
  722. struct drm_mode_create_dumb *args);
  723. extern int psb_gem_dumb_map_gtt(struct drm_file *file, struct drm_device *dev,
  724. uint32_t handle, uint64_t *offset);
  725. extern int psb_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  726. extern int psb_gem_create_ioctl(struct drm_device *dev, void *data,
  727. struct drm_file *file);
  728. extern int psb_gem_mmap_ioctl(struct drm_device *dev, void *data,
  729. struct drm_file *file);
  730. /* psb_device.c */
  731. extern const struct psb_ops psb_chip_ops;
  732. /* oaktrail_device.c */
  733. extern const struct psb_ops oaktrail_chip_ops;
  734. /* mdlfd_device.c */
  735. extern const struct psb_ops mdfld_chip_ops;
  736. /* cdv_device.c */
  737. extern const struct psb_ops cdv_chip_ops;
  738. /*
  739. * Debug print bits setting
  740. */
  741. #define PSB_D_GENERAL (1 << 0)
  742. #define PSB_D_INIT (1 << 1)
  743. #define PSB_D_IRQ (1 << 2)
  744. #define PSB_D_ENTRY (1 << 3)
  745. /* debug the get H/V BP/FP count */
  746. #define PSB_D_HV (1 << 4)
  747. #define PSB_D_DBI_BF (1 << 5)
  748. #define PSB_D_PM (1 << 6)
  749. #define PSB_D_RENDER (1 << 7)
  750. #define PSB_D_REG (1 << 8)
  751. #define PSB_D_MSVDX (1 << 9)
  752. #define PSB_D_TOPAZ (1 << 10)
  753. extern int drm_idle_check_interval;
  754. /*
  755. * Utilities
  756. */
  757. static inline u32 MRST_MSG_READ32(uint port, uint offset)
  758. {
  759. int mcr = (0xD0<<24) | (port << 16) | (offset << 8);
  760. uint32_t ret_val = 0;
  761. struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
  762. pci_write_config_dword(pci_root, 0xD0, mcr);
  763. pci_read_config_dword(pci_root, 0xD4, &ret_val);
  764. pci_dev_put(pci_root);
  765. return ret_val;
  766. }
  767. static inline void MRST_MSG_WRITE32(uint port, uint offset, u32 value)
  768. {
  769. int mcr = (0xE0<<24) | (port << 16) | (offset << 8) | 0xF0;
  770. struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
  771. pci_write_config_dword(pci_root, 0xD4, value);
  772. pci_write_config_dword(pci_root, 0xD0, mcr);
  773. pci_dev_put(pci_root);
  774. }
  775. static inline u32 MDFLD_MSG_READ32(uint port, uint offset)
  776. {
  777. int mcr = (0x10<<24) | (port << 16) | (offset << 8);
  778. uint32_t ret_val = 0;
  779. struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
  780. pci_write_config_dword(pci_root, 0xD0, mcr);
  781. pci_read_config_dword(pci_root, 0xD4, &ret_val);
  782. pci_dev_put(pci_root);
  783. return ret_val;
  784. }
  785. static inline void MDFLD_MSG_WRITE32(uint port, uint offset, u32 value)
  786. {
  787. int mcr = (0x11<<24) | (port << 16) | (offset << 8) | 0xF0;
  788. struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
  789. pci_write_config_dword(pci_root, 0xD4, value);
  790. pci_write_config_dword(pci_root, 0xD0, mcr);
  791. pci_dev_put(pci_root);
  792. }
  793. static inline uint32_t REGISTER_READ(struct drm_device *dev, uint32_t reg)
  794. {
  795. struct drm_psb_private *dev_priv = dev->dev_private;
  796. return ioread32(dev_priv->vdc_reg + reg);
  797. }
  798. static inline uint32_t REGISTER_READ_AUX(struct drm_device *dev, uint32_t reg)
  799. {
  800. struct drm_psb_private *dev_priv = dev->dev_private;
  801. return ioread32(dev_priv->aux_reg + reg);
  802. }
  803. #define REG_READ(reg) REGISTER_READ(dev, (reg))
  804. #define REG_READ_AUX(reg) REGISTER_READ_AUX(dev, (reg))
  805. /* Useful for post reads */
  806. static inline uint32_t REGISTER_READ_WITH_AUX(struct drm_device *dev,
  807. uint32_t reg, int aux)
  808. {
  809. uint32_t val;
  810. if (aux)
  811. val = REG_READ_AUX(reg);
  812. else
  813. val = REG_READ(reg);
  814. return val;
  815. }
  816. #define REG_READ_WITH_AUX(reg, aux) REGISTER_READ_WITH_AUX(dev, (reg), (aux))
  817. static inline void REGISTER_WRITE(struct drm_device *dev, uint32_t reg,
  818. uint32_t val)
  819. {
  820. struct drm_psb_private *dev_priv = dev->dev_private;
  821. iowrite32((val), dev_priv->vdc_reg + (reg));
  822. }
  823. static inline void REGISTER_WRITE_AUX(struct drm_device *dev, uint32_t reg,
  824. uint32_t val)
  825. {
  826. struct drm_psb_private *dev_priv = dev->dev_private;
  827. iowrite32((val), dev_priv->aux_reg + (reg));
  828. }
  829. #define REG_WRITE(reg, val) REGISTER_WRITE(dev, (reg), (val))
  830. #define REG_WRITE_AUX(reg, val) REGISTER_WRITE_AUX(dev, (reg), (val))
  831. static inline void REGISTER_WRITE_WITH_AUX(struct drm_device *dev, uint32_t reg,
  832. uint32_t val, int aux)
  833. {
  834. if (aux)
  835. REG_WRITE_AUX(reg, val);
  836. else
  837. REG_WRITE(reg, val);
  838. }
  839. #define REG_WRITE_WITH_AUX(reg, val, aux) REGISTER_WRITE_WITH_AUX(dev, (reg), (val), (aux))
  840. static inline void REGISTER_WRITE16(struct drm_device *dev,
  841. uint32_t reg, uint32_t val)
  842. {
  843. struct drm_psb_private *dev_priv = dev->dev_private;
  844. iowrite16((val), dev_priv->vdc_reg + (reg));
  845. }
  846. #define REG_WRITE16(reg, val) REGISTER_WRITE16(dev, (reg), (val))
  847. static inline void REGISTER_WRITE8(struct drm_device *dev,
  848. uint32_t reg, uint32_t val)
  849. {
  850. struct drm_psb_private *dev_priv = dev->dev_private;
  851. iowrite8((val), dev_priv->vdc_reg + (reg));
  852. }
  853. #define REG_WRITE8(reg, val) REGISTER_WRITE8(dev, (reg), (val))
  854. #define PSB_WVDC32(_val, _offs) iowrite32(_val, dev_priv->vdc_reg + (_offs))
  855. #define PSB_RVDC32(_offs) ioread32(dev_priv->vdc_reg + (_offs))
  856. /* #define TRAP_SGX_PM_FAULT 1 */
  857. #ifdef TRAP_SGX_PM_FAULT
  858. #define PSB_RSGX32(_offs) \
  859. ({ \
  860. if (inl(dev_priv->apm_base + PSB_APM_STS) & 0x3) { \
  861. printk(KERN_ERR \
  862. "access sgx when it's off!! (READ) %s, %d\n", \
  863. __FILE__, __LINE__); \
  864. melay(1000); \
  865. } \
  866. ioread32(dev_priv->sgx_reg + (_offs)); \
  867. })
  868. #else
  869. #define PSB_RSGX32(_offs) ioread32(dev_priv->sgx_reg + (_offs))
  870. #endif
  871. #define PSB_WSGX32(_val, _offs) iowrite32(_val, dev_priv->sgx_reg + (_offs))
  872. #define MSVDX_REG_DUMP 0
  873. #define PSB_WMSVDX32(_val, _offs) iowrite32(_val, dev_priv->msvdx_reg + (_offs))
  874. #define PSB_RMSVDX32(_offs) ioread32(dev_priv->msvdx_reg + (_offs))
  875. #endif