clk-pll.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820
  1. /*
  2. * Copyright (c) 2012, 2013, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include <linux/slab.h>
  17. #include <linux/io.h>
  18. #include <linux/delay.h>
  19. #include <linux/err.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/clk.h>
  22. #include "clk.h"
  23. #define PLL_BASE_BYPASS BIT(31)
  24. #define PLL_BASE_ENABLE BIT(30)
  25. #define PLL_BASE_REF_ENABLE BIT(29)
  26. #define PLL_BASE_OVERRIDE BIT(28)
  27. #define PLL_BASE_DIVP_SHIFT 20
  28. #define PLL_BASE_DIVP_WIDTH 3
  29. #define PLL_BASE_DIVN_SHIFT 8
  30. #define PLL_BASE_DIVN_WIDTH 10
  31. #define PLL_BASE_DIVM_SHIFT 0
  32. #define PLL_BASE_DIVM_WIDTH 5
  33. #define PLLU_POST_DIVP_MASK 0x1
  34. #define PLL_MISC_DCCON_SHIFT 20
  35. #define PLL_MISC_CPCON_SHIFT 8
  36. #define PLL_MISC_CPCON_WIDTH 4
  37. #define PLL_MISC_CPCON_MASK ((1 << PLL_MISC_CPCON_WIDTH) - 1)
  38. #define PLL_MISC_LFCON_SHIFT 4
  39. #define PLL_MISC_LFCON_WIDTH 4
  40. #define PLL_MISC_LFCON_MASK ((1 << PLL_MISC_LFCON_WIDTH) - 1)
  41. #define PLL_MISC_VCOCON_SHIFT 0
  42. #define PLL_MISC_VCOCON_WIDTH 4
  43. #define PLL_MISC_VCOCON_MASK ((1 << PLL_MISC_VCOCON_WIDTH) - 1)
  44. #define OUT_OF_TABLE_CPCON 8
  45. #define PMC_PLLP_WB0_OVERRIDE 0xf8
  46. #define PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE BIT(12)
  47. #define PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE BIT(11)
  48. #define PLL_POST_LOCK_DELAY 50
  49. #define PLLDU_LFCON_SET_DIVN 600
  50. #define PLLE_BASE_DIVCML_SHIFT 24
  51. #define PLLE_BASE_DIVCML_WIDTH 4
  52. #define PLLE_BASE_DIVP_SHIFT 16
  53. #define PLLE_BASE_DIVP_WIDTH 7
  54. #define PLLE_BASE_DIVN_SHIFT 8
  55. #define PLLE_BASE_DIVN_WIDTH 8
  56. #define PLLE_BASE_DIVM_SHIFT 0
  57. #define PLLE_BASE_DIVM_WIDTH 8
  58. #define PLLE_MISC_SETUP_BASE_SHIFT 16
  59. #define PLLE_MISC_SETUP_BASE_MASK (0xffff << PLLE_MISC_SETUP_BASE_SHIFT)
  60. #define PLLE_MISC_LOCK_ENABLE BIT(9)
  61. #define PLLE_MISC_READY BIT(15)
  62. #define PLLE_MISC_SETUP_EX_SHIFT 2
  63. #define PLLE_MISC_SETUP_EX_MASK (3 << PLLE_MISC_SETUP_EX_SHIFT)
  64. #define PLLE_MISC_SETUP_MASK (PLLE_MISC_SETUP_BASE_MASK | \
  65. PLLE_MISC_SETUP_EX_MASK)
  66. #define PLLE_MISC_SETUP_VALUE (7 << PLLE_MISC_SETUP_BASE_SHIFT)
  67. #define PLLE_SS_CTRL 0x68
  68. #define PLLE_SS_CNTL_BYPASS_SS BIT(10)
  69. #define PLLE_SS_CNTL_INTERP_RESET BIT(11)
  70. #define PLLE_SS_CNTL_SSC_BYP BIT(12)
  71. #define PLLE_SS_CNTL_CENTER BIT(14)
  72. #define PLLE_SS_CNTL_INVERT BIT(15)
  73. #define PLLE_SS_DISABLE (PLLE_SS_CNTL_BYPASS_SS | PLLE_SS_CNTL_INTERP_RESET |\
  74. PLLE_SS_CNTL_SSC_BYP)
  75. #define PLLE_SS_MAX_MASK 0x1ff
  76. #define PLLE_SS_MAX_VAL 0x25
  77. #define PLLE_SS_INC_MASK (0xff << 16)
  78. #define PLLE_SS_INC_VAL (0x1 << 16)
  79. #define PLLE_SS_INCINTRV_MASK (0x3f << 24)
  80. #define PLLE_SS_INCINTRV_VAL (0x20 << 24)
  81. #define PLLE_SS_COEFFICIENTS_MASK \
  82. (PLLE_SS_MAX_MASK | PLLE_SS_INC_MASK | PLLE_SS_INCINTRV_MASK)
  83. #define PLLE_SS_COEFFICIENTS_VAL \
  84. (PLLE_SS_MAX_VAL | PLLE_SS_INC_VAL | PLLE_SS_INCINTRV_VAL)
  85. #define PLLE_AUX_PLLP_SEL BIT(2)
  86. #define PLLE_AUX_ENABLE_SWCTL BIT(4)
  87. #define PLLE_AUX_SEQ_ENABLE BIT(24)
  88. #define PLLE_AUX_PLLRE_SEL BIT(28)
  89. #define PLLE_MISC_PLLE_PTS BIT(8)
  90. #define PLLE_MISC_IDDQ_SW_VALUE BIT(13)
  91. #define PLLE_MISC_IDDQ_SW_CTRL BIT(14)
  92. #define PLLE_MISC_VREG_BG_CTRL_SHIFT 4
  93. #define PLLE_MISC_VREG_BG_CTRL_MASK (3 << PLLE_MISC_VREG_BG_CTRL_SHIFT)
  94. #define PLLE_MISC_VREG_CTRL_SHIFT 2
  95. #define PLLE_MISC_VREG_CTRL_MASK (2 << PLLE_MISC_VREG_CTRL_SHIFT)
  96. #define PLLCX_MISC_STROBE BIT(31)
  97. #define PLLCX_MISC_RESET BIT(30)
  98. #define PLLCX_MISC_SDM_DIV_SHIFT 28
  99. #define PLLCX_MISC_SDM_DIV_MASK (0x3 << PLLCX_MISC_SDM_DIV_SHIFT)
  100. #define PLLCX_MISC_FILT_DIV_SHIFT 26
  101. #define PLLCX_MISC_FILT_DIV_MASK (0x3 << PLLCX_MISC_FILT_DIV_SHIFT)
  102. #define PLLCX_MISC_ALPHA_SHIFT 18
  103. #define PLLCX_MISC_DIV_LOW_RANGE \
  104. ((0x1 << PLLCX_MISC_SDM_DIV_SHIFT) | \
  105. (0x1 << PLLCX_MISC_FILT_DIV_SHIFT))
  106. #define PLLCX_MISC_DIV_HIGH_RANGE \
  107. ((0x2 << PLLCX_MISC_SDM_DIV_SHIFT) | \
  108. (0x2 << PLLCX_MISC_FILT_DIV_SHIFT))
  109. #define PLLCX_MISC_COEF_LOW_RANGE \
  110. ((0x14 << PLLCX_MISC_KA_SHIFT) | (0x38 << PLLCX_MISC_KB_SHIFT))
  111. #define PLLCX_MISC_KA_SHIFT 2
  112. #define PLLCX_MISC_KB_SHIFT 9
  113. #define PLLCX_MISC_DEFAULT (PLLCX_MISC_COEF_LOW_RANGE | \
  114. (0x19 << PLLCX_MISC_ALPHA_SHIFT) | \
  115. PLLCX_MISC_DIV_LOW_RANGE | \
  116. PLLCX_MISC_RESET)
  117. #define PLLCX_MISC1_DEFAULT 0x000d2308
  118. #define PLLCX_MISC2_DEFAULT 0x30211200
  119. #define PLLCX_MISC3_DEFAULT 0x200
  120. #define PMC_SATA_PWRGT 0x1ac
  121. #define PMC_SATA_PWRGT_PLLE_IDDQ_VALUE BIT(5)
  122. #define PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL BIT(4)
  123. #define PLLSS_MISC_KCP 0
  124. #define PLLSS_MISC_KVCO 0
  125. #define PLLSS_MISC_SETUP 0
  126. #define PLLSS_EN_SDM 0
  127. #define PLLSS_EN_SSC 0
  128. #define PLLSS_EN_DITHER2 0
  129. #define PLLSS_EN_DITHER 1
  130. #define PLLSS_SDM_RESET 0
  131. #define PLLSS_CLAMP 0
  132. #define PLLSS_SDM_SSC_MAX 0
  133. #define PLLSS_SDM_SSC_MIN 0
  134. #define PLLSS_SDM_SSC_STEP 0
  135. #define PLLSS_SDM_DIN 0
  136. #define PLLSS_MISC_DEFAULT ((PLLSS_MISC_KCP << 25) | \
  137. (PLLSS_MISC_KVCO << 24) | \
  138. PLLSS_MISC_SETUP)
  139. #define PLLSS_CFG_DEFAULT ((PLLSS_EN_SDM << 31) | \
  140. (PLLSS_EN_SSC << 30) | \
  141. (PLLSS_EN_DITHER2 << 29) | \
  142. (PLLSS_EN_DITHER << 28) | \
  143. (PLLSS_SDM_RESET) << 27 | \
  144. (PLLSS_CLAMP << 22))
  145. #define PLLSS_CTRL1_DEFAULT \
  146. ((PLLSS_SDM_SSC_MAX << 16) | PLLSS_SDM_SSC_MIN)
  147. #define PLLSS_CTRL2_DEFAULT \
  148. ((PLLSS_SDM_SSC_STEP << 16) | PLLSS_SDM_DIN)
  149. #define PLLSS_LOCK_OVERRIDE BIT(24)
  150. #define PLLSS_REF_SRC_SEL_SHIFT 25
  151. #define PLLSS_REF_SRC_SEL_MASK (3 << PLLSS_REF_SRC_SEL_SHIFT)
  152. #define pll_readl(offset, p) readl_relaxed(p->clk_base + offset)
  153. #define pll_readl_base(p) pll_readl(p->params->base_reg, p)
  154. #define pll_readl_misc(p) pll_readl(p->params->misc_reg, p)
  155. #define pll_override_readl(offset, p) readl_relaxed(p->pmc + offset)
  156. #define pll_writel(val, offset, p) writel_relaxed(val, p->clk_base + offset)
  157. #define pll_writel_base(val, p) pll_writel(val, p->params->base_reg, p)
  158. #define pll_writel_misc(val, p) pll_writel(val, p->params->misc_reg, p)
  159. #define pll_override_writel(val, offset, p) writel(val, p->pmc + offset)
  160. #define mask(w) ((1 << (w)) - 1)
  161. #define divm_mask(p) mask(p->params->div_nmp->divm_width)
  162. #define divn_mask(p) mask(p->params->div_nmp->divn_width)
  163. #define divp_mask(p) (p->params->flags & TEGRA_PLLU ? PLLU_POST_DIVP_MASK :\
  164. mask(p->params->div_nmp->divp_width))
  165. #define divm_max(p) (divm_mask(p))
  166. #define divn_max(p) (divn_mask(p))
  167. #define divp_max(p) (1 << (divp_mask(p)))
  168. static struct div_nmp default_nmp = {
  169. .divn_shift = PLL_BASE_DIVN_SHIFT,
  170. .divn_width = PLL_BASE_DIVN_WIDTH,
  171. .divm_shift = PLL_BASE_DIVM_SHIFT,
  172. .divm_width = PLL_BASE_DIVM_WIDTH,
  173. .divp_shift = PLL_BASE_DIVP_SHIFT,
  174. .divp_width = PLL_BASE_DIVP_WIDTH,
  175. };
  176. static void clk_pll_enable_lock(struct tegra_clk_pll *pll)
  177. {
  178. u32 val;
  179. if (!(pll->params->flags & TEGRA_PLL_USE_LOCK))
  180. return;
  181. if (!(pll->params->flags & TEGRA_PLL_HAS_LOCK_ENABLE))
  182. return;
  183. val = pll_readl_misc(pll);
  184. val |= BIT(pll->params->lock_enable_bit_idx);
  185. pll_writel_misc(val, pll);
  186. }
  187. static int clk_pll_wait_for_lock(struct tegra_clk_pll *pll)
  188. {
  189. int i;
  190. u32 val, lock_mask;
  191. void __iomem *lock_addr;
  192. if (!(pll->params->flags & TEGRA_PLL_USE_LOCK)) {
  193. udelay(pll->params->lock_delay);
  194. return 0;
  195. }
  196. lock_addr = pll->clk_base;
  197. if (pll->params->flags & TEGRA_PLL_LOCK_MISC)
  198. lock_addr += pll->params->misc_reg;
  199. else
  200. lock_addr += pll->params->base_reg;
  201. lock_mask = pll->params->lock_mask;
  202. for (i = 0; i < pll->params->lock_delay; i++) {
  203. val = readl_relaxed(lock_addr);
  204. if ((val & lock_mask) == lock_mask) {
  205. udelay(PLL_POST_LOCK_DELAY);
  206. return 0;
  207. }
  208. udelay(2); /* timeout = 2 * lock time */
  209. }
  210. pr_err("%s: Timed out waiting for pll %s lock\n", __func__,
  211. __clk_get_name(pll->hw.clk));
  212. return -1;
  213. }
  214. static int clk_pll_is_enabled(struct clk_hw *hw)
  215. {
  216. struct tegra_clk_pll *pll = to_clk_pll(hw);
  217. u32 val;
  218. if (pll->params->flags & TEGRA_PLLM) {
  219. val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  220. if (val & PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE)
  221. return val & PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE ? 1 : 0;
  222. }
  223. val = pll_readl_base(pll);
  224. return val & PLL_BASE_ENABLE ? 1 : 0;
  225. }
  226. static void _clk_pll_enable(struct clk_hw *hw)
  227. {
  228. struct tegra_clk_pll *pll = to_clk_pll(hw);
  229. u32 val;
  230. clk_pll_enable_lock(pll);
  231. val = pll_readl_base(pll);
  232. if (pll->params->flags & TEGRA_PLL_BYPASS)
  233. val &= ~PLL_BASE_BYPASS;
  234. val |= PLL_BASE_ENABLE;
  235. pll_writel_base(val, pll);
  236. if (pll->params->flags & TEGRA_PLLM) {
  237. val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  238. val |= PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE;
  239. writel_relaxed(val, pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  240. }
  241. }
  242. static void _clk_pll_disable(struct clk_hw *hw)
  243. {
  244. struct tegra_clk_pll *pll = to_clk_pll(hw);
  245. u32 val;
  246. val = pll_readl_base(pll);
  247. if (pll->params->flags & TEGRA_PLL_BYPASS)
  248. val &= ~PLL_BASE_BYPASS;
  249. val &= ~PLL_BASE_ENABLE;
  250. pll_writel_base(val, pll);
  251. if (pll->params->flags & TEGRA_PLLM) {
  252. val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  253. val &= ~PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE;
  254. writel_relaxed(val, pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  255. }
  256. }
  257. static int clk_pll_enable(struct clk_hw *hw)
  258. {
  259. struct tegra_clk_pll *pll = to_clk_pll(hw);
  260. unsigned long flags = 0;
  261. int ret;
  262. if (pll->lock)
  263. spin_lock_irqsave(pll->lock, flags);
  264. _clk_pll_enable(hw);
  265. ret = clk_pll_wait_for_lock(pll);
  266. if (pll->lock)
  267. spin_unlock_irqrestore(pll->lock, flags);
  268. return ret;
  269. }
  270. static void clk_pll_disable(struct clk_hw *hw)
  271. {
  272. struct tegra_clk_pll *pll = to_clk_pll(hw);
  273. unsigned long flags = 0;
  274. if (pll->lock)
  275. spin_lock_irqsave(pll->lock, flags);
  276. _clk_pll_disable(hw);
  277. if (pll->lock)
  278. spin_unlock_irqrestore(pll->lock, flags);
  279. }
  280. static int _p_div_to_hw(struct clk_hw *hw, u8 p_div)
  281. {
  282. struct tegra_clk_pll *pll = to_clk_pll(hw);
  283. struct pdiv_map *p_tohw = pll->params->pdiv_tohw;
  284. if (p_tohw) {
  285. while (p_tohw->pdiv) {
  286. if (p_div <= p_tohw->pdiv)
  287. return p_tohw->hw_val;
  288. p_tohw++;
  289. }
  290. return -EINVAL;
  291. }
  292. return -EINVAL;
  293. }
  294. static int _hw_to_p_div(struct clk_hw *hw, u8 p_div_hw)
  295. {
  296. struct tegra_clk_pll *pll = to_clk_pll(hw);
  297. struct pdiv_map *p_tohw = pll->params->pdiv_tohw;
  298. if (p_tohw) {
  299. while (p_tohw->pdiv) {
  300. if (p_div_hw == p_tohw->hw_val)
  301. return p_tohw->pdiv;
  302. p_tohw++;
  303. }
  304. return -EINVAL;
  305. }
  306. return 1 << p_div_hw;
  307. }
  308. static int _get_table_rate(struct clk_hw *hw,
  309. struct tegra_clk_pll_freq_table *cfg,
  310. unsigned long rate, unsigned long parent_rate)
  311. {
  312. struct tegra_clk_pll *pll = to_clk_pll(hw);
  313. struct tegra_clk_pll_freq_table *sel;
  314. for (sel = pll->params->freq_table; sel->input_rate != 0; sel++)
  315. if (sel->input_rate == parent_rate &&
  316. sel->output_rate == rate)
  317. break;
  318. if (sel->input_rate == 0)
  319. return -EINVAL;
  320. cfg->input_rate = sel->input_rate;
  321. cfg->output_rate = sel->output_rate;
  322. cfg->m = sel->m;
  323. cfg->n = sel->n;
  324. cfg->p = sel->p;
  325. cfg->cpcon = sel->cpcon;
  326. return 0;
  327. }
  328. static int _calc_rate(struct clk_hw *hw, struct tegra_clk_pll_freq_table *cfg,
  329. unsigned long rate, unsigned long parent_rate)
  330. {
  331. struct tegra_clk_pll *pll = to_clk_pll(hw);
  332. unsigned long cfreq;
  333. u32 p_div = 0;
  334. int ret;
  335. switch (parent_rate) {
  336. case 12000000:
  337. case 26000000:
  338. cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2000000;
  339. break;
  340. case 13000000:
  341. cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2600000;
  342. break;
  343. case 16800000:
  344. case 19200000:
  345. cfreq = (rate <= 1200000 * 1000) ? 1200000 : 2400000;
  346. break;
  347. case 9600000:
  348. case 28800000:
  349. /*
  350. * PLL_P_OUT1 rate is not listed in PLLA table
  351. */
  352. cfreq = parent_rate/(parent_rate/1000000);
  353. break;
  354. default:
  355. pr_err("%s Unexpected reference rate %lu\n",
  356. __func__, parent_rate);
  357. BUG();
  358. }
  359. /* Raise VCO to guarantee 0.5% accuracy */
  360. for (cfg->output_rate = rate; cfg->output_rate < 200 * cfreq;
  361. cfg->output_rate <<= 1)
  362. p_div++;
  363. cfg->m = parent_rate / cfreq;
  364. cfg->n = cfg->output_rate / cfreq;
  365. cfg->cpcon = OUT_OF_TABLE_CPCON;
  366. if (cfg->m > divm_max(pll) || cfg->n > divn_max(pll) ||
  367. (1 << p_div) > divp_max(pll)
  368. || cfg->output_rate > pll->params->vco_max) {
  369. return -EINVAL;
  370. }
  371. cfg->output_rate >>= p_div;
  372. if (pll->params->pdiv_tohw) {
  373. ret = _p_div_to_hw(hw, 1 << p_div);
  374. if (ret < 0)
  375. return ret;
  376. else
  377. cfg->p = ret;
  378. } else
  379. cfg->p = p_div;
  380. return 0;
  381. }
  382. static void _update_pll_mnp(struct tegra_clk_pll *pll,
  383. struct tegra_clk_pll_freq_table *cfg)
  384. {
  385. u32 val;
  386. struct tegra_clk_pll_params *params = pll->params;
  387. struct div_nmp *div_nmp = params->div_nmp;
  388. if ((params->flags & TEGRA_PLLM) &&
  389. (pll_override_readl(PMC_PLLP_WB0_OVERRIDE, pll) &
  390. PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE)) {
  391. val = pll_override_readl(params->pmc_divp_reg, pll);
  392. val &= ~(divp_mask(pll) << div_nmp->override_divp_shift);
  393. val |= cfg->p << div_nmp->override_divp_shift;
  394. pll_override_writel(val, params->pmc_divp_reg, pll);
  395. val = pll_override_readl(params->pmc_divnm_reg, pll);
  396. val &= ~(divm_mask(pll) << div_nmp->override_divm_shift) |
  397. ~(divn_mask(pll) << div_nmp->override_divn_shift);
  398. val |= (cfg->m << div_nmp->override_divm_shift) |
  399. (cfg->n << div_nmp->override_divn_shift);
  400. pll_override_writel(val, params->pmc_divnm_reg, pll);
  401. } else {
  402. val = pll_readl_base(pll);
  403. val &= ~((divm_mask(pll) << div_nmp->divm_shift) |
  404. (divn_mask(pll) << div_nmp->divn_shift) |
  405. (divp_mask(pll) << div_nmp->divp_shift));
  406. val |= ((cfg->m << div_nmp->divm_shift) |
  407. (cfg->n << div_nmp->divn_shift) |
  408. (cfg->p << div_nmp->divp_shift));
  409. pll_writel_base(val, pll);
  410. }
  411. }
  412. static void _get_pll_mnp(struct tegra_clk_pll *pll,
  413. struct tegra_clk_pll_freq_table *cfg)
  414. {
  415. u32 val;
  416. struct tegra_clk_pll_params *params = pll->params;
  417. struct div_nmp *div_nmp = params->div_nmp;
  418. if ((params->flags & TEGRA_PLLM) &&
  419. (pll_override_readl(PMC_PLLP_WB0_OVERRIDE, pll) &
  420. PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE)) {
  421. val = pll_override_readl(params->pmc_divp_reg, pll);
  422. cfg->p = (val >> div_nmp->override_divp_shift) & divp_mask(pll);
  423. val = pll_override_readl(params->pmc_divnm_reg, pll);
  424. cfg->m = (val >> div_nmp->override_divm_shift) & divm_mask(pll);
  425. cfg->n = (val >> div_nmp->override_divn_shift) & divn_mask(pll);
  426. } else {
  427. val = pll_readl_base(pll);
  428. cfg->m = (val >> div_nmp->divm_shift) & divm_mask(pll);
  429. cfg->n = (val >> div_nmp->divn_shift) & divn_mask(pll);
  430. cfg->p = (val >> div_nmp->divp_shift) & divp_mask(pll);
  431. }
  432. }
  433. static void _update_pll_cpcon(struct tegra_clk_pll *pll,
  434. struct tegra_clk_pll_freq_table *cfg,
  435. unsigned long rate)
  436. {
  437. u32 val;
  438. val = pll_readl_misc(pll);
  439. val &= ~(PLL_MISC_CPCON_MASK << PLL_MISC_CPCON_SHIFT);
  440. val |= cfg->cpcon << PLL_MISC_CPCON_SHIFT;
  441. if (pll->params->flags & TEGRA_PLL_SET_LFCON) {
  442. val &= ~(PLL_MISC_LFCON_MASK << PLL_MISC_LFCON_SHIFT);
  443. if (cfg->n >= PLLDU_LFCON_SET_DIVN)
  444. val |= 1 << PLL_MISC_LFCON_SHIFT;
  445. } else if (pll->params->flags & TEGRA_PLL_SET_DCCON) {
  446. val &= ~(1 << PLL_MISC_DCCON_SHIFT);
  447. if (rate >= (pll->params->vco_max >> 1))
  448. val |= 1 << PLL_MISC_DCCON_SHIFT;
  449. }
  450. pll_writel_misc(val, pll);
  451. }
  452. static int _program_pll(struct clk_hw *hw, struct tegra_clk_pll_freq_table *cfg,
  453. unsigned long rate)
  454. {
  455. struct tegra_clk_pll *pll = to_clk_pll(hw);
  456. int state, ret = 0;
  457. state = clk_pll_is_enabled(hw);
  458. if (state)
  459. _clk_pll_disable(hw);
  460. _update_pll_mnp(pll, cfg);
  461. if (pll->params->flags & TEGRA_PLL_HAS_CPCON)
  462. _update_pll_cpcon(pll, cfg, rate);
  463. if (state) {
  464. _clk_pll_enable(hw);
  465. ret = clk_pll_wait_for_lock(pll);
  466. }
  467. return ret;
  468. }
  469. static int clk_pll_set_rate(struct clk_hw *hw, unsigned long rate,
  470. unsigned long parent_rate)
  471. {
  472. struct tegra_clk_pll *pll = to_clk_pll(hw);
  473. struct tegra_clk_pll_freq_table cfg, old_cfg;
  474. unsigned long flags = 0;
  475. int ret = 0;
  476. if (pll->params->flags & TEGRA_PLL_FIXED) {
  477. if (rate != pll->params->fixed_rate) {
  478. pr_err("%s: Can not change %s fixed rate %lu to %lu\n",
  479. __func__, __clk_get_name(hw->clk),
  480. pll->params->fixed_rate, rate);
  481. return -EINVAL;
  482. }
  483. return 0;
  484. }
  485. if (_get_table_rate(hw, &cfg, rate, parent_rate) &&
  486. _calc_rate(hw, &cfg, rate, parent_rate)) {
  487. pr_err("%s: Failed to set %s rate %lu\n", __func__,
  488. __clk_get_name(hw->clk), rate);
  489. WARN_ON(1);
  490. return -EINVAL;
  491. }
  492. if (pll->lock)
  493. spin_lock_irqsave(pll->lock, flags);
  494. _get_pll_mnp(pll, &old_cfg);
  495. if (old_cfg.m != cfg.m || old_cfg.n != cfg.n || old_cfg.p != cfg.p)
  496. ret = _program_pll(hw, &cfg, rate);
  497. if (pll->lock)
  498. spin_unlock_irqrestore(pll->lock, flags);
  499. return ret;
  500. }
  501. static long clk_pll_round_rate(struct clk_hw *hw, unsigned long rate,
  502. unsigned long *prate)
  503. {
  504. struct tegra_clk_pll *pll = to_clk_pll(hw);
  505. struct tegra_clk_pll_freq_table cfg;
  506. if (pll->params->flags & TEGRA_PLL_FIXED)
  507. return pll->params->fixed_rate;
  508. /* PLLM is used for memory; we do not change rate */
  509. if (pll->params->flags & TEGRA_PLLM)
  510. return __clk_get_rate(hw->clk);
  511. if (_get_table_rate(hw, &cfg, rate, *prate) &&
  512. _calc_rate(hw, &cfg, rate, *prate))
  513. return -EINVAL;
  514. return cfg.output_rate;
  515. }
  516. static unsigned long clk_pll_recalc_rate(struct clk_hw *hw,
  517. unsigned long parent_rate)
  518. {
  519. struct tegra_clk_pll *pll = to_clk_pll(hw);
  520. struct tegra_clk_pll_freq_table cfg;
  521. u32 val;
  522. u64 rate = parent_rate;
  523. int pdiv;
  524. val = pll_readl_base(pll);
  525. if ((pll->params->flags & TEGRA_PLL_BYPASS) && (val & PLL_BASE_BYPASS))
  526. return parent_rate;
  527. if ((pll->params->flags & TEGRA_PLL_FIXED) &&
  528. !(val & PLL_BASE_OVERRIDE)) {
  529. struct tegra_clk_pll_freq_table sel;
  530. if (_get_table_rate(hw, &sel, pll->params->fixed_rate,
  531. parent_rate)) {
  532. pr_err("Clock %s has unknown fixed frequency\n",
  533. __clk_get_name(hw->clk));
  534. BUG();
  535. }
  536. return pll->params->fixed_rate;
  537. }
  538. _get_pll_mnp(pll, &cfg);
  539. pdiv = _hw_to_p_div(hw, cfg.p);
  540. if (pdiv < 0) {
  541. WARN_ON(1);
  542. pdiv = 1;
  543. }
  544. cfg.m *= pdiv;
  545. rate *= cfg.n;
  546. do_div(rate, cfg.m);
  547. return rate;
  548. }
  549. static int clk_plle_training(struct tegra_clk_pll *pll)
  550. {
  551. u32 val;
  552. unsigned long timeout;
  553. if (!pll->pmc)
  554. return -ENOSYS;
  555. /*
  556. * PLLE is already disabled, and setup cleared;
  557. * create falling edge on PLLE IDDQ input.
  558. */
  559. val = readl(pll->pmc + PMC_SATA_PWRGT);
  560. val |= PMC_SATA_PWRGT_PLLE_IDDQ_VALUE;
  561. writel(val, pll->pmc + PMC_SATA_PWRGT);
  562. val = readl(pll->pmc + PMC_SATA_PWRGT);
  563. val |= PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL;
  564. writel(val, pll->pmc + PMC_SATA_PWRGT);
  565. val = readl(pll->pmc + PMC_SATA_PWRGT);
  566. val &= ~PMC_SATA_PWRGT_PLLE_IDDQ_VALUE;
  567. writel(val, pll->pmc + PMC_SATA_PWRGT);
  568. val = pll_readl_misc(pll);
  569. timeout = jiffies + msecs_to_jiffies(100);
  570. while (1) {
  571. val = pll_readl_misc(pll);
  572. if (val & PLLE_MISC_READY)
  573. break;
  574. if (time_after(jiffies, timeout)) {
  575. pr_err("%s: timeout waiting for PLLE\n", __func__);
  576. return -EBUSY;
  577. }
  578. udelay(300);
  579. }
  580. return 0;
  581. }
  582. static int clk_plle_enable(struct clk_hw *hw)
  583. {
  584. struct tegra_clk_pll *pll = to_clk_pll(hw);
  585. unsigned long input_rate = clk_get_rate(clk_get_parent(hw->clk));
  586. struct tegra_clk_pll_freq_table sel;
  587. u32 val;
  588. int err;
  589. if (_get_table_rate(hw, &sel, pll->params->fixed_rate, input_rate))
  590. return -EINVAL;
  591. clk_pll_disable(hw);
  592. val = pll_readl_misc(pll);
  593. val &= ~(PLLE_MISC_LOCK_ENABLE | PLLE_MISC_SETUP_MASK);
  594. pll_writel_misc(val, pll);
  595. val = pll_readl_misc(pll);
  596. if (!(val & PLLE_MISC_READY)) {
  597. err = clk_plle_training(pll);
  598. if (err)
  599. return err;
  600. }
  601. if (pll->params->flags & TEGRA_PLLE_CONFIGURE) {
  602. /* configure dividers */
  603. val = pll_readl_base(pll);
  604. val &= ~(divm_mask(pll) | divn_mask(pll) | divp_mask(pll));
  605. val &= ~(PLLE_BASE_DIVCML_WIDTH << PLLE_BASE_DIVCML_SHIFT);
  606. val |= sel.m << pll->params->div_nmp->divm_shift;
  607. val |= sel.n << pll->params->div_nmp->divn_shift;
  608. val |= sel.p << pll->params->div_nmp->divp_shift;
  609. val |= sel.cpcon << PLLE_BASE_DIVCML_SHIFT;
  610. pll_writel_base(val, pll);
  611. }
  612. val = pll_readl_misc(pll);
  613. val |= PLLE_MISC_SETUP_VALUE;
  614. val |= PLLE_MISC_LOCK_ENABLE;
  615. pll_writel_misc(val, pll);
  616. val = readl(pll->clk_base + PLLE_SS_CTRL);
  617. val |= PLLE_SS_DISABLE;
  618. writel(val, pll->clk_base + PLLE_SS_CTRL);
  619. val |= pll_readl_base(pll);
  620. val |= (PLL_BASE_BYPASS | PLL_BASE_ENABLE);
  621. pll_writel_base(val, pll);
  622. clk_pll_wait_for_lock(pll);
  623. return 0;
  624. }
  625. static unsigned long clk_plle_recalc_rate(struct clk_hw *hw,
  626. unsigned long parent_rate)
  627. {
  628. struct tegra_clk_pll *pll = to_clk_pll(hw);
  629. u32 val = pll_readl_base(pll);
  630. u32 divn = 0, divm = 0, divp = 0;
  631. u64 rate = parent_rate;
  632. divp = (val >> pll->params->div_nmp->divp_shift) & (divp_mask(pll));
  633. divn = (val >> pll->params->div_nmp->divn_shift) & (divn_mask(pll));
  634. divm = (val >> pll->params->div_nmp->divm_shift) & (divm_mask(pll));
  635. divm *= divp;
  636. rate *= divn;
  637. do_div(rate, divm);
  638. return rate;
  639. }
  640. const struct clk_ops tegra_clk_pll_ops = {
  641. .is_enabled = clk_pll_is_enabled,
  642. .enable = clk_pll_enable,
  643. .disable = clk_pll_disable,
  644. .recalc_rate = clk_pll_recalc_rate,
  645. .round_rate = clk_pll_round_rate,
  646. .set_rate = clk_pll_set_rate,
  647. };
  648. const struct clk_ops tegra_clk_plle_ops = {
  649. .recalc_rate = clk_plle_recalc_rate,
  650. .is_enabled = clk_pll_is_enabled,
  651. .disable = clk_pll_disable,
  652. .enable = clk_plle_enable,
  653. };
  654. #if defined(CONFIG_ARCH_TEGRA_114_SOC) || defined(CONFIG_ARCH_TEGRA_124_SOC)
  655. static int _pll_fixed_mdiv(struct tegra_clk_pll_params *pll_params,
  656. unsigned long parent_rate)
  657. {
  658. if (parent_rate > pll_params->cf_max)
  659. return 2;
  660. else
  661. return 1;
  662. }
  663. static unsigned long _clip_vco_min(unsigned long vco_min,
  664. unsigned long parent_rate)
  665. {
  666. return DIV_ROUND_UP(vco_min, parent_rate) * parent_rate;
  667. }
  668. static int _setup_dynamic_ramp(struct tegra_clk_pll_params *pll_params,
  669. void __iomem *clk_base,
  670. unsigned long parent_rate)
  671. {
  672. u32 val;
  673. u32 step_a, step_b;
  674. switch (parent_rate) {
  675. case 12000000:
  676. case 13000000:
  677. case 26000000:
  678. step_a = 0x2B;
  679. step_b = 0x0B;
  680. break;
  681. case 16800000:
  682. step_a = 0x1A;
  683. step_b = 0x09;
  684. break;
  685. case 19200000:
  686. step_a = 0x12;
  687. step_b = 0x08;
  688. break;
  689. default:
  690. pr_err("%s: Unexpected reference rate %lu\n",
  691. __func__, parent_rate);
  692. WARN_ON(1);
  693. return -EINVAL;
  694. }
  695. val = step_a << pll_params->stepa_shift;
  696. val |= step_b << pll_params->stepb_shift;
  697. writel_relaxed(val, clk_base + pll_params->dyn_ramp_reg);
  698. return 0;
  699. }
  700. static int clk_pll_iddq_enable(struct clk_hw *hw)
  701. {
  702. struct tegra_clk_pll *pll = to_clk_pll(hw);
  703. unsigned long flags = 0;
  704. u32 val;
  705. int ret;
  706. if (pll->lock)
  707. spin_lock_irqsave(pll->lock, flags);
  708. val = pll_readl(pll->params->iddq_reg, pll);
  709. val &= ~BIT(pll->params->iddq_bit_idx);
  710. pll_writel(val, pll->params->iddq_reg, pll);
  711. udelay(2);
  712. _clk_pll_enable(hw);
  713. ret = clk_pll_wait_for_lock(pll);
  714. if (pll->lock)
  715. spin_unlock_irqrestore(pll->lock, flags);
  716. return 0;
  717. }
  718. static void clk_pll_iddq_disable(struct clk_hw *hw)
  719. {
  720. struct tegra_clk_pll *pll = to_clk_pll(hw);
  721. unsigned long flags = 0;
  722. u32 val;
  723. if (pll->lock)
  724. spin_lock_irqsave(pll->lock, flags);
  725. _clk_pll_disable(hw);
  726. val = pll_readl(pll->params->iddq_reg, pll);
  727. val |= BIT(pll->params->iddq_bit_idx);
  728. pll_writel(val, pll->params->iddq_reg, pll);
  729. udelay(2);
  730. if (pll->lock)
  731. spin_unlock_irqrestore(pll->lock, flags);
  732. }
  733. static int _calc_dynamic_ramp_rate(struct clk_hw *hw,
  734. struct tegra_clk_pll_freq_table *cfg,
  735. unsigned long rate, unsigned long parent_rate)
  736. {
  737. struct tegra_clk_pll *pll = to_clk_pll(hw);
  738. unsigned int p;
  739. int p_div;
  740. if (!rate)
  741. return -EINVAL;
  742. p = DIV_ROUND_UP(pll->params->vco_min, rate);
  743. cfg->m = _pll_fixed_mdiv(pll->params, parent_rate);
  744. cfg->output_rate = rate * p;
  745. cfg->n = cfg->output_rate * cfg->m / parent_rate;
  746. p_div = _p_div_to_hw(hw, p);
  747. if (p_div < 0)
  748. return p_div;
  749. else
  750. cfg->p = p_div;
  751. if (cfg->n > divn_max(pll) || cfg->output_rate > pll->params->vco_max)
  752. return -EINVAL;
  753. return 0;
  754. }
  755. static int _pll_ramp_calc_pll(struct clk_hw *hw,
  756. struct tegra_clk_pll_freq_table *cfg,
  757. unsigned long rate, unsigned long parent_rate)
  758. {
  759. struct tegra_clk_pll *pll = to_clk_pll(hw);
  760. int err = 0, p_div;
  761. err = _get_table_rate(hw, cfg, rate, parent_rate);
  762. if (err < 0)
  763. err = _calc_dynamic_ramp_rate(hw, cfg, rate, parent_rate);
  764. else {
  765. if (cfg->m != _pll_fixed_mdiv(pll->params, parent_rate)) {
  766. WARN_ON(1);
  767. err = -EINVAL;
  768. goto out;
  769. }
  770. p_div = _p_div_to_hw(hw, cfg->p);
  771. if (p_div < 0)
  772. return p_div;
  773. else
  774. cfg->p = p_div;
  775. }
  776. if (cfg->p > pll->params->max_p)
  777. err = -EINVAL;
  778. out:
  779. return err;
  780. }
  781. static int clk_pllxc_set_rate(struct clk_hw *hw, unsigned long rate,
  782. unsigned long parent_rate)
  783. {
  784. struct tegra_clk_pll *pll = to_clk_pll(hw);
  785. struct tegra_clk_pll_freq_table cfg, old_cfg;
  786. unsigned long flags = 0;
  787. int ret = 0;
  788. ret = _pll_ramp_calc_pll(hw, &cfg, rate, parent_rate);
  789. if (ret < 0)
  790. return ret;
  791. if (pll->lock)
  792. spin_lock_irqsave(pll->lock, flags);
  793. _get_pll_mnp(pll, &old_cfg);
  794. if (old_cfg.m != cfg.m || old_cfg.n != cfg.n || old_cfg.p != cfg.p)
  795. ret = _program_pll(hw, &cfg, rate);
  796. if (pll->lock)
  797. spin_unlock_irqrestore(pll->lock, flags);
  798. return ret;
  799. }
  800. static long clk_pll_ramp_round_rate(struct clk_hw *hw, unsigned long rate,
  801. unsigned long *prate)
  802. {
  803. struct tegra_clk_pll_freq_table cfg;
  804. int ret = 0, p_div;
  805. u64 output_rate = *prate;
  806. ret = _pll_ramp_calc_pll(hw, &cfg, rate, *prate);
  807. if (ret < 0)
  808. return ret;
  809. p_div = _hw_to_p_div(hw, cfg.p);
  810. if (p_div < 0)
  811. return p_div;
  812. output_rate *= cfg.n;
  813. do_div(output_rate, cfg.m * p_div);
  814. return output_rate;
  815. }
  816. static int clk_pllm_set_rate(struct clk_hw *hw, unsigned long rate,
  817. unsigned long parent_rate)
  818. {
  819. struct tegra_clk_pll_freq_table cfg;
  820. struct tegra_clk_pll *pll = to_clk_pll(hw);
  821. unsigned long flags = 0;
  822. int state, ret = 0;
  823. if (pll->lock)
  824. spin_lock_irqsave(pll->lock, flags);
  825. state = clk_pll_is_enabled(hw);
  826. if (state) {
  827. if (rate != clk_get_rate(hw->clk)) {
  828. pr_err("%s: Cannot change active PLLM\n", __func__);
  829. ret = -EINVAL;
  830. goto out;
  831. }
  832. goto out;
  833. }
  834. ret = _pll_ramp_calc_pll(hw, &cfg, rate, parent_rate);
  835. if (ret < 0)
  836. goto out;
  837. _update_pll_mnp(pll, &cfg);
  838. out:
  839. if (pll->lock)
  840. spin_unlock_irqrestore(pll->lock, flags);
  841. return ret;
  842. }
  843. static void _pllcx_strobe(struct tegra_clk_pll *pll)
  844. {
  845. u32 val;
  846. val = pll_readl_misc(pll);
  847. val |= PLLCX_MISC_STROBE;
  848. pll_writel_misc(val, pll);
  849. udelay(2);
  850. val &= ~PLLCX_MISC_STROBE;
  851. pll_writel_misc(val, pll);
  852. }
  853. static int clk_pllc_enable(struct clk_hw *hw)
  854. {
  855. struct tegra_clk_pll *pll = to_clk_pll(hw);
  856. u32 val;
  857. int ret = 0;
  858. unsigned long flags = 0;
  859. if (pll->lock)
  860. spin_lock_irqsave(pll->lock, flags);
  861. _clk_pll_enable(hw);
  862. udelay(2);
  863. val = pll_readl_misc(pll);
  864. val &= ~PLLCX_MISC_RESET;
  865. pll_writel_misc(val, pll);
  866. udelay(2);
  867. _pllcx_strobe(pll);
  868. ret = clk_pll_wait_for_lock(pll);
  869. if (pll->lock)
  870. spin_unlock_irqrestore(pll->lock, flags);
  871. return ret;
  872. }
  873. static void _clk_pllc_disable(struct clk_hw *hw)
  874. {
  875. struct tegra_clk_pll *pll = to_clk_pll(hw);
  876. u32 val;
  877. _clk_pll_disable(hw);
  878. val = pll_readl_misc(pll);
  879. val |= PLLCX_MISC_RESET;
  880. pll_writel_misc(val, pll);
  881. udelay(2);
  882. }
  883. static void clk_pllc_disable(struct clk_hw *hw)
  884. {
  885. struct tegra_clk_pll *pll = to_clk_pll(hw);
  886. unsigned long flags = 0;
  887. if (pll->lock)
  888. spin_lock_irqsave(pll->lock, flags);
  889. _clk_pllc_disable(hw);
  890. if (pll->lock)
  891. spin_unlock_irqrestore(pll->lock, flags);
  892. }
  893. static int _pllcx_update_dynamic_coef(struct tegra_clk_pll *pll,
  894. unsigned long input_rate, u32 n)
  895. {
  896. u32 val, n_threshold;
  897. switch (input_rate) {
  898. case 12000000:
  899. n_threshold = 70;
  900. break;
  901. case 13000000:
  902. case 26000000:
  903. n_threshold = 71;
  904. break;
  905. case 16800000:
  906. n_threshold = 55;
  907. break;
  908. case 19200000:
  909. n_threshold = 48;
  910. break;
  911. default:
  912. pr_err("%s: Unexpected reference rate %lu\n",
  913. __func__, input_rate);
  914. return -EINVAL;
  915. }
  916. val = pll_readl_misc(pll);
  917. val &= ~(PLLCX_MISC_SDM_DIV_MASK | PLLCX_MISC_FILT_DIV_MASK);
  918. val |= n <= n_threshold ?
  919. PLLCX_MISC_DIV_LOW_RANGE : PLLCX_MISC_DIV_HIGH_RANGE;
  920. pll_writel_misc(val, pll);
  921. return 0;
  922. }
  923. static int clk_pllc_set_rate(struct clk_hw *hw, unsigned long rate,
  924. unsigned long parent_rate)
  925. {
  926. struct tegra_clk_pll_freq_table cfg, old_cfg;
  927. struct tegra_clk_pll *pll = to_clk_pll(hw);
  928. unsigned long flags = 0;
  929. int state, ret = 0;
  930. if (pll->lock)
  931. spin_lock_irqsave(pll->lock, flags);
  932. ret = _pll_ramp_calc_pll(hw, &cfg, rate, parent_rate);
  933. if (ret < 0)
  934. goto out;
  935. _get_pll_mnp(pll, &old_cfg);
  936. if (cfg.m != old_cfg.m) {
  937. WARN_ON(1);
  938. goto out;
  939. }
  940. if (old_cfg.n == cfg.n && old_cfg.p == cfg.p)
  941. goto out;
  942. state = clk_pll_is_enabled(hw);
  943. if (state)
  944. _clk_pllc_disable(hw);
  945. ret = _pllcx_update_dynamic_coef(pll, parent_rate, cfg.n);
  946. if (ret < 0)
  947. goto out;
  948. _update_pll_mnp(pll, &cfg);
  949. if (state)
  950. ret = clk_pllc_enable(hw);
  951. out:
  952. if (pll->lock)
  953. spin_unlock_irqrestore(pll->lock, flags);
  954. return ret;
  955. }
  956. static long _pllre_calc_rate(struct tegra_clk_pll *pll,
  957. struct tegra_clk_pll_freq_table *cfg,
  958. unsigned long rate, unsigned long parent_rate)
  959. {
  960. u16 m, n;
  961. u64 output_rate = parent_rate;
  962. m = _pll_fixed_mdiv(pll->params, parent_rate);
  963. n = rate * m / parent_rate;
  964. output_rate *= n;
  965. do_div(output_rate, m);
  966. if (cfg) {
  967. cfg->m = m;
  968. cfg->n = n;
  969. }
  970. return output_rate;
  971. }
  972. static int clk_pllre_set_rate(struct clk_hw *hw, unsigned long rate,
  973. unsigned long parent_rate)
  974. {
  975. struct tegra_clk_pll_freq_table cfg, old_cfg;
  976. struct tegra_clk_pll *pll = to_clk_pll(hw);
  977. unsigned long flags = 0;
  978. int state, ret = 0;
  979. if (pll->lock)
  980. spin_lock_irqsave(pll->lock, flags);
  981. _pllre_calc_rate(pll, &cfg, rate, parent_rate);
  982. _get_pll_mnp(pll, &old_cfg);
  983. cfg.p = old_cfg.p;
  984. if (cfg.m != old_cfg.m || cfg.n != old_cfg.n) {
  985. state = clk_pll_is_enabled(hw);
  986. if (state)
  987. _clk_pll_disable(hw);
  988. _update_pll_mnp(pll, &cfg);
  989. if (state) {
  990. _clk_pll_enable(hw);
  991. ret = clk_pll_wait_for_lock(pll);
  992. }
  993. }
  994. if (pll->lock)
  995. spin_unlock_irqrestore(pll->lock, flags);
  996. return ret;
  997. }
  998. static unsigned long clk_pllre_recalc_rate(struct clk_hw *hw,
  999. unsigned long parent_rate)
  1000. {
  1001. struct tegra_clk_pll_freq_table cfg;
  1002. struct tegra_clk_pll *pll = to_clk_pll(hw);
  1003. u64 rate = parent_rate;
  1004. _get_pll_mnp(pll, &cfg);
  1005. rate *= cfg.n;
  1006. do_div(rate, cfg.m);
  1007. return rate;
  1008. }
  1009. static long clk_pllre_round_rate(struct clk_hw *hw, unsigned long rate,
  1010. unsigned long *prate)
  1011. {
  1012. struct tegra_clk_pll *pll = to_clk_pll(hw);
  1013. return _pllre_calc_rate(pll, NULL, rate, *prate);
  1014. }
  1015. static int clk_plle_tegra114_enable(struct clk_hw *hw)
  1016. {
  1017. struct tegra_clk_pll *pll = to_clk_pll(hw);
  1018. struct tegra_clk_pll_freq_table sel;
  1019. u32 val;
  1020. int ret;
  1021. unsigned long flags = 0;
  1022. unsigned long input_rate = clk_get_rate(clk_get_parent(hw->clk));
  1023. if (_get_table_rate(hw, &sel, pll->params->fixed_rate, input_rate))
  1024. return -EINVAL;
  1025. if (pll->lock)
  1026. spin_lock_irqsave(pll->lock, flags);
  1027. val = pll_readl_base(pll);
  1028. val &= ~BIT(29); /* Disable lock override */
  1029. pll_writel_base(val, pll);
  1030. val = pll_readl(pll->params->aux_reg, pll);
  1031. val |= PLLE_AUX_ENABLE_SWCTL;
  1032. val &= ~PLLE_AUX_SEQ_ENABLE;
  1033. pll_writel(val, pll->params->aux_reg, pll);
  1034. udelay(1);
  1035. val = pll_readl_misc(pll);
  1036. val |= PLLE_MISC_LOCK_ENABLE;
  1037. val |= PLLE_MISC_IDDQ_SW_CTRL;
  1038. val &= ~PLLE_MISC_IDDQ_SW_VALUE;
  1039. val |= PLLE_MISC_PLLE_PTS;
  1040. val |= PLLE_MISC_VREG_BG_CTRL_MASK | PLLE_MISC_VREG_CTRL_MASK;
  1041. pll_writel_misc(val, pll);
  1042. udelay(5);
  1043. val = pll_readl(PLLE_SS_CTRL, pll);
  1044. val |= PLLE_SS_DISABLE;
  1045. pll_writel(val, PLLE_SS_CTRL, pll);
  1046. val = pll_readl_base(pll);
  1047. val &= ~(divm_mask(pll) | divn_mask(pll) | divp_mask(pll));
  1048. val &= ~(PLLE_BASE_DIVCML_WIDTH << PLLE_BASE_DIVCML_SHIFT);
  1049. val |= sel.m << pll->params->div_nmp->divm_shift;
  1050. val |= sel.n << pll->params->div_nmp->divn_shift;
  1051. val |= sel.cpcon << PLLE_BASE_DIVCML_SHIFT;
  1052. pll_writel_base(val, pll);
  1053. udelay(1);
  1054. _clk_pll_enable(hw);
  1055. ret = clk_pll_wait_for_lock(pll);
  1056. if (ret < 0)
  1057. goto out;
  1058. val = pll_readl(PLLE_SS_CTRL, pll);
  1059. val &= ~(PLLE_SS_CNTL_CENTER | PLLE_SS_CNTL_INVERT);
  1060. val &= ~PLLE_SS_COEFFICIENTS_MASK;
  1061. val |= PLLE_SS_COEFFICIENTS_VAL;
  1062. pll_writel(val, PLLE_SS_CTRL, pll);
  1063. val &= ~(PLLE_SS_CNTL_SSC_BYP | PLLE_SS_CNTL_BYPASS_SS);
  1064. pll_writel(val, PLLE_SS_CTRL, pll);
  1065. udelay(1);
  1066. val &= ~PLLE_SS_CNTL_INTERP_RESET;
  1067. pll_writel(val, PLLE_SS_CTRL, pll);
  1068. udelay(1);
  1069. /* TODO: enable hw control of xusb brick pll */
  1070. out:
  1071. if (pll->lock)
  1072. spin_unlock_irqrestore(pll->lock, flags);
  1073. return ret;
  1074. }
  1075. static void clk_plle_tegra114_disable(struct clk_hw *hw)
  1076. {
  1077. struct tegra_clk_pll *pll = to_clk_pll(hw);
  1078. unsigned long flags = 0;
  1079. u32 val;
  1080. if (pll->lock)
  1081. spin_lock_irqsave(pll->lock, flags);
  1082. _clk_pll_disable(hw);
  1083. val = pll_readl_misc(pll);
  1084. val |= PLLE_MISC_IDDQ_SW_CTRL | PLLE_MISC_IDDQ_SW_VALUE;
  1085. pll_writel_misc(val, pll);
  1086. udelay(1);
  1087. if (pll->lock)
  1088. spin_unlock_irqrestore(pll->lock, flags);
  1089. }
  1090. #endif
  1091. static struct tegra_clk_pll *_tegra_init_pll(void __iomem *clk_base,
  1092. void __iomem *pmc, struct tegra_clk_pll_params *pll_params,
  1093. spinlock_t *lock)
  1094. {
  1095. struct tegra_clk_pll *pll;
  1096. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  1097. if (!pll)
  1098. return ERR_PTR(-ENOMEM);
  1099. pll->clk_base = clk_base;
  1100. pll->pmc = pmc;
  1101. pll->params = pll_params;
  1102. pll->lock = lock;
  1103. if (!pll_params->div_nmp)
  1104. pll_params->div_nmp = &default_nmp;
  1105. return pll;
  1106. }
  1107. static struct clk *_tegra_clk_register_pll(struct tegra_clk_pll *pll,
  1108. const char *name, const char *parent_name, unsigned long flags,
  1109. const struct clk_ops *ops)
  1110. {
  1111. struct clk_init_data init;
  1112. init.name = name;
  1113. init.ops = ops;
  1114. init.flags = flags;
  1115. init.parent_names = (parent_name ? &parent_name : NULL);
  1116. init.num_parents = (parent_name ? 1 : 0);
  1117. /* Data in .init is copied by clk_register(), so stack variable OK */
  1118. pll->hw.init = &init;
  1119. return clk_register(NULL, &pll->hw);
  1120. }
  1121. struct clk *tegra_clk_register_pll(const char *name, const char *parent_name,
  1122. void __iomem *clk_base, void __iomem *pmc,
  1123. unsigned long flags, struct tegra_clk_pll_params *pll_params,
  1124. spinlock_t *lock)
  1125. {
  1126. struct tegra_clk_pll *pll;
  1127. struct clk *clk;
  1128. pll_params->flags |= TEGRA_PLL_BYPASS;
  1129. pll_params->flags |= TEGRA_PLL_HAS_LOCK_ENABLE;
  1130. pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
  1131. if (IS_ERR(pll))
  1132. return ERR_CAST(pll);
  1133. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1134. &tegra_clk_pll_ops);
  1135. if (IS_ERR(clk))
  1136. kfree(pll);
  1137. return clk;
  1138. }
  1139. struct clk *tegra_clk_register_plle(const char *name, const char *parent_name,
  1140. void __iomem *clk_base, void __iomem *pmc,
  1141. unsigned long flags, struct tegra_clk_pll_params *pll_params,
  1142. spinlock_t *lock)
  1143. {
  1144. struct tegra_clk_pll *pll;
  1145. struct clk *clk;
  1146. pll_params->flags |= TEGRA_PLL_LOCK_MISC | TEGRA_PLL_BYPASS;
  1147. pll_params->flags |= TEGRA_PLL_HAS_LOCK_ENABLE;
  1148. pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
  1149. if (IS_ERR(pll))
  1150. return ERR_CAST(pll);
  1151. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1152. &tegra_clk_plle_ops);
  1153. if (IS_ERR(clk))
  1154. kfree(pll);
  1155. return clk;
  1156. }
  1157. #if defined(CONFIG_ARCH_TEGRA_114_SOC) || defined(CONFIG_ARCH_TEGRA_124_SOC)
  1158. static const struct clk_ops tegra_clk_pllxc_ops = {
  1159. .is_enabled = clk_pll_is_enabled,
  1160. .enable = clk_pll_iddq_enable,
  1161. .disable = clk_pll_iddq_disable,
  1162. .recalc_rate = clk_pll_recalc_rate,
  1163. .round_rate = clk_pll_ramp_round_rate,
  1164. .set_rate = clk_pllxc_set_rate,
  1165. };
  1166. static const struct clk_ops tegra_clk_pllm_ops = {
  1167. .is_enabled = clk_pll_is_enabled,
  1168. .enable = clk_pll_iddq_enable,
  1169. .disable = clk_pll_iddq_disable,
  1170. .recalc_rate = clk_pll_recalc_rate,
  1171. .round_rate = clk_pll_ramp_round_rate,
  1172. .set_rate = clk_pllm_set_rate,
  1173. };
  1174. static const struct clk_ops tegra_clk_pllc_ops = {
  1175. .is_enabled = clk_pll_is_enabled,
  1176. .enable = clk_pllc_enable,
  1177. .disable = clk_pllc_disable,
  1178. .recalc_rate = clk_pll_recalc_rate,
  1179. .round_rate = clk_pll_ramp_round_rate,
  1180. .set_rate = clk_pllc_set_rate,
  1181. };
  1182. static const struct clk_ops tegra_clk_pllre_ops = {
  1183. .is_enabled = clk_pll_is_enabled,
  1184. .enable = clk_pll_iddq_enable,
  1185. .disable = clk_pll_iddq_disable,
  1186. .recalc_rate = clk_pllre_recalc_rate,
  1187. .round_rate = clk_pllre_round_rate,
  1188. .set_rate = clk_pllre_set_rate,
  1189. };
  1190. static const struct clk_ops tegra_clk_plle_tegra114_ops = {
  1191. .is_enabled = clk_pll_is_enabled,
  1192. .enable = clk_plle_tegra114_enable,
  1193. .disable = clk_plle_tegra114_disable,
  1194. .recalc_rate = clk_pll_recalc_rate,
  1195. };
  1196. struct clk *tegra_clk_register_pllxc(const char *name, const char *parent_name,
  1197. void __iomem *clk_base, void __iomem *pmc,
  1198. unsigned long flags,
  1199. struct tegra_clk_pll_params *pll_params,
  1200. spinlock_t *lock)
  1201. {
  1202. struct tegra_clk_pll *pll;
  1203. struct clk *clk, *parent;
  1204. unsigned long parent_rate;
  1205. int err;
  1206. u32 val, val_iddq;
  1207. parent = __clk_lookup(parent_name);
  1208. if (!parent) {
  1209. WARN(1, "parent clk %s of %s must be registered first\n",
  1210. name, parent_name);
  1211. return ERR_PTR(-EINVAL);
  1212. }
  1213. if (!pll_params->pdiv_tohw)
  1214. return ERR_PTR(-EINVAL);
  1215. parent_rate = __clk_get_rate(parent);
  1216. pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
  1217. err = _setup_dynamic_ramp(pll_params, clk_base, parent_rate);
  1218. if (err)
  1219. return ERR_PTR(err);
  1220. val = readl_relaxed(clk_base + pll_params->base_reg);
  1221. val_iddq = readl_relaxed(clk_base + pll_params->iddq_reg);
  1222. if (val & PLL_BASE_ENABLE)
  1223. WARN_ON(val_iddq & BIT(pll_params->iddq_bit_idx));
  1224. else {
  1225. val_iddq |= BIT(pll_params->iddq_bit_idx);
  1226. writel_relaxed(val_iddq, clk_base + pll_params->iddq_reg);
  1227. }
  1228. pll_params->flags |= TEGRA_PLL_HAS_LOCK_ENABLE;
  1229. pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
  1230. if (IS_ERR(pll))
  1231. return ERR_CAST(pll);
  1232. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1233. &tegra_clk_pllxc_ops);
  1234. if (IS_ERR(clk))
  1235. kfree(pll);
  1236. return clk;
  1237. }
  1238. struct clk *tegra_clk_register_pllre(const char *name, const char *parent_name,
  1239. void __iomem *clk_base, void __iomem *pmc,
  1240. unsigned long flags,
  1241. struct tegra_clk_pll_params *pll_params,
  1242. spinlock_t *lock, unsigned long parent_rate)
  1243. {
  1244. u32 val;
  1245. struct tegra_clk_pll *pll;
  1246. struct clk *clk;
  1247. pll_params->flags |= TEGRA_PLL_HAS_LOCK_ENABLE | TEGRA_PLL_LOCK_MISC;
  1248. pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
  1249. pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
  1250. if (IS_ERR(pll))
  1251. return ERR_CAST(pll);
  1252. /* program minimum rate by default */
  1253. val = pll_readl_base(pll);
  1254. if (val & PLL_BASE_ENABLE)
  1255. WARN_ON(val & pll_params->iddq_bit_idx);
  1256. else {
  1257. int m;
  1258. m = _pll_fixed_mdiv(pll_params, parent_rate);
  1259. val = m << PLL_BASE_DIVM_SHIFT;
  1260. val |= (pll_params->vco_min / parent_rate)
  1261. << PLL_BASE_DIVN_SHIFT;
  1262. pll_writel_base(val, pll);
  1263. }
  1264. /* disable lock override */
  1265. val = pll_readl_misc(pll);
  1266. val &= ~BIT(29);
  1267. pll_writel_misc(val, pll);
  1268. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1269. &tegra_clk_pllre_ops);
  1270. if (IS_ERR(clk))
  1271. kfree(pll);
  1272. return clk;
  1273. }
  1274. struct clk *tegra_clk_register_pllm(const char *name, const char *parent_name,
  1275. void __iomem *clk_base, void __iomem *pmc,
  1276. unsigned long flags,
  1277. struct tegra_clk_pll_params *pll_params,
  1278. spinlock_t *lock)
  1279. {
  1280. struct tegra_clk_pll *pll;
  1281. struct clk *clk, *parent;
  1282. unsigned long parent_rate;
  1283. if (!pll_params->pdiv_tohw)
  1284. return ERR_PTR(-EINVAL);
  1285. parent = __clk_lookup(parent_name);
  1286. if (!parent) {
  1287. WARN(1, "parent clk %s of %s must be registered first\n",
  1288. name, parent_name);
  1289. return ERR_PTR(-EINVAL);
  1290. }
  1291. parent_rate = __clk_get_rate(parent);
  1292. pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
  1293. pll_params->flags |= TEGRA_PLL_BYPASS;
  1294. pll_params->flags |= TEGRA_PLL_HAS_LOCK_ENABLE;
  1295. pll_params->flags |= TEGRA_PLLM;
  1296. pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
  1297. if (IS_ERR(pll))
  1298. return ERR_CAST(pll);
  1299. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1300. &tegra_clk_pllm_ops);
  1301. if (IS_ERR(clk))
  1302. kfree(pll);
  1303. return clk;
  1304. }
  1305. struct clk *tegra_clk_register_pllc(const char *name, const char *parent_name,
  1306. void __iomem *clk_base, void __iomem *pmc,
  1307. unsigned long flags,
  1308. struct tegra_clk_pll_params *pll_params,
  1309. spinlock_t *lock)
  1310. {
  1311. struct clk *parent, *clk;
  1312. struct pdiv_map *p_tohw = pll_params->pdiv_tohw;
  1313. struct tegra_clk_pll *pll;
  1314. struct tegra_clk_pll_freq_table cfg;
  1315. unsigned long parent_rate;
  1316. if (!p_tohw)
  1317. return ERR_PTR(-EINVAL);
  1318. parent = __clk_lookup(parent_name);
  1319. if (!parent) {
  1320. WARN(1, "parent clk %s of %s must be registered first\n",
  1321. name, parent_name);
  1322. return ERR_PTR(-EINVAL);
  1323. }
  1324. parent_rate = __clk_get_rate(parent);
  1325. pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
  1326. pll_params->flags |= TEGRA_PLL_BYPASS;
  1327. pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
  1328. if (IS_ERR(pll))
  1329. return ERR_CAST(pll);
  1330. /*
  1331. * Most of PLLC register fields are shadowed, and can not be read
  1332. * directly from PLL h/w. Hence, actual PLLC boot state is unknown.
  1333. * Initialize PLL to default state: disabled, reset; shadow registers
  1334. * loaded with default parameters; dividers are preset for half of
  1335. * minimum VCO rate (the latter assured that shadowed divider settings
  1336. * are within supported range).
  1337. */
  1338. cfg.m = _pll_fixed_mdiv(pll_params, parent_rate);
  1339. cfg.n = cfg.m * pll_params->vco_min / parent_rate;
  1340. while (p_tohw->pdiv) {
  1341. if (p_tohw->pdiv == 2) {
  1342. cfg.p = p_tohw->hw_val;
  1343. break;
  1344. }
  1345. p_tohw++;
  1346. }
  1347. if (!p_tohw->pdiv) {
  1348. WARN_ON(1);
  1349. return ERR_PTR(-EINVAL);
  1350. }
  1351. pll_writel_base(0, pll);
  1352. _update_pll_mnp(pll, &cfg);
  1353. pll_writel_misc(PLLCX_MISC_DEFAULT, pll);
  1354. pll_writel(PLLCX_MISC1_DEFAULT, pll_params->ext_misc_reg[0], pll);
  1355. pll_writel(PLLCX_MISC2_DEFAULT, pll_params->ext_misc_reg[1], pll);
  1356. pll_writel(PLLCX_MISC3_DEFAULT, pll_params->ext_misc_reg[2], pll);
  1357. _pllcx_update_dynamic_coef(pll, parent_rate, cfg.n);
  1358. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1359. &tegra_clk_pllc_ops);
  1360. if (IS_ERR(clk))
  1361. kfree(pll);
  1362. return clk;
  1363. }
  1364. struct clk *tegra_clk_register_plle_tegra114(const char *name,
  1365. const char *parent_name,
  1366. void __iomem *clk_base, unsigned long flags,
  1367. struct tegra_clk_pll_params *pll_params,
  1368. spinlock_t *lock)
  1369. {
  1370. struct tegra_clk_pll *pll;
  1371. struct clk *clk;
  1372. u32 val, val_aux;
  1373. pll_params->flags |= TEGRA_PLL_HAS_LOCK_ENABLE;
  1374. pll = _tegra_init_pll(clk_base, NULL, pll_params, lock);
  1375. if (IS_ERR(pll))
  1376. return ERR_CAST(pll);
  1377. /* ensure parent is set to pll_re_vco */
  1378. val = pll_readl_base(pll);
  1379. val_aux = pll_readl(pll_params->aux_reg, pll);
  1380. if (val & PLL_BASE_ENABLE) {
  1381. if ((val_aux & PLLE_AUX_PLLRE_SEL) ||
  1382. (val_aux & PLLE_AUX_PLLP_SEL))
  1383. WARN(1, "pll_e enabled with unsupported parent %s\n",
  1384. (val_aux & PLLE_AUX_PLLP_SEL) ? "pllp_out0" :
  1385. "pll_re_vco");
  1386. } else {
  1387. val_aux &= ~(PLLE_AUX_PLLRE_SEL | PLLE_AUX_PLLP_SEL);
  1388. pll_writel(val, pll_params->aux_reg, pll);
  1389. }
  1390. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1391. &tegra_clk_plle_tegra114_ops);
  1392. if (IS_ERR(clk))
  1393. kfree(pll);
  1394. return clk;
  1395. }
  1396. #endif
  1397. #ifdef CONFIG_ARCH_TEGRA_124_SOC
  1398. static const struct clk_ops tegra_clk_pllss_ops = {
  1399. .is_enabled = clk_pll_is_enabled,
  1400. .enable = clk_pll_iddq_enable,
  1401. .disable = clk_pll_iddq_disable,
  1402. .recalc_rate = clk_pll_recalc_rate,
  1403. .round_rate = clk_pll_ramp_round_rate,
  1404. .set_rate = clk_pllxc_set_rate,
  1405. };
  1406. struct clk *tegra_clk_register_pllss(const char *name, const char *parent_name,
  1407. void __iomem *clk_base, unsigned long flags,
  1408. struct tegra_clk_pll_params *pll_params,
  1409. spinlock_t *lock)
  1410. {
  1411. struct tegra_clk_pll *pll;
  1412. struct clk *clk, *parent;
  1413. struct tegra_clk_pll_freq_table cfg;
  1414. unsigned long parent_rate;
  1415. u32 val;
  1416. int i;
  1417. if (!pll_params->div_nmp)
  1418. return ERR_PTR(-EINVAL);
  1419. parent = __clk_lookup(parent_name);
  1420. if (!parent) {
  1421. WARN(1, "parent clk %s of %s must be registered first\n",
  1422. name, parent_name);
  1423. return ERR_PTR(-EINVAL);
  1424. }
  1425. pll_params->flags = TEGRA_PLL_HAS_LOCK_ENABLE | TEGRA_PLL_USE_LOCK;
  1426. pll = _tegra_init_pll(clk_base, NULL, pll_params, lock);
  1427. if (IS_ERR(pll))
  1428. return ERR_CAST(pll);
  1429. val = pll_readl_base(pll);
  1430. val &= ~PLLSS_REF_SRC_SEL_MASK;
  1431. pll_writel_base(val, pll);
  1432. parent_rate = __clk_get_rate(parent);
  1433. pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
  1434. /* initialize PLL to minimum rate */
  1435. cfg.m = _pll_fixed_mdiv(pll_params, parent_rate);
  1436. cfg.n = cfg.m * pll_params->vco_min / parent_rate;
  1437. for (i = 0; pll_params->pdiv_tohw[i].pdiv; i++)
  1438. ;
  1439. if (!i) {
  1440. kfree(pll);
  1441. return ERR_PTR(-EINVAL);
  1442. }
  1443. cfg.p = pll_params->pdiv_tohw[i-1].hw_val;
  1444. _update_pll_mnp(pll, &cfg);
  1445. pll_writel_misc(PLLSS_MISC_DEFAULT, pll);
  1446. pll_writel(PLLSS_CFG_DEFAULT, pll_params->ext_misc_reg[0], pll);
  1447. pll_writel(PLLSS_CTRL1_DEFAULT, pll_params->ext_misc_reg[1], pll);
  1448. pll_writel(PLLSS_CTRL1_DEFAULT, pll_params->ext_misc_reg[2], pll);
  1449. val = pll_readl_base(pll);
  1450. if (val & PLL_BASE_ENABLE) {
  1451. if (val & BIT(pll_params->iddq_bit_idx)) {
  1452. WARN(1, "%s is on but IDDQ set\n", name);
  1453. kfree(pll);
  1454. return ERR_PTR(-EINVAL);
  1455. }
  1456. } else
  1457. val |= BIT(pll_params->iddq_bit_idx);
  1458. val &= ~PLLSS_LOCK_OVERRIDE;
  1459. pll_writel_base(val, pll);
  1460. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1461. &tegra_clk_pllss_ops);
  1462. if (IS_ERR(clk))
  1463. kfree(pll);
  1464. return clk;
  1465. }
  1466. #endif