regcache.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710
  1. /*
  2. * Register cache access API
  3. *
  4. * Copyright 2011 Wolfson Microelectronics plc
  5. *
  6. * Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/slab.h>
  13. #include <linux/export.h>
  14. #include <linux/device.h>
  15. #include <trace/events/regmap.h>
  16. #include <linux/bsearch.h>
  17. #include <linux/sort.h>
  18. #include "internal.h"
  19. static const struct regcache_ops *cache_types[] = {
  20. &regcache_rbtree_ops,
  21. &regcache_lzo_ops,
  22. &regcache_flat_ops,
  23. };
  24. static int regcache_hw_init(struct regmap *map)
  25. {
  26. int i, j;
  27. int ret;
  28. int count;
  29. unsigned int val;
  30. void *tmp_buf;
  31. if (!map->num_reg_defaults_raw)
  32. return -EINVAL;
  33. if (!map->reg_defaults_raw) {
  34. u32 cache_bypass = map->cache_bypass;
  35. dev_warn(map->dev, "No cache defaults, reading back from HW\n");
  36. /* Bypass the cache access till data read from HW*/
  37. map->cache_bypass = 1;
  38. tmp_buf = kmalloc(map->cache_size_raw, GFP_KERNEL);
  39. if (!tmp_buf)
  40. return -EINVAL;
  41. ret = regmap_raw_read(map, 0, tmp_buf,
  42. map->num_reg_defaults_raw);
  43. map->cache_bypass = cache_bypass;
  44. if (ret < 0) {
  45. kfree(tmp_buf);
  46. return ret;
  47. }
  48. map->reg_defaults_raw = tmp_buf;
  49. map->cache_free = 1;
  50. }
  51. /* calculate the size of reg_defaults */
  52. for (count = 0, i = 0; i < map->num_reg_defaults_raw; i++) {
  53. val = regcache_get_val(map, map->reg_defaults_raw, i);
  54. if (regmap_volatile(map, i * map->reg_stride))
  55. continue;
  56. count++;
  57. }
  58. map->reg_defaults = kmalloc(count * sizeof(struct reg_default),
  59. GFP_KERNEL);
  60. if (!map->reg_defaults) {
  61. ret = -ENOMEM;
  62. goto err_free;
  63. }
  64. /* fill the reg_defaults */
  65. map->num_reg_defaults = count;
  66. for (i = 0, j = 0; i < map->num_reg_defaults_raw; i++) {
  67. val = regcache_get_val(map, map->reg_defaults_raw, i);
  68. if (regmap_volatile(map, i * map->reg_stride))
  69. continue;
  70. map->reg_defaults[j].reg = i * map->reg_stride;
  71. map->reg_defaults[j].def = val;
  72. j++;
  73. }
  74. return 0;
  75. err_free:
  76. if (map->cache_free)
  77. kfree(map->reg_defaults_raw);
  78. return ret;
  79. }
  80. int regcache_init(struct regmap *map, const struct regmap_config *config)
  81. {
  82. int ret;
  83. int i;
  84. void *tmp_buf;
  85. for (i = 0; i < config->num_reg_defaults; i++)
  86. if (config->reg_defaults[i].reg % map->reg_stride)
  87. return -EINVAL;
  88. if (map->cache_type == REGCACHE_NONE) {
  89. map->cache_bypass = true;
  90. return 0;
  91. }
  92. for (i = 0; i < ARRAY_SIZE(cache_types); i++)
  93. if (cache_types[i]->type == map->cache_type)
  94. break;
  95. if (i == ARRAY_SIZE(cache_types)) {
  96. dev_err(map->dev, "Could not match compress type: %d\n",
  97. map->cache_type);
  98. return -EINVAL;
  99. }
  100. map->num_reg_defaults = config->num_reg_defaults;
  101. map->num_reg_defaults_raw = config->num_reg_defaults_raw;
  102. map->reg_defaults_raw = config->reg_defaults_raw;
  103. map->cache_word_size = DIV_ROUND_UP(config->val_bits, 8);
  104. map->cache_size_raw = map->cache_word_size * config->num_reg_defaults_raw;
  105. map->cache = NULL;
  106. map->cache_ops = cache_types[i];
  107. if (!map->cache_ops->read ||
  108. !map->cache_ops->write ||
  109. !map->cache_ops->name)
  110. return -EINVAL;
  111. /* We still need to ensure that the reg_defaults
  112. * won't vanish from under us. We'll need to make
  113. * a copy of it.
  114. */
  115. if (config->reg_defaults) {
  116. if (!map->num_reg_defaults)
  117. return -EINVAL;
  118. tmp_buf = kmemdup(config->reg_defaults, map->num_reg_defaults *
  119. sizeof(struct reg_default), GFP_KERNEL);
  120. if (!tmp_buf)
  121. return -ENOMEM;
  122. map->reg_defaults = tmp_buf;
  123. } else if (map->num_reg_defaults_raw) {
  124. /* Some devices such as PMICs don't have cache defaults,
  125. * we cope with this by reading back the HW registers and
  126. * crafting the cache defaults by hand.
  127. */
  128. ret = regcache_hw_init(map);
  129. if (ret < 0)
  130. return ret;
  131. }
  132. if (!map->max_register)
  133. map->max_register = map->num_reg_defaults_raw;
  134. if (map->cache_ops->init) {
  135. dev_dbg(map->dev, "Initializing %s cache\n",
  136. map->cache_ops->name);
  137. ret = map->cache_ops->init(map);
  138. if (ret)
  139. goto err_free;
  140. }
  141. return 0;
  142. err_free:
  143. kfree(map->reg_defaults);
  144. if (map->cache_free)
  145. kfree(map->reg_defaults_raw);
  146. return ret;
  147. }
  148. void regcache_exit(struct regmap *map)
  149. {
  150. if (map->cache_type == REGCACHE_NONE)
  151. return;
  152. BUG_ON(!map->cache_ops);
  153. kfree(map->reg_defaults);
  154. if (map->cache_free)
  155. kfree(map->reg_defaults_raw);
  156. if (map->cache_ops->exit) {
  157. dev_dbg(map->dev, "Destroying %s cache\n",
  158. map->cache_ops->name);
  159. map->cache_ops->exit(map);
  160. }
  161. }
  162. /**
  163. * regcache_read: Fetch the value of a given register from the cache.
  164. *
  165. * @map: map to configure.
  166. * @reg: The register index.
  167. * @value: The value to be returned.
  168. *
  169. * Return a negative value on failure, 0 on success.
  170. */
  171. int regcache_read(struct regmap *map,
  172. unsigned int reg, unsigned int *value)
  173. {
  174. int ret;
  175. if (map->cache_type == REGCACHE_NONE)
  176. return -ENOSYS;
  177. BUG_ON(!map->cache_ops);
  178. if (!regmap_volatile(map, reg)) {
  179. ret = map->cache_ops->read(map, reg, value);
  180. if (ret == 0)
  181. trace_regmap_reg_read_cache(map->dev, reg, *value);
  182. return ret;
  183. }
  184. return -EINVAL;
  185. }
  186. /**
  187. * regcache_write: Set the value of a given register in the cache.
  188. *
  189. * @map: map to configure.
  190. * @reg: The register index.
  191. * @value: The new register value.
  192. *
  193. * Return a negative value on failure, 0 on success.
  194. */
  195. int regcache_write(struct regmap *map,
  196. unsigned int reg, unsigned int value)
  197. {
  198. if (map->cache_type == REGCACHE_NONE)
  199. return 0;
  200. BUG_ON(!map->cache_ops);
  201. if (!regmap_volatile(map, reg))
  202. return map->cache_ops->write(map, reg, value);
  203. return 0;
  204. }
  205. static int regcache_default_sync(struct regmap *map, unsigned int min,
  206. unsigned int max)
  207. {
  208. unsigned int reg;
  209. for (reg = min; reg <= max; reg++) {
  210. unsigned int val;
  211. int ret;
  212. if (regmap_volatile(map, reg))
  213. continue;
  214. ret = regcache_read(map, reg, &val);
  215. if (ret)
  216. return ret;
  217. /* Is this the hardware default? If so skip. */
  218. ret = regcache_lookup_reg(map, reg);
  219. if (ret >= 0 && val == map->reg_defaults[ret].def)
  220. continue;
  221. map->cache_bypass = 1;
  222. ret = _regmap_write(map, reg, val);
  223. map->cache_bypass = 0;
  224. if (ret)
  225. return ret;
  226. dev_dbg(map->dev, "Synced register %#x, value %#x\n", reg, val);
  227. }
  228. return 0;
  229. }
  230. /**
  231. * regcache_sync: Sync the register cache with the hardware.
  232. *
  233. * @map: map to configure.
  234. *
  235. * Any registers that should not be synced should be marked as
  236. * volatile. In general drivers can choose not to use the provided
  237. * syncing functionality if they so require.
  238. *
  239. * Return a negative value on failure, 0 on success.
  240. */
  241. int regcache_sync(struct regmap *map)
  242. {
  243. int ret = 0;
  244. unsigned int i;
  245. const char *name;
  246. unsigned int bypass;
  247. BUG_ON(!map->cache_ops);
  248. map->lock(map->lock_arg);
  249. /* Remember the initial bypass state */
  250. bypass = map->cache_bypass;
  251. dev_dbg(map->dev, "Syncing %s cache\n",
  252. map->cache_ops->name);
  253. name = map->cache_ops->name;
  254. trace_regcache_sync(map->dev, name, "start");
  255. if (!map->cache_dirty)
  256. goto out;
  257. map->async = true;
  258. /* Apply any patch first */
  259. map->cache_bypass = 1;
  260. for (i = 0; i < map->patch_regs; i++) {
  261. if (map->patch[i].reg % map->reg_stride) {
  262. ret = -EINVAL;
  263. goto out;
  264. }
  265. ret = _regmap_write(map, map->patch[i].reg, map->patch[i].def);
  266. if (ret != 0) {
  267. dev_err(map->dev, "Failed to write %x = %x: %d\n",
  268. map->patch[i].reg, map->patch[i].def, ret);
  269. goto out;
  270. }
  271. }
  272. map->cache_bypass = 0;
  273. if (map->cache_ops->sync)
  274. ret = map->cache_ops->sync(map, 0, map->max_register);
  275. else
  276. ret = regcache_default_sync(map, 0, map->max_register);
  277. if (ret == 0)
  278. map->cache_dirty = false;
  279. out:
  280. /* Restore the bypass state */
  281. map->async = false;
  282. map->cache_bypass = bypass;
  283. map->unlock(map->lock_arg);
  284. regmap_async_complete(map);
  285. trace_regcache_sync(map->dev, name, "stop");
  286. return ret;
  287. }
  288. EXPORT_SYMBOL_GPL(regcache_sync);
  289. /**
  290. * regcache_sync_region: Sync part of the register cache with the hardware.
  291. *
  292. * @map: map to sync.
  293. * @min: first register to sync
  294. * @max: last register to sync
  295. *
  296. * Write all non-default register values in the specified region to
  297. * the hardware.
  298. *
  299. * Return a negative value on failure, 0 on success.
  300. */
  301. int regcache_sync_region(struct regmap *map, unsigned int min,
  302. unsigned int max)
  303. {
  304. int ret = 0;
  305. const char *name;
  306. unsigned int bypass;
  307. BUG_ON(!map->cache_ops);
  308. map->lock(map->lock_arg);
  309. /* Remember the initial bypass state */
  310. bypass = map->cache_bypass;
  311. name = map->cache_ops->name;
  312. dev_dbg(map->dev, "Syncing %s cache from %d-%d\n", name, min, max);
  313. trace_regcache_sync(map->dev, name, "start region");
  314. if (!map->cache_dirty)
  315. goto out;
  316. map->async = true;
  317. if (map->cache_ops->sync)
  318. ret = map->cache_ops->sync(map, min, max);
  319. else
  320. ret = regcache_default_sync(map, min, max);
  321. out:
  322. /* Restore the bypass state */
  323. map->cache_bypass = bypass;
  324. map->async = false;
  325. map->unlock(map->lock_arg);
  326. regmap_async_complete(map);
  327. trace_regcache_sync(map->dev, name, "stop region");
  328. return ret;
  329. }
  330. EXPORT_SYMBOL_GPL(regcache_sync_region);
  331. /**
  332. * regcache_drop_region: Discard part of the register cache
  333. *
  334. * @map: map to operate on
  335. * @min: first register to discard
  336. * @max: last register to discard
  337. *
  338. * Discard part of the register cache.
  339. *
  340. * Return a negative value on failure, 0 on success.
  341. */
  342. int regcache_drop_region(struct regmap *map, unsigned int min,
  343. unsigned int max)
  344. {
  345. int ret = 0;
  346. if (!map->cache_ops || !map->cache_ops->drop)
  347. return -EINVAL;
  348. map->lock(map->lock_arg);
  349. trace_regcache_drop_region(map->dev, min, max);
  350. ret = map->cache_ops->drop(map, min, max);
  351. map->unlock(map->lock_arg);
  352. return ret;
  353. }
  354. EXPORT_SYMBOL_GPL(regcache_drop_region);
  355. /**
  356. * regcache_cache_only: Put a register map into cache only mode
  357. *
  358. * @map: map to configure
  359. * @cache_only: flag if changes should be written to the hardware
  360. *
  361. * When a register map is marked as cache only writes to the register
  362. * map API will only update the register cache, they will not cause
  363. * any hardware changes. This is useful for allowing portions of
  364. * drivers to act as though the device were functioning as normal when
  365. * it is disabled for power saving reasons.
  366. */
  367. void regcache_cache_only(struct regmap *map, bool enable)
  368. {
  369. map->lock(map->lock_arg);
  370. WARN_ON(map->cache_bypass && enable);
  371. map->cache_only = enable;
  372. trace_regmap_cache_only(map->dev, enable);
  373. map->unlock(map->lock_arg);
  374. }
  375. EXPORT_SYMBOL_GPL(regcache_cache_only);
  376. /**
  377. * regcache_mark_dirty: Mark the register cache as dirty
  378. *
  379. * @map: map to mark
  380. *
  381. * Mark the register cache as dirty, for example due to the device
  382. * having been powered down for suspend. If the cache is not marked
  383. * as dirty then the cache sync will be suppressed.
  384. */
  385. void regcache_mark_dirty(struct regmap *map)
  386. {
  387. map->lock(map->lock_arg);
  388. map->cache_dirty = true;
  389. map->unlock(map->lock_arg);
  390. }
  391. EXPORT_SYMBOL_GPL(regcache_mark_dirty);
  392. /**
  393. * regcache_cache_bypass: Put a register map into cache bypass mode
  394. *
  395. * @map: map to configure
  396. * @cache_bypass: flag if changes should not be written to the hardware
  397. *
  398. * When a register map is marked with the cache bypass option, writes
  399. * to the register map API will only update the hardware and not the
  400. * the cache directly. This is useful when syncing the cache back to
  401. * the hardware.
  402. */
  403. void regcache_cache_bypass(struct regmap *map, bool enable)
  404. {
  405. map->lock(map->lock_arg);
  406. WARN_ON(map->cache_only && enable);
  407. map->cache_bypass = enable;
  408. trace_regmap_cache_bypass(map->dev, enable);
  409. map->unlock(map->lock_arg);
  410. }
  411. EXPORT_SYMBOL_GPL(regcache_cache_bypass);
  412. bool regcache_set_val(struct regmap *map, void *base, unsigned int idx,
  413. unsigned int val)
  414. {
  415. if (regcache_get_val(map, base, idx) == val)
  416. return true;
  417. /* Use device native format if possible */
  418. if (map->format.format_val) {
  419. map->format.format_val(base + (map->cache_word_size * idx),
  420. val, 0);
  421. return false;
  422. }
  423. switch (map->cache_word_size) {
  424. case 1: {
  425. u8 *cache = base;
  426. cache[idx] = val;
  427. break;
  428. }
  429. case 2: {
  430. u16 *cache = base;
  431. cache[idx] = val;
  432. break;
  433. }
  434. case 4: {
  435. u32 *cache = base;
  436. cache[idx] = val;
  437. break;
  438. }
  439. default:
  440. BUG();
  441. }
  442. return false;
  443. }
  444. unsigned int regcache_get_val(struct regmap *map, const void *base,
  445. unsigned int idx)
  446. {
  447. if (!base)
  448. return -EINVAL;
  449. /* Use device native format if possible */
  450. if (map->format.parse_val)
  451. return map->format.parse_val(regcache_get_val_addr(map, base,
  452. idx));
  453. switch (map->cache_word_size) {
  454. case 1: {
  455. const u8 *cache = base;
  456. return cache[idx];
  457. }
  458. case 2: {
  459. const u16 *cache = base;
  460. return cache[idx];
  461. }
  462. case 4: {
  463. const u32 *cache = base;
  464. return cache[idx];
  465. }
  466. default:
  467. BUG();
  468. }
  469. /* unreachable */
  470. return -1;
  471. }
  472. static int regcache_default_cmp(const void *a, const void *b)
  473. {
  474. const struct reg_default *_a = a;
  475. const struct reg_default *_b = b;
  476. return _a->reg - _b->reg;
  477. }
  478. int regcache_lookup_reg(struct regmap *map, unsigned int reg)
  479. {
  480. struct reg_default key;
  481. struct reg_default *r;
  482. key.reg = reg;
  483. key.def = 0;
  484. r = bsearch(&key, map->reg_defaults, map->num_reg_defaults,
  485. sizeof(struct reg_default), regcache_default_cmp);
  486. if (r)
  487. return r - map->reg_defaults;
  488. else
  489. return -ENOENT;
  490. }
  491. static bool regcache_reg_present(unsigned long *cache_present, unsigned int idx)
  492. {
  493. if (!cache_present)
  494. return true;
  495. return test_bit(idx, cache_present);
  496. }
  497. static int regcache_sync_block_single(struct regmap *map, void *block,
  498. unsigned long *cache_present,
  499. unsigned int block_base,
  500. unsigned int start, unsigned int end)
  501. {
  502. unsigned int i, regtmp, val;
  503. int ret;
  504. for (i = start; i < end; i++) {
  505. regtmp = block_base + (i * map->reg_stride);
  506. if (!regcache_reg_present(cache_present, i))
  507. continue;
  508. val = regcache_get_val(map, block, i);
  509. /* Is this the hardware default? If so skip. */
  510. ret = regcache_lookup_reg(map, regtmp);
  511. if (ret >= 0 && val == map->reg_defaults[ret].def)
  512. continue;
  513. map->cache_bypass = 1;
  514. ret = _regmap_write(map, regtmp, val);
  515. map->cache_bypass = 0;
  516. if (ret != 0)
  517. return ret;
  518. dev_dbg(map->dev, "Synced register %#x, value %#x\n",
  519. regtmp, val);
  520. }
  521. return 0;
  522. }
  523. static int regcache_sync_block_raw_flush(struct regmap *map, const void **data,
  524. unsigned int base, unsigned int cur)
  525. {
  526. size_t val_bytes = map->format.val_bytes;
  527. int ret, count;
  528. if (*data == NULL)
  529. return 0;
  530. count = cur - base;
  531. dev_dbg(map->dev, "Writing %zu bytes for %d registers from 0x%x-0x%x\n",
  532. count * val_bytes, count, base, cur - 1);
  533. map->cache_bypass = 1;
  534. ret = _regmap_raw_write(map, base, *data, count * val_bytes);
  535. map->cache_bypass = 0;
  536. *data = NULL;
  537. return ret;
  538. }
  539. static int regcache_sync_block_raw(struct regmap *map, void *block,
  540. unsigned long *cache_present,
  541. unsigned int block_base, unsigned int start,
  542. unsigned int end)
  543. {
  544. unsigned int i, val;
  545. unsigned int regtmp = 0;
  546. unsigned int base = 0;
  547. const void *data = NULL;
  548. int ret;
  549. for (i = start; i < end; i++) {
  550. regtmp = block_base + (i * map->reg_stride);
  551. if (!regcache_reg_present(cache_present, i)) {
  552. ret = regcache_sync_block_raw_flush(map, &data,
  553. base, regtmp);
  554. if (ret != 0)
  555. return ret;
  556. continue;
  557. }
  558. val = regcache_get_val(map, block, i);
  559. /* Is this the hardware default? If so skip. */
  560. ret = regcache_lookup_reg(map, regtmp);
  561. if (ret >= 0 && val == map->reg_defaults[ret].def) {
  562. ret = regcache_sync_block_raw_flush(map, &data,
  563. base, regtmp);
  564. if (ret != 0)
  565. return ret;
  566. continue;
  567. }
  568. if (!data) {
  569. data = regcache_get_val_addr(map, block, i);
  570. base = regtmp;
  571. }
  572. }
  573. return regcache_sync_block_raw_flush(map, &data, base, regtmp +
  574. map->reg_stride);
  575. }
  576. int regcache_sync_block(struct regmap *map, void *block,
  577. unsigned long *cache_present,
  578. unsigned int block_base, unsigned int start,
  579. unsigned int end)
  580. {
  581. if (regmap_can_raw_write(map))
  582. return regcache_sync_block_raw(map, block, cache_present,
  583. block_base, start, end);
  584. else
  585. return regcache_sync_block_single(map, block, cache_present,
  586. block_base, start, end);
  587. }