amdgpu.h 76 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/interval_tree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/fence.h>
  37. #include <ttm/ttm_bo_api.h>
  38. #include <ttm/ttm_bo_driver.h>
  39. #include <ttm/ttm_placement.h>
  40. #include <ttm/ttm_module.h>
  41. #include <ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include "amd_shared.h"
  46. #include "amdgpu_mode.h"
  47. #include "amdgpu_ih.h"
  48. #include "amdgpu_irq.h"
  49. #include "amdgpu_ucode.h"
  50. #include "amdgpu_gds.h"
  51. #include "amd_powerplay.h"
  52. #include "amdgpu_acp.h"
  53. #include "gpu_scheduler.h"
  54. /*
  55. * Modules parameters.
  56. */
  57. extern int amdgpu_modeset;
  58. extern int amdgpu_vram_limit;
  59. extern int amdgpu_gart_size;
  60. extern int amdgpu_benchmarking;
  61. extern int amdgpu_testing;
  62. extern int amdgpu_audio;
  63. extern int amdgpu_disp_priority;
  64. extern int amdgpu_hw_i2c;
  65. extern int amdgpu_pcie_gen2;
  66. extern int amdgpu_msi;
  67. extern int amdgpu_lockup_timeout;
  68. extern int amdgpu_dpm;
  69. extern int amdgpu_smc_load_fw;
  70. extern int amdgpu_aspm;
  71. extern int amdgpu_runtime_pm;
  72. extern unsigned amdgpu_ip_block_mask;
  73. extern int amdgpu_bapm;
  74. extern int amdgpu_deep_color;
  75. extern int amdgpu_vm_size;
  76. extern int amdgpu_vm_block_size;
  77. extern int amdgpu_vm_fault_stop;
  78. extern int amdgpu_vm_debug;
  79. extern int amdgpu_sched_jobs;
  80. extern int amdgpu_sched_hw_submission;
  81. extern int amdgpu_powerplay;
  82. extern int amdgpu_powercontainment;
  83. extern unsigned amdgpu_pcie_gen_cap;
  84. extern unsigned amdgpu_pcie_lane_cap;
  85. extern unsigned amdgpu_cg_mask;
  86. extern unsigned amdgpu_pg_mask;
  87. extern char *amdgpu_disable_cu;
  88. #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
  89. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  90. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  91. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  92. #define AMDGPU_IB_POOL_SIZE 16
  93. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  94. #define AMDGPUFB_CONN_LIMIT 4
  95. #define AMDGPU_BIOS_NUM_SCRATCH 8
  96. /* max number of rings */
  97. #define AMDGPU_MAX_RINGS 16
  98. #define AMDGPU_MAX_GFX_RINGS 1
  99. #define AMDGPU_MAX_COMPUTE_RINGS 8
  100. #define AMDGPU_MAX_VCE_RINGS 2
  101. /* max number of IP instances */
  102. #define AMDGPU_MAX_SDMA_INSTANCES 2
  103. /* hardcode that limit for now */
  104. #define AMDGPU_VA_RESERVED_SIZE (8 << 20)
  105. /* hard reset data */
  106. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  107. /* reset flags */
  108. #define AMDGPU_RESET_GFX (1 << 0)
  109. #define AMDGPU_RESET_COMPUTE (1 << 1)
  110. #define AMDGPU_RESET_DMA (1 << 2)
  111. #define AMDGPU_RESET_CP (1 << 3)
  112. #define AMDGPU_RESET_GRBM (1 << 4)
  113. #define AMDGPU_RESET_DMA1 (1 << 5)
  114. #define AMDGPU_RESET_RLC (1 << 6)
  115. #define AMDGPU_RESET_SEM (1 << 7)
  116. #define AMDGPU_RESET_IH (1 << 8)
  117. #define AMDGPU_RESET_VMC (1 << 9)
  118. #define AMDGPU_RESET_MC (1 << 10)
  119. #define AMDGPU_RESET_DISPLAY (1 << 11)
  120. #define AMDGPU_RESET_UVD (1 << 12)
  121. #define AMDGPU_RESET_VCE (1 << 13)
  122. #define AMDGPU_RESET_VCE1 (1 << 14)
  123. /* GFX current status */
  124. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  125. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  126. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  127. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  128. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  129. /* max cursor sizes (in pixels) */
  130. #define CIK_CURSOR_WIDTH 128
  131. #define CIK_CURSOR_HEIGHT 128
  132. struct amdgpu_device;
  133. struct amdgpu_ib;
  134. struct amdgpu_vm;
  135. struct amdgpu_ring;
  136. struct amdgpu_cs_parser;
  137. struct amdgpu_job;
  138. struct amdgpu_irq_src;
  139. struct amdgpu_fpriv;
  140. enum amdgpu_cp_irq {
  141. AMDGPU_CP_IRQ_GFX_EOP = 0,
  142. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  143. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  144. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  145. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  146. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  147. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  148. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  149. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  150. AMDGPU_CP_IRQ_LAST
  151. };
  152. enum amdgpu_sdma_irq {
  153. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  154. AMDGPU_SDMA_IRQ_TRAP1,
  155. AMDGPU_SDMA_IRQ_LAST
  156. };
  157. enum amdgpu_thermal_irq {
  158. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  159. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  160. AMDGPU_THERMAL_IRQ_LAST
  161. };
  162. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  163. enum amd_ip_block_type block_type,
  164. enum amd_clockgating_state state);
  165. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  166. enum amd_ip_block_type block_type,
  167. enum amd_powergating_state state);
  168. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  169. enum amd_ip_block_type block_type);
  170. bool amdgpu_is_idle(struct amdgpu_device *adev,
  171. enum amd_ip_block_type block_type);
  172. struct amdgpu_ip_block_version {
  173. enum amd_ip_block_type type;
  174. u32 major;
  175. u32 minor;
  176. u32 rev;
  177. const struct amd_ip_funcs *funcs;
  178. };
  179. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  180. enum amd_ip_block_type type,
  181. u32 major, u32 minor);
  182. const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
  183. struct amdgpu_device *adev,
  184. enum amd_ip_block_type type);
  185. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  186. struct amdgpu_buffer_funcs {
  187. /* maximum bytes in a single operation */
  188. uint32_t copy_max_bytes;
  189. /* number of dw to reserve per operation */
  190. unsigned copy_num_dw;
  191. /* used for buffer migration */
  192. void (*emit_copy_buffer)(struct amdgpu_ib *ib,
  193. /* src addr in bytes */
  194. uint64_t src_offset,
  195. /* dst addr in bytes */
  196. uint64_t dst_offset,
  197. /* number of byte to transfer */
  198. uint32_t byte_count);
  199. /* maximum bytes in a single operation */
  200. uint32_t fill_max_bytes;
  201. /* number of dw to reserve per operation */
  202. unsigned fill_num_dw;
  203. /* used for buffer clearing */
  204. void (*emit_fill_buffer)(struct amdgpu_ib *ib,
  205. /* value to write to memory */
  206. uint32_t src_data,
  207. /* dst addr in bytes */
  208. uint64_t dst_offset,
  209. /* number of byte to fill */
  210. uint32_t byte_count);
  211. };
  212. /* provided by hw blocks that can write ptes, e.g., sdma */
  213. struct amdgpu_vm_pte_funcs {
  214. /* copy pte entries from GART */
  215. void (*copy_pte)(struct amdgpu_ib *ib,
  216. uint64_t pe, uint64_t src,
  217. unsigned count);
  218. /* write pte one entry at a time with addr mapping */
  219. void (*write_pte)(struct amdgpu_ib *ib,
  220. const dma_addr_t *pages_addr, uint64_t pe,
  221. uint64_t addr, unsigned count,
  222. uint32_t incr, uint32_t flags);
  223. /* for linear pte/pde updates without addr mapping */
  224. void (*set_pte_pde)(struct amdgpu_ib *ib,
  225. uint64_t pe,
  226. uint64_t addr, unsigned count,
  227. uint32_t incr, uint32_t flags);
  228. };
  229. /* provided by the gmc block */
  230. struct amdgpu_gart_funcs {
  231. /* flush the vm tlb via mmio */
  232. void (*flush_gpu_tlb)(struct amdgpu_device *adev,
  233. uint32_t vmid);
  234. /* write pte/pde updates using the cpu */
  235. int (*set_pte_pde)(struct amdgpu_device *adev,
  236. void *cpu_pt_addr, /* cpu addr of page table */
  237. uint32_t gpu_page_idx, /* pte/pde to update */
  238. uint64_t addr, /* addr to write into pte/pde */
  239. uint32_t flags); /* access flags */
  240. };
  241. /* provided by the ih block */
  242. struct amdgpu_ih_funcs {
  243. /* ring read/write ptr handling, called from interrupt context */
  244. u32 (*get_wptr)(struct amdgpu_device *adev);
  245. void (*decode_iv)(struct amdgpu_device *adev,
  246. struct amdgpu_iv_entry *entry);
  247. void (*set_rptr)(struct amdgpu_device *adev);
  248. };
  249. /* provided by hw blocks that expose a ring buffer for commands */
  250. struct amdgpu_ring_funcs {
  251. /* ring read/write ptr handling */
  252. u32 (*get_rptr)(struct amdgpu_ring *ring);
  253. u32 (*get_wptr)(struct amdgpu_ring *ring);
  254. void (*set_wptr)(struct amdgpu_ring *ring);
  255. /* validating and patching of IBs */
  256. int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
  257. /* command emit functions */
  258. void (*emit_ib)(struct amdgpu_ring *ring,
  259. struct amdgpu_ib *ib,
  260. unsigned vm_id, bool ctx_switch);
  261. void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
  262. uint64_t seq, unsigned flags);
  263. void (*emit_pipeline_sync)(struct amdgpu_ring *ring);
  264. void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
  265. uint64_t pd_addr);
  266. void (*emit_hdp_flush)(struct amdgpu_ring *ring);
  267. void (*emit_hdp_invalidate)(struct amdgpu_ring *ring);
  268. void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
  269. uint32_t gds_base, uint32_t gds_size,
  270. uint32_t gws_base, uint32_t gws_size,
  271. uint32_t oa_base, uint32_t oa_size);
  272. /* testing functions */
  273. int (*test_ring)(struct amdgpu_ring *ring);
  274. int (*test_ib)(struct amdgpu_ring *ring);
  275. /* insert NOP packets */
  276. void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
  277. /* pad the indirect buffer to the necessary number of dw */
  278. void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
  279. unsigned (*init_cond_exec)(struct amdgpu_ring *ring);
  280. void (*patch_cond_exec)(struct amdgpu_ring *ring, unsigned offset);
  281. };
  282. /*
  283. * BIOS.
  284. */
  285. bool amdgpu_get_bios(struct amdgpu_device *adev);
  286. bool amdgpu_read_bios(struct amdgpu_device *adev);
  287. /*
  288. * Dummy page
  289. */
  290. struct amdgpu_dummy_page {
  291. struct page *page;
  292. dma_addr_t addr;
  293. };
  294. int amdgpu_dummy_page_init(struct amdgpu_device *adev);
  295. void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
  296. /*
  297. * Clocks
  298. */
  299. #define AMDGPU_MAX_PPLL 3
  300. struct amdgpu_clock {
  301. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  302. struct amdgpu_pll spll;
  303. struct amdgpu_pll mpll;
  304. /* 10 Khz units */
  305. uint32_t default_mclk;
  306. uint32_t default_sclk;
  307. uint32_t default_dispclk;
  308. uint32_t current_dispclk;
  309. uint32_t dp_extclk;
  310. uint32_t max_pixel_clock;
  311. };
  312. /*
  313. * Fences.
  314. */
  315. struct amdgpu_fence_driver {
  316. uint64_t gpu_addr;
  317. volatile uint32_t *cpu_addr;
  318. /* sync_seq is protected by ring emission lock */
  319. uint32_t sync_seq;
  320. atomic_t last_seq;
  321. bool initialized;
  322. struct amdgpu_irq_src *irq_src;
  323. unsigned irq_type;
  324. struct timer_list fallback_timer;
  325. unsigned num_fences_mask;
  326. spinlock_t lock;
  327. struct fence **fences;
  328. };
  329. /* some special values for the owner field */
  330. #define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
  331. #define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
  332. #define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
  333. #define AMDGPU_FENCE_FLAG_INT (1 << 1)
  334. int amdgpu_fence_driver_init(struct amdgpu_device *adev);
  335. void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
  336. void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
  337. int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
  338. unsigned num_hw_submission);
  339. int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
  340. struct amdgpu_irq_src *irq_src,
  341. unsigned irq_type);
  342. void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
  343. void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
  344. int amdgpu_fence_emit(struct amdgpu_ring *ring, struct fence **fence);
  345. void amdgpu_fence_process(struct amdgpu_ring *ring);
  346. int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
  347. unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
  348. /*
  349. * TTM.
  350. */
  351. #define AMDGPU_TTM_LRU_SIZE 20
  352. struct amdgpu_mman_lru {
  353. struct list_head *lru[TTM_NUM_MEM_TYPES];
  354. struct list_head *swap_lru;
  355. };
  356. struct amdgpu_mman {
  357. struct ttm_bo_global_ref bo_global_ref;
  358. struct drm_global_reference mem_global_ref;
  359. struct ttm_bo_device bdev;
  360. bool mem_global_referenced;
  361. bool initialized;
  362. #if defined(CONFIG_DEBUG_FS)
  363. struct dentry *vram;
  364. struct dentry *gtt;
  365. #endif
  366. /* buffer handling */
  367. const struct amdgpu_buffer_funcs *buffer_funcs;
  368. struct amdgpu_ring *buffer_funcs_ring;
  369. /* Scheduler entity for buffer moves */
  370. struct amd_sched_entity entity;
  371. /* custom LRU management */
  372. struct amdgpu_mman_lru log2_size[AMDGPU_TTM_LRU_SIZE];
  373. };
  374. int amdgpu_copy_buffer(struct amdgpu_ring *ring,
  375. uint64_t src_offset,
  376. uint64_t dst_offset,
  377. uint32_t byte_count,
  378. struct reservation_object *resv,
  379. struct fence **fence);
  380. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
  381. struct amdgpu_bo_list_entry {
  382. struct amdgpu_bo *robj;
  383. struct ttm_validate_buffer tv;
  384. struct amdgpu_bo_va *bo_va;
  385. uint32_t priority;
  386. struct page **user_pages;
  387. int user_invalidated;
  388. };
  389. struct amdgpu_bo_va_mapping {
  390. struct list_head list;
  391. struct interval_tree_node it;
  392. uint64_t offset;
  393. uint32_t flags;
  394. };
  395. /* bo virtual addresses in a specific vm */
  396. struct amdgpu_bo_va {
  397. /* protected by bo being reserved */
  398. struct list_head bo_list;
  399. struct fence *last_pt_update;
  400. unsigned ref_count;
  401. /* protected by vm mutex and spinlock */
  402. struct list_head vm_status;
  403. /* mappings for this bo_va */
  404. struct list_head invalids;
  405. struct list_head valids;
  406. /* constant after initialization */
  407. struct amdgpu_vm *vm;
  408. struct amdgpu_bo *bo;
  409. };
  410. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  411. struct amdgpu_bo {
  412. /* Protected by gem.mutex */
  413. struct list_head list;
  414. /* Protected by tbo.reserved */
  415. u32 prefered_domains;
  416. u32 allowed_domains;
  417. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  418. struct ttm_placement placement;
  419. struct ttm_buffer_object tbo;
  420. struct ttm_bo_kmap_obj kmap;
  421. u64 flags;
  422. unsigned pin_count;
  423. void *kptr;
  424. u64 tiling_flags;
  425. u64 metadata_flags;
  426. void *metadata;
  427. u32 metadata_size;
  428. /* list of all virtual address to which this bo
  429. * is associated to
  430. */
  431. struct list_head va;
  432. /* Constant after initialization */
  433. struct amdgpu_device *adev;
  434. struct drm_gem_object gem_base;
  435. struct amdgpu_bo *parent;
  436. struct ttm_bo_kmap_obj dma_buf_vmap;
  437. struct amdgpu_mn *mn;
  438. struct list_head mn_list;
  439. };
  440. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  441. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  442. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  443. struct drm_file *file_priv);
  444. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  445. struct drm_file *file_priv);
  446. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  447. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  448. struct drm_gem_object *
  449. amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  450. struct dma_buf_attachment *attach,
  451. struct sg_table *sg);
  452. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  453. struct drm_gem_object *gobj,
  454. int flags);
  455. int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
  456. void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
  457. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  458. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  459. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  460. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
  461. /* sub-allocation manager, it has to be protected by another lock.
  462. * By conception this is an helper for other part of the driver
  463. * like the indirect buffer or semaphore, which both have their
  464. * locking.
  465. *
  466. * Principe is simple, we keep a list of sub allocation in offset
  467. * order (first entry has offset == 0, last entry has the highest
  468. * offset).
  469. *
  470. * When allocating new object we first check if there is room at
  471. * the end total_size - (last_object_offset + last_object_size) >=
  472. * alloc_size. If so we allocate new object there.
  473. *
  474. * When there is not enough room at the end, we start waiting for
  475. * each sub object until we reach object_offset+object_size >=
  476. * alloc_size, this object then become the sub object we return.
  477. *
  478. * Alignment can't be bigger than page size.
  479. *
  480. * Hole are not considered for allocation to keep things simple.
  481. * Assumption is that there won't be hole (all object on same
  482. * alignment).
  483. */
  484. #define AMDGPU_SA_NUM_FENCE_LISTS 32
  485. struct amdgpu_sa_manager {
  486. wait_queue_head_t wq;
  487. struct amdgpu_bo *bo;
  488. struct list_head *hole;
  489. struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
  490. struct list_head olist;
  491. unsigned size;
  492. uint64_t gpu_addr;
  493. void *cpu_ptr;
  494. uint32_t domain;
  495. uint32_t align;
  496. };
  497. /* sub-allocation buffer */
  498. struct amdgpu_sa_bo {
  499. struct list_head olist;
  500. struct list_head flist;
  501. struct amdgpu_sa_manager *manager;
  502. unsigned soffset;
  503. unsigned eoffset;
  504. struct fence *fence;
  505. };
  506. /*
  507. * GEM objects.
  508. */
  509. void amdgpu_gem_force_release(struct amdgpu_device *adev);
  510. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  511. int alignment, u32 initial_domain,
  512. u64 flags, bool kernel,
  513. struct drm_gem_object **obj);
  514. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  515. struct drm_device *dev,
  516. struct drm_mode_create_dumb *args);
  517. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  518. struct drm_device *dev,
  519. uint32_t handle, uint64_t *offset_p);
  520. /*
  521. * Synchronization
  522. */
  523. struct amdgpu_sync {
  524. DECLARE_HASHTABLE(fences, 4);
  525. struct fence *last_vm_update;
  526. };
  527. void amdgpu_sync_create(struct amdgpu_sync *sync);
  528. int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
  529. struct fence *f);
  530. int amdgpu_sync_resv(struct amdgpu_device *adev,
  531. struct amdgpu_sync *sync,
  532. struct reservation_object *resv,
  533. void *owner);
  534. struct fence *amdgpu_sync_peek_fence(struct amdgpu_sync *sync,
  535. struct amdgpu_ring *ring);
  536. struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync);
  537. void amdgpu_sync_free(struct amdgpu_sync *sync);
  538. int amdgpu_sync_init(void);
  539. void amdgpu_sync_fini(void);
  540. int amdgpu_fence_slab_init(void);
  541. void amdgpu_fence_slab_fini(void);
  542. /*
  543. * GART structures, functions & helpers
  544. */
  545. struct amdgpu_mc;
  546. #define AMDGPU_GPU_PAGE_SIZE 4096
  547. #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
  548. #define AMDGPU_GPU_PAGE_SHIFT 12
  549. #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
  550. struct amdgpu_gart {
  551. dma_addr_t table_addr;
  552. struct amdgpu_bo *robj;
  553. void *ptr;
  554. unsigned num_gpu_pages;
  555. unsigned num_cpu_pages;
  556. unsigned table_size;
  557. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  558. struct page **pages;
  559. #endif
  560. bool ready;
  561. const struct amdgpu_gart_funcs *gart_funcs;
  562. };
  563. int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
  564. void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
  565. int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
  566. void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
  567. int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
  568. void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
  569. int amdgpu_gart_init(struct amdgpu_device *adev);
  570. void amdgpu_gart_fini(struct amdgpu_device *adev);
  571. void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
  572. int pages);
  573. int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
  574. int pages, struct page **pagelist,
  575. dma_addr_t *dma_addr, uint32_t flags);
  576. /*
  577. * GPU MC structures, functions & helpers
  578. */
  579. struct amdgpu_mc {
  580. resource_size_t aper_size;
  581. resource_size_t aper_base;
  582. resource_size_t agp_base;
  583. /* for some chips with <= 32MB we need to lie
  584. * about vram size near mc fb location */
  585. u64 mc_vram_size;
  586. u64 visible_vram_size;
  587. u64 gtt_size;
  588. u64 gtt_start;
  589. u64 gtt_end;
  590. u64 vram_start;
  591. u64 vram_end;
  592. unsigned vram_width;
  593. u64 real_vram_size;
  594. int vram_mtrr;
  595. u64 gtt_base_align;
  596. u64 mc_mask;
  597. const struct firmware *fw; /* MC firmware */
  598. uint32_t fw_version;
  599. struct amdgpu_irq_src vm_fault;
  600. uint32_t vram_type;
  601. };
  602. /*
  603. * GPU doorbell structures, functions & helpers
  604. */
  605. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  606. {
  607. AMDGPU_DOORBELL_KIQ = 0x000,
  608. AMDGPU_DOORBELL_HIQ = 0x001,
  609. AMDGPU_DOORBELL_DIQ = 0x002,
  610. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  611. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  612. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  613. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  614. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  615. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  616. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  617. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  618. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  619. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  620. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  621. AMDGPU_DOORBELL_IH = 0x1E8,
  622. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  623. AMDGPU_DOORBELL_INVALID = 0xFFFF
  624. } AMDGPU_DOORBELL_ASSIGNMENT;
  625. struct amdgpu_doorbell {
  626. /* doorbell mmio */
  627. resource_size_t base;
  628. resource_size_t size;
  629. u32 __iomem *ptr;
  630. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  631. };
  632. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  633. phys_addr_t *aperture_base,
  634. size_t *aperture_size,
  635. size_t *start_offset);
  636. /*
  637. * IRQS.
  638. */
  639. struct amdgpu_flip_work {
  640. struct work_struct flip_work;
  641. struct work_struct unpin_work;
  642. struct amdgpu_device *adev;
  643. int crtc_id;
  644. uint64_t base;
  645. struct drm_pending_vblank_event *event;
  646. struct amdgpu_bo *old_rbo;
  647. struct fence *excl;
  648. unsigned shared_count;
  649. struct fence **shared;
  650. struct fence_cb cb;
  651. bool async;
  652. };
  653. /*
  654. * CP & rings.
  655. */
  656. struct amdgpu_ib {
  657. struct amdgpu_sa_bo *sa_bo;
  658. uint32_t length_dw;
  659. uint64_t gpu_addr;
  660. uint32_t *ptr;
  661. uint32_t flags;
  662. };
  663. enum amdgpu_ring_type {
  664. AMDGPU_RING_TYPE_GFX,
  665. AMDGPU_RING_TYPE_COMPUTE,
  666. AMDGPU_RING_TYPE_SDMA,
  667. AMDGPU_RING_TYPE_UVD,
  668. AMDGPU_RING_TYPE_VCE
  669. };
  670. extern const struct amd_sched_backend_ops amdgpu_sched_ops;
  671. int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
  672. struct amdgpu_job **job, struct amdgpu_vm *vm);
  673. int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
  674. struct amdgpu_job **job);
  675. void amdgpu_job_free_resources(struct amdgpu_job *job);
  676. void amdgpu_job_free(struct amdgpu_job *job);
  677. int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
  678. struct amd_sched_entity *entity, void *owner,
  679. struct fence **f);
  680. struct amdgpu_ring {
  681. struct amdgpu_device *adev;
  682. const struct amdgpu_ring_funcs *funcs;
  683. struct amdgpu_fence_driver fence_drv;
  684. struct amd_gpu_scheduler sched;
  685. struct amdgpu_bo *ring_obj;
  686. volatile uint32_t *ring;
  687. unsigned rptr_offs;
  688. unsigned wptr;
  689. unsigned wptr_old;
  690. unsigned ring_size;
  691. unsigned max_dw;
  692. int count_dw;
  693. uint64_t gpu_addr;
  694. uint32_t align_mask;
  695. uint32_t ptr_mask;
  696. bool ready;
  697. u32 nop;
  698. u32 idx;
  699. u32 me;
  700. u32 pipe;
  701. u32 queue;
  702. struct amdgpu_bo *mqd_obj;
  703. u32 doorbell_index;
  704. bool use_doorbell;
  705. unsigned wptr_offs;
  706. unsigned fence_offs;
  707. uint64_t current_ctx;
  708. enum amdgpu_ring_type type;
  709. char name[16];
  710. unsigned cond_exe_offs;
  711. u64 cond_exe_gpu_addr;
  712. volatile u32 *cond_exe_cpu_addr;
  713. #if defined(CONFIG_DEBUG_FS)
  714. struct dentry *ent;
  715. #endif
  716. };
  717. /*
  718. * VM
  719. */
  720. /* maximum number of VMIDs */
  721. #define AMDGPU_NUM_VM 16
  722. /* number of entries in page table */
  723. #define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
  724. /* PTBs (Page Table Blocks) need to be aligned to 32K */
  725. #define AMDGPU_VM_PTB_ALIGN_SIZE 32768
  726. #define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
  727. #define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
  728. #define AMDGPU_PTE_VALID (1 << 0)
  729. #define AMDGPU_PTE_SYSTEM (1 << 1)
  730. #define AMDGPU_PTE_SNOOPED (1 << 2)
  731. /* VI only */
  732. #define AMDGPU_PTE_EXECUTABLE (1 << 4)
  733. #define AMDGPU_PTE_READABLE (1 << 5)
  734. #define AMDGPU_PTE_WRITEABLE (1 << 6)
  735. /* PTE (Page Table Entry) fragment field for different page sizes */
  736. #define AMDGPU_PTE_FRAG_4KB (0 << 7)
  737. #define AMDGPU_PTE_FRAG_64KB (4 << 7)
  738. #define AMDGPU_LOG2_PAGES_PER_FRAG 4
  739. /* How to programm VM fault handling */
  740. #define AMDGPU_VM_FAULT_STOP_NEVER 0
  741. #define AMDGPU_VM_FAULT_STOP_FIRST 1
  742. #define AMDGPU_VM_FAULT_STOP_ALWAYS 2
  743. struct amdgpu_vm_pt {
  744. struct amdgpu_bo_list_entry entry;
  745. uint64_t addr;
  746. };
  747. struct amdgpu_vm {
  748. /* tree of virtual addresses mapped */
  749. struct rb_root va;
  750. /* protecting invalidated */
  751. spinlock_t status_lock;
  752. /* BOs moved, but not yet updated in the PT */
  753. struct list_head invalidated;
  754. /* BOs cleared in the PT because of a move */
  755. struct list_head cleared;
  756. /* BO mappings freed, but not yet updated in the PT */
  757. struct list_head freed;
  758. /* contains the page directory */
  759. struct amdgpu_bo *page_directory;
  760. unsigned max_pde_used;
  761. struct fence *page_directory_fence;
  762. uint64_t last_eviction_counter;
  763. /* array of page tables, one for each page directory entry */
  764. struct amdgpu_vm_pt *page_tables;
  765. /* for id and flush management per ring */
  766. struct amdgpu_vm_id *ids[AMDGPU_MAX_RINGS];
  767. /* protecting freed */
  768. spinlock_t freed_lock;
  769. /* Scheduler entity for page table updates */
  770. struct amd_sched_entity entity;
  771. /* client id */
  772. u64 client_id;
  773. };
  774. struct amdgpu_vm_id {
  775. struct list_head list;
  776. struct fence *first;
  777. struct amdgpu_sync active;
  778. struct fence *last_flush;
  779. atomic64_t owner;
  780. uint64_t pd_gpu_addr;
  781. /* last flushed PD/PT update */
  782. struct fence *flushed_updates;
  783. uint32_t current_gpu_reset_count;
  784. uint32_t gds_base;
  785. uint32_t gds_size;
  786. uint32_t gws_base;
  787. uint32_t gws_size;
  788. uint32_t oa_base;
  789. uint32_t oa_size;
  790. };
  791. struct amdgpu_vm_manager {
  792. /* Handling of VMIDs */
  793. struct mutex lock;
  794. unsigned num_ids;
  795. struct list_head ids_lru;
  796. struct amdgpu_vm_id ids[AMDGPU_NUM_VM];
  797. /* Handling of VM fences */
  798. u64 fence_context;
  799. unsigned seqno[AMDGPU_MAX_RINGS];
  800. uint32_t max_pfn;
  801. /* vram base address for page table entry */
  802. u64 vram_base_offset;
  803. /* is vm enabled? */
  804. bool enabled;
  805. /* vm pte handling */
  806. const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
  807. struct amdgpu_ring *vm_pte_rings[AMDGPU_MAX_RINGS];
  808. unsigned vm_pte_num_rings;
  809. atomic_t vm_pte_next_ring;
  810. /* client id counter */
  811. atomic64_t client_counter;
  812. };
  813. void amdgpu_vm_manager_init(struct amdgpu_device *adev);
  814. void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
  815. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  816. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  817. void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
  818. struct list_head *validated,
  819. struct amdgpu_bo_list_entry *entry);
  820. void amdgpu_vm_get_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  821. struct list_head *duplicates);
  822. void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
  823. struct amdgpu_vm *vm);
  824. int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
  825. struct amdgpu_sync *sync, struct fence *fence,
  826. struct amdgpu_job *job);
  827. int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job);
  828. void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id);
  829. uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr);
  830. int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
  831. struct amdgpu_vm *vm);
  832. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  833. struct amdgpu_vm *vm);
  834. int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  835. struct amdgpu_sync *sync);
  836. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  837. struct amdgpu_bo_va *bo_va,
  838. struct ttm_mem_reg *mem);
  839. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  840. struct amdgpu_bo *bo);
  841. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  842. struct amdgpu_bo *bo);
  843. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  844. struct amdgpu_vm *vm,
  845. struct amdgpu_bo *bo);
  846. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  847. struct amdgpu_bo_va *bo_va,
  848. uint64_t addr, uint64_t offset,
  849. uint64_t size, uint32_t flags);
  850. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  851. struct amdgpu_bo_va *bo_va,
  852. uint64_t addr);
  853. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  854. struct amdgpu_bo_va *bo_va);
  855. /*
  856. * context related structures
  857. */
  858. struct amdgpu_ctx_ring {
  859. uint64_t sequence;
  860. struct fence **fences;
  861. struct amd_sched_entity entity;
  862. };
  863. struct amdgpu_ctx {
  864. struct kref refcount;
  865. struct amdgpu_device *adev;
  866. unsigned reset_counter;
  867. spinlock_t ring_lock;
  868. struct fence **fences;
  869. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  870. };
  871. struct amdgpu_ctx_mgr {
  872. struct amdgpu_device *adev;
  873. struct mutex lock;
  874. /* protected by lock */
  875. struct idr ctx_handles;
  876. };
  877. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  878. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  879. uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  880. struct fence *fence);
  881. struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  882. struct amdgpu_ring *ring, uint64_t seq);
  883. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  884. struct drm_file *filp);
  885. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
  886. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
  887. /*
  888. * file private structure
  889. */
  890. struct amdgpu_fpriv {
  891. struct amdgpu_vm vm;
  892. struct mutex bo_list_lock;
  893. struct idr bo_list_handles;
  894. struct amdgpu_ctx_mgr ctx_mgr;
  895. };
  896. /*
  897. * residency list
  898. */
  899. struct amdgpu_bo_list {
  900. struct mutex lock;
  901. struct amdgpu_bo *gds_obj;
  902. struct amdgpu_bo *gws_obj;
  903. struct amdgpu_bo *oa_obj;
  904. unsigned first_userptr;
  905. unsigned num_entries;
  906. struct amdgpu_bo_list_entry *array;
  907. };
  908. struct amdgpu_bo_list *
  909. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  910. void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
  911. struct list_head *validated);
  912. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  913. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  914. /*
  915. * GFX stuff
  916. */
  917. #include "clearstate_defs.h"
  918. struct amdgpu_rlc_funcs {
  919. void (*enter_safe_mode)(struct amdgpu_device *adev);
  920. void (*exit_safe_mode)(struct amdgpu_device *adev);
  921. };
  922. struct amdgpu_rlc {
  923. /* for power gating */
  924. struct amdgpu_bo *save_restore_obj;
  925. uint64_t save_restore_gpu_addr;
  926. volatile uint32_t *sr_ptr;
  927. const u32 *reg_list;
  928. u32 reg_list_size;
  929. /* for clear state */
  930. struct amdgpu_bo *clear_state_obj;
  931. uint64_t clear_state_gpu_addr;
  932. volatile uint32_t *cs_ptr;
  933. const struct cs_section_def *cs_data;
  934. u32 clear_state_size;
  935. /* for cp tables */
  936. struct amdgpu_bo *cp_table_obj;
  937. uint64_t cp_table_gpu_addr;
  938. volatile uint32_t *cp_table_ptr;
  939. u32 cp_table_size;
  940. /* safe mode for updating CG/PG state */
  941. bool in_safe_mode;
  942. const struct amdgpu_rlc_funcs *funcs;
  943. /* for firmware data */
  944. u32 save_and_restore_offset;
  945. u32 clear_state_descriptor_offset;
  946. u32 avail_scratch_ram_locations;
  947. u32 reg_restore_list_size;
  948. u32 reg_list_format_start;
  949. u32 reg_list_format_separate_start;
  950. u32 starting_offsets_start;
  951. u32 reg_list_format_size_bytes;
  952. u32 reg_list_size_bytes;
  953. u32 *register_list_format;
  954. u32 *register_restore;
  955. };
  956. struct amdgpu_mec {
  957. struct amdgpu_bo *hpd_eop_obj;
  958. u64 hpd_eop_gpu_addr;
  959. u32 num_pipe;
  960. u32 num_mec;
  961. u32 num_queue;
  962. };
  963. /*
  964. * GPU scratch registers structures, functions & helpers
  965. */
  966. struct amdgpu_scratch {
  967. unsigned num_reg;
  968. uint32_t reg_base;
  969. bool free[32];
  970. uint32_t reg[32];
  971. };
  972. /*
  973. * GFX configurations
  974. */
  975. struct amdgpu_gca_config {
  976. unsigned max_shader_engines;
  977. unsigned max_tile_pipes;
  978. unsigned max_cu_per_sh;
  979. unsigned max_sh_per_se;
  980. unsigned max_backends_per_se;
  981. unsigned max_texture_channel_caches;
  982. unsigned max_gprs;
  983. unsigned max_gs_threads;
  984. unsigned max_hw_contexts;
  985. unsigned sc_prim_fifo_size_frontend;
  986. unsigned sc_prim_fifo_size_backend;
  987. unsigned sc_hiz_tile_fifo_size;
  988. unsigned sc_earlyz_tile_fifo_size;
  989. unsigned num_tile_pipes;
  990. unsigned backend_enable_mask;
  991. unsigned mem_max_burst_length_bytes;
  992. unsigned mem_row_size_in_kb;
  993. unsigned shader_engine_tile_size;
  994. unsigned num_gpus;
  995. unsigned multi_gpu_tile_size;
  996. unsigned mc_arb_ramcfg;
  997. unsigned gb_addr_config;
  998. unsigned num_rbs;
  999. uint32_t tile_mode_array[32];
  1000. uint32_t macrotile_mode_array[16];
  1001. };
  1002. struct amdgpu_cu_info {
  1003. uint32_t number; /* total active CU number */
  1004. uint32_t ao_cu_mask;
  1005. uint32_t bitmap[4][4];
  1006. };
  1007. struct amdgpu_gfx_funcs {
  1008. /* get the gpu clock counter */
  1009. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  1010. void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  1011. };
  1012. struct amdgpu_gfx {
  1013. struct mutex gpu_clock_mutex;
  1014. struct amdgpu_gca_config config;
  1015. struct amdgpu_rlc rlc;
  1016. struct amdgpu_mec mec;
  1017. struct amdgpu_scratch scratch;
  1018. const struct firmware *me_fw; /* ME firmware */
  1019. uint32_t me_fw_version;
  1020. const struct firmware *pfp_fw; /* PFP firmware */
  1021. uint32_t pfp_fw_version;
  1022. const struct firmware *ce_fw; /* CE firmware */
  1023. uint32_t ce_fw_version;
  1024. const struct firmware *rlc_fw; /* RLC firmware */
  1025. uint32_t rlc_fw_version;
  1026. const struct firmware *mec_fw; /* MEC firmware */
  1027. uint32_t mec_fw_version;
  1028. const struct firmware *mec2_fw; /* MEC2 firmware */
  1029. uint32_t mec2_fw_version;
  1030. uint32_t me_feature_version;
  1031. uint32_t ce_feature_version;
  1032. uint32_t pfp_feature_version;
  1033. uint32_t rlc_feature_version;
  1034. uint32_t mec_feature_version;
  1035. uint32_t mec2_feature_version;
  1036. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  1037. unsigned num_gfx_rings;
  1038. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  1039. unsigned num_compute_rings;
  1040. struct amdgpu_irq_src eop_irq;
  1041. struct amdgpu_irq_src priv_reg_irq;
  1042. struct amdgpu_irq_src priv_inst_irq;
  1043. /* gfx status */
  1044. uint32_t gfx_current_status;
  1045. /* ce ram size*/
  1046. unsigned ce_ram_size;
  1047. struct amdgpu_cu_info cu_info;
  1048. const struct amdgpu_gfx_funcs *funcs;
  1049. };
  1050. int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  1051. unsigned size, struct amdgpu_ib *ib);
  1052. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
  1053. struct fence *f);
  1054. int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
  1055. struct amdgpu_ib *ib, struct fence *last_vm_update,
  1056. struct amdgpu_job *job, struct fence **f);
  1057. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  1058. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  1059. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  1060. int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
  1061. void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
  1062. void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
  1063. void amdgpu_ring_commit(struct amdgpu_ring *ring);
  1064. void amdgpu_ring_undo(struct amdgpu_ring *ring);
  1065. int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
  1066. unsigned ring_size, u32 nop, u32 align_mask,
  1067. struct amdgpu_irq_src *irq_src, unsigned irq_type,
  1068. enum amdgpu_ring_type ring_type);
  1069. void amdgpu_ring_fini(struct amdgpu_ring *ring);
  1070. /*
  1071. * CS.
  1072. */
  1073. struct amdgpu_cs_chunk {
  1074. uint32_t chunk_id;
  1075. uint32_t length_dw;
  1076. void *kdata;
  1077. };
  1078. struct amdgpu_cs_parser {
  1079. struct amdgpu_device *adev;
  1080. struct drm_file *filp;
  1081. struct amdgpu_ctx *ctx;
  1082. /* chunks */
  1083. unsigned nchunks;
  1084. struct amdgpu_cs_chunk *chunks;
  1085. /* scheduler job object */
  1086. struct amdgpu_job *job;
  1087. /* buffer objects */
  1088. struct ww_acquire_ctx ticket;
  1089. struct amdgpu_bo_list *bo_list;
  1090. struct amdgpu_bo_list_entry vm_pd;
  1091. struct list_head validated;
  1092. struct fence *fence;
  1093. uint64_t bytes_moved_threshold;
  1094. uint64_t bytes_moved;
  1095. /* user fence */
  1096. struct amdgpu_bo_list_entry uf_entry;
  1097. };
  1098. struct amdgpu_job {
  1099. struct amd_sched_job base;
  1100. struct amdgpu_device *adev;
  1101. struct amdgpu_vm *vm;
  1102. struct amdgpu_ring *ring;
  1103. struct amdgpu_sync sync;
  1104. struct amdgpu_ib *ibs;
  1105. struct fence *fence; /* the hw fence */
  1106. uint32_t num_ibs;
  1107. void *owner;
  1108. uint64_t ctx;
  1109. bool vm_needs_flush;
  1110. unsigned vm_id;
  1111. uint64_t vm_pd_addr;
  1112. uint32_t gds_base, gds_size;
  1113. uint32_t gws_base, gws_size;
  1114. uint32_t oa_base, oa_size;
  1115. /* user fence handling */
  1116. uint64_t uf_addr;
  1117. uint64_t uf_sequence;
  1118. };
  1119. #define to_amdgpu_job(sched_job) \
  1120. container_of((sched_job), struct amdgpu_job, base)
  1121. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
  1122. uint32_t ib_idx, int idx)
  1123. {
  1124. return p->job->ibs[ib_idx].ptr[idx];
  1125. }
  1126. static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
  1127. uint32_t ib_idx, int idx,
  1128. uint32_t value)
  1129. {
  1130. p->job->ibs[ib_idx].ptr[idx] = value;
  1131. }
  1132. /*
  1133. * Writeback
  1134. */
  1135. #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
  1136. struct amdgpu_wb {
  1137. struct amdgpu_bo *wb_obj;
  1138. volatile uint32_t *wb;
  1139. uint64_t gpu_addr;
  1140. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  1141. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  1142. };
  1143. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
  1144. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
  1145. enum amdgpu_int_thermal_type {
  1146. THERMAL_TYPE_NONE,
  1147. THERMAL_TYPE_EXTERNAL,
  1148. THERMAL_TYPE_EXTERNAL_GPIO,
  1149. THERMAL_TYPE_RV6XX,
  1150. THERMAL_TYPE_RV770,
  1151. THERMAL_TYPE_ADT7473_WITH_INTERNAL,
  1152. THERMAL_TYPE_EVERGREEN,
  1153. THERMAL_TYPE_SUMO,
  1154. THERMAL_TYPE_NI,
  1155. THERMAL_TYPE_SI,
  1156. THERMAL_TYPE_EMC2103_WITH_INTERNAL,
  1157. THERMAL_TYPE_CI,
  1158. THERMAL_TYPE_KV,
  1159. };
  1160. enum amdgpu_dpm_auto_throttle_src {
  1161. AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
  1162. AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
  1163. };
  1164. enum amdgpu_dpm_event_src {
  1165. AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
  1166. AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
  1167. AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
  1168. AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
  1169. AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
  1170. };
  1171. #define AMDGPU_MAX_VCE_LEVELS 6
  1172. enum amdgpu_vce_level {
  1173. AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
  1174. AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
  1175. AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
  1176. AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
  1177. AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
  1178. AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
  1179. };
  1180. struct amdgpu_ps {
  1181. u32 caps; /* vbios flags */
  1182. u32 class; /* vbios flags */
  1183. u32 class2; /* vbios flags */
  1184. /* UVD clocks */
  1185. u32 vclk;
  1186. u32 dclk;
  1187. /* VCE clocks */
  1188. u32 evclk;
  1189. u32 ecclk;
  1190. bool vce_active;
  1191. enum amdgpu_vce_level vce_level;
  1192. /* asic priv */
  1193. void *ps_priv;
  1194. };
  1195. struct amdgpu_dpm_thermal {
  1196. /* thermal interrupt work */
  1197. struct work_struct work;
  1198. /* low temperature threshold */
  1199. int min_temp;
  1200. /* high temperature threshold */
  1201. int max_temp;
  1202. /* was last interrupt low to high or high to low */
  1203. bool high_to_low;
  1204. /* interrupt source */
  1205. struct amdgpu_irq_src irq;
  1206. };
  1207. enum amdgpu_clk_action
  1208. {
  1209. AMDGPU_SCLK_UP = 1,
  1210. AMDGPU_SCLK_DOWN
  1211. };
  1212. struct amdgpu_blacklist_clocks
  1213. {
  1214. u32 sclk;
  1215. u32 mclk;
  1216. enum amdgpu_clk_action action;
  1217. };
  1218. struct amdgpu_clock_and_voltage_limits {
  1219. u32 sclk;
  1220. u32 mclk;
  1221. u16 vddc;
  1222. u16 vddci;
  1223. };
  1224. struct amdgpu_clock_array {
  1225. u32 count;
  1226. u32 *values;
  1227. };
  1228. struct amdgpu_clock_voltage_dependency_entry {
  1229. u32 clk;
  1230. u16 v;
  1231. };
  1232. struct amdgpu_clock_voltage_dependency_table {
  1233. u32 count;
  1234. struct amdgpu_clock_voltage_dependency_entry *entries;
  1235. };
  1236. union amdgpu_cac_leakage_entry {
  1237. struct {
  1238. u16 vddc;
  1239. u32 leakage;
  1240. };
  1241. struct {
  1242. u16 vddc1;
  1243. u16 vddc2;
  1244. u16 vddc3;
  1245. };
  1246. };
  1247. struct amdgpu_cac_leakage_table {
  1248. u32 count;
  1249. union amdgpu_cac_leakage_entry *entries;
  1250. };
  1251. struct amdgpu_phase_shedding_limits_entry {
  1252. u16 voltage;
  1253. u32 sclk;
  1254. u32 mclk;
  1255. };
  1256. struct amdgpu_phase_shedding_limits_table {
  1257. u32 count;
  1258. struct amdgpu_phase_shedding_limits_entry *entries;
  1259. };
  1260. struct amdgpu_uvd_clock_voltage_dependency_entry {
  1261. u32 vclk;
  1262. u32 dclk;
  1263. u16 v;
  1264. };
  1265. struct amdgpu_uvd_clock_voltage_dependency_table {
  1266. u8 count;
  1267. struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
  1268. };
  1269. struct amdgpu_vce_clock_voltage_dependency_entry {
  1270. u32 ecclk;
  1271. u32 evclk;
  1272. u16 v;
  1273. };
  1274. struct amdgpu_vce_clock_voltage_dependency_table {
  1275. u8 count;
  1276. struct amdgpu_vce_clock_voltage_dependency_entry *entries;
  1277. };
  1278. struct amdgpu_ppm_table {
  1279. u8 ppm_design;
  1280. u16 cpu_core_number;
  1281. u32 platform_tdp;
  1282. u32 small_ac_platform_tdp;
  1283. u32 platform_tdc;
  1284. u32 small_ac_platform_tdc;
  1285. u32 apu_tdp;
  1286. u32 dgpu_tdp;
  1287. u32 dgpu_ulv_power;
  1288. u32 tj_max;
  1289. };
  1290. struct amdgpu_cac_tdp_table {
  1291. u16 tdp;
  1292. u16 configurable_tdp;
  1293. u16 tdc;
  1294. u16 battery_power_limit;
  1295. u16 small_power_limit;
  1296. u16 low_cac_leakage;
  1297. u16 high_cac_leakage;
  1298. u16 maximum_power_delivery_limit;
  1299. };
  1300. struct amdgpu_dpm_dynamic_state {
  1301. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
  1302. struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
  1303. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
  1304. struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
  1305. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
  1306. struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
  1307. struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
  1308. struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
  1309. struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
  1310. struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
  1311. struct amdgpu_clock_array valid_sclk_values;
  1312. struct amdgpu_clock_array valid_mclk_values;
  1313. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
  1314. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
  1315. u32 mclk_sclk_ratio;
  1316. u32 sclk_mclk_delta;
  1317. u16 vddc_vddci_delta;
  1318. u16 min_vddc_for_pcie_gen2;
  1319. struct amdgpu_cac_leakage_table cac_leakage_table;
  1320. struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
  1321. struct amdgpu_ppm_table *ppm_table;
  1322. struct amdgpu_cac_tdp_table *cac_tdp_table;
  1323. };
  1324. struct amdgpu_dpm_fan {
  1325. u16 t_min;
  1326. u16 t_med;
  1327. u16 t_high;
  1328. u16 pwm_min;
  1329. u16 pwm_med;
  1330. u16 pwm_high;
  1331. u8 t_hyst;
  1332. u32 cycle_delay;
  1333. u16 t_max;
  1334. u8 control_mode;
  1335. u16 default_max_fan_pwm;
  1336. u16 default_fan_output_sensitivity;
  1337. u16 fan_output_sensitivity;
  1338. bool ucode_fan_control;
  1339. };
  1340. enum amdgpu_pcie_gen {
  1341. AMDGPU_PCIE_GEN1 = 0,
  1342. AMDGPU_PCIE_GEN2 = 1,
  1343. AMDGPU_PCIE_GEN3 = 2,
  1344. AMDGPU_PCIE_GEN_INVALID = 0xffff
  1345. };
  1346. enum amdgpu_dpm_forced_level {
  1347. AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
  1348. AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
  1349. AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
  1350. AMDGPU_DPM_FORCED_LEVEL_MANUAL = 3,
  1351. };
  1352. struct amdgpu_vce_state {
  1353. /* vce clocks */
  1354. u32 evclk;
  1355. u32 ecclk;
  1356. /* gpu clocks */
  1357. u32 sclk;
  1358. u32 mclk;
  1359. u8 clk_idx;
  1360. u8 pstate;
  1361. };
  1362. struct amdgpu_dpm_funcs {
  1363. int (*get_temperature)(struct amdgpu_device *adev);
  1364. int (*pre_set_power_state)(struct amdgpu_device *adev);
  1365. int (*set_power_state)(struct amdgpu_device *adev);
  1366. void (*post_set_power_state)(struct amdgpu_device *adev);
  1367. void (*display_configuration_changed)(struct amdgpu_device *adev);
  1368. u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
  1369. u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
  1370. void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
  1371. void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
  1372. int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
  1373. bool (*vblank_too_short)(struct amdgpu_device *adev);
  1374. void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
  1375. void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
  1376. void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
  1377. void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
  1378. u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
  1379. int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
  1380. int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
  1381. int (*force_clock_level)(struct amdgpu_device *adev, enum pp_clock_type type, uint32_t mask);
  1382. int (*print_clock_levels)(struct amdgpu_device *adev, enum pp_clock_type type, char *buf);
  1383. int (*get_sclk_od)(struct amdgpu_device *adev);
  1384. int (*set_sclk_od)(struct amdgpu_device *adev, uint32_t value);
  1385. int (*get_mclk_od)(struct amdgpu_device *adev);
  1386. int (*set_mclk_od)(struct amdgpu_device *adev, uint32_t value);
  1387. };
  1388. struct amdgpu_dpm {
  1389. struct amdgpu_ps *ps;
  1390. /* number of valid power states */
  1391. int num_ps;
  1392. /* current power state that is active */
  1393. struct amdgpu_ps *current_ps;
  1394. /* requested power state */
  1395. struct amdgpu_ps *requested_ps;
  1396. /* boot up power state */
  1397. struct amdgpu_ps *boot_ps;
  1398. /* default uvd power state */
  1399. struct amdgpu_ps *uvd_ps;
  1400. /* vce requirements */
  1401. struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
  1402. enum amdgpu_vce_level vce_level;
  1403. enum amd_pm_state_type state;
  1404. enum amd_pm_state_type user_state;
  1405. u32 platform_caps;
  1406. u32 voltage_response_time;
  1407. u32 backbias_response_time;
  1408. void *priv;
  1409. u32 new_active_crtcs;
  1410. int new_active_crtc_count;
  1411. u32 current_active_crtcs;
  1412. int current_active_crtc_count;
  1413. struct amdgpu_dpm_dynamic_state dyn_state;
  1414. struct amdgpu_dpm_fan fan;
  1415. u32 tdp_limit;
  1416. u32 near_tdp_limit;
  1417. u32 near_tdp_limit_adjusted;
  1418. u32 sq_ramping_threshold;
  1419. u32 cac_leakage;
  1420. u16 tdp_od_limit;
  1421. u32 tdp_adjustment;
  1422. u16 load_line_slope;
  1423. bool power_control;
  1424. bool ac_power;
  1425. /* special states active */
  1426. bool thermal_active;
  1427. bool uvd_active;
  1428. bool vce_active;
  1429. /* thermal handling */
  1430. struct amdgpu_dpm_thermal thermal;
  1431. /* forced levels */
  1432. enum amdgpu_dpm_forced_level forced_level;
  1433. };
  1434. struct amdgpu_pm {
  1435. struct mutex mutex;
  1436. u32 current_sclk;
  1437. u32 current_mclk;
  1438. u32 default_sclk;
  1439. u32 default_mclk;
  1440. struct amdgpu_i2c_chan *i2c_bus;
  1441. /* internal thermal controller on rv6xx+ */
  1442. enum amdgpu_int_thermal_type int_thermal_type;
  1443. struct device *int_hwmon_dev;
  1444. /* fan control parameters */
  1445. bool no_fan;
  1446. u8 fan_pulses_per_revolution;
  1447. u8 fan_min_rpm;
  1448. u8 fan_max_rpm;
  1449. /* dpm */
  1450. bool dpm_enabled;
  1451. bool sysfs_initialized;
  1452. struct amdgpu_dpm dpm;
  1453. const struct firmware *fw; /* SMC firmware */
  1454. uint32_t fw_version;
  1455. const struct amdgpu_dpm_funcs *funcs;
  1456. uint32_t pcie_gen_mask;
  1457. uint32_t pcie_mlw_mask;
  1458. struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */
  1459. };
  1460. void amdgpu_get_pcie_info(struct amdgpu_device *adev);
  1461. /*
  1462. * UVD
  1463. */
  1464. #define AMDGPU_DEFAULT_UVD_HANDLES 10
  1465. #define AMDGPU_MAX_UVD_HANDLES 40
  1466. #define AMDGPU_UVD_STACK_SIZE (200*1024)
  1467. #define AMDGPU_UVD_HEAP_SIZE (256*1024)
  1468. #define AMDGPU_UVD_SESSION_SIZE (50*1024)
  1469. #define AMDGPU_UVD_FIRMWARE_OFFSET 256
  1470. struct amdgpu_uvd {
  1471. struct amdgpu_bo *vcpu_bo;
  1472. void *cpu_addr;
  1473. uint64_t gpu_addr;
  1474. unsigned fw_version;
  1475. void *saved_bo;
  1476. unsigned max_handles;
  1477. atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
  1478. struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
  1479. struct delayed_work idle_work;
  1480. const struct firmware *fw; /* UVD firmware */
  1481. struct amdgpu_ring ring;
  1482. struct amdgpu_irq_src irq;
  1483. bool address_64_bit;
  1484. struct amd_sched_entity entity;
  1485. };
  1486. /*
  1487. * VCE
  1488. */
  1489. #define AMDGPU_MAX_VCE_HANDLES 16
  1490. #define AMDGPU_VCE_FIRMWARE_OFFSET 256
  1491. #define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
  1492. #define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
  1493. struct amdgpu_vce {
  1494. struct amdgpu_bo *vcpu_bo;
  1495. uint64_t gpu_addr;
  1496. unsigned fw_version;
  1497. unsigned fb_version;
  1498. atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
  1499. struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
  1500. uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
  1501. struct delayed_work idle_work;
  1502. const struct firmware *fw; /* VCE firmware */
  1503. struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
  1504. struct amdgpu_irq_src irq;
  1505. unsigned harvest_config;
  1506. struct amd_sched_entity entity;
  1507. };
  1508. /*
  1509. * SDMA
  1510. */
  1511. struct amdgpu_sdma_instance {
  1512. /* SDMA firmware */
  1513. const struct firmware *fw;
  1514. uint32_t fw_version;
  1515. uint32_t feature_version;
  1516. struct amdgpu_ring ring;
  1517. bool burst_nop;
  1518. };
  1519. struct amdgpu_sdma {
  1520. struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
  1521. struct amdgpu_irq_src trap_irq;
  1522. struct amdgpu_irq_src illegal_inst_irq;
  1523. int num_instances;
  1524. };
  1525. /*
  1526. * Firmware
  1527. */
  1528. struct amdgpu_firmware {
  1529. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  1530. bool smu_load;
  1531. struct amdgpu_bo *fw_buf;
  1532. unsigned int fw_size;
  1533. };
  1534. /*
  1535. * Benchmarking
  1536. */
  1537. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  1538. /*
  1539. * Testing
  1540. */
  1541. void amdgpu_test_moves(struct amdgpu_device *adev);
  1542. void amdgpu_test_ring_sync(struct amdgpu_device *adev,
  1543. struct amdgpu_ring *cpA,
  1544. struct amdgpu_ring *cpB);
  1545. void amdgpu_test_syncing(struct amdgpu_device *adev);
  1546. /*
  1547. * MMU Notifier
  1548. */
  1549. #if defined(CONFIG_MMU_NOTIFIER)
  1550. int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
  1551. void amdgpu_mn_unregister(struct amdgpu_bo *bo);
  1552. #else
  1553. static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
  1554. {
  1555. return -ENODEV;
  1556. }
  1557. static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
  1558. #endif
  1559. /*
  1560. * Debugfs
  1561. */
  1562. struct amdgpu_debugfs {
  1563. const struct drm_info_list *files;
  1564. unsigned num_files;
  1565. };
  1566. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1567. const struct drm_info_list *files,
  1568. unsigned nfiles);
  1569. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
  1570. #if defined(CONFIG_DEBUG_FS)
  1571. int amdgpu_debugfs_init(struct drm_minor *minor);
  1572. void amdgpu_debugfs_cleanup(struct drm_minor *minor);
  1573. #endif
  1574. int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
  1575. /*
  1576. * amdgpu smumgr functions
  1577. */
  1578. struct amdgpu_smumgr_funcs {
  1579. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1580. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1581. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1582. };
  1583. /*
  1584. * amdgpu smumgr
  1585. */
  1586. struct amdgpu_smumgr {
  1587. struct amdgpu_bo *toc_buf;
  1588. struct amdgpu_bo *smu_buf;
  1589. /* asic priv smu data */
  1590. void *priv;
  1591. spinlock_t smu_lock;
  1592. /* smumgr functions */
  1593. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1594. /* ucode loading complete flag */
  1595. uint32_t fw_flags;
  1596. };
  1597. /*
  1598. * ASIC specific register table accessible by UMD
  1599. */
  1600. struct amdgpu_allowed_register_entry {
  1601. uint32_t reg_offset;
  1602. bool untouched;
  1603. bool grbm_indexed;
  1604. };
  1605. /*
  1606. * ASIC specific functions.
  1607. */
  1608. struct amdgpu_asic_funcs {
  1609. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1610. bool (*read_bios_from_rom)(struct amdgpu_device *adev,
  1611. u8 *bios, u32 length_bytes);
  1612. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1613. u32 sh_num, u32 reg_offset, u32 *value);
  1614. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1615. int (*reset)(struct amdgpu_device *adev);
  1616. /* get the reference clock */
  1617. u32 (*get_xclk)(struct amdgpu_device *adev);
  1618. /* MM block clocks */
  1619. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1620. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1621. /* query virtual capabilities */
  1622. u32 (*get_virtual_caps)(struct amdgpu_device *adev);
  1623. };
  1624. /*
  1625. * IOCTL.
  1626. */
  1627. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1628. struct drm_file *filp);
  1629. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1630. struct drm_file *filp);
  1631. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1632. struct drm_file *filp);
  1633. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1634. struct drm_file *filp);
  1635. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1636. struct drm_file *filp);
  1637. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1638. struct drm_file *filp);
  1639. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1640. struct drm_file *filp);
  1641. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1642. struct drm_file *filp);
  1643. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1644. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1645. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1646. struct drm_file *filp);
  1647. /* VRAM scratch page for HDP bug, default vram page */
  1648. struct amdgpu_vram_scratch {
  1649. struct amdgpu_bo *robj;
  1650. volatile uint32_t *ptr;
  1651. u64 gpu_addr;
  1652. };
  1653. /*
  1654. * ACPI
  1655. */
  1656. struct amdgpu_atif_notification_cfg {
  1657. bool enabled;
  1658. int command_code;
  1659. };
  1660. struct amdgpu_atif_notifications {
  1661. bool display_switch;
  1662. bool expansion_mode_change;
  1663. bool thermal_state;
  1664. bool forced_power_state;
  1665. bool system_power_state;
  1666. bool display_conf_change;
  1667. bool px_gfx_switch;
  1668. bool brightness_change;
  1669. bool dgpu_display_event;
  1670. };
  1671. struct amdgpu_atif_functions {
  1672. bool system_params;
  1673. bool sbios_requests;
  1674. bool select_active_disp;
  1675. bool lid_state;
  1676. bool get_tv_standard;
  1677. bool set_tv_standard;
  1678. bool get_panel_expansion_mode;
  1679. bool set_panel_expansion_mode;
  1680. bool temperature_change;
  1681. bool graphics_device_types;
  1682. };
  1683. struct amdgpu_atif {
  1684. struct amdgpu_atif_notifications notifications;
  1685. struct amdgpu_atif_functions functions;
  1686. struct amdgpu_atif_notification_cfg notification_cfg;
  1687. struct amdgpu_encoder *encoder_for_bl;
  1688. };
  1689. struct amdgpu_atcs_functions {
  1690. bool get_ext_state;
  1691. bool pcie_perf_req;
  1692. bool pcie_dev_rdy;
  1693. bool pcie_bus_width;
  1694. };
  1695. struct amdgpu_atcs {
  1696. struct amdgpu_atcs_functions functions;
  1697. };
  1698. /*
  1699. * CGS
  1700. */
  1701. struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1702. void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
  1703. /* GPU virtualization */
  1704. #define AMDGPU_VIRT_CAPS_SRIOV_EN (1 << 0)
  1705. #define AMDGPU_VIRT_CAPS_IS_VF (1 << 1)
  1706. struct amdgpu_virtualization {
  1707. bool supports_sr_iov;
  1708. bool is_virtual;
  1709. u32 caps;
  1710. };
  1711. /*
  1712. * Core structure, functions and helpers.
  1713. */
  1714. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1715. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1716. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1717. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1718. struct amdgpu_ip_block_status {
  1719. bool valid;
  1720. bool sw;
  1721. bool hw;
  1722. };
  1723. struct amdgpu_device {
  1724. struct device *dev;
  1725. struct drm_device *ddev;
  1726. struct pci_dev *pdev;
  1727. #ifdef CONFIG_DRM_AMD_ACP
  1728. struct amdgpu_acp acp;
  1729. #endif
  1730. /* ASIC */
  1731. enum amd_asic_type asic_type;
  1732. uint32_t family;
  1733. uint32_t rev_id;
  1734. uint32_t external_rev_id;
  1735. unsigned long flags;
  1736. int usec_timeout;
  1737. const struct amdgpu_asic_funcs *asic_funcs;
  1738. bool shutdown;
  1739. bool need_dma32;
  1740. bool accel_working;
  1741. struct work_struct reset_work;
  1742. struct notifier_block acpi_nb;
  1743. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1744. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1745. unsigned debugfs_count;
  1746. #if defined(CONFIG_DEBUG_FS)
  1747. struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1748. #endif
  1749. struct amdgpu_atif atif;
  1750. struct amdgpu_atcs atcs;
  1751. struct mutex srbm_mutex;
  1752. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1753. struct mutex grbm_idx_mutex;
  1754. struct dev_pm_domain vga_pm_domain;
  1755. bool have_disp_power_ref;
  1756. /* BIOS */
  1757. uint8_t *bios;
  1758. bool is_atom_bios;
  1759. struct amdgpu_bo *stollen_vga_memory;
  1760. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1761. /* Register/doorbell mmio */
  1762. resource_size_t rmmio_base;
  1763. resource_size_t rmmio_size;
  1764. void __iomem *rmmio;
  1765. /* protects concurrent MM_INDEX/DATA based register access */
  1766. spinlock_t mmio_idx_lock;
  1767. /* protects concurrent SMC based register access */
  1768. spinlock_t smc_idx_lock;
  1769. amdgpu_rreg_t smc_rreg;
  1770. amdgpu_wreg_t smc_wreg;
  1771. /* protects concurrent PCIE register access */
  1772. spinlock_t pcie_idx_lock;
  1773. amdgpu_rreg_t pcie_rreg;
  1774. amdgpu_wreg_t pcie_wreg;
  1775. /* protects concurrent UVD register access */
  1776. spinlock_t uvd_ctx_idx_lock;
  1777. amdgpu_rreg_t uvd_ctx_rreg;
  1778. amdgpu_wreg_t uvd_ctx_wreg;
  1779. /* protects concurrent DIDT register access */
  1780. spinlock_t didt_idx_lock;
  1781. amdgpu_rreg_t didt_rreg;
  1782. amdgpu_wreg_t didt_wreg;
  1783. /* protects concurrent gc_cac register access */
  1784. spinlock_t gc_cac_idx_lock;
  1785. amdgpu_rreg_t gc_cac_rreg;
  1786. amdgpu_wreg_t gc_cac_wreg;
  1787. /* protects concurrent ENDPOINT (audio) register access */
  1788. spinlock_t audio_endpt_idx_lock;
  1789. amdgpu_block_rreg_t audio_endpt_rreg;
  1790. amdgpu_block_wreg_t audio_endpt_wreg;
  1791. void __iomem *rio_mem;
  1792. resource_size_t rio_mem_size;
  1793. struct amdgpu_doorbell doorbell;
  1794. /* clock/pll info */
  1795. struct amdgpu_clock clock;
  1796. /* MC */
  1797. struct amdgpu_mc mc;
  1798. struct amdgpu_gart gart;
  1799. struct amdgpu_dummy_page dummy_page;
  1800. struct amdgpu_vm_manager vm_manager;
  1801. /* memory management */
  1802. struct amdgpu_mman mman;
  1803. struct amdgpu_vram_scratch vram_scratch;
  1804. struct amdgpu_wb wb;
  1805. atomic64_t vram_usage;
  1806. atomic64_t vram_vis_usage;
  1807. atomic64_t gtt_usage;
  1808. atomic64_t num_bytes_moved;
  1809. atomic64_t num_evictions;
  1810. atomic_t gpu_reset_counter;
  1811. /* display */
  1812. struct amdgpu_mode_info mode_info;
  1813. struct work_struct hotplug_work;
  1814. struct amdgpu_irq_src crtc_irq;
  1815. struct amdgpu_irq_src pageflip_irq;
  1816. struct amdgpu_irq_src hpd_irq;
  1817. /* rings */
  1818. u64 fence_context;
  1819. unsigned num_rings;
  1820. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1821. bool ib_pool_ready;
  1822. struct amdgpu_sa_manager ring_tmp_bo;
  1823. /* interrupts */
  1824. struct amdgpu_irq irq;
  1825. /* powerplay */
  1826. struct amd_powerplay powerplay;
  1827. bool pp_enabled;
  1828. bool pp_force_state_enabled;
  1829. /* dpm */
  1830. struct amdgpu_pm pm;
  1831. u32 cg_flags;
  1832. u32 pg_flags;
  1833. /* amdgpu smumgr */
  1834. struct amdgpu_smumgr smu;
  1835. /* gfx */
  1836. struct amdgpu_gfx gfx;
  1837. /* sdma */
  1838. struct amdgpu_sdma sdma;
  1839. /* uvd */
  1840. struct amdgpu_uvd uvd;
  1841. /* vce */
  1842. struct amdgpu_vce vce;
  1843. /* firmwares */
  1844. struct amdgpu_firmware firmware;
  1845. /* GDS */
  1846. struct amdgpu_gds gds;
  1847. const struct amdgpu_ip_block_version *ip_blocks;
  1848. int num_ip_blocks;
  1849. struct amdgpu_ip_block_status *ip_block_status;
  1850. struct mutex mn_lock;
  1851. DECLARE_HASHTABLE(mn_hash, 7);
  1852. /* tracking pinned memory */
  1853. u64 vram_pin_size;
  1854. u64 invisible_pin_size;
  1855. u64 gart_pin_size;
  1856. /* amdkfd interface */
  1857. struct kfd_dev *kfd;
  1858. struct amdgpu_virtualization virtualization;
  1859. };
  1860. bool amdgpu_device_is_px(struct drm_device *dev);
  1861. int amdgpu_device_init(struct amdgpu_device *adev,
  1862. struct drm_device *ddev,
  1863. struct pci_dev *pdev,
  1864. uint32_t flags);
  1865. void amdgpu_device_fini(struct amdgpu_device *adev);
  1866. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1867. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1868. bool always_indirect);
  1869. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1870. bool always_indirect);
  1871. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1872. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1873. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1874. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1875. /*
  1876. * Registers read & write functions.
  1877. */
  1878. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
  1879. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
  1880. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
  1881. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
  1882. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
  1883. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1884. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1885. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1886. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1887. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1888. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1889. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1890. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1891. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1892. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1893. #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
  1894. #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
  1895. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1896. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1897. #define WREG32_P(reg, val, mask) \
  1898. do { \
  1899. uint32_t tmp_ = RREG32(reg); \
  1900. tmp_ &= (mask); \
  1901. tmp_ |= ((val) & ~(mask)); \
  1902. WREG32(reg, tmp_); \
  1903. } while (0)
  1904. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1905. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1906. #define WREG32_PLL_P(reg, val, mask) \
  1907. do { \
  1908. uint32_t tmp_ = RREG32_PLL(reg); \
  1909. tmp_ &= (mask); \
  1910. tmp_ |= ((val) & ~(mask)); \
  1911. WREG32_PLL(reg, tmp_); \
  1912. } while (0)
  1913. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1914. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1915. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1916. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1917. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1918. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1919. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1920. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1921. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1922. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1923. #define REG_GET_FIELD(value, reg, field) \
  1924. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1925. /*
  1926. * BIOS helpers.
  1927. */
  1928. #define RBIOS8(i) (adev->bios[i])
  1929. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1930. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1931. /*
  1932. * RING helpers.
  1933. */
  1934. static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
  1935. {
  1936. if (ring->count_dw <= 0)
  1937. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  1938. ring->ring[ring->wptr++] = v;
  1939. ring->wptr &= ring->ptr_mask;
  1940. ring->count_dw--;
  1941. }
  1942. static inline struct amdgpu_sdma_instance *
  1943. amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
  1944. {
  1945. struct amdgpu_device *adev = ring->adev;
  1946. int i;
  1947. for (i = 0; i < adev->sdma.num_instances; i++)
  1948. if (&adev->sdma.instance[i].ring == ring)
  1949. break;
  1950. if (i < AMDGPU_MAX_SDMA_INSTANCES)
  1951. return &adev->sdma.instance[i];
  1952. else
  1953. return NULL;
  1954. }
  1955. /*
  1956. * ASICs macro.
  1957. */
  1958. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1959. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1960. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1961. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1962. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1963. #define amdgpu_asic_get_virtual_caps(adev) ((adev)->asic_funcs->get_virtual_caps((adev)))
  1964. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1965. #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
  1966. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1967. #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
  1968. #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1969. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1970. #define amdgpu_vm_write_pte(adev, ib, pa, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pa), (pe), (addr), (count), (incr), (flags)))
  1971. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1972. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1973. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1974. #define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
  1975. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1976. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1977. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1978. #define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
  1979. #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
  1980. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1981. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1982. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1983. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1984. #define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
  1985. #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
  1986. #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
  1987. #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
  1988. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1989. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1990. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1991. #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
  1992. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1993. #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
  1994. #define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
  1995. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  1996. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  1997. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  1998. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  1999. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  2000. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  2001. #define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
  2002. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  2003. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  2004. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  2005. #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
  2006. #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
  2007. #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
  2008. #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
  2009. #define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
  2010. #define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
  2011. #define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
  2012. #define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
  2013. #define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
  2014. #define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
  2015. #define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
  2016. #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
  2017. #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
  2018. #define amdgpu_dpm_get_temperature(adev) \
  2019. ((adev)->pp_enabled ? \
  2020. (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
  2021. (adev)->pm.funcs->get_temperature((adev)))
  2022. #define amdgpu_dpm_set_fan_control_mode(adev, m) \
  2023. ((adev)->pp_enabled ? \
  2024. (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
  2025. (adev)->pm.funcs->set_fan_control_mode((adev), (m)))
  2026. #define amdgpu_dpm_get_fan_control_mode(adev) \
  2027. ((adev)->pp_enabled ? \
  2028. (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
  2029. (adev)->pm.funcs->get_fan_control_mode((adev)))
  2030. #define amdgpu_dpm_set_fan_speed_percent(adev, s) \
  2031. ((adev)->pp_enabled ? \
  2032. (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
  2033. (adev)->pm.funcs->set_fan_speed_percent((adev), (s)))
  2034. #define amdgpu_dpm_get_fan_speed_percent(adev, s) \
  2035. ((adev)->pp_enabled ? \
  2036. (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
  2037. (adev)->pm.funcs->get_fan_speed_percent((adev), (s)))
  2038. #define amdgpu_dpm_get_sclk(adev, l) \
  2039. ((adev)->pp_enabled ? \
  2040. (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
  2041. (adev)->pm.funcs->get_sclk((adev), (l)))
  2042. #define amdgpu_dpm_get_mclk(adev, l) \
  2043. ((adev)->pp_enabled ? \
  2044. (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
  2045. (adev)->pm.funcs->get_mclk((adev), (l)))
  2046. #define amdgpu_dpm_force_performance_level(adev, l) \
  2047. ((adev)->pp_enabled ? \
  2048. (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
  2049. (adev)->pm.funcs->force_performance_level((adev), (l)))
  2050. #define amdgpu_dpm_powergate_uvd(adev, g) \
  2051. ((adev)->pp_enabled ? \
  2052. (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
  2053. (adev)->pm.funcs->powergate_uvd((adev), (g)))
  2054. #define amdgpu_dpm_powergate_vce(adev, g) \
  2055. ((adev)->pp_enabled ? \
  2056. (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
  2057. (adev)->pm.funcs->powergate_vce((adev), (g)))
  2058. #define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) \
  2059. ((adev)->pp_enabled ? \
  2060. (adev)->powerplay.pp_funcs->print_current_performance_level((adev)->powerplay.pp_handle, (m)) : \
  2061. (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m)))
  2062. #define amdgpu_dpm_get_current_power_state(adev) \
  2063. (adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
  2064. #define amdgpu_dpm_get_performance_level(adev) \
  2065. (adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle)
  2066. #define amdgpu_dpm_get_pp_num_states(adev, data) \
  2067. (adev)->powerplay.pp_funcs->get_pp_num_states((adev)->powerplay.pp_handle, data)
  2068. #define amdgpu_dpm_get_pp_table(adev, table) \
  2069. (adev)->powerplay.pp_funcs->get_pp_table((adev)->powerplay.pp_handle, table)
  2070. #define amdgpu_dpm_set_pp_table(adev, buf, size) \
  2071. (adev)->powerplay.pp_funcs->set_pp_table((adev)->powerplay.pp_handle, buf, size)
  2072. #define amdgpu_dpm_print_clock_levels(adev, type, buf) \
  2073. (adev)->powerplay.pp_funcs->print_clock_levels((adev)->powerplay.pp_handle, type, buf)
  2074. #define amdgpu_dpm_force_clock_level(adev, type, level) \
  2075. (adev)->powerplay.pp_funcs->force_clock_level((adev)->powerplay.pp_handle, type, level)
  2076. #define amdgpu_dpm_get_sclk_od(adev) \
  2077. (adev)->powerplay.pp_funcs->get_sclk_od((adev)->powerplay.pp_handle)
  2078. #define amdgpu_dpm_set_sclk_od(adev, value) \
  2079. (adev)->powerplay.pp_funcs->set_sclk_od((adev)->powerplay.pp_handle, value)
  2080. #define amdgpu_dpm_get_mclk_od(adev) \
  2081. ((adev)->powerplay.pp_funcs->get_mclk_od((adev)->powerplay.pp_handle))
  2082. #define amdgpu_dpm_set_mclk_od(adev, value) \
  2083. ((adev)->powerplay.pp_funcs->set_mclk_od((adev)->powerplay.pp_handle, value))
  2084. #define amdgpu_dpm_dispatch_task(adev, event_id, input, output) \
  2085. (adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
  2086. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  2087. /* Common functions */
  2088. int amdgpu_gpu_reset(struct amdgpu_device *adev);
  2089. void amdgpu_pci_config_reset(struct amdgpu_device *adev);
  2090. bool amdgpu_card_posted(struct amdgpu_device *adev);
  2091. void amdgpu_update_display_priority(struct amdgpu_device *adev);
  2092. int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
  2093. int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
  2094. u32 ip_instance, u32 ring,
  2095. struct amdgpu_ring **out_ring);
  2096. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
  2097. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  2098. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
  2099. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  2100. uint32_t flags);
  2101. bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
  2102. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
  2103. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  2104. unsigned long end);
  2105. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  2106. int *last_invalidated);
  2107. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
  2108. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  2109. struct ttm_mem_reg *mem);
  2110. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
  2111. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
  2112. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
  2113. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  2114. const u32 *registers,
  2115. const u32 array_size);
  2116. bool amdgpu_device_is_px(struct drm_device *dev);
  2117. /* atpx handler */
  2118. #if defined(CONFIG_VGA_SWITCHEROO)
  2119. void amdgpu_register_atpx_handler(void);
  2120. void amdgpu_unregister_atpx_handler(void);
  2121. bool amdgpu_has_atpx_dgpu_power_cntl(void);
  2122. bool amdgpu_is_atpx_hybrid(void);
  2123. #else
  2124. static inline void amdgpu_register_atpx_handler(void) {}
  2125. static inline void amdgpu_unregister_atpx_handler(void) {}
  2126. static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
  2127. static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
  2128. #endif
  2129. /*
  2130. * KMS
  2131. */
  2132. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  2133. extern const int amdgpu_max_kms_ioctl;
  2134. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  2135. int amdgpu_driver_unload_kms(struct drm_device *dev);
  2136. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  2137. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  2138. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  2139. struct drm_file *file_priv);
  2140. void amdgpu_driver_preclose_kms(struct drm_device *dev,
  2141. struct drm_file *file_priv);
  2142. int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
  2143. int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
  2144. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
  2145. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  2146. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  2147. int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
  2148. int *max_error,
  2149. struct timeval *vblank_time,
  2150. unsigned flags);
  2151. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  2152. unsigned long arg);
  2153. /*
  2154. * functions used by amdgpu_encoder.c
  2155. */
  2156. struct amdgpu_afmt_acr {
  2157. u32 clock;
  2158. int n_32khz;
  2159. int cts_32khz;
  2160. int n_44_1khz;
  2161. int cts_44_1khz;
  2162. int n_48khz;
  2163. int cts_48khz;
  2164. };
  2165. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  2166. /* amdgpu_acpi.c */
  2167. #if defined(CONFIG_ACPI)
  2168. int amdgpu_acpi_init(struct amdgpu_device *adev);
  2169. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  2170. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  2171. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  2172. u8 perf_req, bool advertise);
  2173. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  2174. #else
  2175. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  2176. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  2177. #endif
  2178. struct amdgpu_bo_va_mapping *
  2179. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  2180. uint64_t addr, struct amdgpu_bo **bo);
  2181. #include "amdgpu_object.h"
  2182. #endif