amdgpu_gem.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/ktime.h>
  29. #include <linux/pagemap.h>
  30. #include <drm/drmP.h>
  31. #include <drm/amdgpu_drm.h>
  32. #include "amdgpu.h"
  33. void amdgpu_gem_object_free(struct drm_gem_object *gobj)
  34. {
  35. struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
  36. if (robj) {
  37. if (robj->gem_base.import_attach)
  38. drm_prime_gem_destroy(&robj->gem_base, robj->tbo.sg);
  39. amdgpu_mn_unregister(robj);
  40. amdgpu_bo_unref(&robj);
  41. }
  42. }
  43. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  44. int alignment, u32 initial_domain,
  45. u64 flags, bool kernel,
  46. struct drm_gem_object **obj)
  47. {
  48. struct amdgpu_bo *robj;
  49. int r;
  50. *obj = NULL;
  51. /* At least align on page size */
  52. if (alignment < PAGE_SIZE) {
  53. alignment = PAGE_SIZE;
  54. }
  55. retry:
  56. r = amdgpu_bo_create(adev, size, alignment, kernel, initial_domain,
  57. flags, NULL, NULL, 0, &robj);
  58. if (r) {
  59. if (r != -ERESTARTSYS) {
  60. if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
  61. initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
  62. goto retry;
  63. }
  64. DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
  65. size, initial_domain, alignment, r);
  66. }
  67. return r;
  68. }
  69. *obj = &robj->gem_base;
  70. return 0;
  71. }
  72. void amdgpu_gem_force_release(struct amdgpu_device *adev)
  73. {
  74. struct drm_device *ddev = adev->ddev;
  75. struct drm_file *file;
  76. mutex_lock(&ddev->filelist_mutex);
  77. list_for_each_entry(file, &ddev->filelist, lhead) {
  78. struct drm_gem_object *gobj;
  79. int handle;
  80. WARN_ONCE(1, "Still active user space clients!\n");
  81. spin_lock(&file->table_lock);
  82. idr_for_each_entry(&file->object_idr, gobj, handle) {
  83. WARN_ONCE(1, "And also active allocations!\n");
  84. drm_gem_object_put_unlocked(gobj);
  85. }
  86. idr_destroy(&file->object_idr);
  87. spin_unlock(&file->table_lock);
  88. }
  89. mutex_unlock(&ddev->filelist_mutex);
  90. }
  91. /*
  92. * Call from drm_gem_handle_create which appear in both new and open ioctl
  93. * case.
  94. */
  95. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  96. struct drm_file *file_priv)
  97. {
  98. struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj);
  99. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  100. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  101. struct amdgpu_vm *vm = &fpriv->vm;
  102. struct amdgpu_bo_va *bo_va;
  103. int r;
  104. r = amdgpu_bo_reserve(abo, false);
  105. if (r)
  106. return r;
  107. bo_va = amdgpu_vm_bo_find(vm, abo);
  108. if (!bo_va) {
  109. bo_va = amdgpu_vm_bo_add(adev, vm, abo);
  110. } else {
  111. ++bo_va->ref_count;
  112. }
  113. amdgpu_bo_unreserve(abo);
  114. return 0;
  115. }
  116. static int amdgpu_gem_vm_check(void *param, struct amdgpu_bo *bo)
  117. {
  118. /* if anything is swapped out don't swap it in here,
  119. just abort and wait for the next CS */
  120. if (!amdgpu_bo_gpu_accessible(bo))
  121. return -ERESTARTSYS;
  122. if (bo->shadow && !amdgpu_bo_gpu_accessible(bo->shadow))
  123. return -ERESTARTSYS;
  124. return 0;
  125. }
  126. static bool amdgpu_gem_vm_ready(struct amdgpu_device *adev,
  127. struct amdgpu_vm *vm,
  128. struct list_head *list)
  129. {
  130. struct ttm_validate_buffer *entry;
  131. list_for_each_entry(entry, list, head) {
  132. struct amdgpu_bo *bo =
  133. container_of(entry->bo, struct amdgpu_bo, tbo);
  134. if (amdgpu_gem_vm_check(NULL, bo))
  135. return false;
  136. }
  137. return !amdgpu_vm_validate_pt_bos(adev, vm, amdgpu_gem_vm_check, NULL);
  138. }
  139. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  140. struct drm_file *file_priv)
  141. {
  142. struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
  143. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  144. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  145. struct amdgpu_vm *vm = &fpriv->vm;
  146. struct amdgpu_bo_list_entry vm_pd;
  147. struct list_head list;
  148. struct ttm_validate_buffer tv;
  149. struct ww_acquire_ctx ticket;
  150. struct amdgpu_bo_va *bo_va;
  151. int r;
  152. INIT_LIST_HEAD(&list);
  153. tv.bo = &bo->tbo;
  154. tv.shared = true;
  155. list_add(&tv.head, &list);
  156. amdgpu_vm_get_pd_bo(vm, &list, &vm_pd);
  157. r = ttm_eu_reserve_buffers(&ticket, &list, false, NULL);
  158. if (r) {
  159. dev_err(adev->dev, "leaking bo va because "
  160. "we fail to reserve bo (%d)\n", r);
  161. return;
  162. }
  163. bo_va = amdgpu_vm_bo_find(vm, bo);
  164. if (bo_va && --bo_va->ref_count == 0) {
  165. amdgpu_vm_bo_rmv(adev, bo_va);
  166. if (amdgpu_gem_vm_ready(adev, vm, &list)) {
  167. struct dma_fence *fence = NULL;
  168. r = amdgpu_vm_clear_freed(adev, vm, &fence);
  169. if (unlikely(r)) {
  170. dev_err(adev->dev, "failed to clear page "
  171. "tables on GEM object close (%d)\n", r);
  172. }
  173. if (fence) {
  174. amdgpu_bo_fence(bo, fence, true);
  175. dma_fence_put(fence);
  176. }
  177. }
  178. }
  179. ttm_eu_backoff_reservation(&ticket, &list);
  180. }
  181. /*
  182. * GEM ioctls.
  183. */
  184. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  185. struct drm_file *filp)
  186. {
  187. struct amdgpu_device *adev = dev->dev_private;
  188. union drm_amdgpu_gem_create *args = data;
  189. uint64_t size = args->in.bo_size;
  190. struct drm_gem_object *gobj;
  191. uint32_t handle;
  192. bool kernel = false;
  193. int r;
  194. /* reject invalid gem flags */
  195. if (args->in.domain_flags & ~(AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  196. AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  197. AMDGPU_GEM_CREATE_CPU_GTT_USWC |
  198. AMDGPU_GEM_CREATE_VRAM_CLEARED))
  199. return -EINVAL;
  200. /* reject invalid gem domains */
  201. if (args->in.domains & ~(AMDGPU_GEM_DOMAIN_CPU |
  202. AMDGPU_GEM_DOMAIN_GTT |
  203. AMDGPU_GEM_DOMAIN_VRAM |
  204. AMDGPU_GEM_DOMAIN_GDS |
  205. AMDGPU_GEM_DOMAIN_GWS |
  206. AMDGPU_GEM_DOMAIN_OA))
  207. return -EINVAL;
  208. /* create a gem object to contain this object in */
  209. if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
  210. AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
  211. kernel = true;
  212. if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
  213. size = size << AMDGPU_GDS_SHIFT;
  214. else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
  215. size = size << AMDGPU_GWS_SHIFT;
  216. else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
  217. size = size << AMDGPU_OA_SHIFT;
  218. else
  219. return -EINVAL;
  220. }
  221. size = roundup(size, PAGE_SIZE);
  222. r = amdgpu_gem_object_create(adev, size, args->in.alignment,
  223. (u32)(0xffffffff & args->in.domains),
  224. args->in.domain_flags,
  225. kernel, &gobj);
  226. if (r)
  227. return r;
  228. r = drm_gem_handle_create(filp, gobj, &handle);
  229. /* drop reference from allocate - handle holds it now */
  230. drm_gem_object_put_unlocked(gobj);
  231. if (r)
  232. return r;
  233. memset(args, 0, sizeof(*args));
  234. args->out.handle = handle;
  235. return 0;
  236. }
  237. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  238. struct drm_file *filp)
  239. {
  240. struct amdgpu_device *adev = dev->dev_private;
  241. struct drm_amdgpu_gem_userptr *args = data;
  242. struct drm_gem_object *gobj;
  243. struct amdgpu_bo *bo;
  244. uint32_t handle;
  245. int r;
  246. if (offset_in_page(args->addr | args->size))
  247. return -EINVAL;
  248. /* reject unknown flag values */
  249. if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
  250. AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
  251. AMDGPU_GEM_USERPTR_REGISTER))
  252. return -EINVAL;
  253. if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) &&
  254. !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
  255. /* if we want to write to it we must install a MMU notifier */
  256. return -EACCES;
  257. }
  258. /* create a gem object to contain this object in */
  259. r = amdgpu_gem_object_create(adev, args->size, 0,
  260. AMDGPU_GEM_DOMAIN_CPU, 0,
  261. 0, &gobj);
  262. if (r)
  263. return r;
  264. bo = gem_to_amdgpu_bo(gobj);
  265. bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT;
  266. bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
  267. r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
  268. if (r)
  269. goto release_object;
  270. if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
  271. r = amdgpu_mn_register(bo, args->addr);
  272. if (r)
  273. goto release_object;
  274. }
  275. if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
  276. down_read(&current->mm->mmap_sem);
  277. r = amdgpu_ttm_tt_get_user_pages(bo->tbo.ttm,
  278. bo->tbo.ttm->pages);
  279. if (r)
  280. goto unlock_mmap_sem;
  281. r = amdgpu_bo_reserve(bo, true);
  282. if (r)
  283. goto free_pages;
  284. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
  285. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  286. amdgpu_bo_unreserve(bo);
  287. if (r)
  288. goto free_pages;
  289. up_read(&current->mm->mmap_sem);
  290. }
  291. r = drm_gem_handle_create(filp, gobj, &handle);
  292. /* drop reference from allocate - handle holds it now */
  293. drm_gem_object_put_unlocked(gobj);
  294. if (r)
  295. return r;
  296. args->handle = handle;
  297. return 0;
  298. free_pages:
  299. release_pages(bo->tbo.ttm->pages, bo->tbo.ttm->num_pages);
  300. unlock_mmap_sem:
  301. up_read(&current->mm->mmap_sem);
  302. release_object:
  303. drm_gem_object_put_unlocked(gobj);
  304. return r;
  305. }
  306. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  307. struct drm_device *dev,
  308. uint32_t handle, uint64_t *offset_p)
  309. {
  310. struct drm_gem_object *gobj;
  311. struct amdgpu_bo *robj;
  312. gobj = drm_gem_object_lookup(filp, handle);
  313. if (gobj == NULL) {
  314. return -ENOENT;
  315. }
  316. robj = gem_to_amdgpu_bo(gobj);
  317. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
  318. (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
  319. drm_gem_object_put_unlocked(gobj);
  320. return -EPERM;
  321. }
  322. *offset_p = amdgpu_bo_mmap_offset(robj);
  323. drm_gem_object_put_unlocked(gobj);
  324. return 0;
  325. }
  326. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  327. struct drm_file *filp)
  328. {
  329. union drm_amdgpu_gem_mmap *args = data;
  330. uint32_t handle = args->in.handle;
  331. memset(args, 0, sizeof(*args));
  332. return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
  333. }
  334. /**
  335. * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
  336. *
  337. * @timeout_ns: timeout in ns
  338. *
  339. * Calculate the timeout in jiffies from an absolute timeout in ns.
  340. */
  341. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
  342. {
  343. unsigned long timeout_jiffies;
  344. ktime_t timeout;
  345. /* clamp timeout if it's to large */
  346. if (((int64_t)timeout_ns) < 0)
  347. return MAX_SCHEDULE_TIMEOUT;
  348. timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
  349. if (ktime_to_ns(timeout) < 0)
  350. return 0;
  351. timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
  352. /* clamp timeout to avoid unsigned-> signed overflow */
  353. if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
  354. return MAX_SCHEDULE_TIMEOUT - 1;
  355. return timeout_jiffies;
  356. }
  357. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  358. struct drm_file *filp)
  359. {
  360. union drm_amdgpu_gem_wait_idle *args = data;
  361. struct drm_gem_object *gobj;
  362. struct amdgpu_bo *robj;
  363. uint32_t handle = args->in.handle;
  364. unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
  365. int r = 0;
  366. long ret;
  367. gobj = drm_gem_object_lookup(filp, handle);
  368. if (gobj == NULL) {
  369. return -ENOENT;
  370. }
  371. robj = gem_to_amdgpu_bo(gobj);
  372. ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true,
  373. timeout);
  374. /* ret == 0 means not signaled,
  375. * ret > 0 means signaled
  376. * ret < 0 means interrupted before timeout
  377. */
  378. if (ret >= 0) {
  379. memset(args, 0, sizeof(*args));
  380. args->out.status = (ret == 0);
  381. } else
  382. r = ret;
  383. drm_gem_object_put_unlocked(gobj);
  384. return r;
  385. }
  386. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  387. struct drm_file *filp)
  388. {
  389. struct drm_amdgpu_gem_metadata *args = data;
  390. struct drm_gem_object *gobj;
  391. struct amdgpu_bo *robj;
  392. int r = -1;
  393. DRM_DEBUG("%d \n", args->handle);
  394. gobj = drm_gem_object_lookup(filp, args->handle);
  395. if (gobj == NULL)
  396. return -ENOENT;
  397. robj = gem_to_amdgpu_bo(gobj);
  398. r = amdgpu_bo_reserve(robj, false);
  399. if (unlikely(r != 0))
  400. goto out;
  401. if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
  402. amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
  403. r = amdgpu_bo_get_metadata(robj, args->data.data,
  404. sizeof(args->data.data),
  405. &args->data.data_size_bytes,
  406. &args->data.flags);
  407. } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
  408. if (args->data.data_size_bytes > sizeof(args->data.data)) {
  409. r = -EINVAL;
  410. goto unreserve;
  411. }
  412. r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
  413. if (!r)
  414. r = amdgpu_bo_set_metadata(robj, args->data.data,
  415. args->data.data_size_bytes,
  416. args->data.flags);
  417. }
  418. unreserve:
  419. amdgpu_bo_unreserve(robj);
  420. out:
  421. drm_gem_object_put_unlocked(gobj);
  422. return r;
  423. }
  424. /**
  425. * amdgpu_gem_va_update_vm -update the bo_va in its VM
  426. *
  427. * @adev: amdgpu_device pointer
  428. * @vm: vm to update
  429. * @bo_va: bo_va to update
  430. * @list: validation list
  431. * @operation: map, unmap or clear
  432. *
  433. * Update the bo_va directly after setting its address. Errors are not
  434. * vital here, so they are not reported back to userspace.
  435. */
  436. static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
  437. struct amdgpu_vm *vm,
  438. struct amdgpu_bo_va *bo_va,
  439. struct list_head *list,
  440. uint32_t operation)
  441. {
  442. int r = -ERESTARTSYS;
  443. if (!amdgpu_gem_vm_ready(adev, vm, list))
  444. goto error;
  445. r = amdgpu_vm_update_directories(adev, vm);
  446. if (r)
  447. goto error;
  448. r = amdgpu_vm_clear_freed(adev, vm, NULL);
  449. if (r)
  450. goto error;
  451. if (operation == AMDGPU_VA_OP_MAP ||
  452. operation == AMDGPU_VA_OP_REPLACE)
  453. r = amdgpu_vm_bo_update(adev, bo_va, false);
  454. error:
  455. if (r && r != -ERESTARTSYS)
  456. DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
  457. }
  458. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  459. struct drm_file *filp)
  460. {
  461. const uint32_t valid_flags = AMDGPU_VM_DELAY_UPDATE |
  462. AMDGPU_VM_PAGE_READABLE | AMDGPU_VM_PAGE_WRITEABLE |
  463. AMDGPU_VM_PAGE_EXECUTABLE | AMDGPU_VM_MTYPE_MASK;
  464. const uint32_t prt_flags = AMDGPU_VM_DELAY_UPDATE |
  465. AMDGPU_VM_PAGE_PRT;
  466. struct drm_amdgpu_gem_va *args = data;
  467. struct drm_gem_object *gobj;
  468. struct amdgpu_device *adev = dev->dev_private;
  469. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  470. struct amdgpu_bo *abo;
  471. struct amdgpu_bo_va *bo_va;
  472. struct amdgpu_bo_list_entry vm_pd;
  473. struct ttm_validate_buffer tv;
  474. struct ww_acquire_ctx ticket;
  475. struct list_head list;
  476. uint64_t va_flags;
  477. int r = 0;
  478. if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
  479. dev_err(&dev->pdev->dev,
  480. "va_address 0x%lX is in reserved area 0x%X\n",
  481. (unsigned long)args->va_address,
  482. AMDGPU_VA_RESERVED_SIZE);
  483. return -EINVAL;
  484. }
  485. if ((args->flags & ~valid_flags) && (args->flags & ~prt_flags)) {
  486. dev_err(&dev->pdev->dev, "invalid flags combination 0x%08X\n",
  487. args->flags);
  488. return -EINVAL;
  489. }
  490. switch (args->operation) {
  491. case AMDGPU_VA_OP_MAP:
  492. case AMDGPU_VA_OP_UNMAP:
  493. case AMDGPU_VA_OP_CLEAR:
  494. case AMDGPU_VA_OP_REPLACE:
  495. break;
  496. default:
  497. dev_err(&dev->pdev->dev, "unsupported operation %d\n",
  498. args->operation);
  499. return -EINVAL;
  500. }
  501. if ((args->operation == AMDGPU_VA_OP_MAP) ||
  502. (args->operation == AMDGPU_VA_OP_REPLACE)) {
  503. if (amdgpu_kms_vram_lost(adev, fpriv))
  504. return -ENODEV;
  505. }
  506. INIT_LIST_HEAD(&list);
  507. if ((args->operation != AMDGPU_VA_OP_CLEAR) &&
  508. !(args->flags & AMDGPU_VM_PAGE_PRT)) {
  509. gobj = drm_gem_object_lookup(filp, args->handle);
  510. if (gobj == NULL)
  511. return -ENOENT;
  512. abo = gem_to_amdgpu_bo(gobj);
  513. tv.bo = &abo->tbo;
  514. tv.shared = false;
  515. list_add(&tv.head, &list);
  516. } else {
  517. gobj = NULL;
  518. abo = NULL;
  519. }
  520. amdgpu_vm_get_pd_bo(&fpriv->vm, &list, &vm_pd);
  521. r = ttm_eu_reserve_buffers(&ticket, &list, true, NULL);
  522. if (r)
  523. goto error_unref;
  524. if (abo) {
  525. bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo);
  526. if (!bo_va) {
  527. r = -ENOENT;
  528. goto error_backoff;
  529. }
  530. } else if (args->operation != AMDGPU_VA_OP_CLEAR) {
  531. bo_va = fpriv->prt_va;
  532. } else {
  533. bo_va = NULL;
  534. }
  535. switch (args->operation) {
  536. case AMDGPU_VA_OP_MAP:
  537. r = amdgpu_vm_alloc_pts(adev, bo_va->base.vm, args->va_address,
  538. args->map_size);
  539. if (r)
  540. goto error_backoff;
  541. va_flags = amdgpu_vm_get_pte_flags(adev, args->flags);
  542. r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
  543. args->offset_in_bo, args->map_size,
  544. va_flags);
  545. break;
  546. case AMDGPU_VA_OP_UNMAP:
  547. r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
  548. break;
  549. case AMDGPU_VA_OP_CLEAR:
  550. r = amdgpu_vm_bo_clear_mappings(adev, &fpriv->vm,
  551. args->va_address,
  552. args->map_size);
  553. break;
  554. case AMDGPU_VA_OP_REPLACE:
  555. r = amdgpu_vm_alloc_pts(adev, bo_va->base.vm, args->va_address,
  556. args->map_size);
  557. if (r)
  558. goto error_backoff;
  559. va_flags = amdgpu_vm_get_pte_flags(adev, args->flags);
  560. r = amdgpu_vm_bo_replace_map(adev, bo_va, args->va_address,
  561. args->offset_in_bo, args->map_size,
  562. va_flags);
  563. break;
  564. default:
  565. break;
  566. }
  567. if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) && !amdgpu_vm_debug)
  568. amdgpu_gem_va_update_vm(adev, &fpriv->vm, bo_va, &list,
  569. args->operation);
  570. error_backoff:
  571. ttm_eu_backoff_reservation(&ticket, &list);
  572. error_unref:
  573. drm_gem_object_put_unlocked(gobj);
  574. return r;
  575. }
  576. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  577. struct drm_file *filp)
  578. {
  579. struct drm_amdgpu_gem_op *args = data;
  580. struct drm_gem_object *gobj;
  581. struct amdgpu_bo *robj;
  582. int r;
  583. gobj = drm_gem_object_lookup(filp, args->handle);
  584. if (gobj == NULL) {
  585. return -ENOENT;
  586. }
  587. robj = gem_to_amdgpu_bo(gobj);
  588. r = amdgpu_bo_reserve(robj, false);
  589. if (unlikely(r))
  590. goto out;
  591. switch (args->op) {
  592. case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
  593. struct drm_amdgpu_gem_create_in info;
  594. void __user *out = u64_to_user_ptr(args->value);
  595. info.bo_size = robj->gem_base.size;
  596. info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
  597. info.domains = robj->preferred_domains;
  598. info.domain_flags = robj->flags;
  599. amdgpu_bo_unreserve(robj);
  600. if (copy_to_user(out, &info, sizeof(info)))
  601. r = -EFAULT;
  602. break;
  603. }
  604. case AMDGPU_GEM_OP_SET_PLACEMENT:
  605. if (robj->prime_shared_count && (args->value & AMDGPU_GEM_DOMAIN_VRAM)) {
  606. r = -EINVAL;
  607. amdgpu_bo_unreserve(robj);
  608. break;
  609. }
  610. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
  611. r = -EPERM;
  612. amdgpu_bo_unreserve(robj);
  613. break;
  614. }
  615. robj->preferred_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
  616. AMDGPU_GEM_DOMAIN_GTT |
  617. AMDGPU_GEM_DOMAIN_CPU);
  618. robj->allowed_domains = robj->preferred_domains;
  619. if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  620. robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  621. amdgpu_bo_unreserve(robj);
  622. break;
  623. default:
  624. amdgpu_bo_unreserve(robj);
  625. r = -EINVAL;
  626. }
  627. out:
  628. drm_gem_object_put_unlocked(gobj);
  629. return r;
  630. }
  631. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  632. struct drm_device *dev,
  633. struct drm_mode_create_dumb *args)
  634. {
  635. struct amdgpu_device *adev = dev->dev_private;
  636. struct drm_gem_object *gobj;
  637. uint32_t handle;
  638. int r;
  639. args->pitch = amdgpu_align_pitch(adev, args->width,
  640. DIV_ROUND_UP(args->bpp, 8), 0);
  641. args->size = (u64)args->pitch * args->height;
  642. args->size = ALIGN(args->size, PAGE_SIZE);
  643. r = amdgpu_gem_object_create(adev, args->size, 0,
  644. AMDGPU_GEM_DOMAIN_VRAM,
  645. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  646. ttm_bo_type_device,
  647. &gobj);
  648. if (r)
  649. return -ENOMEM;
  650. r = drm_gem_handle_create(file_priv, gobj, &handle);
  651. /* drop reference from allocate - handle holds it now */
  652. drm_gem_object_put_unlocked(gobj);
  653. if (r) {
  654. return r;
  655. }
  656. args->handle = handle;
  657. return 0;
  658. }
  659. #if defined(CONFIG_DEBUG_FS)
  660. static int amdgpu_debugfs_gem_bo_info(int id, void *ptr, void *data)
  661. {
  662. struct drm_gem_object *gobj = ptr;
  663. struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
  664. struct seq_file *m = data;
  665. unsigned domain;
  666. const char *placement;
  667. unsigned pin_count;
  668. uint64_t offset;
  669. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  670. switch (domain) {
  671. case AMDGPU_GEM_DOMAIN_VRAM:
  672. placement = "VRAM";
  673. break;
  674. case AMDGPU_GEM_DOMAIN_GTT:
  675. placement = " GTT";
  676. break;
  677. case AMDGPU_GEM_DOMAIN_CPU:
  678. default:
  679. placement = " CPU";
  680. break;
  681. }
  682. seq_printf(m, "\t0x%08x: %12ld byte %s",
  683. id, amdgpu_bo_size(bo), placement);
  684. offset = READ_ONCE(bo->tbo.mem.start);
  685. if (offset != AMDGPU_BO_INVALID_OFFSET)
  686. seq_printf(m, " @ 0x%010Lx", offset);
  687. pin_count = READ_ONCE(bo->pin_count);
  688. if (pin_count)
  689. seq_printf(m, " pin count %d", pin_count);
  690. seq_printf(m, "\n");
  691. return 0;
  692. }
  693. static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
  694. {
  695. struct drm_info_node *node = (struct drm_info_node *)m->private;
  696. struct drm_device *dev = node->minor->dev;
  697. struct drm_file *file;
  698. int r;
  699. r = mutex_lock_interruptible(&dev->filelist_mutex);
  700. if (r)
  701. return r;
  702. list_for_each_entry(file, &dev->filelist, lhead) {
  703. struct task_struct *task;
  704. /*
  705. * Although we have a valid reference on file->pid, that does
  706. * not guarantee that the task_struct who called get_pid() is
  707. * still alive (e.g. get_pid(current) => fork() => exit()).
  708. * Therefore, we need to protect this ->comm access using RCU.
  709. */
  710. rcu_read_lock();
  711. task = pid_task(file->pid, PIDTYPE_PID);
  712. seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid),
  713. task ? task->comm : "<unknown>");
  714. rcu_read_unlock();
  715. spin_lock(&file->table_lock);
  716. idr_for_each(&file->object_idr, amdgpu_debugfs_gem_bo_info, m);
  717. spin_unlock(&file->table_lock);
  718. }
  719. mutex_unlock(&dev->filelist_mutex);
  720. return 0;
  721. }
  722. static const struct drm_info_list amdgpu_debugfs_gem_list[] = {
  723. {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
  724. };
  725. #endif
  726. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev)
  727. {
  728. #if defined(CONFIG_DEBUG_FS)
  729. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
  730. #endif
  731. return 0;
  732. }