amdgpu_cs.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537
  1. /*
  2. * Copyright 2008 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Jerome Glisse <glisse@freedesktop.org>
  26. */
  27. #include <linux/pagemap.h>
  28. #include <drm/drmP.h>
  29. #include <drm/amdgpu_drm.h>
  30. #include <drm/drm_syncobj.h>
  31. #include "amdgpu.h"
  32. #include "amdgpu_trace.h"
  33. static int amdgpu_cs_user_fence_chunk(struct amdgpu_cs_parser *p,
  34. struct drm_amdgpu_cs_chunk_fence *data,
  35. uint32_t *offset)
  36. {
  37. struct drm_gem_object *gobj;
  38. unsigned long size;
  39. gobj = drm_gem_object_lookup(p->filp, data->handle);
  40. if (gobj == NULL)
  41. return -EINVAL;
  42. p->uf_entry.robj = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj));
  43. p->uf_entry.priority = 0;
  44. p->uf_entry.tv.bo = &p->uf_entry.robj->tbo;
  45. p->uf_entry.tv.shared = true;
  46. p->uf_entry.user_pages = NULL;
  47. size = amdgpu_bo_size(p->uf_entry.robj);
  48. if (size != PAGE_SIZE || (data->offset + 8) > size)
  49. return -EINVAL;
  50. *offset = data->offset;
  51. drm_gem_object_put_unlocked(gobj);
  52. if (amdgpu_ttm_tt_get_usermm(p->uf_entry.robj->tbo.ttm)) {
  53. amdgpu_bo_unref(&p->uf_entry.robj);
  54. return -EINVAL;
  55. }
  56. return 0;
  57. }
  58. static int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)
  59. {
  60. struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
  61. struct amdgpu_vm *vm = &fpriv->vm;
  62. union drm_amdgpu_cs *cs = data;
  63. uint64_t *chunk_array_user;
  64. uint64_t *chunk_array;
  65. unsigned size, num_ibs = 0;
  66. uint32_t uf_offset = 0;
  67. int i;
  68. int ret;
  69. if (cs->in.num_chunks == 0)
  70. return 0;
  71. chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
  72. if (!chunk_array)
  73. return -ENOMEM;
  74. p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
  75. if (!p->ctx) {
  76. ret = -EINVAL;
  77. goto free_chunk;
  78. }
  79. /* get chunks */
  80. chunk_array_user = u64_to_user_ptr(cs->in.chunks);
  81. if (copy_from_user(chunk_array, chunk_array_user,
  82. sizeof(uint64_t)*cs->in.num_chunks)) {
  83. ret = -EFAULT;
  84. goto put_ctx;
  85. }
  86. p->nchunks = cs->in.num_chunks;
  87. p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
  88. GFP_KERNEL);
  89. if (!p->chunks) {
  90. ret = -ENOMEM;
  91. goto put_ctx;
  92. }
  93. for (i = 0; i < p->nchunks; i++) {
  94. struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
  95. struct drm_amdgpu_cs_chunk user_chunk;
  96. uint32_t __user *cdata;
  97. chunk_ptr = u64_to_user_ptr(chunk_array[i]);
  98. if (copy_from_user(&user_chunk, chunk_ptr,
  99. sizeof(struct drm_amdgpu_cs_chunk))) {
  100. ret = -EFAULT;
  101. i--;
  102. goto free_partial_kdata;
  103. }
  104. p->chunks[i].chunk_id = user_chunk.chunk_id;
  105. p->chunks[i].length_dw = user_chunk.length_dw;
  106. size = p->chunks[i].length_dw;
  107. cdata = u64_to_user_ptr(user_chunk.chunk_data);
  108. p->chunks[i].kdata = kvmalloc_array(size, sizeof(uint32_t), GFP_KERNEL);
  109. if (p->chunks[i].kdata == NULL) {
  110. ret = -ENOMEM;
  111. i--;
  112. goto free_partial_kdata;
  113. }
  114. size *= sizeof(uint32_t);
  115. if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
  116. ret = -EFAULT;
  117. goto free_partial_kdata;
  118. }
  119. switch (p->chunks[i].chunk_id) {
  120. case AMDGPU_CHUNK_ID_IB:
  121. ++num_ibs;
  122. break;
  123. case AMDGPU_CHUNK_ID_FENCE:
  124. size = sizeof(struct drm_amdgpu_cs_chunk_fence);
  125. if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
  126. ret = -EINVAL;
  127. goto free_partial_kdata;
  128. }
  129. ret = amdgpu_cs_user_fence_chunk(p, p->chunks[i].kdata,
  130. &uf_offset);
  131. if (ret)
  132. goto free_partial_kdata;
  133. break;
  134. case AMDGPU_CHUNK_ID_DEPENDENCIES:
  135. case AMDGPU_CHUNK_ID_SYNCOBJ_IN:
  136. case AMDGPU_CHUNK_ID_SYNCOBJ_OUT:
  137. break;
  138. default:
  139. ret = -EINVAL;
  140. goto free_partial_kdata;
  141. }
  142. }
  143. ret = amdgpu_job_alloc(p->adev, num_ibs, &p->job, vm);
  144. if (ret)
  145. goto free_all_kdata;
  146. if (p->uf_entry.robj)
  147. p->job->uf_addr = uf_offset;
  148. kfree(chunk_array);
  149. return 0;
  150. free_all_kdata:
  151. i = p->nchunks - 1;
  152. free_partial_kdata:
  153. for (; i >= 0; i--)
  154. kvfree(p->chunks[i].kdata);
  155. kfree(p->chunks);
  156. p->chunks = NULL;
  157. p->nchunks = 0;
  158. put_ctx:
  159. amdgpu_ctx_put(p->ctx);
  160. free_chunk:
  161. kfree(chunk_array);
  162. return ret;
  163. }
  164. /* Convert microseconds to bytes. */
  165. static u64 us_to_bytes(struct amdgpu_device *adev, s64 us)
  166. {
  167. if (us <= 0 || !adev->mm_stats.log2_max_MBps)
  168. return 0;
  169. /* Since accum_us is incremented by a million per second, just
  170. * multiply it by the number of MB/s to get the number of bytes.
  171. */
  172. return us << adev->mm_stats.log2_max_MBps;
  173. }
  174. static s64 bytes_to_us(struct amdgpu_device *adev, u64 bytes)
  175. {
  176. if (!adev->mm_stats.log2_max_MBps)
  177. return 0;
  178. return bytes >> adev->mm_stats.log2_max_MBps;
  179. }
  180. /* Returns how many bytes TTM can move right now. If no bytes can be moved,
  181. * it returns 0. If it returns non-zero, it's OK to move at least one buffer,
  182. * which means it can go over the threshold once. If that happens, the driver
  183. * will be in debt and no other buffer migrations can be done until that debt
  184. * is repaid.
  185. *
  186. * This approach allows moving a buffer of any size (it's important to allow
  187. * that).
  188. *
  189. * The currency is simply time in microseconds and it increases as the clock
  190. * ticks. The accumulated microseconds (us) are converted to bytes and
  191. * returned.
  192. */
  193. static void amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev,
  194. u64 *max_bytes,
  195. u64 *max_vis_bytes)
  196. {
  197. s64 time_us, increment_us;
  198. u64 free_vram, total_vram, used_vram;
  199. /* Allow a maximum of 200 accumulated ms. This is basically per-IB
  200. * throttling.
  201. *
  202. * It means that in order to get full max MBps, at least 5 IBs per
  203. * second must be submitted and not more than 200ms apart from each
  204. * other.
  205. */
  206. const s64 us_upper_bound = 200000;
  207. if (!adev->mm_stats.log2_max_MBps) {
  208. *max_bytes = 0;
  209. *max_vis_bytes = 0;
  210. return;
  211. }
  212. total_vram = adev->mc.real_vram_size - adev->vram_pin_size;
  213. used_vram = amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
  214. free_vram = used_vram >= total_vram ? 0 : total_vram - used_vram;
  215. spin_lock(&adev->mm_stats.lock);
  216. /* Increase the amount of accumulated us. */
  217. time_us = ktime_to_us(ktime_get());
  218. increment_us = time_us - adev->mm_stats.last_update_us;
  219. adev->mm_stats.last_update_us = time_us;
  220. adev->mm_stats.accum_us = min(adev->mm_stats.accum_us + increment_us,
  221. us_upper_bound);
  222. /* This prevents the short period of low performance when the VRAM
  223. * usage is low and the driver is in debt or doesn't have enough
  224. * accumulated us to fill VRAM quickly.
  225. *
  226. * The situation can occur in these cases:
  227. * - a lot of VRAM is freed by userspace
  228. * - the presence of a big buffer causes a lot of evictions
  229. * (solution: split buffers into smaller ones)
  230. *
  231. * If 128 MB or 1/8th of VRAM is free, start filling it now by setting
  232. * accum_us to a positive number.
  233. */
  234. if (free_vram >= 128 * 1024 * 1024 || free_vram >= total_vram / 8) {
  235. s64 min_us;
  236. /* Be more aggresive on dGPUs. Try to fill a portion of free
  237. * VRAM now.
  238. */
  239. if (!(adev->flags & AMD_IS_APU))
  240. min_us = bytes_to_us(adev, free_vram / 4);
  241. else
  242. min_us = 0; /* Reset accum_us on APUs. */
  243. adev->mm_stats.accum_us = max(min_us, adev->mm_stats.accum_us);
  244. }
  245. /* This is set to 0 if the driver is in debt to disallow (optional)
  246. * buffer moves.
  247. */
  248. *max_bytes = us_to_bytes(adev, adev->mm_stats.accum_us);
  249. /* Do the same for visible VRAM if half of it is free */
  250. if (adev->mc.visible_vram_size < adev->mc.real_vram_size) {
  251. u64 total_vis_vram = adev->mc.visible_vram_size;
  252. u64 used_vis_vram =
  253. amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
  254. if (used_vis_vram < total_vis_vram) {
  255. u64 free_vis_vram = total_vis_vram - used_vis_vram;
  256. adev->mm_stats.accum_us_vis = min(adev->mm_stats.accum_us_vis +
  257. increment_us, us_upper_bound);
  258. if (free_vis_vram >= total_vis_vram / 2)
  259. adev->mm_stats.accum_us_vis =
  260. max(bytes_to_us(adev, free_vis_vram / 2),
  261. adev->mm_stats.accum_us_vis);
  262. }
  263. *max_vis_bytes = us_to_bytes(adev, adev->mm_stats.accum_us_vis);
  264. } else {
  265. *max_vis_bytes = 0;
  266. }
  267. spin_unlock(&adev->mm_stats.lock);
  268. }
  269. /* Report how many bytes have really been moved for the last command
  270. * submission. This can result in a debt that can stop buffer migrations
  271. * temporarily.
  272. */
  273. void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
  274. u64 num_vis_bytes)
  275. {
  276. spin_lock(&adev->mm_stats.lock);
  277. adev->mm_stats.accum_us -= bytes_to_us(adev, num_bytes);
  278. adev->mm_stats.accum_us_vis -= bytes_to_us(adev, num_vis_bytes);
  279. spin_unlock(&adev->mm_stats.lock);
  280. }
  281. static int amdgpu_cs_bo_validate(struct amdgpu_cs_parser *p,
  282. struct amdgpu_bo *bo)
  283. {
  284. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  285. u64 initial_bytes_moved, bytes_moved;
  286. uint32_t domain;
  287. int r;
  288. if (bo->pin_count)
  289. return 0;
  290. /* Don't move this buffer if we have depleted our allowance
  291. * to move it. Don't move anything if the threshold is zero.
  292. */
  293. if (p->bytes_moved < p->bytes_moved_threshold) {
  294. if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
  295. (bo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
  296. /* And don't move a CPU_ACCESS_REQUIRED BO to limited
  297. * visible VRAM if we've depleted our allowance to do
  298. * that.
  299. */
  300. if (p->bytes_moved_vis < p->bytes_moved_vis_threshold)
  301. domain = bo->preferred_domains;
  302. else
  303. domain = bo->allowed_domains;
  304. } else {
  305. domain = bo->preferred_domains;
  306. }
  307. } else {
  308. domain = bo->allowed_domains;
  309. }
  310. retry:
  311. amdgpu_ttm_placement_from_domain(bo, domain);
  312. initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
  313. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  314. bytes_moved = atomic64_read(&adev->num_bytes_moved) -
  315. initial_bytes_moved;
  316. p->bytes_moved += bytes_moved;
  317. if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
  318. bo->tbo.mem.mem_type == TTM_PL_VRAM &&
  319. bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT)
  320. p->bytes_moved_vis += bytes_moved;
  321. if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
  322. domain = bo->allowed_domains;
  323. goto retry;
  324. }
  325. return r;
  326. }
  327. /* Last resort, try to evict something from the current working set */
  328. static bool amdgpu_cs_try_evict(struct amdgpu_cs_parser *p,
  329. struct amdgpu_bo *validated)
  330. {
  331. uint32_t domain = validated->allowed_domains;
  332. int r;
  333. if (!p->evictable)
  334. return false;
  335. for (;&p->evictable->tv.head != &p->validated;
  336. p->evictable = list_prev_entry(p->evictable, tv.head)) {
  337. struct amdgpu_bo_list_entry *candidate = p->evictable;
  338. struct amdgpu_bo *bo = candidate->robj;
  339. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  340. u64 initial_bytes_moved, bytes_moved;
  341. bool update_bytes_moved_vis;
  342. uint32_t other;
  343. /* If we reached our current BO we can forget it */
  344. if (candidate->robj == validated)
  345. break;
  346. other = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  347. /* Check if this BO is in one of the domains we need space for */
  348. if (!(other & domain))
  349. continue;
  350. /* Check if we can move this BO somewhere else */
  351. other = bo->allowed_domains & ~domain;
  352. if (!other)
  353. continue;
  354. /* Good we can try to move this BO somewhere else */
  355. amdgpu_ttm_placement_from_domain(bo, other);
  356. update_bytes_moved_vis =
  357. adev->mc.visible_vram_size < adev->mc.real_vram_size &&
  358. bo->tbo.mem.mem_type == TTM_PL_VRAM &&
  359. bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT;
  360. initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
  361. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  362. bytes_moved = atomic64_read(&adev->num_bytes_moved) -
  363. initial_bytes_moved;
  364. p->bytes_moved += bytes_moved;
  365. if (update_bytes_moved_vis)
  366. p->bytes_moved_vis += bytes_moved;
  367. if (unlikely(r))
  368. break;
  369. p->evictable = list_prev_entry(p->evictable, tv.head);
  370. list_move(&candidate->tv.head, &p->validated);
  371. return true;
  372. }
  373. return false;
  374. }
  375. static int amdgpu_cs_validate(void *param, struct amdgpu_bo *bo)
  376. {
  377. struct amdgpu_cs_parser *p = param;
  378. int r;
  379. do {
  380. r = amdgpu_cs_bo_validate(p, bo);
  381. } while (r == -ENOMEM && amdgpu_cs_try_evict(p, bo));
  382. if (r)
  383. return r;
  384. if (bo->shadow)
  385. r = amdgpu_cs_bo_validate(p, bo->shadow);
  386. return r;
  387. }
  388. static int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p,
  389. struct list_head *validated)
  390. {
  391. struct amdgpu_bo_list_entry *lobj;
  392. int r;
  393. list_for_each_entry(lobj, validated, tv.head) {
  394. struct amdgpu_bo *bo = lobj->robj;
  395. bool binding_userptr = false;
  396. struct mm_struct *usermm;
  397. usermm = amdgpu_ttm_tt_get_usermm(bo->tbo.ttm);
  398. if (usermm && usermm != current->mm)
  399. return -EPERM;
  400. /* Check if we have user pages and nobody bound the BO already */
  401. if (lobj->user_pages && bo->tbo.ttm->state != tt_bound) {
  402. size_t size = sizeof(struct page *);
  403. size *= bo->tbo.ttm->num_pages;
  404. memcpy(bo->tbo.ttm->pages, lobj->user_pages, size);
  405. binding_userptr = true;
  406. }
  407. if (p->evictable == lobj)
  408. p->evictable = NULL;
  409. r = amdgpu_cs_validate(p, bo);
  410. if (r)
  411. return r;
  412. if (binding_userptr) {
  413. kvfree(lobj->user_pages);
  414. lobj->user_pages = NULL;
  415. }
  416. }
  417. return 0;
  418. }
  419. static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p,
  420. union drm_amdgpu_cs *cs)
  421. {
  422. struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
  423. struct amdgpu_bo_list_entry *e;
  424. struct list_head duplicates;
  425. bool need_mmap_lock = false;
  426. unsigned i, tries = 10;
  427. int r;
  428. INIT_LIST_HEAD(&p->validated);
  429. p->bo_list = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle);
  430. if (p->bo_list) {
  431. need_mmap_lock = p->bo_list->first_userptr !=
  432. p->bo_list->num_entries;
  433. amdgpu_bo_list_get_list(p->bo_list, &p->validated);
  434. }
  435. INIT_LIST_HEAD(&duplicates);
  436. amdgpu_vm_get_pd_bo(&fpriv->vm, &p->validated, &p->vm_pd);
  437. if (p->uf_entry.robj)
  438. list_add(&p->uf_entry.tv.head, &p->validated);
  439. if (need_mmap_lock)
  440. down_read(&current->mm->mmap_sem);
  441. while (1) {
  442. struct list_head need_pages;
  443. unsigned i;
  444. r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true,
  445. &duplicates);
  446. if (unlikely(r != 0)) {
  447. if (r != -ERESTARTSYS)
  448. DRM_ERROR("ttm_eu_reserve_buffers failed.\n");
  449. goto error_free_pages;
  450. }
  451. /* Without a BO list we don't have userptr BOs */
  452. if (!p->bo_list)
  453. break;
  454. INIT_LIST_HEAD(&need_pages);
  455. for (i = p->bo_list->first_userptr;
  456. i < p->bo_list->num_entries; ++i) {
  457. e = &p->bo_list->array[i];
  458. if (amdgpu_ttm_tt_userptr_invalidated(e->robj->tbo.ttm,
  459. &e->user_invalidated) && e->user_pages) {
  460. /* We acquired a page array, but somebody
  461. * invalidated it. Free it and try again
  462. */
  463. release_pages(e->user_pages,
  464. e->robj->tbo.ttm->num_pages);
  465. kvfree(e->user_pages);
  466. e->user_pages = NULL;
  467. }
  468. if (e->robj->tbo.ttm->state != tt_bound &&
  469. !e->user_pages) {
  470. list_del(&e->tv.head);
  471. list_add(&e->tv.head, &need_pages);
  472. amdgpu_bo_unreserve(e->robj);
  473. }
  474. }
  475. if (list_empty(&need_pages))
  476. break;
  477. /* Unreserve everything again. */
  478. ttm_eu_backoff_reservation(&p->ticket, &p->validated);
  479. /* We tried too many times, just abort */
  480. if (!--tries) {
  481. r = -EDEADLK;
  482. DRM_ERROR("deadlock in %s\n", __func__);
  483. goto error_free_pages;
  484. }
  485. /* Fill the page arrays for all userptrs. */
  486. list_for_each_entry(e, &need_pages, tv.head) {
  487. struct ttm_tt *ttm = e->robj->tbo.ttm;
  488. e->user_pages = kvmalloc_array(ttm->num_pages,
  489. sizeof(struct page*),
  490. GFP_KERNEL | __GFP_ZERO);
  491. if (!e->user_pages) {
  492. r = -ENOMEM;
  493. DRM_ERROR("calloc failure in %s\n", __func__);
  494. goto error_free_pages;
  495. }
  496. r = amdgpu_ttm_tt_get_user_pages(ttm, e->user_pages);
  497. if (r) {
  498. DRM_ERROR("amdgpu_ttm_tt_get_user_pages failed.\n");
  499. kvfree(e->user_pages);
  500. e->user_pages = NULL;
  501. goto error_free_pages;
  502. }
  503. }
  504. /* And try again. */
  505. list_splice(&need_pages, &p->validated);
  506. }
  507. amdgpu_cs_get_threshold_for_moves(p->adev, &p->bytes_moved_threshold,
  508. &p->bytes_moved_vis_threshold);
  509. p->bytes_moved = 0;
  510. p->bytes_moved_vis = 0;
  511. p->evictable = list_last_entry(&p->validated,
  512. struct amdgpu_bo_list_entry,
  513. tv.head);
  514. r = amdgpu_vm_validate_pt_bos(p->adev, &fpriv->vm,
  515. amdgpu_cs_validate, p);
  516. if (r) {
  517. DRM_ERROR("amdgpu_vm_validate_pt_bos() failed.\n");
  518. goto error_validate;
  519. }
  520. r = amdgpu_cs_list_validate(p, &duplicates);
  521. if (r) {
  522. DRM_ERROR("amdgpu_cs_list_validate(duplicates) failed.\n");
  523. goto error_validate;
  524. }
  525. r = amdgpu_cs_list_validate(p, &p->validated);
  526. if (r) {
  527. DRM_ERROR("amdgpu_cs_list_validate(validated) failed.\n");
  528. goto error_validate;
  529. }
  530. amdgpu_cs_report_moved_bytes(p->adev, p->bytes_moved,
  531. p->bytes_moved_vis);
  532. fpriv->vm.last_eviction_counter =
  533. atomic64_read(&p->adev->num_evictions);
  534. if (p->bo_list) {
  535. struct amdgpu_bo *gds = p->bo_list->gds_obj;
  536. struct amdgpu_bo *gws = p->bo_list->gws_obj;
  537. struct amdgpu_bo *oa = p->bo_list->oa_obj;
  538. struct amdgpu_vm *vm = &fpriv->vm;
  539. unsigned i;
  540. for (i = 0; i < p->bo_list->num_entries; i++) {
  541. struct amdgpu_bo *bo = p->bo_list->array[i].robj;
  542. p->bo_list->array[i].bo_va = amdgpu_vm_bo_find(vm, bo);
  543. }
  544. if (gds) {
  545. p->job->gds_base = amdgpu_bo_gpu_offset(gds);
  546. p->job->gds_size = amdgpu_bo_size(gds);
  547. }
  548. if (gws) {
  549. p->job->gws_base = amdgpu_bo_gpu_offset(gws);
  550. p->job->gws_size = amdgpu_bo_size(gws);
  551. }
  552. if (oa) {
  553. p->job->oa_base = amdgpu_bo_gpu_offset(oa);
  554. p->job->oa_size = amdgpu_bo_size(oa);
  555. }
  556. }
  557. if (!r && p->uf_entry.robj) {
  558. struct amdgpu_bo *uf = p->uf_entry.robj;
  559. r = amdgpu_ttm_bind(&uf->tbo, &uf->tbo.mem);
  560. p->job->uf_addr += amdgpu_bo_gpu_offset(uf);
  561. }
  562. error_validate:
  563. if (r)
  564. ttm_eu_backoff_reservation(&p->ticket, &p->validated);
  565. error_free_pages:
  566. if (need_mmap_lock)
  567. up_read(&current->mm->mmap_sem);
  568. if (p->bo_list) {
  569. for (i = p->bo_list->first_userptr;
  570. i < p->bo_list->num_entries; ++i) {
  571. e = &p->bo_list->array[i];
  572. if (!e->user_pages)
  573. continue;
  574. release_pages(e->user_pages,
  575. e->robj->tbo.ttm->num_pages);
  576. kvfree(e->user_pages);
  577. }
  578. }
  579. return r;
  580. }
  581. static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
  582. {
  583. struct amdgpu_bo_list_entry *e;
  584. int r;
  585. list_for_each_entry(e, &p->validated, tv.head) {
  586. struct reservation_object *resv = e->robj->tbo.resv;
  587. r = amdgpu_sync_resv(p->adev, &p->job->sync, resv, p->filp);
  588. if (r)
  589. return r;
  590. }
  591. return 0;
  592. }
  593. /**
  594. * cs_parser_fini() - clean parser states
  595. * @parser: parser structure holding parsing context.
  596. * @error: error number
  597. *
  598. * If error is set than unvalidate buffer, otherwise just free memory
  599. * used by parsing context.
  600. **/
  601. static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error,
  602. bool backoff)
  603. {
  604. unsigned i;
  605. if (!error)
  606. ttm_eu_fence_buffer_objects(&parser->ticket,
  607. &parser->validated,
  608. parser->fence);
  609. else if (backoff)
  610. ttm_eu_backoff_reservation(&parser->ticket,
  611. &parser->validated);
  612. for (i = 0; i < parser->num_post_dep_syncobjs; i++)
  613. drm_syncobj_put(parser->post_dep_syncobjs[i]);
  614. kfree(parser->post_dep_syncobjs);
  615. dma_fence_put(parser->fence);
  616. if (parser->ctx)
  617. amdgpu_ctx_put(parser->ctx);
  618. if (parser->bo_list)
  619. amdgpu_bo_list_put(parser->bo_list);
  620. for (i = 0; i < parser->nchunks; i++)
  621. kvfree(parser->chunks[i].kdata);
  622. kfree(parser->chunks);
  623. if (parser->job)
  624. amdgpu_job_free(parser->job);
  625. amdgpu_bo_unref(&parser->uf_entry.robj);
  626. }
  627. static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p)
  628. {
  629. struct amdgpu_device *adev = p->adev;
  630. struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
  631. struct amdgpu_vm *vm = &fpriv->vm;
  632. struct amdgpu_bo_va *bo_va;
  633. struct amdgpu_bo *bo;
  634. int i, r;
  635. r = amdgpu_vm_update_directories(adev, vm);
  636. if (r)
  637. return r;
  638. r = amdgpu_sync_fence(adev, &p->job->sync, vm->last_dir_update);
  639. if (r)
  640. return r;
  641. r = amdgpu_vm_clear_freed(adev, vm, NULL);
  642. if (r)
  643. return r;
  644. r = amdgpu_vm_bo_update(adev, fpriv->prt_va, false);
  645. if (r)
  646. return r;
  647. r = amdgpu_sync_fence(adev, &p->job->sync,
  648. fpriv->prt_va->last_pt_update);
  649. if (r)
  650. return r;
  651. if (amdgpu_sriov_vf(adev)) {
  652. struct dma_fence *f;
  653. bo_va = fpriv->csa_va;
  654. BUG_ON(!bo_va);
  655. r = amdgpu_vm_bo_update(adev, bo_va, false);
  656. if (r)
  657. return r;
  658. f = bo_va->last_pt_update;
  659. r = amdgpu_sync_fence(adev, &p->job->sync, f);
  660. if (r)
  661. return r;
  662. }
  663. if (p->bo_list) {
  664. for (i = 0; i < p->bo_list->num_entries; i++) {
  665. struct dma_fence *f;
  666. /* ignore duplicates */
  667. bo = p->bo_list->array[i].robj;
  668. if (!bo)
  669. continue;
  670. bo_va = p->bo_list->array[i].bo_va;
  671. if (bo_va == NULL)
  672. continue;
  673. r = amdgpu_vm_bo_update(adev, bo_va, false);
  674. if (r)
  675. return r;
  676. f = bo_va->last_pt_update;
  677. r = amdgpu_sync_fence(adev, &p->job->sync, f);
  678. if (r)
  679. return r;
  680. }
  681. }
  682. r = amdgpu_vm_clear_moved(adev, vm, &p->job->sync);
  683. if (amdgpu_vm_debug && p->bo_list) {
  684. /* Invalidate all BOs to test for userspace bugs */
  685. for (i = 0; i < p->bo_list->num_entries; i++) {
  686. /* ignore duplicates */
  687. bo = p->bo_list->array[i].robj;
  688. if (!bo)
  689. continue;
  690. amdgpu_vm_bo_invalidate(adev, bo);
  691. }
  692. }
  693. return r;
  694. }
  695. static int amdgpu_cs_ib_vm_chunk(struct amdgpu_device *adev,
  696. struct amdgpu_cs_parser *p)
  697. {
  698. struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
  699. struct amdgpu_vm *vm = &fpriv->vm;
  700. struct amdgpu_ring *ring = p->job->ring;
  701. int i, r;
  702. /* Only for UVD/VCE VM emulation */
  703. if (ring->funcs->parse_cs) {
  704. for (i = 0; i < p->job->num_ibs; i++) {
  705. r = amdgpu_ring_parse_cs(ring, p, i);
  706. if (r)
  707. return r;
  708. }
  709. }
  710. if (p->job->vm) {
  711. p->job->vm_pd_addr = amdgpu_bo_gpu_offset(vm->root.bo);
  712. r = amdgpu_bo_vm_update_pte(p);
  713. if (r)
  714. return r;
  715. }
  716. return amdgpu_cs_sync_rings(p);
  717. }
  718. static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
  719. struct amdgpu_cs_parser *parser)
  720. {
  721. struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
  722. struct amdgpu_vm *vm = &fpriv->vm;
  723. int i, j;
  724. int r, ce_preempt = 0, de_preempt = 0;
  725. for (i = 0, j = 0; i < parser->nchunks && j < parser->job->num_ibs; i++) {
  726. struct amdgpu_cs_chunk *chunk;
  727. struct amdgpu_ib *ib;
  728. struct drm_amdgpu_cs_chunk_ib *chunk_ib;
  729. struct amdgpu_ring *ring;
  730. chunk = &parser->chunks[i];
  731. ib = &parser->job->ibs[j];
  732. chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
  733. if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
  734. continue;
  735. if (chunk_ib->ip_type == AMDGPU_HW_IP_GFX && amdgpu_sriov_vf(adev)) {
  736. if (chunk_ib->flags & AMDGPU_IB_FLAG_PREEMPT) {
  737. if (chunk_ib->flags & AMDGPU_IB_FLAG_CE)
  738. ce_preempt++;
  739. else
  740. de_preempt++;
  741. }
  742. /* each GFX command submit allows 0 or 1 IB preemptible for CE & DE */
  743. if (ce_preempt > 1 || de_preempt > 1)
  744. return -EINVAL;
  745. }
  746. r = amdgpu_queue_mgr_map(adev, &parser->ctx->queue_mgr, chunk_ib->ip_type,
  747. chunk_ib->ip_instance, chunk_ib->ring, &ring);
  748. if (r)
  749. return r;
  750. if (chunk_ib->flags & AMDGPU_IB_FLAG_PREAMBLE) {
  751. parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT;
  752. if (!parser->ctx->preamble_presented) {
  753. parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT_FIRST;
  754. parser->ctx->preamble_presented = true;
  755. }
  756. }
  757. if (parser->job->ring && parser->job->ring != ring)
  758. return -EINVAL;
  759. parser->job->ring = ring;
  760. if (ring->funcs->parse_cs) {
  761. struct amdgpu_bo_va_mapping *m;
  762. struct amdgpu_bo *aobj = NULL;
  763. uint64_t offset;
  764. uint8_t *kptr;
  765. m = amdgpu_cs_find_mapping(parser, chunk_ib->va_start,
  766. &aobj);
  767. if (!aobj) {
  768. DRM_ERROR("IB va_start is invalid\n");
  769. return -EINVAL;
  770. }
  771. if ((chunk_ib->va_start + chunk_ib->ib_bytes) >
  772. (m->last + 1) * AMDGPU_GPU_PAGE_SIZE) {
  773. DRM_ERROR("IB va_start+ib_bytes is invalid\n");
  774. return -EINVAL;
  775. }
  776. /* the IB should be reserved at this point */
  777. r = amdgpu_bo_kmap(aobj, (void **)&kptr);
  778. if (r) {
  779. return r;
  780. }
  781. offset = m->start * AMDGPU_GPU_PAGE_SIZE;
  782. kptr += chunk_ib->va_start - offset;
  783. r = amdgpu_ib_get(adev, vm, chunk_ib->ib_bytes, ib);
  784. if (r) {
  785. DRM_ERROR("Failed to get ib !\n");
  786. return r;
  787. }
  788. memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
  789. amdgpu_bo_kunmap(aobj);
  790. } else {
  791. r = amdgpu_ib_get(adev, vm, 0, ib);
  792. if (r) {
  793. DRM_ERROR("Failed to get ib !\n");
  794. return r;
  795. }
  796. }
  797. ib->gpu_addr = chunk_ib->va_start;
  798. ib->length_dw = chunk_ib->ib_bytes / 4;
  799. ib->flags = chunk_ib->flags;
  800. j++;
  801. }
  802. /* UVD & VCE fw doesn't support user fences */
  803. if (parser->job->uf_addr && (
  804. parser->job->ring->funcs->type == AMDGPU_RING_TYPE_UVD ||
  805. parser->job->ring->funcs->type == AMDGPU_RING_TYPE_VCE))
  806. return -EINVAL;
  807. return 0;
  808. }
  809. static int amdgpu_cs_process_fence_dep(struct amdgpu_cs_parser *p,
  810. struct amdgpu_cs_chunk *chunk)
  811. {
  812. struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
  813. unsigned num_deps;
  814. int i, r;
  815. struct drm_amdgpu_cs_chunk_dep *deps;
  816. deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
  817. num_deps = chunk->length_dw * 4 /
  818. sizeof(struct drm_amdgpu_cs_chunk_dep);
  819. for (i = 0; i < num_deps; ++i) {
  820. struct amdgpu_ring *ring;
  821. struct amdgpu_ctx *ctx;
  822. struct dma_fence *fence;
  823. ctx = amdgpu_ctx_get(fpriv, deps[i].ctx_id);
  824. if (ctx == NULL)
  825. return -EINVAL;
  826. r = amdgpu_queue_mgr_map(p->adev, &ctx->queue_mgr,
  827. deps[i].ip_type,
  828. deps[i].ip_instance,
  829. deps[i].ring, &ring);
  830. if (r) {
  831. amdgpu_ctx_put(ctx);
  832. return r;
  833. }
  834. fence = amdgpu_ctx_get_fence(ctx, ring,
  835. deps[i].handle);
  836. if (IS_ERR(fence)) {
  837. r = PTR_ERR(fence);
  838. amdgpu_ctx_put(ctx);
  839. return r;
  840. } else if (fence) {
  841. r = amdgpu_sync_fence(p->adev, &p->job->sync,
  842. fence);
  843. dma_fence_put(fence);
  844. amdgpu_ctx_put(ctx);
  845. if (r)
  846. return r;
  847. }
  848. }
  849. return 0;
  850. }
  851. static int amdgpu_syncobj_lookup_and_add_to_sync(struct amdgpu_cs_parser *p,
  852. uint32_t handle)
  853. {
  854. int r;
  855. struct dma_fence *fence;
  856. r = drm_syncobj_find_fence(p->filp, handle, &fence);
  857. if (r)
  858. return r;
  859. r = amdgpu_sync_fence(p->adev, &p->job->sync, fence);
  860. dma_fence_put(fence);
  861. return r;
  862. }
  863. static int amdgpu_cs_process_syncobj_in_dep(struct amdgpu_cs_parser *p,
  864. struct amdgpu_cs_chunk *chunk)
  865. {
  866. unsigned num_deps;
  867. int i, r;
  868. struct drm_amdgpu_cs_chunk_sem *deps;
  869. deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
  870. num_deps = chunk->length_dw * 4 /
  871. sizeof(struct drm_amdgpu_cs_chunk_sem);
  872. for (i = 0; i < num_deps; ++i) {
  873. r = amdgpu_syncobj_lookup_and_add_to_sync(p, deps[i].handle);
  874. if (r)
  875. return r;
  876. }
  877. return 0;
  878. }
  879. static int amdgpu_cs_process_syncobj_out_dep(struct amdgpu_cs_parser *p,
  880. struct amdgpu_cs_chunk *chunk)
  881. {
  882. unsigned num_deps;
  883. int i;
  884. struct drm_amdgpu_cs_chunk_sem *deps;
  885. deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
  886. num_deps = chunk->length_dw * 4 /
  887. sizeof(struct drm_amdgpu_cs_chunk_sem);
  888. p->post_dep_syncobjs = kmalloc_array(num_deps,
  889. sizeof(struct drm_syncobj *),
  890. GFP_KERNEL);
  891. p->num_post_dep_syncobjs = 0;
  892. if (!p->post_dep_syncobjs)
  893. return -ENOMEM;
  894. for (i = 0; i < num_deps; ++i) {
  895. p->post_dep_syncobjs[i] = drm_syncobj_find(p->filp, deps[i].handle);
  896. if (!p->post_dep_syncobjs[i])
  897. return -EINVAL;
  898. p->num_post_dep_syncobjs++;
  899. }
  900. return 0;
  901. }
  902. static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
  903. struct amdgpu_cs_parser *p)
  904. {
  905. int i, r;
  906. for (i = 0; i < p->nchunks; ++i) {
  907. struct amdgpu_cs_chunk *chunk;
  908. chunk = &p->chunks[i];
  909. if (chunk->chunk_id == AMDGPU_CHUNK_ID_DEPENDENCIES) {
  910. r = amdgpu_cs_process_fence_dep(p, chunk);
  911. if (r)
  912. return r;
  913. } else if (chunk->chunk_id == AMDGPU_CHUNK_ID_SYNCOBJ_IN) {
  914. r = amdgpu_cs_process_syncobj_in_dep(p, chunk);
  915. if (r)
  916. return r;
  917. } else if (chunk->chunk_id == AMDGPU_CHUNK_ID_SYNCOBJ_OUT) {
  918. r = amdgpu_cs_process_syncobj_out_dep(p, chunk);
  919. if (r)
  920. return r;
  921. }
  922. }
  923. return 0;
  924. }
  925. static void amdgpu_cs_post_dependencies(struct amdgpu_cs_parser *p)
  926. {
  927. int i;
  928. for (i = 0; i < p->num_post_dep_syncobjs; ++i)
  929. drm_syncobj_replace_fence(p->post_dep_syncobjs[i], p->fence);
  930. }
  931. static int amdgpu_cs_submit(struct amdgpu_cs_parser *p,
  932. union drm_amdgpu_cs *cs)
  933. {
  934. struct amdgpu_ring *ring = p->job->ring;
  935. struct amd_sched_entity *entity = &p->ctx->rings[ring->idx].entity;
  936. struct amdgpu_job *job;
  937. int r;
  938. job = p->job;
  939. p->job = NULL;
  940. r = amd_sched_job_init(&job->base, &ring->sched, entity, p->filp);
  941. if (r) {
  942. amdgpu_job_free(job);
  943. return r;
  944. }
  945. job->owner = p->filp;
  946. job->fence_ctx = entity->fence_context;
  947. p->fence = dma_fence_get(&job->base.s_fence->finished);
  948. amdgpu_cs_post_dependencies(p);
  949. cs->out.handle = amdgpu_ctx_add_fence(p->ctx, ring, p->fence);
  950. job->uf_sequence = cs->out.handle;
  951. amdgpu_job_free_resources(job);
  952. trace_amdgpu_cs_ioctl(job);
  953. amd_sched_entity_push_job(&job->base);
  954. return 0;
  955. }
  956. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  957. {
  958. struct amdgpu_device *adev = dev->dev_private;
  959. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  960. union drm_amdgpu_cs *cs = data;
  961. struct amdgpu_cs_parser parser = {};
  962. bool reserved_buffers = false;
  963. int i, r;
  964. if (!adev->accel_working)
  965. return -EBUSY;
  966. if (amdgpu_kms_vram_lost(adev, fpriv))
  967. return -ENODEV;
  968. parser.adev = adev;
  969. parser.filp = filp;
  970. r = amdgpu_cs_parser_init(&parser, data);
  971. if (r) {
  972. DRM_ERROR("Failed to initialize parser !\n");
  973. goto out;
  974. }
  975. r = amdgpu_cs_parser_bos(&parser, data);
  976. if (r) {
  977. if (r == -ENOMEM)
  978. DRM_ERROR("Not enough memory for command submission!\n");
  979. else if (r != -ERESTARTSYS)
  980. DRM_ERROR("Failed to process the buffer list %d!\n", r);
  981. goto out;
  982. }
  983. reserved_buffers = true;
  984. r = amdgpu_cs_ib_fill(adev, &parser);
  985. if (r)
  986. goto out;
  987. r = amdgpu_cs_dependencies(adev, &parser);
  988. if (r) {
  989. DRM_ERROR("Failed in the dependencies handling %d!\n", r);
  990. goto out;
  991. }
  992. for (i = 0; i < parser.job->num_ibs; i++)
  993. trace_amdgpu_cs(&parser, i);
  994. r = amdgpu_cs_ib_vm_chunk(adev, &parser);
  995. if (r)
  996. goto out;
  997. r = amdgpu_cs_submit(&parser, cs);
  998. out:
  999. amdgpu_cs_parser_fini(&parser, r, reserved_buffers);
  1000. return r;
  1001. }
  1002. /**
  1003. * amdgpu_cs_wait_ioctl - wait for a command submission to finish
  1004. *
  1005. * @dev: drm device
  1006. * @data: data from userspace
  1007. * @filp: file private
  1008. *
  1009. * Wait for the command submission identified by handle to finish.
  1010. */
  1011. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
  1012. struct drm_file *filp)
  1013. {
  1014. union drm_amdgpu_wait_cs *wait = data;
  1015. struct amdgpu_device *adev = dev->dev_private;
  1016. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  1017. unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
  1018. struct amdgpu_ring *ring = NULL;
  1019. struct amdgpu_ctx *ctx;
  1020. struct dma_fence *fence;
  1021. long r;
  1022. if (amdgpu_kms_vram_lost(adev, fpriv))
  1023. return -ENODEV;
  1024. ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
  1025. if (ctx == NULL)
  1026. return -EINVAL;
  1027. r = amdgpu_queue_mgr_map(adev, &ctx->queue_mgr,
  1028. wait->in.ip_type, wait->in.ip_instance,
  1029. wait->in.ring, &ring);
  1030. if (r) {
  1031. amdgpu_ctx_put(ctx);
  1032. return r;
  1033. }
  1034. fence = amdgpu_ctx_get_fence(ctx, ring, wait->in.handle);
  1035. if (IS_ERR(fence))
  1036. r = PTR_ERR(fence);
  1037. else if (fence) {
  1038. r = dma_fence_wait_timeout(fence, true, timeout);
  1039. dma_fence_put(fence);
  1040. } else
  1041. r = 1;
  1042. amdgpu_ctx_put(ctx);
  1043. if (r < 0)
  1044. return r;
  1045. memset(wait, 0, sizeof(*wait));
  1046. wait->out.status = (r == 0);
  1047. return 0;
  1048. }
  1049. /**
  1050. * amdgpu_cs_get_fence - helper to get fence from drm_amdgpu_fence
  1051. *
  1052. * @adev: amdgpu device
  1053. * @filp: file private
  1054. * @user: drm_amdgpu_fence copied from user space
  1055. */
  1056. static struct dma_fence *amdgpu_cs_get_fence(struct amdgpu_device *adev,
  1057. struct drm_file *filp,
  1058. struct drm_amdgpu_fence *user)
  1059. {
  1060. struct amdgpu_ring *ring;
  1061. struct amdgpu_ctx *ctx;
  1062. struct dma_fence *fence;
  1063. int r;
  1064. ctx = amdgpu_ctx_get(filp->driver_priv, user->ctx_id);
  1065. if (ctx == NULL)
  1066. return ERR_PTR(-EINVAL);
  1067. r = amdgpu_queue_mgr_map(adev, &ctx->queue_mgr, user->ip_type,
  1068. user->ip_instance, user->ring, &ring);
  1069. if (r) {
  1070. amdgpu_ctx_put(ctx);
  1071. return ERR_PTR(r);
  1072. }
  1073. fence = amdgpu_ctx_get_fence(ctx, ring, user->seq_no);
  1074. amdgpu_ctx_put(ctx);
  1075. return fence;
  1076. }
  1077. /**
  1078. * amdgpu_cs_wait_all_fence - wait on all fences to signal
  1079. *
  1080. * @adev: amdgpu device
  1081. * @filp: file private
  1082. * @wait: wait parameters
  1083. * @fences: array of drm_amdgpu_fence
  1084. */
  1085. static int amdgpu_cs_wait_all_fences(struct amdgpu_device *adev,
  1086. struct drm_file *filp,
  1087. union drm_amdgpu_wait_fences *wait,
  1088. struct drm_amdgpu_fence *fences)
  1089. {
  1090. uint32_t fence_count = wait->in.fence_count;
  1091. unsigned int i;
  1092. long r = 1;
  1093. for (i = 0; i < fence_count; i++) {
  1094. struct dma_fence *fence;
  1095. unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
  1096. fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
  1097. if (IS_ERR(fence))
  1098. return PTR_ERR(fence);
  1099. else if (!fence)
  1100. continue;
  1101. r = dma_fence_wait_timeout(fence, true, timeout);
  1102. dma_fence_put(fence);
  1103. if (r < 0)
  1104. return r;
  1105. if (r == 0)
  1106. break;
  1107. }
  1108. memset(wait, 0, sizeof(*wait));
  1109. wait->out.status = (r > 0);
  1110. return 0;
  1111. }
  1112. /**
  1113. * amdgpu_cs_wait_any_fence - wait on any fence to signal
  1114. *
  1115. * @adev: amdgpu device
  1116. * @filp: file private
  1117. * @wait: wait parameters
  1118. * @fences: array of drm_amdgpu_fence
  1119. */
  1120. static int amdgpu_cs_wait_any_fence(struct amdgpu_device *adev,
  1121. struct drm_file *filp,
  1122. union drm_amdgpu_wait_fences *wait,
  1123. struct drm_amdgpu_fence *fences)
  1124. {
  1125. unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
  1126. uint32_t fence_count = wait->in.fence_count;
  1127. uint32_t first = ~0;
  1128. struct dma_fence **array;
  1129. unsigned int i;
  1130. long r;
  1131. /* Prepare the fence array */
  1132. array = kcalloc(fence_count, sizeof(struct dma_fence *), GFP_KERNEL);
  1133. if (array == NULL)
  1134. return -ENOMEM;
  1135. for (i = 0; i < fence_count; i++) {
  1136. struct dma_fence *fence;
  1137. fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
  1138. if (IS_ERR(fence)) {
  1139. r = PTR_ERR(fence);
  1140. goto err_free_fence_array;
  1141. } else if (fence) {
  1142. array[i] = fence;
  1143. } else { /* NULL, the fence has been already signaled */
  1144. r = 1;
  1145. goto out;
  1146. }
  1147. }
  1148. r = dma_fence_wait_any_timeout(array, fence_count, true, timeout,
  1149. &first);
  1150. if (r < 0)
  1151. goto err_free_fence_array;
  1152. out:
  1153. memset(wait, 0, sizeof(*wait));
  1154. wait->out.status = (r > 0);
  1155. wait->out.first_signaled = first;
  1156. /* set return value 0 to indicate success */
  1157. r = 0;
  1158. err_free_fence_array:
  1159. for (i = 0; i < fence_count; i++)
  1160. dma_fence_put(array[i]);
  1161. kfree(array);
  1162. return r;
  1163. }
  1164. /**
  1165. * amdgpu_cs_wait_fences_ioctl - wait for multiple command submissions to finish
  1166. *
  1167. * @dev: drm device
  1168. * @data: data from userspace
  1169. * @filp: file private
  1170. */
  1171. int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
  1172. struct drm_file *filp)
  1173. {
  1174. struct amdgpu_device *adev = dev->dev_private;
  1175. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  1176. union drm_amdgpu_wait_fences *wait = data;
  1177. uint32_t fence_count = wait->in.fence_count;
  1178. struct drm_amdgpu_fence *fences_user;
  1179. struct drm_amdgpu_fence *fences;
  1180. int r;
  1181. if (amdgpu_kms_vram_lost(adev, fpriv))
  1182. return -ENODEV;
  1183. /* Get the fences from userspace */
  1184. fences = kmalloc_array(fence_count, sizeof(struct drm_amdgpu_fence),
  1185. GFP_KERNEL);
  1186. if (fences == NULL)
  1187. return -ENOMEM;
  1188. fences_user = u64_to_user_ptr(wait->in.fences);
  1189. if (copy_from_user(fences, fences_user,
  1190. sizeof(struct drm_amdgpu_fence) * fence_count)) {
  1191. r = -EFAULT;
  1192. goto err_free_fences;
  1193. }
  1194. if (wait->in.wait_all)
  1195. r = amdgpu_cs_wait_all_fences(adev, filp, wait, fences);
  1196. else
  1197. r = amdgpu_cs_wait_any_fence(adev, filp, wait, fences);
  1198. err_free_fences:
  1199. kfree(fences);
  1200. return r;
  1201. }
  1202. /**
  1203. * amdgpu_cs_find_bo_va - find bo_va for VM address
  1204. *
  1205. * @parser: command submission parser context
  1206. * @addr: VM address
  1207. * @bo: resulting BO of the mapping found
  1208. *
  1209. * Search the buffer objects in the command submission context for a certain
  1210. * virtual memory address. Returns allocation structure when found, NULL
  1211. * otherwise.
  1212. */
  1213. struct amdgpu_bo_va_mapping *
  1214. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  1215. uint64_t addr, struct amdgpu_bo **bo)
  1216. {
  1217. struct amdgpu_bo_va_mapping *mapping;
  1218. unsigned i;
  1219. if (!parser->bo_list)
  1220. return NULL;
  1221. addr /= AMDGPU_GPU_PAGE_SIZE;
  1222. for (i = 0; i < parser->bo_list->num_entries; i++) {
  1223. struct amdgpu_bo_list_entry *lobj;
  1224. lobj = &parser->bo_list->array[i];
  1225. if (!lobj->bo_va)
  1226. continue;
  1227. list_for_each_entry(mapping, &lobj->bo_va->valids, list) {
  1228. if (mapping->start > addr ||
  1229. addr > mapping->last)
  1230. continue;
  1231. *bo = lobj->bo_va->base.bo;
  1232. return mapping;
  1233. }
  1234. list_for_each_entry(mapping, &lobj->bo_va->invalids, list) {
  1235. if (mapping->start > addr ||
  1236. addr > mapping->last)
  1237. continue;
  1238. *bo = lobj->bo_va->base.bo;
  1239. return mapping;
  1240. }
  1241. }
  1242. return NULL;
  1243. }
  1244. /**
  1245. * amdgpu_cs_sysvm_access_required - make BOs accessible by the system VM
  1246. *
  1247. * @parser: command submission parser context
  1248. *
  1249. * Helper for UVD/VCE VM emulation, make sure BOs are accessible by the system VM.
  1250. */
  1251. int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser)
  1252. {
  1253. unsigned i;
  1254. int r;
  1255. if (!parser->bo_list)
  1256. return 0;
  1257. for (i = 0; i < parser->bo_list->num_entries; i++) {
  1258. struct amdgpu_bo *bo = parser->bo_list->array[i].robj;
  1259. r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
  1260. if (unlikely(r))
  1261. return r;
  1262. if (bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
  1263. continue;
  1264. bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
  1265. amdgpu_ttm_placement_from_domain(bo, bo->allowed_domains);
  1266. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  1267. if (unlikely(r))
  1268. return r;
  1269. }
  1270. return 0;
  1271. }