processor.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef _ASM_X86_PROCESSOR_H
  3. #define _ASM_X86_PROCESSOR_H
  4. #include <asm/processor-flags.h>
  5. /* Forward declaration, a strange C thing */
  6. struct task_struct;
  7. struct mm_struct;
  8. struct vm86;
  9. #include <asm/math_emu.h>
  10. #include <asm/segment.h>
  11. #include <asm/types.h>
  12. #include <uapi/asm/sigcontext.h>
  13. #include <asm/current.h>
  14. #include <asm/cpufeatures.h>
  15. #include <asm/page.h>
  16. #include <asm/pgtable_types.h>
  17. #include <asm/percpu.h>
  18. #include <asm/msr.h>
  19. #include <asm/desc_defs.h>
  20. #include <asm/nops.h>
  21. #include <asm/special_insns.h>
  22. #include <asm/fpu/types.h>
  23. #include <asm/unwind_hints.h>
  24. #include <linux/personality.h>
  25. #include <linux/cache.h>
  26. #include <linux/threads.h>
  27. #include <linux/math64.h>
  28. #include <linux/err.h>
  29. #include <linux/irqflags.h>
  30. #include <linux/mem_encrypt.h>
  31. /*
  32. * We handle most unaligned accesses in hardware. On the other hand
  33. * unaligned DMA can be quite expensive on some Nehalem processors.
  34. *
  35. * Based on this we disable the IP header alignment in network drivers.
  36. */
  37. #define NET_IP_ALIGN 0
  38. #define HBP_NUM 4
  39. /*
  40. * Default implementation of macro that returns current
  41. * instruction pointer ("program counter").
  42. */
  43. static inline void *current_text_addr(void)
  44. {
  45. void *pc;
  46. asm volatile("mov $1f, %0; 1:":"=r" (pc));
  47. return pc;
  48. }
  49. /*
  50. * These alignment constraints are for performance in the vSMP case,
  51. * but in the task_struct case we must also meet hardware imposed
  52. * alignment requirements of the FPU state:
  53. */
  54. #ifdef CONFIG_X86_VSMP
  55. # define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
  56. # define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
  57. #else
  58. # define ARCH_MIN_TASKALIGN __alignof__(union fpregs_state)
  59. # define ARCH_MIN_MMSTRUCT_ALIGN 0
  60. #endif
  61. enum tlb_infos {
  62. ENTRIES,
  63. NR_INFO
  64. };
  65. extern u16 __read_mostly tlb_lli_4k[NR_INFO];
  66. extern u16 __read_mostly tlb_lli_2m[NR_INFO];
  67. extern u16 __read_mostly tlb_lli_4m[NR_INFO];
  68. extern u16 __read_mostly tlb_lld_4k[NR_INFO];
  69. extern u16 __read_mostly tlb_lld_2m[NR_INFO];
  70. extern u16 __read_mostly tlb_lld_4m[NR_INFO];
  71. extern u16 __read_mostly tlb_lld_1g[NR_INFO];
  72. /*
  73. * CPU type and hardware bug flags. Kept separately for each CPU.
  74. * Members of this structure are referenced in head_32.S, so think twice
  75. * before touching them. [mj]
  76. */
  77. struct cpuinfo_x86 {
  78. __u8 x86; /* CPU family */
  79. __u8 x86_vendor; /* CPU vendor */
  80. __u8 x86_model;
  81. __u8 x86_mask;
  82. #ifdef CONFIG_X86_64
  83. /* Number of 4K pages in DTLB/ITLB combined(in pages): */
  84. int x86_tlbsize;
  85. #endif
  86. __u8 x86_virt_bits;
  87. __u8 x86_phys_bits;
  88. /* CPUID returned core id bits: */
  89. __u8 x86_coreid_bits;
  90. __u8 cu_id;
  91. /* Max extended CPUID function supported: */
  92. __u32 extended_cpuid_level;
  93. /* Maximum supported CPUID level, -1=no CPUID: */
  94. int cpuid_level;
  95. __u32 x86_capability[NCAPINTS + NBUGINTS];
  96. char x86_vendor_id[16];
  97. char x86_model_id[64];
  98. /* in KB - valid for CPUS which support this call: */
  99. int x86_cache_size;
  100. int x86_cache_alignment; /* In bytes */
  101. /* Cache QoS architectural values: */
  102. int x86_cache_max_rmid; /* max index */
  103. int x86_cache_occ_scale; /* scale to bytes */
  104. int x86_power;
  105. unsigned long loops_per_jiffy;
  106. /* cpuid returned max cores value: */
  107. u16 x86_max_cores;
  108. u16 apicid;
  109. u16 initial_apicid;
  110. u16 x86_clflush_size;
  111. /* number of cores as seen by the OS: */
  112. u16 booted_cores;
  113. /* Physical processor id: */
  114. u16 phys_proc_id;
  115. /* Logical processor id: */
  116. u16 logical_proc_id;
  117. /* Core id: */
  118. u16 cpu_core_id;
  119. /* Index into per_cpu list: */
  120. u16 cpu_index;
  121. u32 microcode;
  122. } __randomize_layout;
  123. struct cpuid_regs {
  124. u32 eax, ebx, ecx, edx;
  125. };
  126. enum cpuid_regs_idx {
  127. CPUID_EAX = 0,
  128. CPUID_EBX,
  129. CPUID_ECX,
  130. CPUID_EDX,
  131. };
  132. #define X86_VENDOR_INTEL 0
  133. #define X86_VENDOR_CYRIX 1
  134. #define X86_VENDOR_AMD 2
  135. #define X86_VENDOR_UMC 3
  136. #define X86_VENDOR_CENTAUR 5
  137. #define X86_VENDOR_TRANSMETA 7
  138. #define X86_VENDOR_NSC 8
  139. #define X86_VENDOR_NUM 9
  140. #define X86_VENDOR_UNKNOWN 0xff
  141. /*
  142. * capabilities of CPUs
  143. */
  144. extern struct cpuinfo_x86 boot_cpu_data;
  145. extern struct cpuinfo_x86 new_cpu_data;
  146. extern struct tss_struct doublefault_tss;
  147. extern __u32 cpu_caps_cleared[NCAPINTS];
  148. extern __u32 cpu_caps_set[NCAPINTS];
  149. #ifdef CONFIG_SMP
  150. DECLARE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
  151. #define cpu_data(cpu) per_cpu(cpu_info, cpu)
  152. #else
  153. #define cpu_info boot_cpu_data
  154. #define cpu_data(cpu) boot_cpu_data
  155. #endif
  156. extern const struct seq_operations cpuinfo_op;
  157. #define cache_line_size() (boot_cpu_data.x86_cache_alignment)
  158. extern void cpu_detect(struct cpuinfo_x86 *c);
  159. extern void early_cpu_init(void);
  160. extern void identify_boot_cpu(void);
  161. extern void identify_secondary_cpu(struct cpuinfo_x86 *);
  162. extern void print_cpu_info(struct cpuinfo_x86 *);
  163. void print_cpu_msr(struct cpuinfo_x86 *);
  164. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  165. extern u32 get_scattered_cpuid_leaf(unsigned int level,
  166. unsigned int sub_leaf,
  167. enum cpuid_regs_idx reg);
  168. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  169. extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
  170. extern void detect_extended_topology(struct cpuinfo_x86 *c);
  171. extern void detect_ht(struct cpuinfo_x86 *c);
  172. #ifdef CONFIG_X86_32
  173. extern int have_cpuid_p(void);
  174. #else
  175. static inline int have_cpuid_p(void)
  176. {
  177. return 1;
  178. }
  179. #endif
  180. static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
  181. unsigned int *ecx, unsigned int *edx)
  182. {
  183. /* ecx is often an input as well as an output. */
  184. asm volatile("cpuid"
  185. : "=a" (*eax),
  186. "=b" (*ebx),
  187. "=c" (*ecx),
  188. "=d" (*edx)
  189. : "0" (*eax), "2" (*ecx)
  190. : "memory");
  191. }
  192. #define native_cpuid_reg(reg) \
  193. static inline unsigned int native_cpuid_##reg(unsigned int op) \
  194. { \
  195. unsigned int eax = op, ebx, ecx = 0, edx; \
  196. \
  197. native_cpuid(&eax, &ebx, &ecx, &edx); \
  198. \
  199. return reg; \
  200. }
  201. /*
  202. * Native CPUID functions returning a single datum.
  203. */
  204. native_cpuid_reg(eax)
  205. native_cpuid_reg(ebx)
  206. native_cpuid_reg(ecx)
  207. native_cpuid_reg(edx)
  208. /*
  209. * Friendlier CR3 helpers.
  210. */
  211. static inline unsigned long read_cr3_pa(void)
  212. {
  213. return __read_cr3() & CR3_ADDR_MASK;
  214. }
  215. static inline unsigned long native_read_cr3_pa(void)
  216. {
  217. return __native_read_cr3() & CR3_ADDR_MASK;
  218. }
  219. static inline void load_cr3(pgd_t *pgdir)
  220. {
  221. write_cr3(__sme_pa(pgdir));
  222. }
  223. #ifdef CONFIG_X86_32
  224. /* This is the TSS defined by the hardware. */
  225. struct x86_hw_tss {
  226. unsigned short back_link, __blh;
  227. unsigned long sp0;
  228. unsigned short ss0, __ss0h;
  229. unsigned long sp1;
  230. /*
  231. * We don't use ring 1, so ss1 is a convenient scratch space in
  232. * the same cacheline as sp0. We use ss1 to cache the value in
  233. * MSR_IA32_SYSENTER_CS. When we context switch
  234. * MSR_IA32_SYSENTER_CS, we first check if the new value being
  235. * written matches ss1, and, if it's not, then we wrmsr the new
  236. * value and update ss1.
  237. *
  238. * The only reason we context switch MSR_IA32_SYSENTER_CS is
  239. * that we set it to zero in vm86 tasks to avoid corrupting the
  240. * stack if we were to go through the sysenter path from vm86
  241. * mode.
  242. */
  243. unsigned short ss1; /* MSR_IA32_SYSENTER_CS */
  244. unsigned short __ss1h;
  245. unsigned long sp2;
  246. unsigned short ss2, __ss2h;
  247. unsigned long __cr3;
  248. unsigned long ip;
  249. unsigned long flags;
  250. unsigned long ax;
  251. unsigned long cx;
  252. unsigned long dx;
  253. unsigned long bx;
  254. unsigned long sp;
  255. unsigned long bp;
  256. unsigned long si;
  257. unsigned long di;
  258. unsigned short es, __esh;
  259. unsigned short cs, __csh;
  260. unsigned short ss, __ssh;
  261. unsigned short ds, __dsh;
  262. unsigned short fs, __fsh;
  263. unsigned short gs, __gsh;
  264. unsigned short ldt, __ldth;
  265. unsigned short trace;
  266. unsigned short io_bitmap_base;
  267. } __attribute__((packed));
  268. #else
  269. struct x86_hw_tss {
  270. u32 reserved1;
  271. u64 sp0;
  272. u64 sp1;
  273. u64 sp2;
  274. u64 reserved2;
  275. u64 ist[7];
  276. u32 reserved3;
  277. u32 reserved4;
  278. u16 reserved5;
  279. u16 io_bitmap_base;
  280. } __attribute__((packed));
  281. #endif
  282. /*
  283. * IO-bitmap sizes:
  284. */
  285. #define IO_BITMAP_BITS 65536
  286. #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
  287. #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
  288. #define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
  289. #define INVALID_IO_BITMAP_OFFSET 0x8000
  290. struct tss_struct {
  291. /*
  292. * The hardware state:
  293. */
  294. struct x86_hw_tss x86_tss;
  295. /*
  296. * The extra 1 is there because the CPU will access an
  297. * additional byte beyond the end of the IO permission
  298. * bitmap. The extra byte must be all 1 bits, and must
  299. * be within the limit.
  300. */
  301. unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
  302. #ifdef CONFIG_X86_32
  303. /*
  304. * Space for the temporary SYSENTER stack.
  305. */
  306. unsigned long SYSENTER_stack_canary;
  307. unsigned long SYSENTER_stack[64];
  308. #endif
  309. } ____cacheline_aligned;
  310. DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss);
  311. /*
  312. * sizeof(unsigned long) coming from an extra "long" at the end
  313. * of the iobitmap.
  314. *
  315. * -1? seg base+limit should be pointing to the address of the
  316. * last valid byte
  317. */
  318. #define __KERNEL_TSS_LIMIT \
  319. (IO_BITMAP_OFFSET + IO_BITMAP_BYTES + sizeof(unsigned long) - 1)
  320. #ifdef CONFIG_X86_32
  321. DECLARE_PER_CPU(unsigned long, cpu_current_top_of_stack);
  322. #endif
  323. /*
  324. * Save the original ist values for checking stack pointers during debugging
  325. */
  326. struct orig_ist {
  327. unsigned long ist[7];
  328. };
  329. #ifdef CONFIG_X86_64
  330. DECLARE_PER_CPU(struct orig_ist, orig_ist);
  331. union irq_stack_union {
  332. char irq_stack[IRQ_STACK_SIZE];
  333. /*
  334. * GCC hardcodes the stack canary as %gs:40. Since the
  335. * irq_stack is the object at %gs:0, we reserve the bottom
  336. * 48 bytes of the irq stack for the canary.
  337. */
  338. struct {
  339. char gs_base[40];
  340. unsigned long stack_canary;
  341. };
  342. };
  343. DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union) __visible;
  344. DECLARE_INIT_PER_CPU(irq_stack_union);
  345. DECLARE_PER_CPU(char *, irq_stack_ptr);
  346. DECLARE_PER_CPU(unsigned int, irq_count);
  347. extern asmlinkage void ignore_sysret(void);
  348. #else /* X86_64 */
  349. #ifdef CONFIG_CC_STACKPROTECTOR
  350. /*
  351. * Make sure stack canary segment base is cached-aligned:
  352. * "For Intel Atom processors, avoid non zero segment base address
  353. * that is not aligned to cache line boundary at all cost."
  354. * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
  355. */
  356. struct stack_canary {
  357. char __pad[20]; /* canary at %gs:20 */
  358. unsigned long canary;
  359. };
  360. DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
  361. #endif
  362. /*
  363. * per-CPU IRQ handling stacks
  364. */
  365. struct irq_stack {
  366. u32 stack[THREAD_SIZE/sizeof(u32)];
  367. } __aligned(THREAD_SIZE);
  368. DECLARE_PER_CPU(struct irq_stack *, hardirq_stack);
  369. DECLARE_PER_CPU(struct irq_stack *, softirq_stack);
  370. #endif /* X86_64 */
  371. extern unsigned int fpu_kernel_xstate_size;
  372. extern unsigned int fpu_user_xstate_size;
  373. struct perf_event;
  374. typedef struct {
  375. unsigned long seg;
  376. } mm_segment_t;
  377. struct thread_struct {
  378. /* Cached TLS descriptors: */
  379. struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
  380. #ifdef CONFIG_X86_32
  381. unsigned long sp0;
  382. #endif
  383. unsigned long sp;
  384. #ifdef CONFIG_X86_32
  385. unsigned long sysenter_cs;
  386. #else
  387. unsigned short es;
  388. unsigned short ds;
  389. unsigned short fsindex;
  390. unsigned short gsindex;
  391. #endif
  392. u32 status; /* thread synchronous flags */
  393. #ifdef CONFIG_X86_64
  394. unsigned long fsbase;
  395. unsigned long gsbase;
  396. #else
  397. /*
  398. * XXX: this could presumably be unsigned short. Alternatively,
  399. * 32-bit kernels could be taught to use fsindex instead.
  400. */
  401. unsigned long fs;
  402. unsigned long gs;
  403. #endif
  404. /* Save middle states of ptrace breakpoints */
  405. struct perf_event *ptrace_bps[HBP_NUM];
  406. /* Debug status used for traps, single steps, etc... */
  407. unsigned long debugreg6;
  408. /* Keep track of the exact dr7 value set by the user */
  409. unsigned long ptrace_dr7;
  410. /* Fault info: */
  411. unsigned long cr2;
  412. unsigned long trap_nr;
  413. unsigned long error_code;
  414. #ifdef CONFIG_VM86
  415. /* Virtual 86 mode info */
  416. struct vm86 *vm86;
  417. #endif
  418. /* IO permissions: */
  419. unsigned long *io_bitmap_ptr;
  420. unsigned long iopl;
  421. /* Max allowed port in the bitmap, in bytes: */
  422. unsigned io_bitmap_max;
  423. mm_segment_t addr_limit;
  424. unsigned int sig_on_uaccess_err:1;
  425. unsigned int uaccess_err:1; /* uaccess failed */
  426. /* Floating point and extended processor state */
  427. struct fpu fpu;
  428. /*
  429. * WARNING: 'fpu' is dynamically-sized. It *MUST* be at
  430. * the end.
  431. */
  432. };
  433. /*
  434. * Thread-synchronous status.
  435. *
  436. * This is different from the flags in that nobody else
  437. * ever touches our thread-synchronous status, so we don't
  438. * have to worry about atomic accesses.
  439. */
  440. #define TS_COMPAT 0x0002 /* 32bit syscall active (64BIT)*/
  441. /*
  442. * Set IOPL bits in EFLAGS from given mask
  443. */
  444. static inline void native_set_iopl_mask(unsigned mask)
  445. {
  446. #ifdef CONFIG_X86_32
  447. unsigned int reg;
  448. asm volatile ("pushfl;"
  449. "popl %0;"
  450. "andl %1, %0;"
  451. "orl %2, %0;"
  452. "pushl %0;"
  453. "popfl"
  454. : "=&r" (reg)
  455. : "i" (~X86_EFLAGS_IOPL), "r" (mask));
  456. #endif
  457. }
  458. static inline void
  459. native_load_sp0(unsigned long sp0)
  460. {
  461. this_cpu_write(cpu_tss.x86_tss.sp0, sp0);
  462. }
  463. static inline void native_swapgs(void)
  464. {
  465. #ifdef CONFIG_X86_64
  466. asm volatile("swapgs" ::: "memory");
  467. #endif
  468. }
  469. static inline unsigned long current_top_of_stack(void)
  470. {
  471. #ifdef CONFIG_X86_64
  472. return this_cpu_read_stable(cpu_tss.x86_tss.sp0);
  473. #else
  474. /* sp0 on x86_32 is special in and around vm86 mode. */
  475. return this_cpu_read_stable(cpu_current_top_of_stack);
  476. #endif
  477. }
  478. static inline bool on_thread_stack(void)
  479. {
  480. return (unsigned long)(current_top_of_stack() -
  481. current_stack_pointer) < THREAD_SIZE;
  482. }
  483. #ifdef CONFIG_PARAVIRT
  484. #include <asm/paravirt.h>
  485. #else
  486. #define __cpuid native_cpuid
  487. static inline void load_sp0(unsigned long sp0)
  488. {
  489. native_load_sp0(sp0);
  490. }
  491. #define set_iopl_mask native_set_iopl_mask
  492. #endif /* CONFIG_PARAVIRT */
  493. /* Free all resources held by a thread. */
  494. extern void release_thread(struct task_struct *);
  495. unsigned long get_wchan(struct task_struct *p);
  496. /*
  497. * Generic CPUID function
  498. * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
  499. * resulting in stale register contents being returned.
  500. */
  501. static inline void cpuid(unsigned int op,
  502. unsigned int *eax, unsigned int *ebx,
  503. unsigned int *ecx, unsigned int *edx)
  504. {
  505. *eax = op;
  506. *ecx = 0;
  507. __cpuid(eax, ebx, ecx, edx);
  508. }
  509. /* Some CPUID calls want 'count' to be placed in ecx */
  510. static inline void cpuid_count(unsigned int op, int count,
  511. unsigned int *eax, unsigned int *ebx,
  512. unsigned int *ecx, unsigned int *edx)
  513. {
  514. *eax = op;
  515. *ecx = count;
  516. __cpuid(eax, ebx, ecx, edx);
  517. }
  518. /*
  519. * CPUID functions returning a single datum
  520. */
  521. static inline unsigned int cpuid_eax(unsigned int op)
  522. {
  523. unsigned int eax, ebx, ecx, edx;
  524. cpuid(op, &eax, &ebx, &ecx, &edx);
  525. return eax;
  526. }
  527. static inline unsigned int cpuid_ebx(unsigned int op)
  528. {
  529. unsigned int eax, ebx, ecx, edx;
  530. cpuid(op, &eax, &ebx, &ecx, &edx);
  531. return ebx;
  532. }
  533. static inline unsigned int cpuid_ecx(unsigned int op)
  534. {
  535. unsigned int eax, ebx, ecx, edx;
  536. cpuid(op, &eax, &ebx, &ecx, &edx);
  537. return ecx;
  538. }
  539. static inline unsigned int cpuid_edx(unsigned int op)
  540. {
  541. unsigned int eax, ebx, ecx, edx;
  542. cpuid(op, &eax, &ebx, &ecx, &edx);
  543. return edx;
  544. }
  545. /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
  546. static __always_inline void rep_nop(void)
  547. {
  548. asm volatile("rep; nop" ::: "memory");
  549. }
  550. static __always_inline void cpu_relax(void)
  551. {
  552. rep_nop();
  553. }
  554. /*
  555. * This function forces the icache and prefetched instruction stream to
  556. * catch up with reality in two very specific cases:
  557. *
  558. * a) Text was modified using one virtual address and is about to be executed
  559. * from the same physical page at a different virtual address.
  560. *
  561. * b) Text was modified on a different CPU, may subsequently be
  562. * executed on this CPU, and you want to make sure the new version
  563. * gets executed. This generally means you're calling this in a IPI.
  564. *
  565. * If you're calling this for a different reason, you're probably doing
  566. * it wrong.
  567. */
  568. static inline void sync_core(void)
  569. {
  570. /*
  571. * There are quite a few ways to do this. IRET-to-self is nice
  572. * because it works on every CPU, at any CPL (so it's compatible
  573. * with paravirtualization), and it never exits to a hypervisor.
  574. * The only down sides are that it's a bit slow (it seems to be
  575. * a bit more than 2x slower than the fastest options) and that
  576. * it unmasks NMIs. The "push %cs" is needed because, in
  577. * paravirtual environments, __KERNEL_CS may not be a valid CS
  578. * value when we do IRET directly.
  579. *
  580. * In case NMI unmasking or performance ever becomes a problem,
  581. * the next best option appears to be MOV-to-CR2 and an
  582. * unconditional jump. That sequence also works on all CPUs,
  583. * but it will fault at CPL3 (i.e. Xen PV).
  584. *
  585. * CPUID is the conventional way, but it's nasty: it doesn't
  586. * exist on some 486-like CPUs, and it usually exits to a
  587. * hypervisor.
  588. *
  589. * Like all of Linux's memory ordering operations, this is a
  590. * compiler barrier as well.
  591. */
  592. #ifdef CONFIG_X86_32
  593. asm volatile (
  594. "pushfl\n\t"
  595. "pushl %%cs\n\t"
  596. "pushl $1f\n\t"
  597. "iret\n\t"
  598. "1:"
  599. : ASM_CALL_CONSTRAINT : : "memory");
  600. #else
  601. unsigned int tmp;
  602. asm volatile (
  603. UNWIND_HINT_SAVE
  604. "mov %%ss, %0\n\t"
  605. "pushq %q0\n\t"
  606. "pushq %%rsp\n\t"
  607. "addq $8, (%%rsp)\n\t"
  608. "pushfq\n\t"
  609. "mov %%cs, %0\n\t"
  610. "pushq %q0\n\t"
  611. "pushq $1f\n\t"
  612. "iretq\n\t"
  613. UNWIND_HINT_RESTORE
  614. "1:"
  615. : "=&r" (tmp), ASM_CALL_CONSTRAINT : : "cc", "memory");
  616. #endif
  617. }
  618. extern void select_idle_routine(const struct cpuinfo_x86 *c);
  619. extern void amd_e400_c1e_apic_setup(void);
  620. extern unsigned long boot_option_idle_override;
  621. enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
  622. IDLE_POLL};
  623. extern void enable_sep_cpu(void);
  624. extern int sysenter_setup(void);
  625. extern void early_trap_init(void);
  626. void early_trap_pf_init(void);
  627. /* Defined in head.S */
  628. extern struct desc_ptr early_gdt_descr;
  629. extern void cpu_set_gdt(int);
  630. extern void switch_to_new_gdt(int);
  631. extern void load_direct_gdt(int);
  632. extern void load_fixmap_gdt(int);
  633. extern void load_percpu_segment(int);
  634. extern void cpu_init(void);
  635. static inline unsigned long get_debugctlmsr(void)
  636. {
  637. unsigned long debugctlmsr = 0;
  638. #ifndef CONFIG_X86_DEBUGCTLMSR
  639. if (boot_cpu_data.x86 < 6)
  640. return 0;
  641. #endif
  642. rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  643. return debugctlmsr;
  644. }
  645. static inline void update_debugctlmsr(unsigned long debugctlmsr)
  646. {
  647. #ifndef CONFIG_X86_DEBUGCTLMSR
  648. if (boot_cpu_data.x86 < 6)
  649. return;
  650. #endif
  651. wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  652. }
  653. extern void set_task_blockstep(struct task_struct *task, bool on);
  654. /* Boot loader type from the setup header: */
  655. extern int bootloader_type;
  656. extern int bootloader_version;
  657. extern char ignore_fpu_irq;
  658. #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
  659. #define ARCH_HAS_PREFETCHW
  660. #define ARCH_HAS_SPINLOCK_PREFETCH
  661. #ifdef CONFIG_X86_32
  662. # define BASE_PREFETCH ""
  663. # define ARCH_HAS_PREFETCH
  664. #else
  665. # define BASE_PREFETCH "prefetcht0 %P1"
  666. #endif
  667. /*
  668. * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
  669. *
  670. * It's not worth to care about 3dnow prefetches for the K6
  671. * because they are microcoded there and very slow.
  672. */
  673. static inline void prefetch(const void *x)
  674. {
  675. alternative_input(BASE_PREFETCH, "prefetchnta %P1",
  676. X86_FEATURE_XMM,
  677. "m" (*(const char *)x));
  678. }
  679. /*
  680. * 3dnow prefetch to get an exclusive cache line.
  681. * Useful for spinlocks to avoid one state transition in the
  682. * cache coherency protocol:
  683. */
  684. static inline void prefetchw(const void *x)
  685. {
  686. alternative_input(BASE_PREFETCH, "prefetchw %P1",
  687. X86_FEATURE_3DNOWPREFETCH,
  688. "m" (*(const char *)x));
  689. }
  690. static inline void spin_lock_prefetch(const void *x)
  691. {
  692. prefetchw(x);
  693. }
  694. #define TOP_OF_INIT_STACK ((unsigned long)&init_stack + sizeof(init_stack) - \
  695. TOP_OF_KERNEL_STACK_PADDING)
  696. #define task_top_of_stack(task) ((unsigned long)(task_pt_regs(task) + 1))
  697. #define task_pt_regs(task) \
  698. ({ \
  699. unsigned long __ptr = (unsigned long)task_stack_page(task); \
  700. __ptr += THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING; \
  701. ((struct pt_regs *)__ptr) - 1; \
  702. })
  703. #ifdef CONFIG_X86_32
  704. /*
  705. * User space process size: 3GB (default).
  706. */
  707. #define IA32_PAGE_OFFSET PAGE_OFFSET
  708. #define TASK_SIZE PAGE_OFFSET
  709. #define TASK_SIZE_LOW TASK_SIZE
  710. #define TASK_SIZE_MAX TASK_SIZE
  711. #define DEFAULT_MAP_WINDOW TASK_SIZE
  712. #define STACK_TOP TASK_SIZE
  713. #define STACK_TOP_MAX STACK_TOP
  714. #define INIT_THREAD { \
  715. .sp0 = TOP_OF_INIT_STACK, \
  716. .sysenter_cs = __KERNEL_CS, \
  717. .io_bitmap_ptr = NULL, \
  718. .addr_limit = KERNEL_DS, \
  719. }
  720. #define KSTK_ESP(task) (task_pt_regs(task)->sp)
  721. #else
  722. /*
  723. * User space process size. 47bits minus one guard page. The guard
  724. * page is necessary on Intel CPUs: if a SYSCALL instruction is at
  725. * the highest possible canonical userspace address, then that
  726. * syscall will enter the kernel with a non-canonical return
  727. * address, and SYSRET will explode dangerously. We avoid this
  728. * particular problem by preventing anything from being mapped
  729. * at the maximum canonical address.
  730. */
  731. #define TASK_SIZE_MAX ((1UL << __VIRTUAL_MASK_SHIFT) - PAGE_SIZE)
  732. #define DEFAULT_MAP_WINDOW ((1UL << 47) - PAGE_SIZE)
  733. /* This decides where the kernel will search for a free chunk of vm
  734. * space during mmap's.
  735. */
  736. #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
  737. 0xc0000000 : 0xFFFFe000)
  738. #define TASK_SIZE_LOW (test_thread_flag(TIF_ADDR32) ? \
  739. IA32_PAGE_OFFSET : DEFAULT_MAP_WINDOW)
  740. #define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
  741. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  742. #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
  743. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  744. #define STACK_TOP TASK_SIZE_LOW
  745. #define STACK_TOP_MAX TASK_SIZE_MAX
  746. #define INIT_THREAD { \
  747. .addr_limit = KERNEL_DS, \
  748. }
  749. extern unsigned long KSTK_ESP(struct task_struct *task);
  750. #endif /* CONFIG_X86_64 */
  751. extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
  752. unsigned long new_sp);
  753. /*
  754. * This decides where the kernel will search for a free chunk of vm
  755. * space during mmap's.
  756. */
  757. #define __TASK_UNMAPPED_BASE(task_size) (PAGE_ALIGN(task_size / 3))
  758. #define TASK_UNMAPPED_BASE __TASK_UNMAPPED_BASE(TASK_SIZE_LOW)
  759. #define KSTK_EIP(task) (task_pt_regs(task)->ip)
  760. /* Get/set a process' ability to use the timestamp counter instruction */
  761. #define GET_TSC_CTL(adr) get_tsc_mode((adr))
  762. #define SET_TSC_CTL(val) set_tsc_mode((val))
  763. extern int get_tsc_mode(unsigned long adr);
  764. extern int set_tsc_mode(unsigned int val);
  765. DECLARE_PER_CPU(u64, msr_misc_features_shadow);
  766. /* Register/unregister a process' MPX related resource */
  767. #define MPX_ENABLE_MANAGEMENT() mpx_enable_management()
  768. #define MPX_DISABLE_MANAGEMENT() mpx_disable_management()
  769. #ifdef CONFIG_X86_INTEL_MPX
  770. extern int mpx_enable_management(void);
  771. extern int mpx_disable_management(void);
  772. #else
  773. static inline int mpx_enable_management(void)
  774. {
  775. return -EINVAL;
  776. }
  777. static inline int mpx_disable_management(void)
  778. {
  779. return -EINVAL;
  780. }
  781. #endif /* CONFIG_X86_INTEL_MPX */
  782. #ifdef CONFIG_CPU_SUP_AMD
  783. extern u16 amd_get_nb_id(int cpu);
  784. extern u32 amd_get_nodes_per_socket(void);
  785. #else
  786. static inline u16 amd_get_nb_id(int cpu) { return 0; }
  787. static inline u32 amd_get_nodes_per_socket(void) { return 0; }
  788. #endif
  789. static inline uint32_t hypervisor_cpuid_base(const char *sig, uint32_t leaves)
  790. {
  791. uint32_t base, eax, signature[3];
  792. for (base = 0x40000000; base < 0x40010000; base += 0x100) {
  793. cpuid(base, &eax, &signature[0], &signature[1], &signature[2]);
  794. if (!memcmp(sig, signature, 12) &&
  795. (leaves == 0 || ((eax - base) >= leaves)))
  796. return base;
  797. }
  798. return 0;
  799. }
  800. extern unsigned long arch_align_stack(unsigned long sp);
  801. extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
  802. void default_idle(void);
  803. #ifdef CONFIG_XEN
  804. bool xen_set_default_idle(void);
  805. #else
  806. #define xen_set_default_idle 0
  807. #endif
  808. void stop_this_cpu(void *dummy);
  809. void df_debug(struct pt_regs *regs, long error_code);
  810. #endif /* _ASM_X86_PROCESSOR_H */