pgtable_64.h 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * pgtable.h: SpitFire page table operations.
  4. *
  5. * Copyright 1996,1997 David S. Miller (davem@caip.rutgers.edu)
  6. * Copyright 1997,1998 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
  7. */
  8. #ifndef _SPARC64_PGTABLE_H
  9. #define _SPARC64_PGTABLE_H
  10. /* This file contains the functions and defines necessary to modify and use
  11. * the SpitFire page tables.
  12. */
  13. #include <asm-generic/5level-fixup.h>
  14. #include <linux/compiler.h>
  15. #include <linux/const.h>
  16. #include <asm/types.h>
  17. #include <asm/spitfire.h>
  18. #include <asm/asi.h>
  19. #include <asm/page.h>
  20. #include <asm/processor.h>
  21. /* The kernel image occupies 0x4000000 to 0x6000000 (4MB --> 96MB).
  22. * The page copy blockops can use 0x6000000 to 0x8000000.
  23. * The 8K TSB is mapped in the 0x8000000 to 0x8400000 range.
  24. * The 4M TSB is mapped in the 0x8400000 to 0x8800000 range.
  25. * The PROM resides in an area spanning 0xf0000000 to 0x100000000.
  26. * The vmalloc area spans 0x100000000 to 0x200000000.
  27. * Since modules need to be in the lowest 32-bits of the address space,
  28. * we place them right before the OBP area from 0x10000000 to 0xf0000000.
  29. * There is a single static kernel PMD which maps from 0x0 to address
  30. * 0x400000000.
  31. */
  32. #define TLBTEMP_BASE _AC(0x0000000006000000,UL)
  33. #define TSBMAP_8K_BASE _AC(0x0000000008000000,UL)
  34. #define TSBMAP_4M_BASE _AC(0x0000000008400000,UL)
  35. #define MODULES_VADDR _AC(0x0000000010000000,UL)
  36. #define MODULES_LEN _AC(0x00000000e0000000,UL)
  37. #define MODULES_END _AC(0x00000000f0000000,UL)
  38. #define LOW_OBP_ADDRESS _AC(0x00000000f0000000,UL)
  39. #define HI_OBP_ADDRESS _AC(0x0000000100000000,UL)
  40. #define VMALLOC_START _AC(0x0000000100000000,UL)
  41. #define VMEMMAP_BASE VMALLOC_END
  42. /* PMD_SHIFT determines the size of the area a second-level page
  43. * table can map
  44. */
  45. #define PMD_SHIFT (PAGE_SHIFT + (PAGE_SHIFT-3))
  46. #define PMD_SIZE (_AC(1,UL) << PMD_SHIFT)
  47. #define PMD_MASK (~(PMD_SIZE-1))
  48. #define PMD_BITS (PAGE_SHIFT - 3)
  49. /* PUD_SHIFT determines the size of the area a third-level page
  50. * table can map
  51. */
  52. #define PUD_SHIFT (PMD_SHIFT + PMD_BITS)
  53. #define PUD_SIZE (_AC(1,UL) << PUD_SHIFT)
  54. #define PUD_MASK (~(PUD_SIZE-1))
  55. #define PUD_BITS (PAGE_SHIFT - 3)
  56. /* PGDIR_SHIFT determines what a fourth-level page table entry can map */
  57. #define PGDIR_SHIFT (PUD_SHIFT + PUD_BITS)
  58. #define PGDIR_SIZE (_AC(1,UL) << PGDIR_SHIFT)
  59. #define PGDIR_MASK (~(PGDIR_SIZE-1))
  60. #define PGDIR_BITS (PAGE_SHIFT - 3)
  61. #if (MAX_PHYS_ADDRESS_BITS > PGDIR_SHIFT + PGDIR_BITS)
  62. #error MAX_PHYS_ADDRESS_BITS exceeds what kernel page tables can support
  63. #endif
  64. #if (PGDIR_SHIFT + PGDIR_BITS) != 53
  65. #error Page table parameters do not cover virtual address space properly.
  66. #endif
  67. #if (PMD_SHIFT != HPAGE_SHIFT)
  68. #error PMD_SHIFT must equal HPAGE_SHIFT for transparent huge pages.
  69. #endif
  70. #ifndef __ASSEMBLY__
  71. extern unsigned long VMALLOC_END;
  72. #define vmemmap ((struct page *)VMEMMAP_BASE)
  73. #include <linux/sched.h>
  74. bool kern_addr_valid(unsigned long addr);
  75. /* Entries per page directory level. */
  76. #define PTRS_PER_PTE (1UL << (PAGE_SHIFT-3))
  77. #define PTRS_PER_PMD (1UL << PMD_BITS)
  78. #define PTRS_PER_PUD (1UL << PUD_BITS)
  79. #define PTRS_PER_PGD (1UL << PGDIR_BITS)
  80. /* Kernel has a separate 44bit address space. */
  81. #define FIRST_USER_ADDRESS 0UL
  82. #define pmd_ERROR(e) \
  83. pr_err("%s:%d: bad pmd %p(%016lx) seen at (%pS)\n", \
  84. __FILE__, __LINE__, &(e), pmd_val(e), __builtin_return_address(0))
  85. #define pud_ERROR(e) \
  86. pr_err("%s:%d: bad pud %p(%016lx) seen at (%pS)\n", \
  87. __FILE__, __LINE__, &(e), pud_val(e), __builtin_return_address(0))
  88. #define pgd_ERROR(e) \
  89. pr_err("%s:%d: bad pgd %p(%016lx) seen at (%pS)\n", \
  90. __FILE__, __LINE__, &(e), pgd_val(e), __builtin_return_address(0))
  91. #endif /* !(__ASSEMBLY__) */
  92. /* PTE bits which are the same in SUN4U and SUN4V format. */
  93. #define _PAGE_VALID _AC(0x8000000000000000,UL) /* Valid TTE */
  94. #define _PAGE_R _AC(0x8000000000000000,UL) /* Keep ref bit uptodate*/
  95. #define _PAGE_SPECIAL _AC(0x0200000000000000,UL) /* Special page */
  96. #define _PAGE_PMD_HUGE _AC(0x0100000000000000,UL) /* Huge page */
  97. #define _PAGE_PUD_HUGE _PAGE_PMD_HUGE
  98. /* Advertise support for _PAGE_SPECIAL */
  99. #define __HAVE_ARCH_PTE_SPECIAL
  100. /* SUN4U pte bits... */
  101. #define _PAGE_SZ4MB_4U _AC(0x6000000000000000,UL) /* 4MB Page */
  102. #define _PAGE_SZ512K_4U _AC(0x4000000000000000,UL) /* 512K Page */
  103. #define _PAGE_SZ64K_4U _AC(0x2000000000000000,UL) /* 64K Page */
  104. #define _PAGE_SZ8K_4U _AC(0x0000000000000000,UL) /* 8K Page */
  105. #define _PAGE_NFO_4U _AC(0x1000000000000000,UL) /* No Fault Only */
  106. #define _PAGE_IE_4U _AC(0x0800000000000000,UL) /* Invert Endianness */
  107. #define _PAGE_SOFT2_4U _AC(0x07FC000000000000,UL) /* Software bits, set 2 */
  108. #define _PAGE_SPECIAL_4U _AC(0x0200000000000000,UL) /* Special page */
  109. #define _PAGE_PMD_HUGE_4U _AC(0x0100000000000000,UL) /* Huge page */
  110. #define _PAGE_RES1_4U _AC(0x0002000000000000,UL) /* Reserved */
  111. #define _PAGE_SZ32MB_4U _AC(0x0001000000000000,UL) /* (Panther) 32MB page */
  112. #define _PAGE_SZ256MB_4U _AC(0x2001000000000000,UL) /* (Panther) 256MB page */
  113. #define _PAGE_SZALL_4U _AC(0x6001000000000000,UL) /* All pgsz bits */
  114. #define _PAGE_SN_4U _AC(0x0000800000000000,UL) /* (Cheetah) Snoop */
  115. #define _PAGE_RES2_4U _AC(0x0000780000000000,UL) /* Reserved */
  116. #define _PAGE_PADDR_4U _AC(0x000007FFFFFFE000,UL) /* (Cheetah) pa[42:13] */
  117. #define _PAGE_SOFT_4U _AC(0x0000000000001F80,UL) /* Software bits: */
  118. #define _PAGE_EXEC_4U _AC(0x0000000000001000,UL) /* Executable SW bit */
  119. #define _PAGE_MODIFIED_4U _AC(0x0000000000000800,UL) /* Modified (dirty) */
  120. #define _PAGE_ACCESSED_4U _AC(0x0000000000000400,UL) /* Accessed (ref'd) */
  121. #define _PAGE_READ_4U _AC(0x0000000000000200,UL) /* Readable SW Bit */
  122. #define _PAGE_WRITE_4U _AC(0x0000000000000100,UL) /* Writable SW Bit */
  123. #define _PAGE_PRESENT_4U _AC(0x0000000000000080,UL) /* Present */
  124. #define _PAGE_L_4U _AC(0x0000000000000040,UL) /* Locked TTE */
  125. #define _PAGE_CP_4U _AC(0x0000000000000020,UL) /* Cacheable in P-Cache */
  126. #define _PAGE_CV_4U _AC(0x0000000000000010,UL) /* Cacheable in V-Cache */
  127. #define _PAGE_E_4U _AC(0x0000000000000008,UL) /* side-Effect */
  128. #define _PAGE_P_4U _AC(0x0000000000000004,UL) /* Privileged Page */
  129. #define _PAGE_W_4U _AC(0x0000000000000002,UL) /* Writable */
  130. /* SUN4V pte bits... */
  131. #define _PAGE_NFO_4V _AC(0x4000000000000000,UL) /* No Fault Only */
  132. #define _PAGE_SOFT2_4V _AC(0x3F00000000000000,UL) /* Software bits, set 2 */
  133. #define _PAGE_MODIFIED_4V _AC(0x2000000000000000,UL) /* Modified (dirty) */
  134. #define _PAGE_ACCESSED_4V _AC(0x1000000000000000,UL) /* Accessed (ref'd) */
  135. #define _PAGE_READ_4V _AC(0x0800000000000000,UL) /* Readable SW Bit */
  136. #define _PAGE_WRITE_4V _AC(0x0400000000000000,UL) /* Writable SW Bit */
  137. #define _PAGE_SPECIAL_4V _AC(0x0200000000000000,UL) /* Special page */
  138. #define _PAGE_PMD_HUGE_4V _AC(0x0100000000000000,UL) /* Huge page */
  139. #define _PAGE_PADDR_4V _AC(0x00FFFFFFFFFFE000,UL) /* paddr[55:13] */
  140. #define _PAGE_IE_4V _AC(0x0000000000001000,UL) /* Invert Endianness */
  141. #define _PAGE_E_4V _AC(0x0000000000000800,UL) /* side-Effect */
  142. #define _PAGE_CP_4V _AC(0x0000000000000400,UL) /* Cacheable in P-Cache */
  143. #define _PAGE_CV_4V _AC(0x0000000000000200,UL) /* Cacheable in V-Cache */
  144. #define _PAGE_P_4V _AC(0x0000000000000100,UL) /* Privileged Page */
  145. #define _PAGE_EXEC_4V _AC(0x0000000000000080,UL) /* Executable Page */
  146. #define _PAGE_W_4V _AC(0x0000000000000040,UL) /* Writable */
  147. #define _PAGE_SOFT_4V _AC(0x0000000000000030,UL) /* Software bits */
  148. #define _PAGE_PRESENT_4V _AC(0x0000000000000010,UL) /* Present */
  149. #define _PAGE_RESV_4V _AC(0x0000000000000008,UL) /* Reserved */
  150. #define _PAGE_SZ16GB_4V _AC(0x0000000000000007,UL) /* 16GB Page */
  151. #define _PAGE_SZ2GB_4V _AC(0x0000000000000006,UL) /* 2GB Page */
  152. #define _PAGE_SZ256MB_4V _AC(0x0000000000000005,UL) /* 256MB Page */
  153. #define _PAGE_SZ32MB_4V _AC(0x0000000000000004,UL) /* 32MB Page */
  154. #define _PAGE_SZ4MB_4V _AC(0x0000000000000003,UL) /* 4MB Page */
  155. #define _PAGE_SZ512K_4V _AC(0x0000000000000002,UL) /* 512K Page */
  156. #define _PAGE_SZ64K_4V _AC(0x0000000000000001,UL) /* 64K Page */
  157. #define _PAGE_SZ8K_4V _AC(0x0000000000000000,UL) /* 8K Page */
  158. #define _PAGE_SZALL_4V _AC(0x0000000000000007,UL) /* All pgsz bits */
  159. #define _PAGE_SZBITS_4U _PAGE_SZ8K_4U
  160. #define _PAGE_SZBITS_4V _PAGE_SZ8K_4V
  161. #if REAL_HPAGE_SHIFT != 22
  162. #error REAL_HPAGE_SHIFT and _PAGE_SZHUGE_foo must match up
  163. #endif
  164. #define _PAGE_SZHUGE_4U _PAGE_SZ4MB_4U
  165. #define _PAGE_SZHUGE_4V _PAGE_SZ4MB_4V
  166. /* These are actually filled in at boot time by sun4{u,v}_pgprot_init() */
  167. #define __P000 __pgprot(0)
  168. #define __P001 __pgprot(0)
  169. #define __P010 __pgprot(0)
  170. #define __P011 __pgprot(0)
  171. #define __P100 __pgprot(0)
  172. #define __P101 __pgprot(0)
  173. #define __P110 __pgprot(0)
  174. #define __P111 __pgprot(0)
  175. #define __S000 __pgprot(0)
  176. #define __S001 __pgprot(0)
  177. #define __S010 __pgprot(0)
  178. #define __S011 __pgprot(0)
  179. #define __S100 __pgprot(0)
  180. #define __S101 __pgprot(0)
  181. #define __S110 __pgprot(0)
  182. #define __S111 __pgprot(0)
  183. #ifndef __ASSEMBLY__
  184. pte_t mk_pte_io(unsigned long, pgprot_t, int, unsigned long);
  185. unsigned long pte_sz_bits(unsigned long size);
  186. extern pgprot_t PAGE_KERNEL;
  187. extern pgprot_t PAGE_KERNEL_LOCKED;
  188. extern pgprot_t PAGE_COPY;
  189. extern pgprot_t PAGE_SHARED;
  190. /* XXX This ugliness is for the atyfb driver's sparc mmap() support. XXX */
  191. extern unsigned long _PAGE_IE;
  192. extern unsigned long _PAGE_E;
  193. extern unsigned long _PAGE_CACHE;
  194. extern unsigned long pg_iobits;
  195. extern unsigned long _PAGE_ALL_SZ_BITS;
  196. extern struct page *mem_map_zero;
  197. #define ZERO_PAGE(vaddr) (mem_map_zero)
  198. /* This macro must be updated when the size of struct page grows above 80
  199. * or reduces below 64.
  200. * The idea that compiler optimizes out switch() statement, and only
  201. * leaves clrx instructions
  202. */
  203. #define mm_zero_struct_page(pp) do { \
  204. unsigned long *_pp = (void *)(pp); \
  205. \
  206. /* Check that struct page is either 64, 72, or 80 bytes */ \
  207. BUILD_BUG_ON(sizeof(struct page) & 7); \
  208. BUILD_BUG_ON(sizeof(struct page) < 64); \
  209. BUILD_BUG_ON(sizeof(struct page) > 80); \
  210. \
  211. switch (sizeof(struct page)) { \
  212. case 80: \
  213. _pp[9] = 0; /* fallthrough */ \
  214. case 72: \
  215. _pp[8] = 0; /* fallthrough */ \
  216. default: \
  217. _pp[7] = 0; \
  218. _pp[6] = 0; \
  219. _pp[5] = 0; \
  220. _pp[4] = 0; \
  221. _pp[3] = 0; \
  222. _pp[2] = 0; \
  223. _pp[1] = 0; \
  224. _pp[0] = 0; \
  225. } \
  226. } while (0)
  227. /* PFNs are real physical page numbers. However, mem_map only begins to record
  228. * per-page information starting at pfn_base. This is to handle systems where
  229. * the first physical page in the machine is at some huge physical address,
  230. * such as 4GB. This is common on a partitioned E10000, for example.
  231. */
  232. static inline pte_t pfn_pte(unsigned long pfn, pgprot_t prot)
  233. {
  234. unsigned long paddr = pfn << PAGE_SHIFT;
  235. BUILD_BUG_ON(_PAGE_SZBITS_4U != 0UL || _PAGE_SZBITS_4V != 0UL);
  236. return __pte(paddr | pgprot_val(prot));
  237. }
  238. #define mk_pte(page, pgprot) pfn_pte(page_to_pfn(page), (pgprot))
  239. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  240. static inline pmd_t pfn_pmd(unsigned long page_nr, pgprot_t pgprot)
  241. {
  242. pte_t pte = pfn_pte(page_nr, pgprot);
  243. return __pmd(pte_val(pte));
  244. }
  245. #define mk_pmd(page, pgprot) pfn_pmd(page_to_pfn(page), (pgprot))
  246. #endif
  247. /* This one can be done with two shifts. */
  248. static inline unsigned long pte_pfn(pte_t pte)
  249. {
  250. unsigned long ret;
  251. __asm__ __volatile__(
  252. "\n661: sllx %1, %2, %0\n"
  253. " srlx %0, %3, %0\n"
  254. " .section .sun4v_2insn_patch, \"ax\"\n"
  255. " .word 661b\n"
  256. " sllx %1, %4, %0\n"
  257. " srlx %0, %5, %0\n"
  258. " .previous\n"
  259. : "=r" (ret)
  260. : "r" (pte_val(pte)),
  261. "i" (21), "i" (21 + PAGE_SHIFT),
  262. "i" (8), "i" (8 + PAGE_SHIFT));
  263. return ret;
  264. }
  265. #define pte_page(x) pfn_to_page(pte_pfn(x))
  266. static inline pte_t pte_modify(pte_t pte, pgprot_t prot)
  267. {
  268. unsigned long mask, tmp;
  269. /* SUN4U: 0x630107ffffffec38 (negated == 0x9cfef800000013c7)
  270. * SUN4V: 0x33ffffffffffee07 (negated == 0xcc000000000011f8)
  271. *
  272. * Even if we use negation tricks the result is still a 6
  273. * instruction sequence, so don't try to play fancy and just
  274. * do the most straightforward implementation.
  275. *
  276. * Note: We encode this into 3 sun4v 2-insn patch sequences.
  277. */
  278. BUILD_BUG_ON(_PAGE_SZBITS_4U != 0UL || _PAGE_SZBITS_4V != 0UL);
  279. __asm__ __volatile__(
  280. "\n661: sethi %%uhi(%2), %1\n"
  281. " sethi %%hi(%2), %0\n"
  282. "\n662: or %1, %%ulo(%2), %1\n"
  283. " or %0, %%lo(%2), %0\n"
  284. "\n663: sllx %1, 32, %1\n"
  285. " or %0, %1, %0\n"
  286. " .section .sun4v_2insn_patch, \"ax\"\n"
  287. " .word 661b\n"
  288. " sethi %%uhi(%3), %1\n"
  289. " sethi %%hi(%3), %0\n"
  290. " .word 662b\n"
  291. " or %1, %%ulo(%3), %1\n"
  292. " or %0, %%lo(%3), %0\n"
  293. " .word 663b\n"
  294. " sllx %1, 32, %1\n"
  295. " or %0, %1, %0\n"
  296. " .previous\n"
  297. " .section .sun_m7_2insn_patch, \"ax\"\n"
  298. " .word 661b\n"
  299. " sethi %%uhi(%4), %1\n"
  300. " sethi %%hi(%4), %0\n"
  301. " .word 662b\n"
  302. " or %1, %%ulo(%4), %1\n"
  303. " or %0, %%lo(%4), %0\n"
  304. " .word 663b\n"
  305. " sllx %1, 32, %1\n"
  306. " or %0, %1, %0\n"
  307. " .previous\n"
  308. : "=r" (mask), "=r" (tmp)
  309. : "i" (_PAGE_PADDR_4U | _PAGE_MODIFIED_4U | _PAGE_ACCESSED_4U |
  310. _PAGE_CP_4U | _PAGE_CV_4U | _PAGE_E_4U |
  311. _PAGE_SPECIAL | _PAGE_PMD_HUGE | _PAGE_SZALL_4U),
  312. "i" (_PAGE_PADDR_4V | _PAGE_MODIFIED_4V | _PAGE_ACCESSED_4V |
  313. _PAGE_CP_4V | _PAGE_CV_4V | _PAGE_E_4V |
  314. _PAGE_SPECIAL | _PAGE_PMD_HUGE | _PAGE_SZALL_4V),
  315. "i" (_PAGE_PADDR_4V | _PAGE_MODIFIED_4V | _PAGE_ACCESSED_4V |
  316. _PAGE_CP_4V | _PAGE_E_4V |
  317. _PAGE_SPECIAL | _PAGE_PMD_HUGE | _PAGE_SZALL_4V));
  318. return __pte((pte_val(pte) & mask) | (pgprot_val(prot) & ~mask));
  319. }
  320. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  321. static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
  322. {
  323. pte_t pte = __pte(pmd_val(pmd));
  324. pte = pte_modify(pte, newprot);
  325. return __pmd(pte_val(pte));
  326. }
  327. #endif
  328. static inline pgprot_t pgprot_noncached(pgprot_t prot)
  329. {
  330. unsigned long val = pgprot_val(prot);
  331. __asm__ __volatile__(
  332. "\n661: andn %0, %2, %0\n"
  333. " or %0, %3, %0\n"
  334. " .section .sun4v_2insn_patch, \"ax\"\n"
  335. " .word 661b\n"
  336. " andn %0, %4, %0\n"
  337. " or %0, %5, %0\n"
  338. " .previous\n"
  339. " .section .sun_m7_2insn_patch, \"ax\"\n"
  340. " .word 661b\n"
  341. " andn %0, %6, %0\n"
  342. " or %0, %5, %0\n"
  343. " .previous\n"
  344. : "=r" (val)
  345. : "0" (val), "i" (_PAGE_CP_4U | _PAGE_CV_4U), "i" (_PAGE_E_4U),
  346. "i" (_PAGE_CP_4V | _PAGE_CV_4V), "i" (_PAGE_E_4V),
  347. "i" (_PAGE_CP_4V));
  348. return __pgprot(val);
  349. }
  350. /* Various pieces of code check for platform support by ifdef testing
  351. * on "pgprot_noncached". That's broken and should be fixed, but for
  352. * now...
  353. */
  354. #define pgprot_noncached pgprot_noncached
  355. #if defined(CONFIG_HUGETLB_PAGE) || defined(CONFIG_TRANSPARENT_HUGEPAGE)
  356. extern pte_t arch_make_huge_pte(pte_t entry, struct vm_area_struct *vma,
  357. struct page *page, int writable);
  358. #define arch_make_huge_pte arch_make_huge_pte
  359. static inline unsigned long __pte_default_huge_mask(void)
  360. {
  361. unsigned long mask;
  362. __asm__ __volatile__(
  363. "\n661: sethi %%uhi(%1), %0\n"
  364. " sllx %0, 32, %0\n"
  365. " .section .sun4v_2insn_patch, \"ax\"\n"
  366. " .word 661b\n"
  367. " mov %2, %0\n"
  368. " nop\n"
  369. " .previous\n"
  370. : "=r" (mask)
  371. : "i" (_PAGE_SZHUGE_4U), "i" (_PAGE_SZHUGE_4V));
  372. return mask;
  373. }
  374. static inline pte_t pte_mkhuge(pte_t pte)
  375. {
  376. return __pte(pte_val(pte) | __pte_default_huge_mask());
  377. }
  378. static inline bool is_default_hugetlb_pte(pte_t pte)
  379. {
  380. unsigned long mask = __pte_default_huge_mask();
  381. return (pte_val(pte) & mask) == mask;
  382. }
  383. static inline bool is_hugetlb_pmd(pmd_t pmd)
  384. {
  385. return !!(pmd_val(pmd) & _PAGE_PMD_HUGE);
  386. }
  387. static inline bool is_hugetlb_pud(pud_t pud)
  388. {
  389. return !!(pud_val(pud) & _PAGE_PUD_HUGE);
  390. }
  391. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  392. static inline pmd_t pmd_mkhuge(pmd_t pmd)
  393. {
  394. pte_t pte = __pte(pmd_val(pmd));
  395. pte = pte_mkhuge(pte);
  396. pte_val(pte) |= _PAGE_PMD_HUGE;
  397. return __pmd(pte_val(pte));
  398. }
  399. #endif
  400. #else
  401. static inline bool is_hugetlb_pte(pte_t pte)
  402. {
  403. return false;
  404. }
  405. #endif
  406. static inline pte_t pte_mkdirty(pte_t pte)
  407. {
  408. unsigned long val = pte_val(pte), tmp;
  409. __asm__ __volatile__(
  410. "\n661: or %0, %3, %0\n"
  411. " nop\n"
  412. "\n662: nop\n"
  413. " nop\n"
  414. " .section .sun4v_2insn_patch, \"ax\"\n"
  415. " .word 661b\n"
  416. " sethi %%uhi(%4), %1\n"
  417. " sllx %1, 32, %1\n"
  418. " .word 662b\n"
  419. " or %1, %%lo(%4), %1\n"
  420. " or %0, %1, %0\n"
  421. " .previous\n"
  422. : "=r" (val), "=r" (tmp)
  423. : "0" (val), "i" (_PAGE_MODIFIED_4U | _PAGE_W_4U),
  424. "i" (_PAGE_MODIFIED_4V | _PAGE_W_4V));
  425. return __pte(val);
  426. }
  427. static inline pte_t pte_mkclean(pte_t pte)
  428. {
  429. unsigned long val = pte_val(pte), tmp;
  430. __asm__ __volatile__(
  431. "\n661: andn %0, %3, %0\n"
  432. " nop\n"
  433. "\n662: nop\n"
  434. " nop\n"
  435. " .section .sun4v_2insn_patch, \"ax\"\n"
  436. " .word 661b\n"
  437. " sethi %%uhi(%4), %1\n"
  438. " sllx %1, 32, %1\n"
  439. " .word 662b\n"
  440. " or %1, %%lo(%4), %1\n"
  441. " andn %0, %1, %0\n"
  442. " .previous\n"
  443. : "=r" (val), "=r" (tmp)
  444. : "0" (val), "i" (_PAGE_MODIFIED_4U | _PAGE_W_4U),
  445. "i" (_PAGE_MODIFIED_4V | _PAGE_W_4V));
  446. return __pte(val);
  447. }
  448. static inline pte_t pte_mkwrite(pte_t pte)
  449. {
  450. unsigned long val = pte_val(pte), mask;
  451. __asm__ __volatile__(
  452. "\n661: mov %1, %0\n"
  453. " nop\n"
  454. " .section .sun4v_2insn_patch, \"ax\"\n"
  455. " .word 661b\n"
  456. " sethi %%uhi(%2), %0\n"
  457. " sllx %0, 32, %0\n"
  458. " .previous\n"
  459. : "=r" (mask)
  460. : "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
  461. return __pte(val | mask);
  462. }
  463. static inline pte_t pte_wrprotect(pte_t pte)
  464. {
  465. unsigned long val = pte_val(pte), tmp;
  466. __asm__ __volatile__(
  467. "\n661: andn %0, %3, %0\n"
  468. " nop\n"
  469. "\n662: nop\n"
  470. " nop\n"
  471. " .section .sun4v_2insn_patch, \"ax\"\n"
  472. " .word 661b\n"
  473. " sethi %%uhi(%4), %1\n"
  474. " sllx %1, 32, %1\n"
  475. " .word 662b\n"
  476. " or %1, %%lo(%4), %1\n"
  477. " andn %0, %1, %0\n"
  478. " .previous\n"
  479. : "=r" (val), "=r" (tmp)
  480. : "0" (val), "i" (_PAGE_WRITE_4U | _PAGE_W_4U),
  481. "i" (_PAGE_WRITE_4V | _PAGE_W_4V));
  482. return __pte(val);
  483. }
  484. static inline pte_t pte_mkold(pte_t pte)
  485. {
  486. unsigned long mask;
  487. __asm__ __volatile__(
  488. "\n661: mov %1, %0\n"
  489. " nop\n"
  490. " .section .sun4v_2insn_patch, \"ax\"\n"
  491. " .word 661b\n"
  492. " sethi %%uhi(%2), %0\n"
  493. " sllx %0, 32, %0\n"
  494. " .previous\n"
  495. : "=r" (mask)
  496. : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
  497. mask |= _PAGE_R;
  498. return __pte(pte_val(pte) & ~mask);
  499. }
  500. static inline pte_t pte_mkyoung(pte_t pte)
  501. {
  502. unsigned long mask;
  503. __asm__ __volatile__(
  504. "\n661: mov %1, %0\n"
  505. " nop\n"
  506. " .section .sun4v_2insn_patch, \"ax\"\n"
  507. " .word 661b\n"
  508. " sethi %%uhi(%2), %0\n"
  509. " sllx %0, 32, %0\n"
  510. " .previous\n"
  511. : "=r" (mask)
  512. : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
  513. mask |= _PAGE_R;
  514. return __pte(pte_val(pte) | mask);
  515. }
  516. static inline pte_t pte_mkspecial(pte_t pte)
  517. {
  518. pte_val(pte) |= _PAGE_SPECIAL;
  519. return pte;
  520. }
  521. static inline unsigned long pte_young(pte_t pte)
  522. {
  523. unsigned long mask;
  524. __asm__ __volatile__(
  525. "\n661: mov %1, %0\n"
  526. " nop\n"
  527. " .section .sun4v_2insn_patch, \"ax\"\n"
  528. " .word 661b\n"
  529. " sethi %%uhi(%2), %0\n"
  530. " sllx %0, 32, %0\n"
  531. " .previous\n"
  532. : "=r" (mask)
  533. : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
  534. return (pte_val(pte) & mask);
  535. }
  536. static inline unsigned long pte_dirty(pte_t pte)
  537. {
  538. unsigned long mask;
  539. __asm__ __volatile__(
  540. "\n661: mov %1, %0\n"
  541. " nop\n"
  542. " .section .sun4v_2insn_patch, \"ax\"\n"
  543. " .word 661b\n"
  544. " sethi %%uhi(%2), %0\n"
  545. " sllx %0, 32, %0\n"
  546. " .previous\n"
  547. : "=r" (mask)
  548. : "i" (_PAGE_MODIFIED_4U), "i" (_PAGE_MODIFIED_4V));
  549. return (pte_val(pte) & mask);
  550. }
  551. static inline unsigned long pte_write(pte_t pte)
  552. {
  553. unsigned long mask;
  554. __asm__ __volatile__(
  555. "\n661: mov %1, %0\n"
  556. " nop\n"
  557. " .section .sun4v_2insn_patch, \"ax\"\n"
  558. " .word 661b\n"
  559. " sethi %%uhi(%2), %0\n"
  560. " sllx %0, 32, %0\n"
  561. " .previous\n"
  562. : "=r" (mask)
  563. : "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
  564. return (pte_val(pte) & mask);
  565. }
  566. static inline unsigned long pte_exec(pte_t pte)
  567. {
  568. unsigned long mask;
  569. __asm__ __volatile__(
  570. "\n661: sethi %%hi(%1), %0\n"
  571. " .section .sun4v_1insn_patch, \"ax\"\n"
  572. " .word 661b\n"
  573. " mov %2, %0\n"
  574. " .previous\n"
  575. : "=r" (mask)
  576. : "i" (_PAGE_EXEC_4U), "i" (_PAGE_EXEC_4V));
  577. return (pte_val(pte) & mask);
  578. }
  579. static inline unsigned long pte_present(pte_t pte)
  580. {
  581. unsigned long val = pte_val(pte);
  582. __asm__ __volatile__(
  583. "\n661: and %0, %2, %0\n"
  584. " .section .sun4v_1insn_patch, \"ax\"\n"
  585. " .word 661b\n"
  586. " and %0, %3, %0\n"
  587. " .previous\n"
  588. : "=r" (val)
  589. : "0" (val), "i" (_PAGE_PRESENT_4U), "i" (_PAGE_PRESENT_4V));
  590. return val;
  591. }
  592. #define pte_accessible pte_accessible
  593. static inline unsigned long pte_accessible(struct mm_struct *mm, pte_t a)
  594. {
  595. return pte_val(a) & _PAGE_VALID;
  596. }
  597. static inline unsigned long pte_special(pte_t pte)
  598. {
  599. return pte_val(pte) & _PAGE_SPECIAL;
  600. }
  601. static inline unsigned long pmd_large(pmd_t pmd)
  602. {
  603. pte_t pte = __pte(pmd_val(pmd));
  604. return pte_val(pte) & _PAGE_PMD_HUGE;
  605. }
  606. static inline unsigned long pmd_pfn(pmd_t pmd)
  607. {
  608. pte_t pte = __pte(pmd_val(pmd));
  609. return pte_pfn(pte);
  610. }
  611. #define __HAVE_ARCH_PMD_WRITE
  612. static inline unsigned long pmd_write(pmd_t pmd)
  613. {
  614. pte_t pte = __pte(pmd_val(pmd));
  615. return pte_write(pte);
  616. }
  617. #define pud_write(pud) pte_write(__pte(pud_val(pud)))
  618. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  619. static inline unsigned long pmd_dirty(pmd_t pmd)
  620. {
  621. pte_t pte = __pte(pmd_val(pmd));
  622. return pte_dirty(pte);
  623. }
  624. static inline unsigned long pmd_young(pmd_t pmd)
  625. {
  626. pte_t pte = __pte(pmd_val(pmd));
  627. return pte_young(pte);
  628. }
  629. static inline unsigned long pmd_trans_huge(pmd_t pmd)
  630. {
  631. pte_t pte = __pte(pmd_val(pmd));
  632. return pte_val(pte) & _PAGE_PMD_HUGE;
  633. }
  634. static inline pmd_t pmd_mkold(pmd_t pmd)
  635. {
  636. pte_t pte = __pte(pmd_val(pmd));
  637. pte = pte_mkold(pte);
  638. return __pmd(pte_val(pte));
  639. }
  640. static inline pmd_t pmd_wrprotect(pmd_t pmd)
  641. {
  642. pte_t pte = __pte(pmd_val(pmd));
  643. pte = pte_wrprotect(pte);
  644. return __pmd(pte_val(pte));
  645. }
  646. static inline pmd_t pmd_mkdirty(pmd_t pmd)
  647. {
  648. pte_t pte = __pte(pmd_val(pmd));
  649. pte = pte_mkdirty(pte);
  650. return __pmd(pte_val(pte));
  651. }
  652. static inline pmd_t pmd_mkclean(pmd_t pmd)
  653. {
  654. pte_t pte = __pte(pmd_val(pmd));
  655. pte = pte_mkclean(pte);
  656. return __pmd(pte_val(pte));
  657. }
  658. static inline pmd_t pmd_mkyoung(pmd_t pmd)
  659. {
  660. pte_t pte = __pte(pmd_val(pmd));
  661. pte = pte_mkyoung(pte);
  662. return __pmd(pte_val(pte));
  663. }
  664. static inline pmd_t pmd_mkwrite(pmd_t pmd)
  665. {
  666. pte_t pte = __pte(pmd_val(pmd));
  667. pte = pte_mkwrite(pte);
  668. return __pmd(pte_val(pte));
  669. }
  670. static inline pgprot_t pmd_pgprot(pmd_t entry)
  671. {
  672. unsigned long val = pmd_val(entry);
  673. return __pgprot(val);
  674. }
  675. #endif
  676. static inline int pmd_present(pmd_t pmd)
  677. {
  678. return pmd_val(pmd) != 0UL;
  679. }
  680. #define pmd_none(pmd) (!pmd_val(pmd))
  681. /* pmd_bad() is only called on non-trans-huge PMDs. Our encoding is
  682. * very simple, it's just the physical address. PTE tables are of
  683. * size PAGE_SIZE so make sure the sub-PAGE_SIZE bits are clear and
  684. * the top bits outside of the range of any physical address size we
  685. * support are clear as well. We also validate the physical itself.
  686. */
  687. #define pmd_bad(pmd) (pmd_val(pmd) & ~PAGE_MASK)
  688. #define pud_none(pud) (!pud_val(pud))
  689. #define pud_bad(pud) (pud_val(pud) & ~PAGE_MASK)
  690. #define pgd_none(pgd) (!pgd_val(pgd))
  691. #define pgd_bad(pgd) (pgd_val(pgd) & ~PAGE_MASK)
  692. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  693. void set_pmd_at(struct mm_struct *mm, unsigned long addr,
  694. pmd_t *pmdp, pmd_t pmd);
  695. #else
  696. static inline void set_pmd_at(struct mm_struct *mm, unsigned long addr,
  697. pmd_t *pmdp, pmd_t pmd)
  698. {
  699. *pmdp = pmd;
  700. }
  701. #endif
  702. static inline void pmd_set(struct mm_struct *mm, pmd_t *pmdp, pte_t *ptep)
  703. {
  704. unsigned long val = __pa((unsigned long) (ptep));
  705. pmd_val(*pmdp) = val;
  706. }
  707. #define pud_set(pudp, pmdp) \
  708. (pud_val(*(pudp)) = (__pa((unsigned long) (pmdp))))
  709. static inline unsigned long __pmd_page(pmd_t pmd)
  710. {
  711. pte_t pte = __pte(pmd_val(pmd));
  712. unsigned long pfn;
  713. pfn = pte_pfn(pte);
  714. return ((unsigned long) __va(pfn << PAGE_SHIFT));
  715. }
  716. static inline unsigned long pud_page_vaddr(pud_t pud)
  717. {
  718. pte_t pte = __pte(pud_val(pud));
  719. unsigned long pfn;
  720. pfn = pte_pfn(pte);
  721. return ((unsigned long) __va(pfn << PAGE_SHIFT));
  722. }
  723. #define pmd_page(pmd) virt_to_page((void *)__pmd_page(pmd))
  724. #define pud_page(pud) virt_to_page((void *)pud_page_vaddr(pud))
  725. #define pmd_clear(pmdp) (pmd_val(*(pmdp)) = 0UL)
  726. #define pud_present(pud) (pud_val(pud) != 0U)
  727. #define pud_clear(pudp) (pud_val(*(pudp)) = 0UL)
  728. #define pgd_page_vaddr(pgd) \
  729. ((unsigned long) __va(pgd_val(pgd)))
  730. #define pgd_present(pgd) (pgd_val(pgd) != 0U)
  731. #define pgd_clear(pgdp) (pgd_val(*(pgdp)) = 0UL)
  732. static inline unsigned long pud_large(pud_t pud)
  733. {
  734. pte_t pte = __pte(pud_val(pud));
  735. return pte_val(pte) & _PAGE_PMD_HUGE;
  736. }
  737. static inline unsigned long pud_pfn(pud_t pud)
  738. {
  739. pte_t pte = __pte(pud_val(pud));
  740. return pte_pfn(pte);
  741. }
  742. /* Same in both SUN4V and SUN4U. */
  743. #define pte_none(pte) (!pte_val(pte))
  744. #define pgd_set(pgdp, pudp) \
  745. (pgd_val(*(pgdp)) = (__pa((unsigned long) (pudp))))
  746. /* to find an entry in a page-table-directory. */
  747. #define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD - 1))
  748. #define pgd_offset(mm, address) ((mm)->pgd + pgd_index(address))
  749. /* to find an entry in a kernel page-table-directory */
  750. #define pgd_offset_k(address) pgd_offset(&init_mm, address)
  751. /* Find an entry in the third-level page table.. */
  752. #define pud_index(address) (((address) >> PUD_SHIFT) & (PTRS_PER_PUD - 1))
  753. #define pud_offset(pgdp, address) \
  754. ((pud_t *) pgd_page_vaddr(*(pgdp)) + pud_index(address))
  755. /* Find an entry in the second-level page table.. */
  756. #define pmd_offset(pudp, address) \
  757. ((pmd_t *) pud_page_vaddr(*(pudp)) + \
  758. (((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1)))
  759. /* Find an entry in the third-level page table.. */
  760. #define pte_index(dir, address) \
  761. ((pte_t *) __pmd_page(*(dir)) + \
  762. ((address >> PAGE_SHIFT) & (PTRS_PER_PTE - 1)))
  763. #define pte_offset_kernel pte_index
  764. #define pte_offset_map pte_index
  765. #define pte_unmap(pte) do { } while (0)
  766. /* We cannot include <linux/mm_types.h> at this point yet: */
  767. extern struct mm_struct init_mm;
  768. /* Actual page table PTE updates. */
  769. void tlb_batch_add(struct mm_struct *mm, unsigned long vaddr,
  770. pte_t *ptep, pte_t orig, int fullmm,
  771. unsigned int hugepage_shift);
  772. static void maybe_tlb_batch_add(struct mm_struct *mm, unsigned long vaddr,
  773. pte_t *ptep, pte_t orig, int fullmm,
  774. unsigned int hugepage_shift)
  775. {
  776. /* It is more efficient to let flush_tlb_kernel_range()
  777. * handle init_mm tlb flushes.
  778. *
  779. * SUN4V NOTE: _PAGE_VALID is the same value in both the SUN4U
  780. * and SUN4V pte layout, so this inline test is fine.
  781. */
  782. if (likely(mm != &init_mm) && pte_accessible(mm, orig))
  783. tlb_batch_add(mm, vaddr, ptep, orig, fullmm, hugepage_shift);
  784. }
  785. #define __HAVE_ARCH_PMDP_HUGE_GET_AND_CLEAR
  786. static inline pmd_t pmdp_huge_get_and_clear(struct mm_struct *mm,
  787. unsigned long addr,
  788. pmd_t *pmdp)
  789. {
  790. pmd_t pmd = *pmdp;
  791. set_pmd_at(mm, addr, pmdp, __pmd(0UL));
  792. return pmd;
  793. }
  794. static inline void __set_pte_at(struct mm_struct *mm, unsigned long addr,
  795. pte_t *ptep, pte_t pte, int fullmm)
  796. {
  797. pte_t orig = *ptep;
  798. *ptep = pte;
  799. maybe_tlb_batch_add(mm, addr, ptep, orig, fullmm, PAGE_SHIFT);
  800. }
  801. #define set_pte_at(mm,addr,ptep,pte) \
  802. __set_pte_at((mm), (addr), (ptep), (pte), 0)
  803. #define pte_clear(mm,addr,ptep) \
  804. set_pte_at((mm), (addr), (ptep), __pte(0UL))
  805. #define __HAVE_ARCH_PTE_CLEAR_NOT_PRESENT_FULL
  806. #define pte_clear_not_present_full(mm,addr,ptep,fullmm) \
  807. __set_pte_at((mm), (addr), (ptep), __pte(0UL), (fullmm))
  808. #ifdef DCACHE_ALIASING_POSSIBLE
  809. #define __HAVE_ARCH_MOVE_PTE
  810. #define move_pte(pte, prot, old_addr, new_addr) \
  811. ({ \
  812. pte_t newpte = (pte); \
  813. if (tlb_type != hypervisor && pte_present(pte)) { \
  814. unsigned long this_pfn = pte_pfn(pte); \
  815. \
  816. if (pfn_valid(this_pfn) && \
  817. (((old_addr) ^ (new_addr)) & (1 << 13))) \
  818. flush_dcache_page_all(current->mm, \
  819. pfn_to_page(this_pfn)); \
  820. } \
  821. newpte; \
  822. })
  823. #endif
  824. extern pgd_t swapper_pg_dir[PTRS_PER_PGD];
  825. void paging_init(void);
  826. unsigned long find_ecache_flush_span(unsigned long size);
  827. struct seq_file;
  828. void mmu_info(struct seq_file *);
  829. struct vm_area_struct;
  830. void update_mmu_cache(struct vm_area_struct *, unsigned long, pte_t *);
  831. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  832. void update_mmu_cache_pmd(struct vm_area_struct *vma, unsigned long addr,
  833. pmd_t *pmd);
  834. #define __HAVE_ARCH_PMDP_INVALIDATE
  835. extern void pmdp_invalidate(struct vm_area_struct *vma, unsigned long address,
  836. pmd_t *pmdp);
  837. #define __HAVE_ARCH_PGTABLE_DEPOSIT
  838. void pgtable_trans_huge_deposit(struct mm_struct *mm, pmd_t *pmdp,
  839. pgtable_t pgtable);
  840. #define __HAVE_ARCH_PGTABLE_WITHDRAW
  841. pgtable_t pgtable_trans_huge_withdraw(struct mm_struct *mm, pmd_t *pmdp);
  842. #endif
  843. /* Encode and de-code a swap entry */
  844. #define __swp_type(entry) (((entry).val >> PAGE_SHIFT) & 0xffUL)
  845. #define __swp_offset(entry) ((entry).val >> (PAGE_SHIFT + 8UL))
  846. #define __swp_entry(type, offset) \
  847. ( (swp_entry_t) \
  848. { \
  849. (((long)(type) << PAGE_SHIFT) | \
  850. ((long)(offset) << (PAGE_SHIFT + 8UL))) \
  851. } )
  852. #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
  853. #define __swp_entry_to_pte(x) ((pte_t) { (x).val })
  854. int page_in_phys_avail(unsigned long paddr);
  855. /*
  856. * For sparc32&64, the pfn in io_remap_pfn_range() carries <iospace> in
  857. * its high 4 bits. These macros/functions put it there or get it from there.
  858. */
  859. #define MK_IOSPACE_PFN(space, pfn) (pfn | (space << (BITS_PER_LONG - 4)))
  860. #define GET_IOSPACE(pfn) (pfn >> (BITS_PER_LONG - 4))
  861. #define GET_PFN(pfn) (pfn & 0x0fffffffffffffffUL)
  862. int remap_pfn_range(struct vm_area_struct *, unsigned long, unsigned long,
  863. unsigned long, pgprot_t);
  864. static inline int io_remap_pfn_range(struct vm_area_struct *vma,
  865. unsigned long from, unsigned long pfn,
  866. unsigned long size, pgprot_t prot)
  867. {
  868. unsigned long offset = GET_PFN(pfn) << PAGE_SHIFT;
  869. int space = GET_IOSPACE(pfn);
  870. unsigned long phys_base;
  871. phys_base = offset | (((unsigned long) space) << 32UL);
  872. return remap_pfn_range(vma, from, phys_base >> PAGE_SHIFT, size, prot);
  873. }
  874. #define io_remap_pfn_range io_remap_pfn_range
  875. #include <asm/tlbflush.h>
  876. #include <asm-generic/pgtable.h>
  877. /* We provide our own get_unmapped_area to cope with VA holes and
  878. * SHM area cache aliasing for userland.
  879. */
  880. #define HAVE_ARCH_UNMAPPED_AREA
  881. #define HAVE_ARCH_UNMAPPED_AREA_TOPDOWN
  882. /* We provide a special get_unmapped_area for framebuffer mmaps to try and use
  883. * the largest alignment possible such that larget PTEs can be used.
  884. */
  885. unsigned long get_fb_unmapped_area(struct file *filp, unsigned long,
  886. unsigned long, unsigned long,
  887. unsigned long);
  888. #define HAVE_ARCH_FB_UNMAPPED_AREA
  889. void pgtable_cache_init(void);
  890. void sun4v_register_fault_status(void);
  891. void sun4v_ktsb_register(void);
  892. void __init cheetah_ecache_flush_init(void);
  893. void sun4v_patch_tlb_handlers(void);
  894. extern unsigned long cmdline_memory_size;
  895. asmlinkage void do_sparc64_fault(struct pt_regs *regs);
  896. #endif /* !(__ASSEMBLY__) */
  897. #endif /* !(_SPARC64_PGTABLE_H) */