cputable.c 70 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337
  1. /*
  2. * Copyright (C) 2001 Ben. Herrenschmidt (benh@kernel.crashing.org)
  3. *
  4. * Modifications for ppc64:
  5. * Copyright (C) 2003 Dave Engebretsen <engebret@us.ibm.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version
  10. * 2 of the License, or (at your option) any later version.
  11. */
  12. #include <linux/string.h>
  13. #include <linux/sched.h>
  14. #include <linux/threads.h>
  15. #include <linux/init.h>
  16. #include <linux/export.h>
  17. #include <linux/jump_label.h>
  18. #include <asm/oprofile_impl.h>
  19. #include <asm/cputable.h>
  20. #include <asm/prom.h> /* for PTRRELOC on ARCH=ppc */
  21. #include <asm/mmu.h>
  22. #include <asm/setup.h>
  23. static struct cpu_spec the_cpu_spec __read_mostly;
  24. struct cpu_spec* cur_cpu_spec __read_mostly = NULL;
  25. EXPORT_SYMBOL(cur_cpu_spec);
  26. /* The platform string corresponding to the real PVR */
  27. const char *powerpc_base_platform;
  28. /* NOTE:
  29. * Unlike ppc32, ppc64 will only call this once for the boot CPU, it's
  30. * the responsibility of the appropriate CPU save/restore functions to
  31. * eventually copy these settings over. Those save/restore aren't yet
  32. * part of the cputable though. That has to be fixed for both ppc32
  33. * and ppc64
  34. */
  35. #ifdef CONFIG_PPC32
  36. extern void __setup_cpu_e200(unsigned long offset, struct cpu_spec* spec);
  37. extern void __setup_cpu_e500v1(unsigned long offset, struct cpu_spec* spec);
  38. extern void __setup_cpu_e500v2(unsigned long offset, struct cpu_spec* spec);
  39. extern void __setup_cpu_e500mc(unsigned long offset, struct cpu_spec* spec);
  40. extern void __setup_cpu_440ep(unsigned long offset, struct cpu_spec* spec);
  41. extern void __setup_cpu_440epx(unsigned long offset, struct cpu_spec* spec);
  42. extern void __setup_cpu_440gx(unsigned long offset, struct cpu_spec* spec);
  43. extern void __setup_cpu_440grx(unsigned long offset, struct cpu_spec* spec);
  44. extern void __setup_cpu_440spe(unsigned long offset, struct cpu_spec* spec);
  45. extern void __setup_cpu_440x5(unsigned long offset, struct cpu_spec* spec);
  46. extern void __setup_cpu_460ex(unsigned long offset, struct cpu_spec* spec);
  47. extern void __setup_cpu_460gt(unsigned long offset, struct cpu_spec* spec);
  48. extern void __setup_cpu_460sx(unsigned long offset, struct cpu_spec *spec);
  49. extern void __setup_cpu_apm821xx(unsigned long offset, struct cpu_spec *spec);
  50. extern void __setup_cpu_603(unsigned long offset, struct cpu_spec* spec);
  51. extern void __setup_cpu_604(unsigned long offset, struct cpu_spec* spec);
  52. extern void __setup_cpu_750(unsigned long offset, struct cpu_spec* spec);
  53. extern void __setup_cpu_750cx(unsigned long offset, struct cpu_spec* spec);
  54. extern void __setup_cpu_750fx(unsigned long offset, struct cpu_spec* spec);
  55. extern void __setup_cpu_7400(unsigned long offset, struct cpu_spec* spec);
  56. extern void __setup_cpu_7410(unsigned long offset, struct cpu_spec* spec);
  57. extern void __setup_cpu_745x(unsigned long offset, struct cpu_spec* spec);
  58. #endif /* CONFIG_PPC32 */
  59. #ifdef CONFIG_PPC64
  60. extern void __setup_cpu_ppc970(unsigned long offset, struct cpu_spec* spec);
  61. extern void __setup_cpu_ppc970MP(unsigned long offset, struct cpu_spec* spec);
  62. extern void __setup_cpu_pa6t(unsigned long offset, struct cpu_spec* spec);
  63. extern void __restore_cpu_pa6t(void);
  64. extern void __restore_cpu_ppc970(void);
  65. extern void __setup_cpu_power7(unsigned long offset, struct cpu_spec* spec);
  66. extern void __restore_cpu_power7(void);
  67. extern void __setup_cpu_power8(unsigned long offset, struct cpu_spec* spec);
  68. extern void __restore_cpu_power8(void);
  69. extern void __setup_cpu_power9(unsigned long offset, struct cpu_spec* spec);
  70. extern void __restore_cpu_power9(void);
  71. extern void __flush_tlb_power7(unsigned int action);
  72. extern void __flush_tlb_power8(unsigned int action);
  73. extern void __flush_tlb_power9(unsigned int action);
  74. extern long __machine_check_early_realmode_p7(struct pt_regs *regs);
  75. extern long __machine_check_early_realmode_p8(struct pt_regs *regs);
  76. extern long __machine_check_early_realmode_p9(struct pt_regs *regs);
  77. #endif /* CONFIG_PPC64 */
  78. #if defined(CONFIG_E500)
  79. extern void __setup_cpu_e5500(unsigned long offset, struct cpu_spec* spec);
  80. extern void __setup_cpu_e6500(unsigned long offset, struct cpu_spec* spec);
  81. extern void __restore_cpu_e5500(void);
  82. extern void __restore_cpu_e6500(void);
  83. #endif /* CONFIG_E500 */
  84. /* This table only contains "desktop" CPUs, it need to be filled with embedded
  85. * ones as well...
  86. */
  87. #define COMMON_USER (PPC_FEATURE_32 | PPC_FEATURE_HAS_FPU | \
  88. PPC_FEATURE_HAS_MMU)
  89. #define COMMON_USER_PPC64 (COMMON_USER | PPC_FEATURE_64)
  90. #define COMMON_USER_POWER4 (COMMON_USER_PPC64 | PPC_FEATURE_POWER4)
  91. #define COMMON_USER_POWER5 (COMMON_USER_PPC64 | PPC_FEATURE_POWER5 |\
  92. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP)
  93. #define COMMON_USER_POWER5_PLUS (COMMON_USER_PPC64 | PPC_FEATURE_POWER5_PLUS|\
  94. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP)
  95. #define COMMON_USER_POWER6 (COMMON_USER_PPC64 | PPC_FEATURE_ARCH_2_05 |\
  96. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP | \
  97. PPC_FEATURE_TRUE_LE | \
  98. PPC_FEATURE_PSERIES_PERFMON_COMPAT)
  99. #define COMMON_USER_POWER7 (COMMON_USER_PPC64 | PPC_FEATURE_ARCH_2_06 |\
  100. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP | \
  101. PPC_FEATURE_TRUE_LE | \
  102. PPC_FEATURE_PSERIES_PERFMON_COMPAT)
  103. #define COMMON_USER2_POWER7 (PPC_FEATURE2_DSCR)
  104. #define COMMON_USER_POWER8 (COMMON_USER_PPC64 | PPC_FEATURE_ARCH_2_06 |\
  105. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP | \
  106. PPC_FEATURE_TRUE_LE | \
  107. PPC_FEATURE_PSERIES_PERFMON_COMPAT)
  108. #define COMMON_USER2_POWER8 (PPC_FEATURE2_ARCH_2_07 | \
  109. PPC_FEATURE2_HTM_COMP | \
  110. PPC_FEATURE2_HTM_NOSC_COMP | \
  111. PPC_FEATURE2_DSCR | \
  112. PPC_FEATURE2_ISEL | PPC_FEATURE2_TAR | \
  113. PPC_FEATURE2_VEC_CRYPTO)
  114. #define COMMON_USER_PA6T (COMMON_USER_PPC64 | PPC_FEATURE_PA6T |\
  115. PPC_FEATURE_TRUE_LE | \
  116. PPC_FEATURE_HAS_ALTIVEC_COMP)
  117. #define COMMON_USER_POWER9 COMMON_USER_POWER8
  118. #define COMMON_USER2_POWER9 (COMMON_USER2_POWER8 | \
  119. PPC_FEATURE2_ARCH_3_00 | \
  120. PPC_FEATURE2_HAS_IEEE128 | \
  121. PPC_FEATURE2_DARN )
  122. #ifdef CONFIG_PPC_BOOK3E_64
  123. #define COMMON_USER_BOOKE (COMMON_USER_PPC64 | PPC_FEATURE_BOOKE)
  124. #else
  125. #define COMMON_USER_BOOKE (PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU | \
  126. PPC_FEATURE_BOOKE)
  127. #endif
  128. static struct cpu_spec __initdata cpu_specs[] = {
  129. #ifdef CONFIG_PPC_BOOK3S_64
  130. { /* Power4 */
  131. .pvr_mask = 0xffff0000,
  132. .pvr_value = 0x00350000,
  133. .cpu_name = "POWER4 (gp)",
  134. .cpu_features = CPU_FTRS_POWER4,
  135. .cpu_user_features = COMMON_USER_POWER4,
  136. .mmu_features = MMU_FTRS_POWER4 | MMU_FTR_TLBIE_CROP_VA,
  137. .icache_bsize = 128,
  138. .dcache_bsize = 128,
  139. .num_pmcs = 8,
  140. .pmc_type = PPC_PMC_IBM,
  141. .oprofile_cpu_type = "ppc64/power4",
  142. .oprofile_type = PPC_OPROFILE_POWER4,
  143. .platform = "power4",
  144. },
  145. { /* Power4+ */
  146. .pvr_mask = 0xffff0000,
  147. .pvr_value = 0x00380000,
  148. .cpu_name = "POWER4+ (gq)",
  149. .cpu_features = CPU_FTRS_POWER4,
  150. .cpu_user_features = COMMON_USER_POWER4,
  151. .mmu_features = MMU_FTRS_POWER4 | MMU_FTR_TLBIE_CROP_VA,
  152. .icache_bsize = 128,
  153. .dcache_bsize = 128,
  154. .num_pmcs = 8,
  155. .pmc_type = PPC_PMC_IBM,
  156. .oprofile_cpu_type = "ppc64/power4",
  157. .oprofile_type = PPC_OPROFILE_POWER4,
  158. .platform = "power4",
  159. },
  160. { /* PPC970 */
  161. .pvr_mask = 0xffff0000,
  162. .pvr_value = 0x00390000,
  163. .cpu_name = "PPC970",
  164. .cpu_features = CPU_FTRS_PPC970,
  165. .cpu_user_features = COMMON_USER_POWER4 |
  166. PPC_FEATURE_HAS_ALTIVEC_COMP,
  167. .mmu_features = MMU_FTRS_PPC970,
  168. .icache_bsize = 128,
  169. .dcache_bsize = 128,
  170. .num_pmcs = 8,
  171. .pmc_type = PPC_PMC_IBM,
  172. .cpu_setup = __setup_cpu_ppc970,
  173. .cpu_restore = __restore_cpu_ppc970,
  174. .oprofile_cpu_type = "ppc64/970",
  175. .oprofile_type = PPC_OPROFILE_POWER4,
  176. .platform = "ppc970",
  177. },
  178. { /* PPC970FX */
  179. .pvr_mask = 0xffff0000,
  180. .pvr_value = 0x003c0000,
  181. .cpu_name = "PPC970FX",
  182. .cpu_features = CPU_FTRS_PPC970,
  183. .cpu_user_features = COMMON_USER_POWER4 |
  184. PPC_FEATURE_HAS_ALTIVEC_COMP,
  185. .mmu_features = MMU_FTRS_PPC970,
  186. .icache_bsize = 128,
  187. .dcache_bsize = 128,
  188. .num_pmcs = 8,
  189. .pmc_type = PPC_PMC_IBM,
  190. .cpu_setup = __setup_cpu_ppc970,
  191. .cpu_restore = __restore_cpu_ppc970,
  192. .oprofile_cpu_type = "ppc64/970",
  193. .oprofile_type = PPC_OPROFILE_POWER4,
  194. .platform = "ppc970",
  195. },
  196. { /* PPC970MP DD1.0 - no DEEPNAP, use regular 970 init */
  197. .pvr_mask = 0xffffffff,
  198. .pvr_value = 0x00440100,
  199. .cpu_name = "PPC970MP",
  200. .cpu_features = CPU_FTRS_PPC970,
  201. .cpu_user_features = COMMON_USER_POWER4 |
  202. PPC_FEATURE_HAS_ALTIVEC_COMP,
  203. .mmu_features = MMU_FTRS_PPC970,
  204. .icache_bsize = 128,
  205. .dcache_bsize = 128,
  206. .num_pmcs = 8,
  207. .pmc_type = PPC_PMC_IBM,
  208. .cpu_setup = __setup_cpu_ppc970,
  209. .cpu_restore = __restore_cpu_ppc970,
  210. .oprofile_cpu_type = "ppc64/970MP",
  211. .oprofile_type = PPC_OPROFILE_POWER4,
  212. .platform = "ppc970",
  213. },
  214. { /* PPC970MP */
  215. .pvr_mask = 0xffff0000,
  216. .pvr_value = 0x00440000,
  217. .cpu_name = "PPC970MP",
  218. .cpu_features = CPU_FTRS_PPC970,
  219. .cpu_user_features = COMMON_USER_POWER4 |
  220. PPC_FEATURE_HAS_ALTIVEC_COMP,
  221. .mmu_features = MMU_FTRS_PPC970,
  222. .icache_bsize = 128,
  223. .dcache_bsize = 128,
  224. .num_pmcs = 8,
  225. .pmc_type = PPC_PMC_IBM,
  226. .cpu_setup = __setup_cpu_ppc970MP,
  227. .cpu_restore = __restore_cpu_ppc970,
  228. .oprofile_cpu_type = "ppc64/970MP",
  229. .oprofile_type = PPC_OPROFILE_POWER4,
  230. .platform = "ppc970",
  231. },
  232. { /* PPC970GX */
  233. .pvr_mask = 0xffff0000,
  234. .pvr_value = 0x00450000,
  235. .cpu_name = "PPC970GX",
  236. .cpu_features = CPU_FTRS_PPC970,
  237. .cpu_user_features = COMMON_USER_POWER4 |
  238. PPC_FEATURE_HAS_ALTIVEC_COMP,
  239. .mmu_features = MMU_FTRS_PPC970,
  240. .icache_bsize = 128,
  241. .dcache_bsize = 128,
  242. .num_pmcs = 8,
  243. .pmc_type = PPC_PMC_IBM,
  244. .cpu_setup = __setup_cpu_ppc970,
  245. .oprofile_cpu_type = "ppc64/970",
  246. .oprofile_type = PPC_OPROFILE_POWER4,
  247. .platform = "ppc970",
  248. },
  249. { /* Power5 GR */
  250. .pvr_mask = 0xffff0000,
  251. .pvr_value = 0x003a0000,
  252. .cpu_name = "POWER5 (gr)",
  253. .cpu_features = CPU_FTRS_POWER5,
  254. .cpu_user_features = COMMON_USER_POWER5,
  255. .mmu_features = MMU_FTRS_POWER5,
  256. .icache_bsize = 128,
  257. .dcache_bsize = 128,
  258. .num_pmcs = 6,
  259. .pmc_type = PPC_PMC_IBM,
  260. .oprofile_cpu_type = "ppc64/power5",
  261. .oprofile_type = PPC_OPROFILE_POWER4,
  262. /* SIHV / SIPR bits are implemented on POWER4+ (GQ)
  263. * and above but only works on POWER5 and above
  264. */
  265. .oprofile_mmcra_sihv = MMCRA_SIHV,
  266. .oprofile_mmcra_sipr = MMCRA_SIPR,
  267. .platform = "power5",
  268. },
  269. { /* Power5++ */
  270. .pvr_mask = 0xffffff00,
  271. .pvr_value = 0x003b0300,
  272. .cpu_name = "POWER5+ (gs)",
  273. .cpu_features = CPU_FTRS_POWER5,
  274. .cpu_user_features = COMMON_USER_POWER5_PLUS,
  275. .mmu_features = MMU_FTRS_POWER5,
  276. .icache_bsize = 128,
  277. .dcache_bsize = 128,
  278. .num_pmcs = 6,
  279. .oprofile_cpu_type = "ppc64/power5++",
  280. .oprofile_type = PPC_OPROFILE_POWER4,
  281. .oprofile_mmcra_sihv = MMCRA_SIHV,
  282. .oprofile_mmcra_sipr = MMCRA_SIPR,
  283. .platform = "power5+",
  284. },
  285. { /* Power5 GS */
  286. .pvr_mask = 0xffff0000,
  287. .pvr_value = 0x003b0000,
  288. .cpu_name = "POWER5+ (gs)",
  289. .cpu_features = CPU_FTRS_POWER5,
  290. .cpu_user_features = COMMON_USER_POWER5_PLUS,
  291. .mmu_features = MMU_FTRS_POWER5,
  292. .icache_bsize = 128,
  293. .dcache_bsize = 128,
  294. .num_pmcs = 6,
  295. .pmc_type = PPC_PMC_IBM,
  296. .oprofile_cpu_type = "ppc64/power5+",
  297. .oprofile_type = PPC_OPROFILE_POWER4,
  298. .oprofile_mmcra_sihv = MMCRA_SIHV,
  299. .oprofile_mmcra_sipr = MMCRA_SIPR,
  300. .platform = "power5+",
  301. },
  302. { /* POWER6 in P5+ mode; 2.04-compliant processor */
  303. .pvr_mask = 0xffffffff,
  304. .pvr_value = 0x0f000001,
  305. .cpu_name = "POWER5+",
  306. .cpu_features = CPU_FTRS_POWER5,
  307. .cpu_user_features = COMMON_USER_POWER5_PLUS,
  308. .mmu_features = MMU_FTRS_POWER5,
  309. .icache_bsize = 128,
  310. .dcache_bsize = 128,
  311. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  312. .oprofile_type = PPC_OPROFILE_POWER4,
  313. .platform = "power5+",
  314. },
  315. { /* Power6 */
  316. .pvr_mask = 0xffff0000,
  317. .pvr_value = 0x003e0000,
  318. .cpu_name = "POWER6 (raw)",
  319. .cpu_features = CPU_FTRS_POWER6,
  320. .cpu_user_features = COMMON_USER_POWER6 |
  321. PPC_FEATURE_POWER6_EXT,
  322. .mmu_features = MMU_FTRS_POWER6,
  323. .icache_bsize = 128,
  324. .dcache_bsize = 128,
  325. .num_pmcs = 6,
  326. .pmc_type = PPC_PMC_IBM,
  327. .oprofile_cpu_type = "ppc64/power6",
  328. .oprofile_type = PPC_OPROFILE_POWER4,
  329. .oprofile_mmcra_sihv = POWER6_MMCRA_SIHV,
  330. .oprofile_mmcra_sipr = POWER6_MMCRA_SIPR,
  331. .oprofile_mmcra_clear = POWER6_MMCRA_THRM |
  332. POWER6_MMCRA_OTHER,
  333. .platform = "power6x",
  334. },
  335. { /* 2.05-compliant processor, i.e. Power6 "architected" mode */
  336. .pvr_mask = 0xffffffff,
  337. .pvr_value = 0x0f000002,
  338. .cpu_name = "POWER6 (architected)",
  339. .cpu_features = CPU_FTRS_POWER6,
  340. .cpu_user_features = COMMON_USER_POWER6,
  341. .mmu_features = MMU_FTRS_POWER6,
  342. .icache_bsize = 128,
  343. .dcache_bsize = 128,
  344. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  345. .oprofile_type = PPC_OPROFILE_POWER4,
  346. .platform = "power6",
  347. },
  348. { /* 2.06-compliant processor, i.e. Power7 "architected" mode */
  349. .pvr_mask = 0xffffffff,
  350. .pvr_value = 0x0f000003,
  351. .cpu_name = "POWER7 (architected)",
  352. .cpu_features = CPU_FTRS_POWER7,
  353. .cpu_user_features = COMMON_USER_POWER7,
  354. .cpu_user_features2 = COMMON_USER2_POWER7,
  355. .mmu_features = MMU_FTRS_POWER7,
  356. .icache_bsize = 128,
  357. .dcache_bsize = 128,
  358. .oprofile_type = PPC_OPROFILE_POWER4,
  359. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  360. .cpu_setup = __setup_cpu_power7,
  361. .cpu_restore = __restore_cpu_power7,
  362. .flush_tlb = __flush_tlb_power7,
  363. .machine_check_early = __machine_check_early_realmode_p7,
  364. .platform = "power7",
  365. },
  366. { /* 2.07-compliant processor, i.e. Power8 "architected" mode */
  367. .pvr_mask = 0xffffffff,
  368. .pvr_value = 0x0f000004,
  369. .cpu_name = "POWER8 (architected)",
  370. .cpu_features = CPU_FTRS_POWER8,
  371. .cpu_user_features = COMMON_USER_POWER8,
  372. .cpu_user_features2 = COMMON_USER2_POWER8,
  373. .mmu_features = MMU_FTRS_POWER8,
  374. .icache_bsize = 128,
  375. .dcache_bsize = 128,
  376. .oprofile_type = PPC_OPROFILE_INVALID,
  377. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  378. .cpu_setup = __setup_cpu_power8,
  379. .cpu_restore = __restore_cpu_power8,
  380. .flush_tlb = __flush_tlb_power8,
  381. .machine_check_early = __machine_check_early_realmode_p8,
  382. .platform = "power8",
  383. },
  384. { /* 3.00-compliant processor, i.e. Power9 "architected" mode */
  385. .pvr_mask = 0xffffffff,
  386. .pvr_value = 0x0f000005,
  387. .cpu_name = "POWER9 (architected)",
  388. .cpu_features = CPU_FTRS_POWER9,
  389. .cpu_user_features = COMMON_USER_POWER9,
  390. .cpu_user_features2 = COMMON_USER2_POWER9,
  391. .mmu_features = MMU_FTRS_POWER9,
  392. .icache_bsize = 128,
  393. .dcache_bsize = 128,
  394. .oprofile_type = PPC_OPROFILE_INVALID,
  395. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  396. .cpu_setup = __setup_cpu_power9,
  397. .cpu_restore = __restore_cpu_power9,
  398. .flush_tlb = __flush_tlb_power9,
  399. .platform = "power9",
  400. },
  401. { /* Power7 */
  402. .pvr_mask = 0xffff0000,
  403. .pvr_value = 0x003f0000,
  404. .cpu_name = "POWER7 (raw)",
  405. .cpu_features = CPU_FTRS_POWER7,
  406. .cpu_user_features = COMMON_USER_POWER7,
  407. .cpu_user_features2 = COMMON_USER2_POWER7,
  408. .mmu_features = MMU_FTRS_POWER7,
  409. .icache_bsize = 128,
  410. .dcache_bsize = 128,
  411. .num_pmcs = 6,
  412. .pmc_type = PPC_PMC_IBM,
  413. .oprofile_cpu_type = "ppc64/power7",
  414. .oprofile_type = PPC_OPROFILE_POWER4,
  415. .cpu_setup = __setup_cpu_power7,
  416. .cpu_restore = __restore_cpu_power7,
  417. .flush_tlb = __flush_tlb_power7,
  418. .machine_check_early = __machine_check_early_realmode_p7,
  419. .platform = "power7",
  420. },
  421. { /* Power7+ */
  422. .pvr_mask = 0xffff0000,
  423. .pvr_value = 0x004A0000,
  424. .cpu_name = "POWER7+ (raw)",
  425. .cpu_features = CPU_FTRS_POWER7,
  426. .cpu_user_features = COMMON_USER_POWER7,
  427. .cpu_user_features2 = COMMON_USER2_POWER7,
  428. .mmu_features = MMU_FTRS_POWER7,
  429. .icache_bsize = 128,
  430. .dcache_bsize = 128,
  431. .num_pmcs = 6,
  432. .pmc_type = PPC_PMC_IBM,
  433. .oprofile_cpu_type = "ppc64/power7",
  434. .oprofile_type = PPC_OPROFILE_POWER4,
  435. .cpu_setup = __setup_cpu_power7,
  436. .cpu_restore = __restore_cpu_power7,
  437. .flush_tlb = __flush_tlb_power7,
  438. .machine_check_early = __machine_check_early_realmode_p7,
  439. .platform = "power7+",
  440. },
  441. { /* Power8E */
  442. .pvr_mask = 0xffff0000,
  443. .pvr_value = 0x004b0000,
  444. .cpu_name = "POWER8E (raw)",
  445. .cpu_features = CPU_FTRS_POWER8E,
  446. .cpu_user_features = COMMON_USER_POWER8,
  447. .cpu_user_features2 = COMMON_USER2_POWER8,
  448. .mmu_features = MMU_FTRS_POWER8,
  449. .icache_bsize = 128,
  450. .dcache_bsize = 128,
  451. .num_pmcs = 6,
  452. .pmc_type = PPC_PMC_IBM,
  453. .oprofile_cpu_type = "ppc64/power8",
  454. .oprofile_type = PPC_OPROFILE_INVALID,
  455. .cpu_setup = __setup_cpu_power8,
  456. .cpu_restore = __restore_cpu_power8,
  457. .flush_tlb = __flush_tlb_power8,
  458. .machine_check_early = __machine_check_early_realmode_p8,
  459. .platform = "power8",
  460. },
  461. { /* Power8NVL */
  462. .pvr_mask = 0xffff0000,
  463. .pvr_value = 0x004c0000,
  464. .cpu_name = "POWER8NVL (raw)",
  465. .cpu_features = CPU_FTRS_POWER8,
  466. .cpu_user_features = COMMON_USER_POWER8,
  467. .cpu_user_features2 = COMMON_USER2_POWER8,
  468. .mmu_features = MMU_FTRS_POWER8,
  469. .icache_bsize = 128,
  470. .dcache_bsize = 128,
  471. .num_pmcs = 6,
  472. .pmc_type = PPC_PMC_IBM,
  473. .oprofile_cpu_type = "ppc64/power8",
  474. .oprofile_type = PPC_OPROFILE_INVALID,
  475. .cpu_setup = __setup_cpu_power8,
  476. .cpu_restore = __restore_cpu_power8,
  477. .flush_tlb = __flush_tlb_power8,
  478. .machine_check_early = __machine_check_early_realmode_p8,
  479. .platform = "power8",
  480. },
  481. { /* Power8 DD1: Does not support doorbell IPIs */
  482. .pvr_mask = 0xffffff00,
  483. .pvr_value = 0x004d0100,
  484. .cpu_name = "POWER8 (raw)",
  485. .cpu_features = CPU_FTRS_POWER8_DD1,
  486. .cpu_user_features = COMMON_USER_POWER8,
  487. .cpu_user_features2 = COMMON_USER2_POWER8,
  488. .mmu_features = MMU_FTRS_POWER8,
  489. .icache_bsize = 128,
  490. .dcache_bsize = 128,
  491. .num_pmcs = 6,
  492. .pmc_type = PPC_PMC_IBM,
  493. .oprofile_cpu_type = "ppc64/power8",
  494. .oprofile_type = PPC_OPROFILE_INVALID,
  495. .cpu_setup = __setup_cpu_power8,
  496. .cpu_restore = __restore_cpu_power8,
  497. .flush_tlb = __flush_tlb_power8,
  498. .machine_check_early = __machine_check_early_realmode_p8,
  499. .platform = "power8",
  500. },
  501. { /* Power8 */
  502. .pvr_mask = 0xffff0000,
  503. .pvr_value = 0x004d0000,
  504. .cpu_name = "POWER8 (raw)",
  505. .cpu_features = CPU_FTRS_POWER8,
  506. .cpu_user_features = COMMON_USER_POWER8,
  507. .cpu_user_features2 = COMMON_USER2_POWER8,
  508. .mmu_features = MMU_FTRS_POWER8,
  509. .icache_bsize = 128,
  510. .dcache_bsize = 128,
  511. .num_pmcs = 6,
  512. .pmc_type = PPC_PMC_IBM,
  513. .oprofile_cpu_type = "ppc64/power8",
  514. .oprofile_type = PPC_OPROFILE_INVALID,
  515. .cpu_setup = __setup_cpu_power8,
  516. .cpu_restore = __restore_cpu_power8,
  517. .flush_tlb = __flush_tlb_power8,
  518. .machine_check_early = __machine_check_early_realmode_p8,
  519. .platform = "power8",
  520. },
  521. { /* Power9 DD1*/
  522. .pvr_mask = 0xffffff00,
  523. .pvr_value = 0x004e0100,
  524. .cpu_name = "POWER9 (raw)",
  525. .cpu_features = CPU_FTRS_POWER9_DD1,
  526. .cpu_user_features = COMMON_USER_POWER9,
  527. .cpu_user_features2 = COMMON_USER2_POWER9,
  528. .mmu_features = MMU_FTRS_POWER9,
  529. .icache_bsize = 128,
  530. .dcache_bsize = 128,
  531. .num_pmcs = 6,
  532. .pmc_type = PPC_PMC_IBM,
  533. .oprofile_cpu_type = "ppc64/power9",
  534. .oprofile_type = PPC_OPROFILE_INVALID,
  535. .cpu_setup = __setup_cpu_power9,
  536. .cpu_restore = __restore_cpu_power9,
  537. .flush_tlb = __flush_tlb_power9,
  538. .machine_check_early = __machine_check_early_realmode_p9,
  539. .platform = "power9",
  540. },
  541. { /* Power9 */
  542. .pvr_mask = 0xffff0000,
  543. .pvr_value = 0x004e0000,
  544. .cpu_name = "POWER9 (raw)",
  545. .cpu_features = CPU_FTRS_POWER9,
  546. .cpu_user_features = COMMON_USER_POWER9,
  547. .cpu_user_features2 = COMMON_USER2_POWER9,
  548. .mmu_features = MMU_FTRS_POWER9,
  549. .icache_bsize = 128,
  550. .dcache_bsize = 128,
  551. .num_pmcs = 6,
  552. .pmc_type = PPC_PMC_IBM,
  553. .oprofile_cpu_type = "ppc64/power9",
  554. .oprofile_type = PPC_OPROFILE_INVALID,
  555. .cpu_setup = __setup_cpu_power9,
  556. .cpu_restore = __restore_cpu_power9,
  557. .flush_tlb = __flush_tlb_power9,
  558. .machine_check_early = __machine_check_early_realmode_p9,
  559. .platform = "power9",
  560. },
  561. { /* Cell Broadband Engine */
  562. .pvr_mask = 0xffff0000,
  563. .pvr_value = 0x00700000,
  564. .cpu_name = "Cell Broadband Engine",
  565. .cpu_features = CPU_FTRS_CELL,
  566. .cpu_user_features = COMMON_USER_PPC64 |
  567. PPC_FEATURE_CELL | PPC_FEATURE_HAS_ALTIVEC_COMP |
  568. PPC_FEATURE_SMT,
  569. .mmu_features = MMU_FTRS_CELL,
  570. .icache_bsize = 128,
  571. .dcache_bsize = 128,
  572. .num_pmcs = 4,
  573. .pmc_type = PPC_PMC_IBM,
  574. .oprofile_cpu_type = "ppc64/cell-be",
  575. .oprofile_type = PPC_OPROFILE_CELL,
  576. .platform = "ppc-cell-be",
  577. },
  578. { /* PA Semi PA6T */
  579. .pvr_mask = 0x7fff0000,
  580. .pvr_value = 0x00900000,
  581. .cpu_name = "PA6T",
  582. .cpu_features = CPU_FTRS_PA6T,
  583. .cpu_user_features = COMMON_USER_PA6T,
  584. .mmu_features = MMU_FTRS_PA6T,
  585. .icache_bsize = 64,
  586. .dcache_bsize = 64,
  587. .num_pmcs = 6,
  588. .pmc_type = PPC_PMC_PA6T,
  589. .cpu_setup = __setup_cpu_pa6t,
  590. .cpu_restore = __restore_cpu_pa6t,
  591. .oprofile_cpu_type = "ppc64/pa6t",
  592. .oprofile_type = PPC_OPROFILE_PA6T,
  593. .platform = "pa6t",
  594. },
  595. { /* default match */
  596. .pvr_mask = 0x00000000,
  597. .pvr_value = 0x00000000,
  598. .cpu_name = "POWER4 (compatible)",
  599. .cpu_features = CPU_FTRS_COMPATIBLE,
  600. .cpu_user_features = COMMON_USER_PPC64,
  601. .mmu_features = MMU_FTRS_DEFAULT_HPTE_ARCH_V2,
  602. .icache_bsize = 128,
  603. .dcache_bsize = 128,
  604. .num_pmcs = 6,
  605. .pmc_type = PPC_PMC_IBM,
  606. .platform = "power4",
  607. }
  608. #endif /* CONFIG_PPC_BOOK3S_64 */
  609. #ifdef CONFIG_PPC32
  610. #ifdef CONFIG_PPC_BOOK3S_32
  611. { /* 601 */
  612. .pvr_mask = 0xffff0000,
  613. .pvr_value = 0x00010000,
  614. .cpu_name = "601",
  615. .cpu_features = CPU_FTRS_PPC601,
  616. .cpu_user_features = COMMON_USER | PPC_FEATURE_601_INSTR |
  617. PPC_FEATURE_UNIFIED_CACHE | PPC_FEATURE_NO_TB,
  618. .mmu_features = MMU_FTR_HPTE_TABLE,
  619. .icache_bsize = 32,
  620. .dcache_bsize = 32,
  621. .machine_check = machine_check_generic,
  622. .platform = "ppc601",
  623. },
  624. { /* 603 */
  625. .pvr_mask = 0xffff0000,
  626. .pvr_value = 0x00030000,
  627. .cpu_name = "603",
  628. .cpu_features = CPU_FTRS_603,
  629. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  630. .mmu_features = 0,
  631. .icache_bsize = 32,
  632. .dcache_bsize = 32,
  633. .cpu_setup = __setup_cpu_603,
  634. .machine_check = machine_check_generic,
  635. .platform = "ppc603",
  636. },
  637. { /* 603e */
  638. .pvr_mask = 0xffff0000,
  639. .pvr_value = 0x00060000,
  640. .cpu_name = "603e",
  641. .cpu_features = CPU_FTRS_603,
  642. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  643. .mmu_features = 0,
  644. .icache_bsize = 32,
  645. .dcache_bsize = 32,
  646. .cpu_setup = __setup_cpu_603,
  647. .machine_check = machine_check_generic,
  648. .platform = "ppc603",
  649. },
  650. { /* 603ev */
  651. .pvr_mask = 0xffff0000,
  652. .pvr_value = 0x00070000,
  653. .cpu_name = "603ev",
  654. .cpu_features = CPU_FTRS_603,
  655. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  656. .mmu_features = 0,
  657. .icache_bsize = 32,
  658. .dcache_bsize = 32,
  659. .cpu_setup = __setup_cpu_603,
  660. .machine_check = machine_check_generic,
  661. .platform = "ppc603",
  662. },
  663. { /* 604 */
  664. .pvr_mask = 0xffff0000,
  665. .pvr_value = 0x00040000,
  666. .cpu_name = "604",
  667. .cpu_features = CPU_FTRS_604,
  668. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  669. .mmu_features = MMU_FTR_HPTE_TABLE,
  670. .icache_bsize = 32,
  671. .dcache_bsize = 32,
  672. .num_pmcs = 2,
  673. .cpu_setup = __setup_cpu_604,
  674. .machine_check = machine_check_generic,
  675. .platform = "ppc604",
  676. },
  677. { /* 604e */
  678. .pvr_mask = 0xfffff000,
  679. .pvr_value = 0x00090000,
  680. .cpu_name = "604e",
  681. .cpu_features = CPU_FTRS_604,
  682. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  683. .mmu_features = MMU_FTR_HPTE_TABLE,
  684. .icache_bsize = 32,
  685. .dcache_bsize = 32,
  686. .num_pmcs = 4,
  687. .cpu_setup = __setup_cpu_604,
  688. .machine_check = machine_check_generic,
  689. .platform = "ppc604",
  690. },
  691. { /* 604r */
  692. .pvr_mask = 0xffff0000,
  693. .pvr_value = 0x00090000,
  694. .cpu_name = "604r",
  695. .cpu_features = CPU_FTRS_604,
  696. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  697. .mmu_features = MMU_FTR_HPTE_TABLE,
  698. .icache_bsize = 32,
  699. .dcache_bsize = 32,
  700. .num_pmcs = 4,
  701. .cpu_setup = __setup_cpu_604,
  702. .machine_check = machine_check_generic,
  703. .platform = "ppc604",
  704. },
  705. { /* 604ev */
  706. .pvr_mask = 0xffff0000,
  707. .pvr_value = 0x000a0000,
  708. .cpu_name = "604ev",
  709. .cpu_features = CPU_FTRS_604,
  710. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  711. .mmu_features = MMU_FTR_HPTE_TABLE,
  712. .icache_bsize = 32,
  713. .dcache_bsize = 32,
  714. .num_pmcs = 4,
  715. .cpu_setup = __setup_cpu_604,
  716. .machine_check = machine_check_generic,
  717. .platform = "ppc604",
  718. },
  719. { /* 740/750 (0x4202, don't support TAU ?) */
  720. .pvr_mask = 0xffffffff,
  721. .pvr_value = 0x00084202,
  722. .cpu_name = "740/750",
  723. .cpu_features = CPU_FTRS_740_NOTAU,
  724. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  725. .mmu_features = MMU_FTR_HPTE_TABLE,
  726. .icache_bsize = 32,
  727. .dcache_bsize = 32,
  728. .num_pmcs = 4,
  729. .cpu_setup = __setup_cpu_750,
  730. .machine_check = machine_check_generic,
  731. .platform = "ppc750",
  732. },
  733. { /* 750CX (80100 and 8010x?) */
  734. .pvr_mask = 0xfffffff0,
  735. .pvr_value = 0x00080100,
  736. .cpu_name = "750CX",
  737. .cpu_features = CPU_FTRS_750,
  738. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  739. .mmu_features = MMU_FTR_HPTE_TABLE,
  740. .icache_bsize = 32,
  741. .dcache_bsize = 32,
  742. .num_pmcs = 4,
  743. .cpu_setup = __setup_cpu_750cx,
  744. .machine_check = machine_check_generic,
  745. .platform = "ppc750",
  746. },
  747. { /* 750CX (82201 and 82202) */
  748. .pvr_mask = 0xfffffff0,
  749. .pvr_value = 0x00082200,
  750. .cpu_name = "750CX",
  751. .cpu_features = CPU_FTRS_750,
  752. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  753. .mmu_features = MMU_FTR_HPTE_TABLE,
  754. .icache_bsize = 32,
  755. .dcache_bsize = 32,
  756. .num_pmcs = 4,
  757. .pmc_type = PPC_PMC_IBM,
  758. .cpu_setup = __setup_cpu_750cx,
  759. .machine_check = machine_check_generic,
  760. .platform = "ppc750",
  761. },
  762. { /* 750CXe (82214) */
  763. .pvr_mask = 0xfffffff0,
  764. .pvr_value = 0x00082210,
  765. .cpu_name = "750CXe",
  766. .cpu_features = CPU_FTRS_750,
  767. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  768. .mmu_features = MMU_FTR_HPTE_TABLE,
  769. .icache_bsize = 32,
  770. .dcache_bsize = 32,
  771. .num_pmcs = 4,
  772. .pmc_type = PPC_PMC_IBM,
  773. .cpu_setup = __setup_cpu_750cx,
  774. .machine_check = machine_check_generic,
  775. .platform = "ppc750",
  776. },
  777. { /* 750CXe "Gekko" (83214) */
  778. .pvr_mask = 0xffffffff,
  779. .pvr_value = 0x00083214,
  780. .cpu_name = "750CXe",
  781. .cpu_features = CPU_FTRS_750,
  782. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  783. .mmu_features = MMU_FTR_HPTE_TABLE,
  784. .icache_bsize = 32,
  785. .dcache_bsize = 32,
  786. .num_pmcs = 4,
  787. .pmc_type = PPC_PMC_IBM,
  788. .cpu_setup = __setup_cpu_750cx,
  789. .machine_check = machine_check_generic,
  790. .platform = "ppc750",
  791. },
  792. { /* 750CL (and "Broadway") */
  793. .pvr_mask = 0xfffff0e0,
  794. .pvr_value = 0x00087000,
  795. .cpu_name = "750CL",
  796. .cpu_features = CPU_FTRS_750CL,
  797. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  798. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  799. .icache_bsize = 32,
  800. .dcache_bsize = 32,
  801. .num_pmcs = 4,
  802. .pmc_type = PPC_PMC_IBM,
  803. .cpu_setup = __setup_cpu_750,
  804. .machine_check = machine_check_generic,
  805. .platform = "ppc750",
  806. .oprofile_cpu_type = "ppc/750",
  807. .oprofile_type = PPC_OPROFILE_G4,
  808. },
  809. { /* 745/755 */
  810. .pvr_mask = 0xfffff000,
  811. .pvr_value = 0x00083000,
  812. .cpu_name = "745/755",
  813. .cpu_features = CPU_FTRS_750,
  814. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  815. .mmu_features = MMU_FTR_HPTE_TABLE,
  816. .icache_bsize = 32,
  817. .dcache_bsize = 32,
  818. .num_pmcs = 4,
  819. .pmc_type = PPC_PMC_IBM,
  820. .cpu_setup = __setup_cpu_750,
  821. .machine_check = machine_check_generic,
  822. .platform = "ppc750",
  823. },
  824. { /* 750FX rev 1.x */
  825. .pvr_mask = 0xffffff00,
  826. .pvr_value = 0x70000100,
  827. .cpu_name = "750FX",
  828. .cpu_features = CPU_FTRS_750FX1,
  829. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  830. .mmu_features = MMU_FTR_HPTE_TABLE,
  831. .icache_bsize = 32,
  832. .dcache_bsize = 32,
  833. .num_pmcs = 4,
  834. .pmc_type = PPC_PMC_IBM,
  835. .cpu_setup = __setup_cpu_750,
  836. .machine_check = machine_check_generic,
  837. .platform = "ppc750",
  838. .oprofile_cpu_type = "ppc/750",
  839. .oprofile_type = PPC_OPROFILE_G4,
  840. },
  841. { /* 750FX rev 2.0 must disable HID0[DPM] */
  842. .pvr_mask = 0xffffffff,
  843. .pvr_value = 0x70000200,
  844. .cpu_name = "750FX",
  845. .cpu_features = CPU_FTRS_750FX2,
  846. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  847. .mmu_features = MMU_FTR_HPTE_TABLE,
  848. .icache_bsize = 32,
  849. .dcache_bsize = 32,
  850. .num_pmcs = 4,
  851. .pmc_type = PPC_PMC_IBM,
  852. .cpu_setup = __setup_cpu_750,
  853. .machine_check = machine_check_generic,
  854. .platform = "ppc750",
  855. .oprofile_cpu_type = "ppc/750",
  856. .oprofile_type = PPC_OPROFILE_G4,
  857. },
  858. { /* 750FX (All revs except 2.0) */
  859. .pvr_mask = 0xffff0000,
  860. .pvr_value = 0x70000000,
  861. .cpu_name = "750FX",
  862. .cpu_features = CPU_FTRS_750FX,
  863. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  864. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  865. .icache_bsize = 32,
  866. .dcache_bsize = 32,
  867. .num_pmcs = 4,
  868. .pmc_type = PPC_PMC_IBM,
  869. .cpu_setup = __setup_cpu_750fx,
  870. .machine_check = machine_check_generic,
  871. .platform = "ppc750",
  872. .oprofile_cpu_type = "ppc/750",
  873. .oprofile_type = PPC_OPROFILE_G4,
  874. },
  875. { /* 750GX */
  876. .pvr_mask = 0xffff0000,
  877. .pvr_value = 0x70020000,
  878. .cpu_name = "750GX",
  879. .cpu_features = CPU_FTRS_750GX,
  880. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  881. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  882. .icache_bsize = 32,
  883. .dcache_bsize = 32,
  884. .num_pmcs = 4,
  885. .pmc_type = PPC_PMC_IBM,
  886. .cpu_setup = __setup_cpu_750fx,
  887. .machine_check = machine_check_generic,
  888. .platform = "ppc750",
  889. .oprofile_cpu_type = "ppc/750",
  890. .oprofile_type = PPC_OPROFILE_G4,
  891. },
  892. { /* 740/750 (L2CR bit need fixup for 740) */
  893. .pvr_mask = 0xffff0000,
  894. .pvr_value = 0x00080000,
  895. .cpu_name = "740/750",
  896. .cpu_features = CPU_FTRS_740,
  897. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  898. .mmu_features = MMU_FTR_HPTE_TABLE,
  899. .icache_bsize = 32,
  900. .dcache_bsize = 32,
  901. .num_pmcs = 4,
  902. .pmc_type = PPC_PMC_IBM,
  903. .cpu_setup = __setup_cpu_750,
  904. .machine_check = machine_check_generic,
  905. .platform = "ppc750",
  906. },
  907. { /* 7400 rev 1.1 ? (no TAU) */
  908. .pvr_mask = 0xffffffff,
  909. .pvr_value = 0x000c1101,
  910. .cpu_name = "7400 (1.1)",
  911. .cpu_features = CPU_FTRS_7400_NOTAU,
  912. .cpu_user_features = COMMON_USER |
  913. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  914. .mmu_features = MMU_FTR_HPTE_TABLE,
  915. .icache_bsize = 32,
  916. .dcache_bsize = 32,
  917. .num_pmcs = 4,
  918. .pmc_type = PPC_PMC_G4,
  919. .cpu_setup = __setup_cpu_7400,
  920. .machine_check = machine_check_generic,
  921. .platform = "ppc7400",
  922. },
  923. { /* 7400 */
  924. .pvr_mask = 0xffff0000,
  925. .pvr_value = 0x000c0000,
  926. .cpu_name = "7400",
  927. .cpu_features = CPU_FTRS_7400,
  928. .cpu_user_features = COMMON_USER |
  929. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  930. .mmu_features = MMU_FTR_HPTE_TABLE,
  931. .icache_bsize = 32,
  932. .dcache_bsize = 32,
  933. .num_pmcs = 4,
  934. .pmc_type = PPC_PMC_G4,
  935. .cpu_setup = __setup_cpu_7400,
  936. .machine_check = machine_check_generic,
  937. .platform = "ppc7400",
  938. },
  939. { /* 7410 */
  940. .pvr_mask = 0xffff0000,
  941. .pvr_value = 0x800c0000,
  942. .cpu_name = "7410",
  943. .cpu_features = CPU_FTRS_7400,
  944. .cpu_user_features = COMMON_USER |
  945. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  946. .mmu_features = MMU_FTR_HPTE_TABLE,
  947. .icache_bsize = 32,
  948. .dcache_bsize = 32,
  949. .num_pmcs = 4,
  950. .pmc_type = PPC_PMC_G4,
  951. .cpu_setup = __setup_cpu_7410,
  952. .machine_check = machine_check_generic,
  953. .platform = "ppc7400",
  954. },
  955. { /* 7450 2.0 - no doze/nap */
  956. .pvr_mask = 0xffffffff,
  957. .pvr_value = 0x80000200,
  958. .cpu_name = "7450",
  959. .cpu_features = CPU_FTRS_7450_20,
  960. .cpu_user_features = COMMON_USER |
  961. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  962. .mmu_features = MMU_FTR_HPTE_TABLE,
  963. .icache_bsize = 32,
  964. .dcache_bsize = 32,
  965. .num_pmcs = 6,
  966. .pmc_type = PPC_PMC_G4,
  967. .cpu_setup = __setup_cpu_745x,
  968. .oprofile_cpu_type = "ppc/7450",
  969. .oprofile_type = PPC_OPROFILE_G4,
  970. .machine_check = machine_check_generic,
  971. .platform = "ppc7450",
  972. },
  973. { /* 7450 2.1 */
  974. .pvr_mask = 0xffffffff,
  975. .pvr_value = 0x80000201,
  976. .cpu_name = "7450",
  977. .cpu_features = CPU_FTRS_7450_21,
  978. .cpu_user_features = COMMON_USER |
  979. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  980. .mmu_features = MMU_FTR_HPTE_TABLE,
  981. .icache_bsize = 32,
  982. .dcache_bsize = 32,
  983. .num_pmcs = 6,
  984. .pmc_type = PPC_PMC_G4,
  985. .cpu_setup = __setup_cpu_745x,
  986. .oprofile_cpu_type = "ppc/7450",
  987. .oprofile_type = PPC_OPROFILE_G4,
  988. .machine_check = machine_check_generic,
  989. .platform = "ppc7450",
  990. },
  991. { /* 7450 2.3 and newer */
  992. .pvr_mask = 0xffff0000,
  993. .pvr_value = 0x80000000,
  994. .cpu_name = "7450",
  995. .cpu_features = CPU_FTRS_7450_23,
  996. .cpu_user_features = COMMON_USER |
  997. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  998. .mmu_features = MMU_FTR_HPTE_TABLE,
  999. .icache_bsize = 32,
  1000. .dcache_bsize = 32,
  1001. .num_pmcs = 6,
  1002. .pmc_type = PPC_PMC_G4,
  1003. .cpu_setup = __setup_cpu_745x,
  1004. .oprofile_cpu_type = "ppc/7450",
  1005. .oprofile_type = PPC_OPROFILE_G4,
  1006. .machine_check = machine_check_generic,
  1007. .platform = "ppc7450",
  1008. },
  1009. { /* 7455 rev 1.x */
  1010. .pvr_mask = 0xffffff00,
  1011. .pvr_value = 0x80010100,
  1012. .cpu_name = "7455",
  1013. .cpu_features = CPU_FTRS_7455_1,
  1014. .cpu_user_features = COMMON_USER |
  1015. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1016. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1017. .icache_bsize = 32,
  1018. .dcache_bsize = 32,
  1019. .num_pmcs = 6,
  1020. .pmc_type = PPC_PMC_G4,
  1021. .cpu_setup = __setup_cpu_745x,
  1022. .oprofile_cpu_type = "ppc/7450",
  1023. .oprofile_type = PPC_OPROFILE_G4,
  1024. .machine_check = machine_check_generic,
  1025. .platform = "ppc7450",
  1026. },
  1027. { /* 7455 rev 2.0 */
  1028. .pvr_mask = 0xffffffff,
  1029. .pvr_value = 0x80010200,
  1030. .cpu_name = "7455",
  1031. .cpu_features = CPU_FTRS_7455_20,
  1032. .cpu_user_features = COMMON_USER |
  1033. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1034. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1035. .icache_bsize = 32,
  1036. .dcache_bsize = 32,
  1037. .num_pmcs = 6,
  1038. .pmc_type = PPC_PMC_G4,
  1039. .cpu_setup = __setup_cpu_745x,
  1040. .oprofile_cpu_type = "ppc/7450",
  1041. .oprofile_type = PPC_OPROFILE_G4,
  1042. .machine_check = machine_check_generic,
  1043. .platform = "ppc7450",
  1044. },
  1045. { /* 7455 others */
  1046. .pvr_mask = 0xffff0000,
  1047. .pvr_value = 0x80010000,
  1048. .cpu_name = "7455",
  1049. .cpu_features = CPU_FTRS_7455,
  1050. .cpu_user_features = COMMON_USER |
  1051. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1052. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1053. .icache_bsize = 32,
  1054. .dcache_bsize = 32,
  1055. .num_pmcs = 6,
  1056. .pmc_type = PPC_PMC_G4,
  1057. .cpu_setup = __setup_cpu_745x,
  1058. .oprofile_cpu_type = "ppc/7450",
  1059. .oprofile_type = PPC_OPROFILE_G4,
  1060. .machine_check = machine_check_generic,
  1061. .platform = "ppc7450",
  1062. },
  1063. { /* 7447/7457 Rev 1.0 */
  1064. .pvr_mask = 0xffffffff,
  1065. .pvr_value = 0x80020100,
  1066. .cpu_name = "7447/7457",
  1067. .cpu_features = CPU_FTRS_7447_10,
  1068. .cpu_user_features = COMMON_USER |
  1069. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1070. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1071. .icache_bsize = 32,
  1072. .dcache_bsize = 32,
  1073. .num_pmcs = 6,
  1074. .pmc_type = PPC_PMC_G4,
  1075. .cpu_setup = __setup_cpu_745x,
  1076. .oprofile_cpu_type = "ppc/7450",
  1077. .oprofile_type = PPC_OPROFILE_G4,
  1078. .machine_check = machine_check_generic,
  1079. .platform = "ppc7450",
  1080. },
  1081. { /* 7447/7457 Rev 1.1 */
  1082. .pvr_mask = 0xffffffff,
  1083. .pvr_value = 0x80020101,
  1084. .cpu_name = "7447/7457",
  1085. .cpu_features = CPU_FTRS_7447_10,
  1086. .cpu_user_features = COMMON_USER |
  1087. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1088. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1089. .icache_bsize = 32,
  1090. .dcache_bsize = 32,
  1091. .num_pmcs = 6,
  1092. .pmc_type = PPC_PMC_G4,
  1093. .cpu_setup = __setup_cpu_745x,
  1094. .oprofile_cpu_type = "ppc/7450",
  1095. .oprofile_type = PPC_OPROFILE_G4,
  1096. .machine_check = machine_check_generic,
  1097. .platform = "ppc7450",
  1098. },
  1099. { /* 7447/7457 Rev 1.2 and later */
  1100. .pvr_mask = 0xffff0000,
  1101. .pvr_value = 0x80020000,
  1102. .cpu_name = "7447/7457",
  1103. .cpu_features = CPU_FTRS_7447,
  1104. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1105. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1106. .icache_bsize = 32,
  1107. .dcache_bsize = 32,
  1108. .num_pmcs = 6,
  1109. .pmc_type = PPC_PMC_G4,
  1110. .cpu_setup = __setup_cpu_745x,
  1111. .oprofile_cpu_type = "ppc/7450",
  1112. .oprofile_type = PPC_OPROFILE_G4,
  1113. .machine_check = machine_check_generic,
  1114. .platform = "ppc7450",
  1115. },
  1116. { /* 7447A */
  1117. .pvr_mask = 0xffff0000,
  1118. .pvr_value = 0x80030000,
  1119. .cpu_name = "7447A",
  1120. .cpu_features = CPU_FTRS_7447A,
  1121. .cpu_user_features = COMMON_USER |
  1122. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1123. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1124. .icache_bsize = 32,
  1125. .dcache_bsize = 32,
  1126. .num_pmcs = 6,
  1127. .pmc_type = PPC_PMC_G4,
  1128. .cpu_setup = __setup_cpu_745x,
  1129. .oprofile_cpu_type = "ppc/7450",
  1130. .oprofile_type = PPC_OPROFILE_G4,
  1131. .machine_check = machine_check_generic,
  1132. .platform = "ppc7450",
  1133. },
  1134. { /* 7448 */
  1135. .pvr_mask = 0xffff0000,
  1136. .pvr_value = 0x80040000,
  1137. .cpu_name = "7448",
  1138. .cpu_features = CPU_FTRS_7448,
  1139. .cpu_user_features = COMMON_USER |
  1140. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1141. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1142. .icache_bsize = 32,
  1143. .dcache_bsize = 32,
  1144. .num_pmcs = 6,
  1145. .pmc_type = PPC_PMC_G4,
  1146. .cpu_setup = __setup_cpu_745x,
  1147. .oprofile_cpu_type = "ppc/7450",
  1148. .oprofile_type = PPC_OPROFILE_G4,
  1149. .machine_check = machine_check_generic,
  1150. .platform = "ppc7450",
  1151. },
  1152. { /* 82xx (8240, 8245, 8260 are all 603e cores) */
  1153. .pvr_mask = 0x7fff0000,
  1154. .pvr_value = 0x00810000,
  1155. .cpu_name = "82xx",
  1156. .cpu_features = CPU_FTRS_82XX,
  1157. .cpu_user_features = COMMON_USER,
  1158. .mmu_features = 0,
  1159. .icache_bsize = 32,
  1160. .dcache_bsize = 32,
  1161. .cpu_setup = __setup_cpu_603,
  1162. .machine_check = machine_check_generic,
  1163. .platform = "ppc603",
  1164. },
  1165. { /* All G2_LE (603e core, plus some) have the same pvr */
  1166. .pvr_mask = 0x7fff0000,
  1167. .pvr_value = 0x00820000,
  1168. .cpu_name = "G2_LE",
  1169. .cpu_features = CPU_FTRS_G2_LE,
  1170. .cpu_user_features = COMMON_USER,
  1171. .mmu_features = MMU_FTR_USE_HIGH_BATS,
  1172. .icache_bsize = 32,
  1173. .dcache_bsize = 32,
  1174. .cpu_setup = __setup_cpu_603,
  1175. .machine_check = machine_check_generic,
  1176. .platform = "ppc603",
  1177. },
  1178. { /* e300c1 (a 603e core, plus some) on 83xx */
  1179. .pvr_mask = 0x7fff0000,
  1180. .pvr_value = 0x00830000,
  1181. .cpu_name = "e300c1",
  1182. .cpu_features = CPU_FTRS_E300,
  1183. .cpu_user_features = COMMON_USER,
  1184. .mmu_features = MMU_FTR_USE_HIGH_BATS,
  1185. .icache_bsize = 32,
  1186. .dcache_bsize = 32,
  1187. .cpu_setup = __setup_cpu_603,
  1188. .machine_check = machine_check_generic,
  1189. .platform = "ppc603",
  1190. },
  1191. { /* e300c2 (an e300c1 core, plus some, minus FPU) on 83xx */
  1192. .pvr_mask = 0x7fff0000,
  1193. .pvr_value = 0x00840000,
  1194. .cpu_name = "e300c2",
  1195. .cpu_features = CPU_FTRS_E300C2,
  1196. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1197. .mmu_features = MMU_FTR_USE_HIGH_BATS |
  1198. MMU_FTR_NEED_DTLB_SW_LRU,
  1199. .icache_bsize = 32,
  1200. .dcache_bsize = 32,
  1201. .cpu_setup = __setup_cpu_603,
  1202. .machine_check = machine_check_generic,
  1203. .platform = "ppc603",
  1204. },
  1205. { /* e300c3 (e300c1, plus one IU, half cache size) on 83xx */
  1206. .pvr_mask = 0x7fff0000,
  1207. .pvr_value = 0x00850000,
  1208. .cpu_name = "e300c3",
  1209. .cpu_features = CPU_FTRS_E300,
  1210. .cpu_user_features = COMMON_USER,
  1211. .mmu_features = MMU_FTR_USE_HIGH_BATS |
  1212. MMU_FTR_NEED_DTLB_SW_LRU,
  1213. .icache_bsize = 32,
  1214. .dcache_bsize = 32,
  1215. .cpu_setup = __setup_cpu_603,
  1216. .machine_check = machine_check_generic,
  1217. .num_pmcs = 4,
  1218. .oprofile_cpu_type = "ppc/e300",
  1219. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  1220. .platform = "ppc603",
  1221. },
  1222. { /* e300c4 (e300c1, plus one IU) */
  1223. .pvr_mask = 0x7fff0000,
  1224. .pvr_value = 0x00860000,
  1225. .cpu_name = "e300c4",
  1226. .cpu_features = CPU_FTRS_E300,
  1227. .cpu_user_features = COMMON_USER,
  1228. .mmu_features = MMU_FTR_USE_HIGH_BATS |
  1229. MMU_FTR_NEED_DTLB_SW_LRU,
  1230. .icache_bsize = 32,
  1231. .dcache_bsize = 32,
  1232. .cpu_setup = __setup_cpu_603,
  1233. .machine_check = machine_check_generic,
  1234. .num_pmcs = 4,
  1235. .oprofile_cpu_type = "ppc/e300",
  1236. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  1237. .platform = "ppc603",
  1238. },
  1239. { /* default match, we assume split I/D cache & TB (non-601)... */
  1240. .pvr_mask = 0x00000000,
  1241. .pvr_value = 0x00000000,
  1242. .cpu_name = "(generic PPC)",
  1243. .cpu_features = CPU_FTRS_CLASSIC32,
  1244. .cpu_user_features = COMMON_USER,
  1245. .mmu_features = MMU_FTR_HPTE_TABLE,
  1246. .icache_bsize = 32,
  1247. .dcache_bsize = 32,
  1248. .machine_check = machine_check_generic,
  1249. .platform = "ppc603",
  1250. },
  1251. #endif /* CONFIG_PPC_BOOK3S_32 */
  1252. #ifdef CONFIG_8xx
  1253. { /* 8xx */
  1254. .pvr_mask = 0xffff0000,
  1255. .pvr_value = 0x00500000,
  1256. .cpu_name = "8xx",
  1257. /* CPU_FTR_MAYBE_CAN_DOZE is possible,
  1258. * if the 8xx code is there.... */
  1259. .cpu_features = CPU_FTRS_8XX,
  1260. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1261. .mmu_features = MMU_FTR_TYPE_8xx,
  1262. .icache_bsize = 16,
  1263. .dcache_bsize = 16,
  1264. .machine_check = machine_check_8xx,
  1265. .platform = "ppc823",
  1266. },
  1267. #endif /* CONFIG_8xx */
  1268. #ifdef CONFIG_40x
  1269. { /* 403GC */
  1270. .pvr_mask = 0xffffff00,
  1271. .pvr_value = 0x00200200,
  1272. .cpu_name = "403GC",
  1273. .cpu_features = CPU_FTRS_40X,
  1274. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1275. .mmu_features = MMU_FTR_TYPE_40x,
  1276. .icache_bsize = 16,
  1277. .dcache_bsize = 16,
  1278. .machine_check = machine_check_4xx,
  1279. .platform = "ppc403",
  1280. },
  1281. { /* 403GCX */
  1282. .pvr_mask = 0xffffff00,
  1283. .pvr_value = 0x00201400,
  1284. .cpu_name = "403GCX",
  1285. .cpu_features = CPU_FTRS_40X,
  1286. .cpu_user_features = PPC_FEATURE_32 |
  1287. PPC_FEATURE_HAS_MMU | PPC_FEATURE_NO_TB,
  1288. .mmu_features = MMU_FTR_TYPE_40x,
  1289. .icache_bsize = 16,
  1290. .dcache_bsize = 16,
  1291. .machine_check = machine_check_4xx,
  1292. .platform = "ppc403",
  1293. },
  1294. { /* 403G ?? */
  1295. .pvr_mask = 0xffff0000,
  1296. .pvr_value = 0x00200000,
  1297. .cpu_name = "403G ??",
  1298. .cpu_features = CPU_FTRS_40X,
  1299. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1300. .mmu_features = MMU_FTR_TYPE_40x,
  1301. .icache_bsize = 16,
  1302. .dcache_bsize = 16,
  1303. .machine_check = machine_check_4xx,
  1304. .platform = "ppc403",
  1305. },
  1306. { /* 405GP */
  1307. .pvr_mask = 0xffff0000,
  1308. .pvr_value = 0x40110000,
  1309. .cpu_name = "405GP",
  1310. .cpu_features = CPU_FTRS_40X,
  1311. .cpu_user_features = PPC_FEATURE_32 |
  1312. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1313. .mmu_features = MMU_FTR_TYPE_40x,
  1314. .icache_bsize = 32,
  1315. .dcache_bsize = 32,
  1316. .machine_check = machine_check_4xx,
  1317. .platform = "ppc405",
  1318. },
  1319. { /* STB 03xxx */
  1320. .pvr_mask = 0xffff0000,
  1321. .pvr_value = 0x40130000,
  1322. .cpu_name = "STB03xxx",
  1323. .cpu_features = CPU_FTRS_40X,
  1324. .cpu_user_features = PPC_FEATURE_32 |
  1325. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1326. .mmu_features = MMU_FTR_TYPE_40x,
  1327. .icache_bsize = 32,
  1328. .dcache_bsize = 32,
  1329. .machine_check = machine_check_4xx,
  1330. .platform = "ppc405",
  1331. },
  1332. { /* STB 04xxx */
  1333. .pvr_mask = 0xffff0000,
  1334. .pvr_value = 0x41810000,
  1335. .cpu_name = "STB04xxx",
  1336. .cpu_features = CPU_FTRS_40X,
  1337. .cpu_user_features = PPC_FEATURE_32 |
  1338. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1339. .mmu_features = MMU_FTR_TYPE_40x,
  1340. .icache_bsize = 32,
  1341. .dcache_bsize = 32,
  1342. .machine_check = machine_check_4xx,
  1343. .platform = "ppc405",
  1344. },
  1345. { /* NP405L */
  1346. .pvr_mask = 0xffff0000,
  1347. .pvr_value = 0x41610000,
  1348. .cpu_name = "NP405L",
  1349. .cpu_features = CPU_FTRS_40X,
  1350. .cpu_user_features = PPC_FEATURE_32 |
  1351. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1352. .mmu_features = MMU_FTR_TYPE_40x,
  1353. .icache_bsize = 32,
  1354. .dcache_bsize = 32,
  1355. .machine_check = machine_check_4xx,
  1356. .platform = "ppc405",
  1357. },
  1358. { /* NP4GS3 */
  1359. .pvr_mask = 0xffff0000,
  1360. .pvr_value = 0x40B10000,
  1361. .cpu_name = "NP4GS3",
  1362. .cpu_features = CPU_FTRS_40X,
  1363. .cpu_user_features = PPC_FEATURE_32 |
  1364. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1365. .mmu_features = MMU_FTR_TYPE_40x,
  1366. .icache_bsize = 32,
  1367. .dcache_bsize = 32,
  1368. .machine_check = machine_check_4xx,
  1369. .platform = "ppc405",
  1370. },
  1371. { /* NP405H */
  1372. .pvr_mask = 0xffff0000,
  1373. .pvr_value = 0x41410000,
  1374. .cpu_name = "NP405H",
  1375. .cpu_features = CPU_FTRS_40X,
  1376. .cpu_user_features = PPC_FEATURE_32 |
  1377. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1378. .mmu_features = MMU_FTR_TYPE_40x,
  1379. .icache_bsize = 32,
  1380. .dcache_bsize = 32,
  1381. .machine_check = machine_check_4xx,
  1382. .platform = "ppc405",
  1383. },
  1384. { /* 405GPr */
  1385. .pvr_mask = 0xffff0000,
  1386. .pvr_value = 0x50910000,
  1387. .cpu_name = "405GPr",
  1388. .cpu_features = CPU_FTRS_40X,
  1389. .cpu_user_features = PPC_FEATURE_32 |
  1390. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1391. .mmu_features = MMU_FTR_TYPE_40x,
  1392. .icache_bsize = 32,
  1393. .dcache_bsize = 32,
  1394. .machine_check = machine_check_4xx,
  1395. .platform = "ppc405",
  1396. },
  1397. { /* STBx25xx */
  1398. .pvr_mask = 0xffff0000,
  1399. .pvr_value = 0x51510000,
  1400. .cpu_name = "STBx25xx",
  1401. .cpu_features = CPU_FTRS_40X,
  1402. .cpu_user_features = PPC_FEATURE_32 |
  1403. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1404. .mmu_features = MMU_FTR_TYPE_40x,
  1405. .icache_bsize = 32,
  1406. .dcache_bsize = 32,
  1407. .machine_check = machine_check_4xx,
  1408. .platform = "ppc405",
  1409. },
  1410. { /* 405LP */
  1411. .pvr_mask = 0xffff0000,
  1412. .pvr_value = 0x41F10000,
  1413. .cpu_name = "405LP",
  1414. .cpu_features = CPU_FTRS_40X,
  1415. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1416. .mmu_features = MMU_FTR_TYPE_40x,
  1417. .icache_bsize = 32,
  1418. .dcache_bsize = 32,
  1419. .machine_check = machine_check_4xx,
  1420. .platform = "ppc405",
  1421. },
  1422. { /* Xilinx Virtex-II Pro */
  1423. .pvr_mask = 0xfffff000,
  1424. .pvr_value = 0x20010000,
  1425. .cpu_name = "Virtex-II Pro",
  1426. .cpu_features = CPU_FTRS_40X,
  1427. .cpu_user_features = PPC_FEATURE_32 |
  1428. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1429. .mmu_features = MMU_FTR_TYPE_40x,
  1430. .icache_bsize = 32,
  1431. .dcache_bsize = 32,
  1432. .machine_check = machine_check_4xx,
  1433. .platform = "ppc405",
  1434. },
  1435. { /* Xilinx Virtex-4 FX */
  1436. .pvr_mask = 0xfffff000,
  1437. .pvr_value = 0x20011000,
  1438. .cpu_name = "Virtex-4 FX",
  1439. .cpu_features = CPU_FTRS_40X,
  1440. .cpu_user_features = PPC_FEATURE_32 |
  1441. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1442. .mmu_features = MMU_FTR_TYPE_40x,
  1443. .icache_bsize = 32,
  1444. .dcache_bsize = 32,
  1445. .machine_check = machine_check_4xx,
  1446. .platform = "ppc405",
  1447. },
  1448. { /* 405EP */
  1449. .pvr_mask = 0xffff0000,
  1450. .pvr_value = 0x51210000,
  1451. .cpu_name = "405EP",
  1452. .cpu_features = CPU_FTRS_40X,
  1453. .cpu_user_features = PPC_FEATURE_32 |
  1454. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1455. .mmu_features = MMU_FTR_TYPE_40x,
  1456. .icache_bsize = 32,
  1457. .dcache_bsize = 32,
  1458. .machine_check = machine_check_4xx,
  1459. .platform = "ppc405",
  1460. },
  1461. { /* 405EX Rev. A/B with Security */
  1462. .pvr_mask = 0xffff000f,
  1463. .pvr_value = 0x12910007,
  1464. .cpu_name = "405EX Rev. A/B",
  1465. .cpu_features = CPU_FTRS_40X,
  1466. .cpu_user_features = PPC_FEATURE_32 |
  1467. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1468. .mmu_features = MMU_FTR_TYPE_40x,
  1469. .icache_bsize = 32,
  1470. .dcache_bsize = 32,
  1471. .machine_check = machine_check_4xx,
  1472. .platform = "ppc405",
  1473. },
  1474. { /* 405EX Rev. C without Security */
  1475. .pvr_mask = 0xffff000f,
  1476. .pvr_value = 0x1291000d,
  1477. .cpu_name = "405EX Rev. C",
  1478. .cpu_features = CPU_FTRS_40X,
  1479. .cpu_user_features = PPC_FEATURE_32 |
  1480. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1481. .mmu_features = MMU_FTR_TYPE_40x,
  1482. .icache_bsize = 32,
  1483. .dcache_bsize = 32,
  1484. .machine_check = machine_check_4xx,
  1485. .platform = "ppc405",
  1486. },
  1487. { /* 405EX Rev. C with Security */
  1488. .pvr_mask = 0xffff000f,
  1489. .pvr_value = 0x1291000f,
  1490. .cpu_name = "405EX Rev. C",
  1491. .cpu_features = CPU_FTRS_40X,
  1492. .cpu_user_features = PPC_FEATURE_32 |
  1493. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1494. .mmu_features = MMU_FTR_TYPE_40x,
  1495. .icache_bsize = 32,
  1496. .dcache_bsize = 32,
  1497. .machine_check = machine_check_4xx,
  1498. .platform = "ppc405",
  1499. },
  1500. { /* 405EX Rev. D without Security */
  1501. .pvr_mask = 0xffff000f,
  1502. .pvr_value = 0x12910003,
  1503. .cpu_name = "405EX Rev. D",
  1504. .cpu_features = CPU_FTRS_40X,
  1505. .cpu_user_features = PPC_FEATURE_32 |
  1506. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1507. .mmu_features = MMU_FTR_TYPE_40x,
  1508. .icache_bsize = 32,
  1509. .dcache_bsize = 32,
  1510. .machine_check = machine_check_4xx,
  1511. .platform = "ppc405",
  1512. },
  1513. { /* 405EX Rev. D with Security */
  1514. .pvr_mask = 0xffff000f,
  1515. .pvr_value = 0x12910005,
  1516. .cpu_name = "405EX Rev. D",
  1517. .cpu_features = CPU_FTRS_40X,
  1518. .cpu_user_features = PPC_FEATURE_32 |
  1519. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1520. .mmu_features = MMU_FTR_TYPE_40x,
  1521. .icache_bsize = 32,
  1522. .dcache_bsize = 32,
  1523. .machine_check = machine_check_4xx,
  1524. .platform = "ppc405",
  1525. },
  1526. { /* 405EXr Rev. A/B without Security */
  1527. .pvr_mask = 0xffff000f,
  1528. .pvr_value = 0x12910001,
  1529. .cpu_name = "405EXr Rev. A/B",
  1530. .cpu_features = CPU_FTRS_40X,
  1531. .cpu_user_features = PPC_FEATURE_32 |
  1532. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1533. .mmu_features = MMU_FTR_TYPE_40x,
  1534. .icache_bsize = 32,
  1535. .dcache_bsize = 32,
  1536. .machine_check = machine_check_4xx,
  1537. .platform = "ppc405",
  1538. },
  1539. { /* 405EXr Rev. C without Security */
  1540. .pvr_mask = 0xffff000f,
  1541. .pvr_value = 0x12910009,
  1542. .cpu_name = "405EXr Rev. C",
  1543. .cpu_features = CPU_FTRS_40X,
  1544. .cpu_user_features = PPC_FEATURE_32 |
  1545. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1546. .mmu_features = MMU_FTR_TYPE_40x,
  1547. .icache_bsize = 32,
  1548. .dcache_bsize = 32,
  1549. .machine_check = machine_check_4xx,
  1550. .platform = "ppc405",
  1551. },
  1552. { /* 405EXr Rev. C with Security */
  1553. .pvr_mask = 0xffff000f,
  1554. .pvr_value = 0x1291000b,
  1555. .cpu_name = "405EXr Rev. C",
  1556. .cpu_features = CPU_FTRS_40X,
  1557. .cpu_user_features = PPC_FEATURE_32 |
  1558. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1559. .mmu_features = MMU_FTR_TYPE_40x,
  1560. .icache_bsize = 32,
  1561. .dcache_bsize = 32,
  1562. .machine_check = machine_check_4xx,
  1563. .platform = "ppc405",
  1564. },
  1565. { /* 405EXr Rev. D without Security */
  1566. .pvr_mask = 0xffff000f,
  1567. .pvr_value = 0x12910000,
  1568. .cpu_name = "405EXr Rev. D",
  1569. .cpu_features = CPU_FTRS_40X,
  1570. .cpu_user_features = PPC_FEATURE_32 |
  1571. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1572. .mmu_features = MMU_FTR_TYPE_40x,
  1573. .icache_bsize = 32,
  1574. .dcache_bsize = 32,
  1575. .machine_check = machine_check_4xx,
  1576. .platform = "ppc405",
  1577. },
  1578. { /* 405EXr Rev. D with Security */
  1579. .pvr_mask = 0xffff000f,
  1580. .pvr_value = 0x12910002,
  1581. .cpu_name = "405EXr Rev. D",
  1582. .cpu_features = CPU_FTRS_40X,
  1583. .cpu_user_features = PPC_FEATURE_32 |
  1584. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1585. .mmu_features = MMU_FTR_TYPE_40x,
  1586. .icache_bsize = 32,
  1587. .dcache_bsize = 32,
  1588. .machine_check = machine_check_4xx,
  1589. .platform = "ppc405",
  1590. },
  1591. {
  1592. /* 405EZ */
  1593. .pvr_mask = 0xffff0000,
  1594. .pvr_value = 0x41510000,
  1595. .cpu_name = "405EZ",
  1596. .cpu_features = CPU_FTRS_40X,
  1597. .cpu_user_features = PPC_FEATURE_32 |
  1598. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1599. .mmu_features = MMU_FTR_TYPE_40x,
  1600. .icache_bsize = 32,
  1601. .dcache_bsize = 32,
  1602. .machine_check = machine_check_4xx,
  1603. .platform = "ppc405",
  1604. },
  1605. { /* APM8018X */
  1606. .pvr_mask = 0xffff0000,
  1607. .pvr_value = 0x7ff11432,
  1608. .cpu_name = "APM8018X",
  1609. .cpu_features = CPU_FTRS_40X,
  1610. .cpu_user_features = PPC_FEATURE_32 |
  1611. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1612. .mmu_features = MMU_FTR_TYPE_40x,
  1613. .icache_bsize = 32,
  1614. .dcache_bsize = 32,
  1615. .machine_check = machine_check_4xx,
  1616. .platform = "ppc405",
  1617. },
  1618. { /* default match */
  1619. .pvr_mask = 0x00000000,
  1620. .pvr_value = 0x00000000,
  1621. .cpu_name = "(generic 40x PPC)",
  1622. .cpu_features = CPU_FTRS_40X,
  1623. .cpu_user_features = PPC_FEATURE_32 |
  1624. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1625. .mmu_features = MMU_FTR_TYPE_40x,
  1626. .icache_bsize = 32,
  1627. .dcache_bsize = 32,
  1628. .machine_check = machine_check_4xx,
  1629. .platform = "ppc405",
  1630. }
  1631. #endif /* CONFIG_40x */
  1632. #ifdef CONFIG_44x
  1633. {
  1634. .pvr_mask = 0xf0000fff,
  1635. .pvr_value = 0x40000850,
  1636. .cpu_name = "440GR Rev. A",
  1637. .cpu_features = CPU_FTRS_44X,
  1638. .cpu_user_features = COMMON_USER_BOOKE,
  1639. .mmu_features = MMU_FTR_TYPE_44x,
  1640. .icache_bsize = 32,
  1641. .dcache_bsize = 32,
  1642. .machine_check = machine_check_4xx,
  1643. .platform = "ppc440",
  1644. },
  1645. { /* Use logical PVR for 440EP (logical pvr = pvr | 0x8) */
  1646. .pvr_mask = 0xf0000fff,
  1647. .pvr_value = 0x40000858,
  1648. .cpu_name = "440EP Rev. A",
  1649. .cpu_features = CPU_FTRS_44X,
  1650. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1651. .mmu_features = MMU_FTR_TYPE_44x,
  1652. .icache_bsize = 32,
  1653. .dcache_bsize = 32,
  1654. .cpu_setup = __setup_cpu_440ep,
  1655. .machine_check = machine_check_4xx,
  1656. .platform = "ppc440",
  1657. },
  1658. {
  1659. .pvr_mask = 0xf0000fff,
  1660. .pvr_value = 0x400008d3,
  1661. .cpu_name = "440GR Rev. B",
  1662. .cpu_features = CPU_FTRS_44X,
  1663. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1664. .mmu_features = MMU_FTR_TYPE_44x,
  1665. .icache_bsize = 32,
  1666. .dcache_bsize = 32,
  1667. .machine_check = machine_check_4xx,
  1668. .platform = "ppc440",
  1669. },
  1670. { /* Matches both physical and logical PVR for 440EP (logical pvr = pvr | 0x8) */
  1671. .pvr_mask = 0xf0000ff7,
  1672. .pvr_value = 0x400008d4,
  1673. .cpu_name = "440EP Rev. C",
  1674. .cpu_features = CPU_FTRS_44X,
  1675. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1676. .mmu_features = MMU_FTR_TYPE_44x,
  1677. .icache_bsize = 32,
  1678. .dcache_bsize = 32,
  1679. .cpu_setup = __setup_cpu_440ep,
  1680. .machine_check = machine_check_4xx,
  1681. .platform = "ppc440",
  1682. },
  1683. { /* Use logical PVR for 440EP (logical pvr = pvr | 0x8) */
  1684. .pvr_mask = 0xf0000fff,
  1685. .pvr_value = 0x400008db,
  1686. .cpu_name = "440EP Rev. B",
  1687. .cpu_features = CPU_FTRS_44X,
  1688. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1689. .mmu_features = MMU_FTR_TYPE_44x,
  1690. .icache_bsize = 32,
  1691. .dcache_bsize = 32,
  1692. .cpu_setup = __setup_cpu_440ep,
  1693. .machine_check = machine_check_4xx,
  1694. .platform = "ppc440",
  1695. },
  1696. { /* 440GRX */
  1697. .pvr_mask = 0xf0000ffb,
  1698. .pvr_value = 0x200008D0,
  1699. .cpu_name = "440GRX",
  1700. .cpu_features = CPU_FTRS_44X,
  1701. .cpu_user_features = COMMON_USER_BOOKE,
  1702. .mmu_features = MMU_FTR_TYPE_44x,
  1703. .icache_bsize = 32,
  1704. .dcache_bsize = 32,
  1705. .cpu_setup = __setup_cpu_440grx,
  1706. .machine_check = machine_check_440A,
  1707. .platform = "ppc440",
  1708. },
  1709. { /* Use logical PVR for 440EPx (logical pvr = pvr | 0x8) */
  1710. .pvr_mask = 0xf0000ffb,
  1711. .pvr_value = 0x200008D8,
  1712. .cpu_name = "440EPX",
  1713. .cpu_features = CPU_FTRS_44X,
  1714. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1715. .mmu_features = MMU_FTR_TYPE_44x,
  1716. .icache_bsize = 32,
  1717. .dcache_bsize = 32,
  1718. .cpu_setup = __setup_cpu_440epx,
  1719. .machine_check = machine_check_440A,
  1720. .platform = "ppc440",
  1721. },
  1722. { /* 440GP Rev. B */
  1723. .pvr_mask = 0xf0000fff,
  1724. .pvr_value = 0x40000440,
  1725. .cpu_name = "440GP Rev. B",
  1726. .cpu_features = CPU_FTRS_44X,
  1727. .cpu_user_features = COMMON_USER_BOOKE,
  1728. .mmu_features = MMU_FTR_TYPE_44x,
  1729. .icache_bsize = 32,
  1730. .dcache_bsize = 32,
  1731. .machine_check = machine_check_4xx,
  1732. .platform = "ppc440gp",
  1733. },
  1734. { /* 440GP Rev. C */
  1735. .pvr_mask = 0xf0000fff,
  1736. .pvr_value = 0x40000481,
  1737. .cpu_name = "440GP Rev. C",
  1738. .cpu_features = CPU_FTRS_44X,
  1739. .cpu_user_features = COMMON_USER_BOOKE,
  1740. .mmu_features = MMU_FTR_TYPE_44x,
  1741. .icache_bsize = 32,
  1742. .dcache_bsize = 32,
  1743. .machine_check = machine_check_4xx,
  1744. .platform = "ppc440gp",
  1745. },
  1746. { /* 440GX Rev. A */
  1747. .pvr_mask = 0xf0000fff,
  1748. .pvr_value = 0x50000850,
  1749. .cpu_name = "440GX Rev. A",
  1750. .cpu_features = CPU_FTRS_44X,
  1751. .cpu_user_features = COMMON_USER_BOOKE,
  1752. .mmu_features = MMU_FTR_TYPE_44x,
  1753. .icache_bsize = 32,
  1754. .dcache_bsize = 32,
  1755. .cpu_setup = __setup_cpu_440gx,
  1756. .machine_check = machine_check_440A,
  1757. .platform = "ppc440",
  1758. },
  1759. { /* 440GX Rev. B */
  1760. .pvr_mask = 0xf0000fff,
  1761. .pvr_value = 0x50000851,
  1762. .cpu_name = "440GX Rev. B",
  1763. .cpu_features = CPU_FTRS_44X,
  1764. .cpu_user_features = COMMON_USER_BOOKE,
  1765. .mmu_features = MMU_FTR_TYPE_44x,
  1766. .icache_bsize = 32,
  1767. .dcache_bsize = 32,
  1768. .cpu_setup = __setup_cpu_440gx,
  1769. .machine_check = machine_check_440A,
  1770. .platform = "ppc440",
  1771. },
  1772. { /* 440GX Rev. C */
  1773. .pvr_mask = 0xf0000fff,
  1774. .pvr_value = 0x50000892,
  1775. .cpu_name = "440GX Rev. C",
  1776. .cpu_features = CPU_FTRS_44X,
  1777. .cpu_user_features = COMMON_USER_BOOKE,
  1778. .mmu_features = MMU_FTR_TYPE_44x,
  1779. .icache_bsize = 32,
  1780. .dcache_bsize = 32,
  1781. .cpu_setup = __setup_cpu_440gx,
  1782. .machine_check = machine_check_440A,
  1783. .platform = "ppc440",
  1784. },
  1785. { /* 440GX Rev. F */
  1786. .pvr_mask = 0xf0000fff,
  1787. .pvr_value = 0x50000894,
  1788. .cpu_name = "440GX Rev. F",
  1789. .cpu_features = CPU_FTRS_44X,
  1790. .cpu_user_features = COMMON_USER_BOOKE,
  1791. .mmu_features = MMU_FTR_TYPE_44x,
  1792. .icache_bsize = 32,
  1793. .dcache_bsize = 32,
  1794. .cpu_setup = __setup_cpu_440gx,
  1795. .machine_check = machine_check_440A,
  1796. .platform = "ppc440",
  1797. },
  1798. { /* 440SP Rev. A */
  1799. .pvr_mask = 0xfff00fff,
  1800. .pvr_value = 0x53200891,
  1801. .cpu_name = "440SP Rev. A",
  1802. .cpu_features = CPU_FTRS_44X,
  1803. .cpu_user_features = COMMON_USER_BOOKE,
  1804. .mmu_features = MMU_FTR_TYPE_44x,
  1805. .icache_bsize = 32,
  1806. .dcache_bsize = 32,
  1807. .machine_check = machine_check_4xx,
  1808. .platform = "ppc440",
  1809. },
  1810. { /* 440SPe Rev. A */
  1811. .pvr_mask = 0xfff00fff,
  1812. .pvr_value = 0x53400890,
  1813. .cpu_name = "440SPe Rev. A",
  1814. .cpu_features = CPU_FTRS_44X,
  1815. .cpu_user_features = COMMON_USER_BOOKE,
  1816. .mmu_features = MMU_FTR_TYPE_44x,
  1817. .icache_bsize = 32,
  1818. .dcache_bsize = 32,
  1819. .cpu_setup = __setup_cpu_440spe,
  1820. .machine_check = machine_check_440A,
  1821. .platform = "ppc440",
  1822. },
  1823. { /* 440SPe Rev. B */
  1824. .pvr_mask = 0xfff00fff,
  1825. .pvr_value = 0x53400891,
  1826. .cpu_name = "440SPe Rev. B",
  1827. .cpu_features = CPU_FTRS_44X,
  1828. .cpu_user_features = COMMON_USER_BOOKE,
  1829. .mmu_features = MMU_FTR_TYPE_44x,
  1830. .icache_bsize = 32,
  1831. .dcache_bsize = 32,
  1832. .cpu_setup = __setup_cpu_440spe,
  1833. .machine_check = machine_check_440A,
  1834. .platform = "ppc440",
  1835. },
  1836. { /* 440 in Xilinx Virtex-5 FXT */
  1837. .pvr_mask = 0xfffffff0,
  1838. .pvr_value = 0x7ff21910,
  1839. .cpu_name = "440 in Virtex-5 FXT",
  1840. .cpu_features = CPU_FTRS_44X,
  1841. .cpu_user_features = COMMON_USER_BOOKE,
  1842. .mmu_features = MMU_FTR_TYPE_44x,
  1843. .icache_bsize = 32,
  1844. .dcache_bsize = 32,
  1845. .cpu_setup = __setup_cpu_440x5,
  1846. .machine_check = machine_check_440A,
  1847. .platform = "ppc440",
  1848. },
  1849. { /* 460EX */
  1850. .pvr_mask = 0xffff0006,
  1851. .pvr_value = 0x13020002,
  1852. .cpu_name = "460EX",
  1853. .cpu_features = CPU_FTRS_440x6,
  1854. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1855. .mmu_features = MMU_FTR_TYPE_44x,
  1856. .icache_bsize = 32,
  1857. .dcache_bsize = 32,
  1858. .cpu_setup = __setup_cpu_460ex,
  1859. .machine_check = machine_check_440A,
  1860. .platform = "ppc440",
  1861. },
  1862. { /* 460EX Rev B */
  1863. .pvr_mask = 0xffff0007,
  1864. .pvr_value = 0x13020004,
  1865. .cpu_name = "460EX Rev. B",
  1866. .cpu_features = CPU_FTRS_440x6,
  1867. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1868. .mmu_features = MMU_FTR_TYPE_44x,
  1869. .icache_bsize = 32,
  1870. .dcache_bsize = 32,
  1871. .cpu_setup = __setup_cpu_460ex,
  1872. .machine_check = machine_check_440A,
  1873. .platform = "ppc440",
  1874. },
  1875. { /* 460GT */
  1876. .pvr_mask = 0xffff0006,
  1877. .pvr_value = 0x13020000,
  1878. .cpu_name = "460GT",
  1879. .cpu_features = CPU_FTRS_440x6,
  1880. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1881. .mmu_features = MMU_FTR_TYPE_44x,
  1882. .icache_bsize = 32,
  1883. .dcache_bsize = 32,
  1884. .cpu_setup = __setup_cpu_460gt,
  1885. .machine_check = machine_check_440A,
  1886. .platform = "ppc440",
  1887. },
  1888. { /* 460GT Rev B */
  1889. .pvr_mask = 0xffff0007,
  1890. .pvr_value = 0x13020005,
  1891. .cpu_name = "460GT Rev. B",
  1892. .cpu_features = CPU_FTRS_440x6,
  1893. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1894. .mmu_features = MMU_FTR_TYPE_44x,
  1895. .icache_bsize = 32,
  1896. .dcache_bsize = 32,
  1897. .cpu_setup = __setup_cpu_460gt,
  1898. .machine_check = machine_check_440A,
  1899. .platform = "ppc440",
  1900. },
  1901. { /* 460SX */
  1902. .pvr_mask = 0xffffff00,
  1903. .pvr_value = 0x13541800,
  1904. .cpu_name = "460SX",
  1905. .cpu_features = CPU_FTRS_44X,
  1906. .cpu_user_features = COMMON_USER_BOOKE,
  1907. .mmu_features = MMU_FTR_TYPE_44x,
  1908. .icache_bsize = 32,
  1909. .dcache_bsize = 32,
  1910. .cpu_setup = __setup_cpu_460sx,
  1911. .machine_check = machine_check_440A,
  1912. .platform = "ppc440",
  1913. },
  1914. { /* 464 in APM821xx */
  1915. .pvr_mask = 0xfffffff0,
  1916. .pvr_value = 0x12C41C80,
  1917. .cpu_name = "APM821XX",
  1918. .cpu_features = CPU_FTRS_44X,
  1919. .cpu_user_features = COMMON_USER_BOOKE |
  1920. PPC_FEATURE_HAS_FPU,
  1921. .mmu_features = MMU_FTR_TYPE_44x,
  1922. .icache_bsize = 32,
  1923. .dcache_bsize = 32,
  1924. .cpu_setup = __setup_cpu_apm821xx,
  1925. .machine_check = machine_check_440A,
  1926. .platform = "ppc440",
  1927. },
  1928. { /* 476 DD2 core */
  1929. .pvr_mask = 0xffffffff,
  1930. .pvr_value = 0x11a52080,
  1931. .cpu_name = "476",
  1932. .cpu_features = CPU_FTRS_47X | CPU_FTR_476_DD2,
  1933. .cpu_user_features = COMMON_USER_BOOKE |
  1934. PPC_FEATURE_HAS_FPU,
  1935. .mmu_features = MMU_FTR_TYPE_47x |
  1936. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1937. .icache_bsize = 32,
  1938. .dcache_bsize = 128,
  1939. .machine_check = machine_check_47x,
  1940. .platform = "ppc470",
  1941. },
  1942. { /* 476fpe */
  1943. .pvr_mask = 0xffff0000,
  1944. .pvr_value = 0x7ff50000,
  1945. .cpu_name = "476fpe",
  1946. .cpu_features = CPU_FTRS_47X | CPU_FTR_476_DD2,
  1947. .cpu_user_features = COMMON_USER_BOOKE |
  1948. PPC_FEATURE_HAS_FPU,
  1949. .mmu_features = MMU_FTR_TYPE_47x |
  1950. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1951. .icache_bsize = 32,
  1952. .dcache_bsize = 128,
  1953. .machine_check = machine_check_47x,
  1954. .platform = "ppc470",
  1955. },
  1956. { /* 476 iss */
  1957. .pvr_mask = 0xffff0000,
  1958. .pvr_value = 0x00050000,
  1959. .cpu_name = "476",
  1960. .cpu_features = CPU_FTRS_47X,
  1961. .cpu_user_features = COMMON_USER_BOOKE |
  1962. PPC_FEATURE_HAS_FPU,
  1963. .mmu_features = MMU_FTR_TYPE_47x |
  1964. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1965. .icache_bsize = 32,
  1966. .dcache_bsize = 128,
  1967. .machine_check = machine_check_47x,
  1968. .platform = "ppc470",
  1969. },
  1970. { /* 476 others */
  1971. .pvr_mask = 0xffff0000,
  1972. .pvr_value = 0x11a50000,
  1973. .cpu_name = "476",
  1974. .cpu_features = CPU_FTRS_47X,
  1975. .cpu_user_features = COMMON_USER_BOOKE |
  1976. PPC_FEATURE_HAS_FPU,
  1977. .mmu_features = MMU_FTR_TYPE_47x |
  1978. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1979. .icache_bsize = 32,
  1980. .dcache_bsize = 128,
  1981. .machine_check = machine_check_47x,
  1982. .platform = "ppc470",
  1983. },
  1984. { /* default match */
  1985. .pvr_mask = 0x00000000,
  1986. .pvr_value = 0x00000000,
  1987. .cpu_name = "(generic 44x PPC)",
  1988. .cpu_features = CPU_FTRS_44X,
  1989. .cpu_user_features = COMMON_USER_BOOKE,
  1990. .mmu_features = MMU_FTR_TYPE_44x,
  1991. .icache_bsize = 32,
  1992. .dcache_bsize = 32,
  1993. .machine_check = machine_check_4xx,
  1994. .platform = "ppc440",
  1995. }
  1996. #endif /* CONFIG_44x */
  1997. #ifdef CONFIG_E200
  1998. { /* e200z5 */
  1999. .pvr_mask = 0xfff00000,
  2000. .pvr_value = 0x81000000,
  2001. .cpu_name = "e200z5",
  2002. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  2003. .cpu_features = CPU_FTRS_E200,
  2004. .cpu_user_features = COMMON_USER_BOOKE |
  2005. PPC_FEATURE_HAS_EFP_SINGLE |
  2006. PPC_FEATURE_UNIFIED_CACHE,
  2007. .mmu_features = MMU_FTR_TYPE_FSL_E,
  2008. .dcache_bsize = 32,
  2009. .machine_check = machine_check_e200,
  2010. .platform = "ppc5554",
  2011. },
  2012. { /* e200z6 */
  2013. .pvr_mask = 0xfff00000,
  2014. .pvr_value = 0x81100000,
  2015. .cpu_name = "e200z6",
  2016. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  2017. .cpu_features = CPU_FTRS_E200,
  2018. .cpu_user_features = COMMON_USER_BOOKE |
  2019. PPC_FEATURE_HAS_SPE_COMP |
  2020. PPC_FEATURE_HAS_EFP_SINGLE_COMP |
  2021. PPC_FEATURE_UNIFIED_CACHE,
  2022. .mmu_features = MMU_FTR_TYPE_FSL_E,
  2023. .dcache_bsize = 32,
  2024. .machine_check = machine_check_e200,
  2025. .platform = "ppc5554",
  2026. },
  2027. { /* default match */
  2028. .pvr_mask = 0x00000000,
  2029. .pvr_value = 0x00000000,
  2030. .cpu_name = "(generic E200 PPC)",
  2031. .cpu_features = CPU_FTRS_E200,
  2032. .cpu_user_features = COMMON_USER_BOOKE |
  2033. PPC_FEATURE_HAS_EFP_SINGLE |
  2034. PPC_FEATURE_UNIFIED_CACHE,
  2035. .mmu_features = MMU_FTR_TYPE_FSL_E,
  2036. .dcache_bsize = 32,
  2037. .cpu_setup = __setup_cpu_e200,
  2038. .machine_check = machine_check_e200,
  2039. .platform = "ppc5554",
  2040. }
  2041. #endif /* CONFIG_E200 */
  2042. #endif /* CONFIG_PPC32 */
  2043. #ifdef CONFIG_E500
  2044. #ifdef CONFIG_PPC32
  2045. #ifndef CONFIG_PPC_E500MC
  2046. { /* e500 */
  2047. .pvr_mask = 0xffff0000,
  2048. .pvr_value = 0x80200000,
  2049. .cpu_name = "e500",
  2050. .cpu_features = CPU_FTRS_E500,
  2051. .cpu_user_features = COMMON_USER_BOOKE |
  2052. PPC_FEATURE_HAS_SPE_COMP |
  2053. PPC_FEATURE_HAS_EFP_SINGLE_COMP,
  2054. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2055. .mmu_features = MMU_FTR_TYPE_FSL_E,
  2056. .icache_bsize = 32,
  2057. .dcache_bsize = 32,
  2058. .num_pmcs = 4,
  2059. .oprofile_cpu_type = "ppc/e500",
  2060. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2061. .cpu_setup = __setup_cpu_e500v1,
  2062. .machine_check = machine_check_e500,
  2063. .platform = "ppc8540",
  2064. },
  2065. { /* e500v2 */
  2066. .pvr_mask = 0xffff0000,
  2067. .pvr_value = 0x80210000,
  2068. .cpu_name = "e500v2",
  2069. .cpu_features = CPU_FTRS_E500_2,
  2070. .cpu_user_features = COMMON_USER_BOOKE |
  2071. PPC_FEATURE_HAS_SPE_COMP |
  2072. PPC_FEATURE_HAS_EFP_SINGLE_COMP |
  2073. PPC_FEATURE_HAS_EFP_DOUBLE_COMP,
  2074. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2075. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS,
  2076. .icache_bsize = 32,
  2077. .dcache_bsize = 32,
  2078. .num_pmcs = 4,
  2079. .oprofile_cpu_type = "ppc/e500",
  2080. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2081. .cpu_setup = __setup_cpu_e500v2,
  2082. .machine_check = machine_check_e500,
  2083. .platform = "ppc8548",
  2084. .cpu_down_flush = cpu_down_flush_e500v2,
  2085. },
  2086. #else
  2087. { /* e500mc */
  2088. .pvr_mask = 0xffff0000,
  2089. .pvr_value = 0x80230000,
  2090. .cpu_name = "e500mc",
  2091. .cpu_features = CPU_FTRS_E500MC,
  2092. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  2093. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2094. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS |
  2095. MMU_FTR_USE_TLBILX,
  2096. .icache_bsize = 64,
  2097. .dcache_bsize = 64,
  2098. .num_pmcs = 4,
  2099. .oprofile_cpu_type = "ppc/e500mc",
  2100. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2101. .cpu_setup = __setup_cpu_e500mc,
  2102. .machine_check = machine_check_e500mc,
  2103. .platform = "ppce500mc",
  2104. .cpu_down_flush = cpu_down_flush_e500mc,
  2105. },
  2106. #endif /* CONFIG_PPC_E500MC */
  2107. #endif /* CONFIG_PPC32 */
  2108. #ifdef CONFIG_PPC_E500MC
  2109. { /* e5500 */
  2110. .pvr_mask = 0xffff0000,
  2111. .pvr_value = 0x80240000,
  2112. .cpu_name = "e5500",
  2113. .cpu_features = CPU_FTRS_E5500,
  2114. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  2115. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2116. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS |
  2117. MMU_FTR_USE_TLBILX,
  2118. .icache_bsize = 64,
  2119. .dcache_bsize = 64,
  2120. .num_pmcs = 4,
  2121. .oprofile_cpu_type = "ppc/e500mc",
  2122. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2123. .cpu_setup = __setup_cpu_e5500,
  2124. #ifndef CONFIG_PPC32
  2125. .cpu_restore = __restore_cpu_e5500,
  2126. #endif
  2127. .machine_check = machine_check_e500mc,
  2128. .platform = "ppce5500",
  2129. .cpu_down_flush = cpu_down_flush_e5500,
  2130. },
  2131. { /* e6500 */
  2132. .pvr_mask = 0xffff0000,
  2133. .pvr_value = 0x80400000,
  2134. .cpu_name = "e6500",
  2135. .cpu_features = CPU_FTRS_E6500,
  2136. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU |
  2137. PPC_FEATURE_HAS_ALTIVEC_COMP,
  2138. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2139. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS |
  2140. MMU_FTR_USE_TLBILX,
  2141. .icache_bsize = 64,
  2142. .dcache_bsize = 64,
  2143. .num_pmcs = 6,
  2144. .oprofile_cpu_type = "ppc/e6500",
  2145. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2146. .cpu_setup = __setup_cpu_e6500,
  2147. #ifndef CONFIG_PPC32
  2148. .cpu_restore = __restore_cpu_e6500,
  2149. #endif
  2150. .machine_check = machine_check_e500mc,
  2151. .platform = "ppce6500",
  2152. .cpu_down_flush = cpu_down_flush_e6500,
  2153. },
  2154. #endif /* CONFIG_PPC_E500MC */
  2155. #ifdef CONFIG_PPC32
  2156. { /* default match */
  2157. .pvr_mask = 0x00000000,
  2158. .pvr_value = 0x00000000,
  2159. .cpu_name = "(generic E500 PPC)",
  2160. .cpu_features = CPU_FTRS_E500,
  2161. .cpu_user_features = COMMON_USER_BOOKE |
  2162. PPC_FEATURE_HAS_SPE_COMP |
  2163. PPC_FEATURE_HAS_EFP_SINGLE_COMP,
  2164. .mmu_features = MMU_FTR_TYPE_FSL_E,
  2165. .icache_bsize = 32,
  2166. .dcache_bsize = 32,
  2167. .machine_check = machine_check_e500,
  2168. .platform = "powerpc",
  2169. }
  2170. #endif /* CONFIG_PPC32 */
  2171. #endif /* CONFIG_E500 */
  2172. };
  2173. void __init set_cur_cpu_spec(struct cpu_spec *s)
  2174. {
  2175. struct cpu_spec *t = &the_cpu_spec;
  2176. t = PTRRELOC(t);
  2177. *t = *s;
  2178. *PTRRELOC(&cur_cpu_spec) = &the_cpu_spec;
  2179. }
  2180. static struct cpu_spec * __init setup_cpu_spec(unsigned long offset,
  2181. struct cpu_spec *s)
  2182. {
  2183. struct cpu_spec *t = &the_cpu_spec;
  2184. struct cpu_spec old;
  2185. t = PTRRELOC(t);
  2186. old = *t;
  2187. /* Copy everything, then do fixups */
  2188. *t = *s;
  2189. /*
  2190. * If we are overriding a previous value derived from the real
  2191. * PVR with a new value obtained using a logical PVR value,
  2192. * don't modify the performance monitor fields.
  2193. */
  2194. if (old.num_pmcs && !s->num_pmcs) {
  2195. t->num_pmcs = old.num_pmcs;
  2196. t->pmc_type = old.pmc_type;
  2197. t->oprofile_type = old.oprofile_type;
  2198. t->oprofile_mmcra_sihv = old.oprofile_mmcra_sihv;
  2199. t->oprofile_mmcra_sipr = old.oprofile_mmcra_sipr;
  2200. t->oprofile_mmcra_clear = old.oprofile_mmcra_clear;
  2201. /*
  2202. * If we have passed through this logic once before and
  2203. * have pulled the default case because the real PVR was
  2204. * not found inside cpu_specs[], then we are possibly
  2205. * running in compatibility mode. In that case, let the
  2206. * oprofiler know which set of compatibility counters to
  2207. * pull from by making sure the oprofile_cpu_type string
  2208. * is set to that of compatibility mode. If the
  2209. * oprofile_cpu_type already has a value, then we are
  2210. * possibly overriding a real PVR with a logical one,
  2211. * and, in that case, keep the current value for
  2212. * oprofile_cpu_type.
  2213. */
  2214. if (old.oprofile_cpu_type != NULL) {
  2215. t->oprofile_cpu_type = old.oprofile_cpu_type;
  2216. t->oprofile_type = old.oprofile_type;
  2217. }
  2218. }
  2219. *PTRRELOC(&cur_cpu_spec) = &the_cpu_spec;
  2220. /*
  2221. * Set the base platform string once; assumes
  2222. * we're called with real pvr first.
  2223. */
  2224. if (*PTRRELOC(&powerpc_base_platform) == NULL)
  2225. *PTRRELOC(&powerpc_base_platform) = t->platform;
  2226. #if defined(CONFIG_PPC64) || defined(CONFIG_BOOKE)
  2227. /* ppc64 and booke expect identify_cpu to also call setup_cpu for
  2228. * that processor. I will consolidate that at a later time, for now,
  2229. * just use #ifdef. We also don't need to PTRRELOC the function
  2230. * pointer on ppc64 and booke as we are running at 0 in real mode
  2231. * on ppc64 and reloc_offset is always 0 on booke.
  2232. */
  2233. if (t->cpu_setup) {
  2234. t->cpu_setup(offset, t);
  2235. }
  2236. #endif /* CONFIG_PPC64 || CONFIG_BOOKE */
  2237. return t;
  2238. }
  2239. struct cpu_spec * __init identify_cpu(unsigned long offset, unsigned int pvr)
  2240. {
  2241. struct cpu_spec *s = cpu_specs;
  2242. int i;
  2243. s = PTRRELOC(s);
  2244. for (i = 0; i < ARRAY_SIZE(cpu_specs); i++,s++) {
  2245. if ((pvr & s->pvr_mask) == s->pvr_value)
  2246. return setup_cpu_spec(offset, s);
  2247. }
  2248. BUG();
  2249. return NULL;
  2250. }
  2251. /*
  2252. * Used by cpufeatures to get the name for CPUs with a PVR table.
  2253. * If they don't hae a PVR table, cpufeatures gets the name from
  2254. * cpu device-tree node.
  2255. */
  2256. void __init identify_cpu_name(unsigned int pvr)
  2257. {
  2258. struct cpu_spec *s = cpu_specs;
  2259. struct cpu_spec *t = &the_cpu_spec;
  2260. int i;
  2261. s = PTRRELOC(s);
  2262. t = PTRRELOC(t);
  2263. for (i = 0; i < ARRAY_SIZE(cpu_specs); i++,s++) {
  2264. if ((pvr & s->pvr_mask) == s->pvr_value) {
  2265. t->cpu_name = s->cpu_name;
  2266. return;
  2267. }
  2268. }
  2269. }
  2270. #ifdef CONFIG_JUMP_LABEL_FEATURE_CHECKS
  2271. struct static_key_true cpu_feature_keys[NUM_CPU_FTR_KEYS] = {
  2272. [0 ... NUM_CPU_FTR_KEYS - 1] = STATIC_KEY_TRUE_INIT
  2273. };
  2274. EXPORT_SYMBOL_GPL(cpu_feature_keys);
  2275. void __init cpu_feature_keys_init(void)
  2276. {
  2277. int i;
  2278. for (i = 0; i < NUM_CPU_FTR_KEYS; i++) {
  2279. unsigned long f = 1ul << i;
  2280. if (!(cur_cpu_spec->cpu_features & f))
  2281. static_branch_disable(&cpu_feature_keys[i]);
  2282. }
  2283. }
  2284. struct static_key_true mmu_feature_keys[NUM_MMU_FTR_KEYS] = {
  2285. [0 ... NUM_MMU_FTR_KEYS - 1] = STATIC_KEY_TRUE_INIT
  2286. };
  2287. EXPORT_SYMBOL_GPL(mmu_feature_keys);
  2288. void __init mmu_feature_keys_init(void)
  2289. {
  2290. int i;
  2291. for (i = 0; i < NUM_MMU_FTR_KEYS; i++) {
  2292. unsigned long f = 1ul << i;
  2293. if (!(cur_cpu_spec->mmu_features & f))
  2294. static_branch_disable(&mmu_feature_keys[i]);
  2295. }
  2296. }
  2297. #endif