sysreg.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510
  1. /*
  2. * Macros for accessing system registers with older binutils.
  3. *
  4. * Copyright (C) 2014 ARM Ltd.
  5. * Author: Catalin Marinas <catalin.marinas@arm.com>
  6. *
  7. * This program is free software: you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #ifndef __ASM_SYSREG_H
  20. #define __ASM_SYSREG_H
  21. #include <linux/stringify.h>
  22. /*
  23. * ARMv8 ARM reserves the following encoding for system registers:
  24. * (Ref: ARMv8 ARM, Section: "System instruction class encoding overview",
  25. * C5.2, version:ARM DDI 0487A.f)
  26. * [20-19] : Op0
  27. * [18-16] : Op1
  28. * [15-12] : CRn
  29. * [11-8] : CRm
  30. * [7-5] : Op2
  31. */
  32. #define Op0_shift 19
  33. #define Op0_mask 0x3
  34. #define Op1_shift 16
  35. #define Op1_mask 0x7
  36. #define CRn_shift 12
  37. #define CRn_mask 0xf
  38. #define CRm_shift 8
  39. #define CRm_mask 0xf
  40. #define Op2_shift 5
  41. #define Op2_mask 0x7
  42. #define sys_reg(op0, op1, crn, crm, op2) \
  43. (((op0) << Op0_shift) | ((op1) << Op1_shift) | \
  44. ((crn) << CRn_shift) | ((crm) << CRm_shift) | \
  45. ((op2) << Op2_shift))
  46. #define sys_insn sys_reg
  47. #define sys_reg_Op0(id) (((id) >> Op0_shift) & Op0_mask)
  48. #define sys_reg_Op1(id) (((id) >> Op1_shift) & Op1_mask)
  49. #define sys_reg_CRn(id) (((id) >> CRn_shift) & CRn_mask)
  50. #define sys_reg_CRm(id) (((id) >> CRm_shift) & CRm_mask)
  51. #define sys_reg_Op2(id) (((id) >> Op2_shift) & Op2_mask)
  52. #ifndef CONFIG_BROKEN_GAS_INST
  53. #ifdef __ASSEMBLY__
  54. #define __emit_inst(x) .inst (x)
  55. #else
  56. #define __emit_inst(x) ".inst " __stringify((x)) "\n\t"
  57. #endif
  58. #else /* CONFIG_BROKEN_GAS_INST */
  59. #ifndef CONFIG_CPU_BIG_ENDIAN
  60. #define __INSTR_BSWAP(x) (x)
  61. #else /* CONFIG_CPU_BIG_ENDIAN */
  62. #define __INSTR_BSWAP(x) ((((x) << 24) & 0xff000000) | \
  63. (((x) << 8) & 0x00ff0000) | \
  64. (((x) >> 8) & 0x0000ff00) | \
  65. (((x) >> 24) & 0x000000ff))
  66. #endif /* CONFIG_CPU_BIG_ENDIAN */
  67. #ifdef __ASSEMBLY__
  68. #define __emit_inst(x) .long __INSTR_BSWAP(x)
  69. #else /* __ASSEMBLY__ */
  70. #define __emit_inst(x) ".long " __stringify(__INSTR_BSWAP(x)) "\n\t"
  71. #endif /* __ASSEMBLY__ */
  72. #endif /* CONFIG_BROKEN_GAS_INST */
  73. #define REG_PSTATE_PAN_IMM sys_reg(0, 0, 4, 0, 4)
  74. #define REG_PSTATE_UAO_IMM sys_reg(0, 0, 4, 0, 3)
  75. #define SET_PSTATE_PAN(x) __emit_inst(0xd5000000 | REG_PSTATE_PAN_IMM | \
  76. (!!x)<<8 | 0x1f)
  77. #define SET_PSTATE_UAO(x) __emit_inst(0xd5000000 | REG_PSTATE_UAO_IMM | \
  78. (!!x)<<8 | 0x1f)
  79. #define SYS_DC_ISW sys_insn(1, 0, 7, 6, 2)
  80. #define SYS_DC_CSW sys_insn(1, 0, 7, 10, 2)
  81. #define SYS_DC_CISW sys_insn(1, 0, 7, 14, 2)
  82. #define SYS_OSDTRRX_EL1 sys_reg(2, 0, 0, 0, 2)
  83. #define SYS_MDCCINT_EL1 sys_reg(2, 0, 0, 2, 0)
  84. #define SYS_MDSCR_EL1 sys_reg(2, 0, 0, 2, 2)
  85. #define SYS_OSDTRTX_EL1 sys_reg(2, 0, 0, 3, 2)
  86. #define SYS_OSECCR_EL1 sys_reg(2, 0, 0, 6, 2)
  87. #define SYS_DBGBVRn_EL1(n) sys_reg(2, 0, 0, n, 4)
  88. #define SYS_DBGBCRn_EL1(n) sys_reg(2, 0, 0, n, 5)
  89. #define SYS_DBGWVRn_EL1(n) sys_reg(2, 0, 0, n, 6)
  90. #define SYS_DBGWCRn_EL1(n) sys_reg(2, 0, 0, n, 7)
  91. #define SYS_MDRAR_EL1 sys_reg(2, 0, 1, 0, 0)
  92. #define SYS_OSLAR_EL1 sys_reg(2, 0, 1, 0, 4)
  93. #define SYS_OSLSR_EL1 sys_reg(2, 0, 1, 1, 4)
  94. #define SYS_OSDLR_EL1 sys_reg(2, 0, 1, 3, 4)
  95. #define SYS_DBGPRCR_EL1 sys_reg(2, 0, 1, 4, 4)
  96. #define SYS_DBGCLAIMSET_EL1 sys_reg(2, 0, 7, 8, 6)
  97. #define SYS_DBGCLAIMCLR_EL1 sys_reg(2, 0, 7, 9, 6)
  98. #define SYS_DBGAUTHSTATUS_EL1 sys_reg(2, 0, 7, 14, 6)
  99. #define SYS_MDCCSR_EL0 sys_reg(2, 3, 0, 1, 0)
  100. #define SYS_DBGDTR_EL0 sys_reg(2, 3, 0, 4, 0)
  101. #define SYS_DBGDTRRX_EL0 sys_reg(2, 3, 0, 5, 0)
  102. #define SYS_DBGDTRTX_EL0 sys_reg(2, 3, 0, 5, 0)
  103. #define SYS_DBGVCR32_EL2 sys_reg(2, 4, 0, 7, 0)
  104. #define SYS_MIDR_EL1 sys_reg(3, 0, 0, 0, 0)
  105. #define SYS_MPIDR_EL1 sys_reg(3, 0, 0, 0, 5)
  106. #define SYS_REVIDR_EL1 sys_reg(3, 0, 0, 0, 6)
  107. #define SYS_ID_PFR0_EL1 sys_reg(3, 0, 0, 1, 0)
  108. #define SYS_ID_PFR1_EL1 sys_reg(3, 0, 0, 1, 1)
  109. #define SYS_ID_DFR0_EL1 sys_reg(3, 0, 0, 1, 2)
  110. #define SYS_ID_AFR0_EL1 sys_reg(3, 0, 0, 1, 3)
  111. #define SYS_ID_MMFR0_EL1 sys_reg(3, 0, 0, 1, 4)
  112. #define SYS_ID_MMFR1_EL1 sys_reg(3, 0, 0, 1, 5)
  113. #define SYS_ID_MMFR2_EL1 sys_reg(3, 0, 0, 1, 6)
  114. #define SYS_ID_MMFR3_EL1 sys_reg(3, 0, 0, 1, 7)
  115. #define SYS_ID_ISAR0_EL1 sys_reg(3, 0, 0, 2, 0)
  116. #define SYS_ID_ISAR1_EL1 sys_reg(3, 0, 0, 2, 1)
  117. #define SYS_ID_ISAR2_EL1 sys_reg(3, 0, 0, 2, 2)
  118. #define SYS_ID_ISAR3_EL1 sys_reg(3, 0, 0, 2, 3)
  119. #define SYS_ID_ISAR4_EL1 sys_reg(3, 0, 0, 2, 4)
  120. #define SYS_ID_ISAR5_EL1 sys_reg(3, 0, 0, 2, 5)
  121. #define SYS_ID_MMFR4_EL1 sys_reg(3, 0, 0, 2, 6)
  122. #define SYS_MVFR0_EL1 sys_reg(3, 0, 0, 3, 0)
  123. #define SYS_MVFR1_EL1 sys_reg(3, 0, 0, 3, 1)
  124. #define SYS_MVFR2_EL1 sys_reg(3, 0, 0, 3, 2)
  125. #define SYS_ID_AA64PFR0_EL1 sys_reg(3, 0, 0, 4, 0)
  126. #define SYS_ID_AA64PFR1_EL1 sys_reg(3, 0, 0, 4, 1)
  127. #define SYS_ID_AA64DFR0_EL1 sys_reg(3, 0, 0, 5, 0)
  128. #define SYS_ID_AA64DFR1_EL1 sys_reg(3, 0, 0, 5, 1)
  129. #define SYS_ID_AA64ISAR0_EL1 sys_reg(3, 0, 0, 6, 0)
  130. #define SYS_ID_AA64ISAR1_EL1 sys_reg(3, 0, 0, 6, 1)
  131. #define SYS_ID_AA64MMFR0_EL1 sys_reg(3, 0, 0, 7, 0)
  132. #define SYS_ID_AA64MMFR1_EL1 sys_reg(3, 0, 0, 7, 1)
  133. #define SYS_ID_AA64MMFR2_EL1 sys_reg(3, 0, 0, 7, 2)
  134. #define SYS_SCTLR_EL1 sys_reg(3, 0, 1, 0, 0)
  135. #define SYS_ACTLR_EL1 sys_reg(3, 0, 1, 0, 1)
  136. #define SYS_CPACR_EL1 sys_reg(3, 0, 1, 0, 2)
  137. #define SYS_TTBR0_EL1 sys_reg(3, 0, 2, 0, 0)
  138. #define SYS_TTBR1_EL1 sys_reg(3, 0, 2, 0, 1)
  139. #define SYS_TCR_EL1 sys_reg(3, 0, 2, 0, 2)
  140. #define SYS_ICC_PMR_EL1 sys_reg(3, 0, 4, 6, 0)
  141. #define SYS_AFSR0_EL1 sys_reg(3, 0, 5, 1, 0)
  142. #define SYS_AFSR1_EL1 sys_reg(3, 0, 5, 1, 1)
  143. #define SYS_ESR_EL1 sys_reg(3, 0, 5, 2, 0)
  144. #define SYS_FAR_EL1 sys_reg(3, 0, 6, 0, 0)
  145. #define SYS_PAR_EL1 sys_reg(3, 0, 7, 4, 0)
  146. #define SYS_PMINTENSET_EL1 sys_reg(3, 0, 9, 14, 1)
  147. #define SYS_PMINTENCLR_EL1 sys_reg(3, 0, 9, 14, 2)
  148. #define SYS_MAIR_EL1 sys_reg(3, 0, 10, 2, 0)
  149. #define SYS_AMAIR_EL1 sys_reg(3, 0, 10, 3, 0)
  150. #define SYS_VBAR_EL1 sys_reg(3, 0, 12, 0, 0)
  151. #define SYS_ICC_DIR_EL1 sys_reg(3, 0, 12, 11, 1)
  152. #define SYS_ICC_SGI1R_EL1 sys_reg(3, 0, 12, 11, 5)
  153. #define SYS_ICC_IAR1_EL1 sys_reg(3, 0, 12, 12, 0)
  154. #define SYS_ICC_EOIR1_EL1 sys_reg(3, 0, 12, 12, 1)
  155. #define SYS_ICC_BPR1_EL1 sys_reg(3, 0, 12, 12, 3)
  156. #define SYS_ICC_CTLR_EL1 sys_reg(3, 0, 12, 12, 4)
  157. #define SYS_ICC_SRE_EL1 sys_reg(3, 0, 12, 12, 5)
  158. #define SYS_ICC_GRPEN1_EL1 sys_reg(3, 0, 12, 12, 7)
  159. #define SYS_CONTEXTIDR_EL1 sys_reg(3, 0, 13, 0, 1)
  160. #define SYS_TPIDR_EL1 sys_reg(3, 0, 13, 0, 4)
  161. #define SYS_CNTKCTL_EL1 sys_reg(3, 0, 14, 1, 0)
  162. #define SYS_CLIDR_EL1 sys_reg(3, 1, 0, 0, 1)
  163. #define SYS_AIDR_EL1 sys_reg(3, 1, 0, 0, 7)
  164. #define SYS_CSSELR_EL1 sys_reg(3, 2, 0, 0, 0)
  165. #define SYS_CTR_EL0 sys_reg(3, 3, 0, 0, 1)
  166. #define SYS_DCZID_EL0 sys_reg(3, 3, 0, 0, 7)
  167. #define SYS_PMCR_EL0 sys_reg(3, 3, 9, 12, 0)
  168. #define SYS_PMCNTENSET_EL0 sys_reg(3, 3, 9, 12, 1)
  169. #define SYS_PMCNTENCLR_EL0 sys_reg(3, 3, 9, 12, 2)
  170. #define SYS_PMOVSCLR_EL0 sys_reg(3, 3, 9, 12, 3)
  171. #define SYS_PMSWINC_EL0 sys_reg(3, 3, 9, 12, 4)
  172. #define SYS_PMSELR_EL0 sys_reg(3, 3, 9, 12, 5)
  173. #define SYS_PMCEID0_EL0 sys_reg(3, 3, 9, 12, 6)
  174. #define SYS_PMCEID1_EL0 sys_reg(3, 3, 9, 12, 7)
  175. #define SYS_PMCCNTR_EL0 sys_reg(3, 3, 9, 13, 0)
  176. #define SYS_PMXEVTYPER_EL0 sys_reg(3, 3, 9, 13, 1)
  177. #define SYS_PMXEVCNTR_EL0 sys_reg(3, 3, 9, 13, 2)
  178. #define SYS_PMUSERENR_EL0 sys_reg(3, 3, 9, 14, 0)
  179. #define SYS_PMOVSSET_EL0 sys_reg(3, 3, 9, 14, 3)
  180. #define SYS_TPIDR_EL0 sys_reg(3, 3, 13, 0, 2)
  181. #define SYS_TPIDRRO_EL0 sys_reg(3, 3, 13, 0, 3)
  182. #define SYS_CNTFRQ_EL0 sys_reg(3, 3, 14, 0, 0)
  183. #define SYS_CNTP_TVAL_EL0 sys_reg(3, 3, 14, 2, 0)
  184. #define SYS_CNTP_CTL_EL0 sys_reg(3, 3, 14, 2, 1)
  185. #define SYS_CNTP_CVAL_EL0 sys_reg(3, 3, 14, 2, 2)
  186. #define __PMEV_op2(n) ((n) & 0x7)
  187. #define __CNTR_CRm(n) (0x8 | (((n) >> 3) & 0x3))
  188. #define SYS_PMEVCNTRn_EL0(n) sys_reg(3, 3, 14, __CNTR_CRm(n), __PMEV_op2(n))
  189. #define __TYPER_CRm(n) (0xc | (((n) >> 3) & 0x3))
  190. #define SYS_PMEVTYPERn_EL0(n) sys_reg(3, 3, 14, __TYPER_CRm(n), __PMEV_op2(n))
  191. #define SYS_PMCCFILTR_EL0 sys_reg (3, 3, 14, 15, 7)
  192. #define SYS_DACR32_EL2 sys_reg(3, 4, 3, 0, 0)
  193. #define SYS_IFSR32_EL2 sys_reg(3, 4, 5, 0, 1)
  194. #define SYS_FPEXC32_EL2 sys_reg(3, 4, 5, 3, 0)
  195. #define __SYS__AP0Rx_EL2(x) sys_reg(3, 4, 12, 8, x)
  196. #define SYS_ICH_AP0R0_EL2 __SYS__AP0Rx_EL2(0)
  197. #define SYS_ICH_AP0R1_EL2 __SYS__AP0Rx_EL2(1)
  198. #define SYS_ICH_AP0R2_EL2 __SYS__AP0Rx_EL2(2)
  199. #define SYS_ICH_AP0R3_EL2 __SYS__AP0Rx_EL2(3)
  200. #define __SYS__AP1Rx_EL2(x) sys_reg(3, 4, 12, 9, x)
  201. #define SYS_ICH_AP1R0_EL2 __SYS__AP1Rx_EL2(0)
  202. #define SYS_ICH_AP1R1_EL2 __SYS__AP1Rx_EL2(1)
  203. #define SYS_ICH_AP1R2_EL2 __SYS__AP1Rx_EL2(2)
  204. #define SYS_ICH_AP1R3_EL2 __SYS__AP1Rx_EL2(3)
  205. #define SYS_ICH_VSEIR_EL2 sys_reg(3, 4, 12, 9, 4)
  206. #define SYS_ICC_SRE_EL2 sys_reg(3, 4, 12, 9, 5)
  207. #define SYS_ICH_HCR_EL2 sys_reg(3, 4, 12, 11, 0)
  208. #define SYS_ICH_VTR_EL2 sys_reg(3, 4, 12, 11, 1)
  209. #define SYS_ICH_MISR_EL2 sys_reg(3, 4, 12, 11, 2)
  210. #define SYS_ICH_EISR_EL2 sys_reg(3, 4, 12, 11, 3)
  211. #define SYS_ICH_ELSR_EL2 sys_reg(3, 4, 12, 11, 5)
  212. #define SYS_ICH_VMCR_EL2 sys_reg(3, 4, 12, 11, 7)
  213. #define __SYS__LR0_EL2(x) sys_reg(3, 4, 12, 12, x)
  214. #define SYS_ICH_LR0_EL2 __SYS__LR0_EL2(0)
  215. #define SYS_ICH_LR1_EL2 __SYS__LR0_EL2(1)
  216. #define SYS_ICH_LR2_EL2 __SYS__LR0_EL2(2)
  217. #define SYS_ICH_LR3_EL2 __SYS__LR0_EL2(3)
  218. #define SYS_ICH_LR4_EL2 __SYS__LR0_EL2(4)
  219. #define SYS_ICH_LR5_EL2 __SYS__LR0_EL2(5)
  220. #define SYS_ICH_LR6_EL2 __SYS__LR0_EL2(6)
  221. #define SYS_ICH_LR7_EL2 __SYS__LR0_EL2(7)
  222. #define __SYS__LR8_EL2(x) sys_reg(3, 4, 12, 13, x)
  223. #define SYS_ICH_LR8_EL2 __SYS__LR8_EL2(0)
  224. #define SYS_ICH_LR9_EL2 __SYS__LR8_EL2(1)
  225. #define SYS_ICH_LR10_EL2 __SYS__LR8_EL2(2)
  226. #define SYS_ICH_LR11_EL2 __SYS__LR8_EL2(3)
  227. #define SYS_ICH_LR12_EL2 __SYS__LR8_EL2(4)
  228. #define SYS_ICH_LR13_EL2 __SYS__LR8_EL2(5)
  229. #define SYS_ICH_LR14_EL2 __SYS__LR8_EL2(6)
  230. #define SYS_ICH_LR15_EL2 __SYS__LR8_EL2(7)
  231. /* Common SCTLR_ELx flags. */
  232. #define SCTLR_ELx_EE (1 << 25)
  233. #define SCTLR_ELx_I (1 << 12)
  234. #define SCTLR_ELx_SA (1 << 3)
  235. #define SCTLR_ELx_C (1 << 2)
  236. #define SCTLR_ELx_A (1 << 1)
  237. #define SCTLR_ELx_M 1
  238. #define SCTLR_EL2_RES1 ((1 << 4) | (1 << 5) | (1 << 11) | (1 << 16) | \
  239. (1 << 16) | (1 << 18) | (1 << 22) | (1 << 23) | \
  240. (1 << 28) | (1 << 29))
  241. #define SCTLR_ELx_FLAGS (SCTLR_ELx_M | SCTLR_ELx_A | SCTLR_ELx_C | \
  242. SCTLR_ELx_SA | SCTLR_ELx_I)
  243. /* SCTLR_EL1 specific flags. */
  244. #define SCTLR_EL1_UCI (1 << 26)
  245. #define SCTLR_EL1_SPAN (1 << 23)
  246. #define SCTLR_EL1_UCT (1 << 15)
  247. #define SCTLR_EL1_SED (1 << 8)
  248. #define SCTLR_EL1_CP15BEN (1 << 5)
  249. /* id_aa64isar0 */
  250. #define ID_AA64ISAR0_RDM_SHIFT 28
  251. #define ID_AA64ISAR0_ATOMICS_SHIFT 20
  252. #define ID_AA64ISAR0_CRC32_SHIFT 16
  253. #define ID_AA64ISAR0_SHA2_SHIFT 12
  254. #define ID_AA64ISAR0_SHA1_SHIFT 8
  255. #define ID_AA64ISAR0_AES_SHIFT 4
  256. /* id_aa64isar1 */
  257. #define ID_AA64ISAR1_LRCPC_SHIFT 20
  258. #define ID_AA64ISAR1_FCMA_SHIFT 16
  259. #define ID_AA64ISAR1_JSCVT_SHIFT 12
  260. /* id_aa64pfr0 */
  261. #define ID_AA64PFR0_GIC_SHIFT 24
  262. #define ID_AA64PFR0_ASIMD_SHIFT 20
  263. #define ID_AA64PFR0_FP_SHIFT 16
  264. #define ID_AA64PFR0_EL3_SHIFT 12
  265. #define ID_AA64PFR0_EL2_SHIFT 8
  266. #define ID_AA64PFR0_EL1_SHIFT 4
  267. #define ID_AA64PFR0_EL0_SHIFT 0
  268. #define ID_AA64PFR0_FP_NI 0xf
  269. #define ID_AA64PFR0_FP_SUPPORTED 0x0
  270. #define ID_AA64PFR0_ASIMD_NI 0xf
  271. #define ID_AA64PFR0_ASIMD_SUPPORTED 0x0
  272. #define ID_AA64PFR0_EL1_64BIT_ONLY 0x1
  273. #define ID_AA64PFR0_EL0_64BIT_ONLY 0x1
  274. #define ID_AA64PFR0_EL0_32BIT_64BIT 0x2
  275. /* id_aa64mmfr0 */
  276. #define ID_AA64MMFR0_TGRAN4_SHIFT 28
  277. #define ID_AA64MMFR0_TGRAN64_SHIFT 24
  278. #define ID_AA64MMFR0_TGRAN16_SHIFT 20
  279. #define ID_AA64MMFR0_BIGENDEL0_SHIFT 16
  280. #define ID_AA64MMFR0_SNSMEM_SHIFT 12
  281. #define ID_AA64MMFR0_BIGENDEL_SHIFT 8
  282. #define ID_AA64MMFR0_ASID_SHIFT 4
  283. #define ID_AA64MMFR0_PARANGE_SHIFT 0
  284. #define ID_AA64MMFR0_TGRAN4_NI 0xf
  285. #define ID_AA64MMFR0_TGRAN4_SUPPORTED 0x0
  286. #define ID_AA64MMFR0_TGRAN64_NI 0xf
  287. #define ID_AA64MMFR0_TGRAN64_SUPPORTED 0x0
  288. #define ID_AA64MMFR0_TGRAN16_NI 0x0
  289. #define ID_AA64MMFR0_TGRAN16_SUPPORTED 0x1
  290. /* id_aa64mmfr1 */
  291. #define ID_AA64MMFR1_PAN_SHIFT 20
  292. #define ID_AA64MMFR1_LOR_SHIFT 16
  293. #define ID_AA64MMFR1_HPD_SHIFT 12
  294. #define ID_AA64MMFR1_VHE_SHIFT 8
  295. #define ID_AA64MMFR1_VMIDBITS_SHIFT 4
  296. #define ID_AA64MMFR1_HADBS_SHIFT 0
  297. #define ID_AA64MMFR1_VMIDBITS_8 0
  298. #define ID_AA64MMFR1_VMIDBITS_16 2
  299. /* id_aa64mmfr2 */
  300. #define ID_AA64MMFR2_LVA_SHIFT 16
  301. #define ID_AA64MMFR2_IESB_SHIFT 12
  302. #define ID_AA64MMFR2_LSM_SHIFT 8
  303. #define ID_AA64MMFR2_UAO_SHIFT 4
  304. #define ID_AA64MMFR2_CNP_SHIFT 0
  305. /* id_aa64dfr0 */
  306. #define ID_AA64DFR0_PMSVER_SHIFT 32
  307. #define ID_AA64DFR0_CTX_CMPS_SHIFT 28
  308. #define ID_AA64DFR0_WRPS_SHIFT 20
  309. #define ID_AA64DFR0_BRPS_SHIFT 12
  310. #define ID_AA64DFR0_PMUVER_SHIFT 8
  311. #define ID_AA64DFR0_TRACEVER_SHIFT 4
  312. #define ID_AA64DFR0_DEBUGVER_SHIFT 0
  313. #define ID_ISAR5_RDM_SHIFT 24
  314. #define ID_ISAR5_CRC32_SHIFT 16
  315. #define ID_ISAR5_SHA2_SHIFT 12
  316. #define ID_ISAR5_SHA1_SHIFT 8
  317. #define ID_ISAR5_AES_SHIFT 4
  318. #define ID_ISAR5_SEVL_SHIFT 0
  319. #define MVFR0_FPROUND_SHIFT 28
  320. #define MVFR0_FPSHVEC_SHIFT 24
  321. #define MVFR0_FPSQRT_SHIFT 20
  322. #define MVFR0_FPDIVIDE_SHIFT 16
  323. #define MVFR0_FPTRAP_SHIFT 12
  324. #define MVFR0_FPDP_SHIFT 8
  325. #define MVFR0_FPSP_SHIFT 4
  326. #define MVFR0_SIMD_SHIFT 0
  327. #define MVFR1_SIMDFMAC_SHIFT 28
  328. #define MVFR1_FPHP_SHIFT 24
  329. #define MVFR1_SIMDHP_SHIFT 20
  330. #define MVFR1_SIMDSP_SHIFT 16
  331. #define MVFR1_SIMDINT_SHIFT 12
  332. #define MVFR1_SIMDLS_SHIFT 8
  333. #define MVFR1_FPDNAN_SHIFT 4
  334. #define MVFR1_FPFTZ_SHIFT 0
  335. #define ID_AA64MMFR0_TGRAN4_SHIFT 28
  336. #define ID_AA64MMFR0_TGRAN64_SHIFT 24
  337. #define ID_AA64MMFR0_TGRAN16_SHIFT 20
  338. #define ID_AA64MMFR0_TGRAN4_NI 0xf
  339. #define ID_AA64MMFR0_TGRAN4_SUPPORTED 0x0
  340. #define ID_AA64MMFR0_TGRAN64_NI 0xf
  341. #define ID_AA64MMFR0_TGRAN64_SUPPORTED 0x0
  342. #define ID_AA64MMFR0_TGRAN16_NI 0x0
  343. #define ID_AA64MMFR0_TGRAN16_SUPPORTED 0x1
  344. #if defined(CONFIG_ARM64_4K_PAGES)
  345. #define ID_AA64MMFR0_TGRAN_SHIFT ID_AA64MMFR0_TGRAN4_SHIFT
  346. #define ID_AA64MMFR0_TGRAN_SUPPORTED ID_AA64MMFR0_TGRAN4_SUPPORTED
  347. #elif defined(CONFIG_ARM64_16K_PAGES)
  348. #define ID_AA64MMFR0_TGRAN_SHIFT ID_AA64MMFR0_TGRAN16_SHIFT
  349. #define ID_AA64MMFR0_TGRAN_SUPPORTED ID_AA64MMFR0_TGRAN16_SUPPORTED
  350. #elif defined(CONFIG_ARM64_64K_PAGES)
  351. #define ID_AA64MMFR0_TGRAN_SHIFT ID_AA64MMFR0_TGRAN64_SHIFT
  352. #define ID_AA64MMFR0_TGRAN_SUPPORTED ID_AA64MMFR0_TGRAN64_SUPPORTED
  353. #endif
  354. /* Safe value for MPIDR_EL1: Bit31:RES1, Bit30:U:0, Bit24:MT:0 */
  355. #define SYS_MPIDR_SAFE_VAL (1UL << 31)
  356. #ifdef __ASSEMBLY__
  357. .irp num,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29,30
  358. .equ .L__reg_num_x\num, \num
  359. .endr
  360. .equ .L__reg_num_xzr, 31
  361. .macro mrs_s, rt, sreg
  362. __emit_inst(0xd5200000|(\sreg)|(.L__reg_num_\rt))
  363. .endm
  364. .macro msr_s, sreg, rt
  365. __emit_inst(0xd5000000|(\sreg)|(.L__reg_num_\rt))
  366. .endm
  367. #else
  368. #include <linux/types.h>
  369. asm(
  370. " .irp num,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29,30\n"
  371. " .equ .L__reg_num_x\\num, \\num\n"
  372. " .endr\n"
  373. " .equ .L__reg_num_xzr, 31\n"
  374. "\n"
  375. " .macro mrs_s, rt, sreg\n"
  376. __emit_inst(0xd5200000|(\\sreg)|(.L__reg_num_\\rt))
  377. " .endm\n"
  378. "\n"
  379. " .macro msr_s, sreg, rt\n"
  380. __emit_inst(0xd5000000|(\\sreg)|(.L__reg_num_\\rt))
  381. " .endm\n"
  382. );
  383. /*
  384. * Unlike read_cpuid, calls to read_sysreg are never expected to be
  385. * optimized away or replaced with synthetic values.
  386. */
  387. #define read_sysreg(r) ({ \
  388. u64 __val; \
  389. asm volatile("mrs %0, " __stringify(r) : "=r" (__val)); \
  390. __val; \
  391. })
  392. /*
  393. * The "Z" constraint normally means a zero immediate, but when combined with
  394. * the "%x0" template means XZR.
  395. */
  396. #define write_sysreg(v, r) do { \
  397. u64 __val = (u64)v; \
  398. asm volatile("msr " __stringify(r) ", %x0" \
  399. : : "rZ" (__val)); \
  400. } while (0)
  401. /*
  402. * For registers without architectural names, or simply unsupported by
  403. * GAS.
  404. */
  405. #define read_sysreg_s(r) ({ \
  406. u64 __val; \
  407. asm volatile("mrs_s %0, " __stringify(r) : "=r" (__val)); \
  408. __val; \
  409. })
  410. #define write_sysreg_s(v, r) do { \
  411. u64 __val = (u64)v; \
  412. asm volatile("msr_s " __stringify(r) ", %x0" : : "rZ" (__val)); \
  413. } while (0)
  414. static inline void config_sctlr_el1(u32 clear, u32 set)
  415. {
  416. u32 val;
  417. val = read_sysreg(sctlr_el1);
  418. val &= ~clear;
  419. val |= set;
  420. write_sysreg(val, sctlr_el1);
  421. }
  422. #endif
  423. #endif /* __ASM_SYSREG_H */