amdgpu_dm.c 131 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #include "dm_services_types.h"
  26. #include "dc.h"
  27. #include "dc/inc/core_types.h"
  28. #include "vid.h"
  29. #include "amdgpu.h"
  30. #include "amdgpu_display.h"
  31. #include "atom.h"
  32. #include "amdgpu_dm.h"
  33. #include "amdgpu_pm.h"
  34. #include "amd_shared.h"
  35. #include "amdgpu_dm_irq.h"
  36. #include "dm_helpers.h"
  37. #include "dm_services_types.h"
  38. #include "amdgpu_dm_mst_types.h"
  39. #include "ivsrcid/ivsrcid_vislands30.h"
  40. #include <linux/module.h>
  41. #include <linux/moduleparam.h>
  42. #include <linux/version.h>
  43. #include <linux/types.h>
  44. #include <drm/drmP.h>
  45. #include <drm/drm_atomic.h>
  46. #include <drm/drm_atomic_helper.h>
  47. #include <drm/drm_dp_mst_helper.h>
  48. #include <drm/drm_fb_helper.h>
  49. #include <drm/drm_edid.h>
  50. #include "modules/inc/mod_freesync.h"
  51. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  52. #include "ivsrcid/irqsrcs_dcn_1_0.h"
  53. #include "raven1/DCN/dcn_1_0_offset.h"
  54. #include "raven1/DCN/dcn_1_0_sh_mask.h"
  55. #include "vega10/soc15ip.h"
  56. #include "soc15_common.h"
  57. #endif
  58. #include "modules/inc/mod_freesync.h"
  59. #include "i2caux_interface.h"
  60. /* basic init/fini API */
  61. static int amdgpu_dm_init(struct amdgpu_device *adev);
  62. static void amdgpu_dm_fini(struct amdgpu_device *adev);
  63. /* initializes drm_device display related structures, based on the information
  64. * provided by DAL. The drm strcutures are: drm_crtc, drm_connector,
  65. * drm_encoder, drm_mode_config
  66. *
  67. * Returns 0 on success
  68. */
  69. static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev);
  70. /* removes and deallocates the drm structures, created by the above function */
  71. static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm);
  72. static void
  73. amdgpu_dm_update_connector_after_detect(struct amdgpu_dm_connector *aconnector);
  74. static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
  75. struct amdgpu_plane *aplane,
  76. unsigned long possible_crtcs);
  77. static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
  78. struct drm_plane *plane,
  79. uint32_t link_index);
  80. static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
  81. struct amdgpu_dm_connector *amdgpu_dm_connector,
  82. uint32_t link_index,
  83. struct amdgpu_encoder *amdgpu_encoder);
  84. static int amdgpu_dm_encoder_init(struct drm_device *dev,
  85. struct amdgpu_encoder *aencoder,
  86. uint32_t link_index);
  87. static int amdgpu_dm_connector_get_modes(struct drm_connector *connector);
  88. static int amdgpu_dm_atomic_commit(struct drm_device *dev,
  89. struct drm_atomic_state *state,
  90. bool nonblock);
  91. static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state);
  92. static int amdgpu_dm_atomic_check(struct drm_device *dev,
  93. struct drm_atomic_state *state);
  94. static const enum drm_plane_type dm_plane_type_default[AMDGPU_MAX_PLANES] = {
  95. DRM_PLANE_TYPE_PRIMARY,
  96. DRM_PLANE_TYPE_PRIMARY,
  97. DRM_PLANE_TYPE_PRIMARY,
  98. DRM_PLANE_TYPE_PRIMARY,
  99. DRM_PLANE_TYPE_PRIMARY,
  100. DRM_PLANE_TYPE_PRIMARY,
  101. };
  102. static const enum drm_plane_type dm_plane_type_carizzo[AMDGPU_MAX_PLANES] = {
  103. DRM_PLANE_TYPE_PRIMARY,
  104. DRM_PLANE_TYPE_PRIMARY,
  105. DRM_PLANE_TYPE_PRIMARY,
  106. DRM_PLANE_TYPE_OVERLAY,/* YUV Capable Underlay */
  107. };
  108. static const enum drm_plane_type dm_plane_type_stoney[AMDGPU_MAX_PLANES] = {
  109. DRM_PLANE_TYPE_PRIMARY,
  110. DRM_PLANE_TYPE_PRIMARY,
  111. DRM_PLANE_TYPE_OVERLAY, /* YUV Capable Underlay */
  112. };
  113. /*
  114. * dm_vblank_get_counter
  115. *
  116. * @brief
  117. * Get counter for number of vertical blanks
  118. *
  119. * @param
  120. * struct amdgpu_device *adev - [in] desired amdgpu device
  121. * int disp_idx - [in] which CRTC to get the counter from
  122. *
  123. * @return
  124. * Counter for vertical blanks
  125. */
  126. static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  127. {
  128. if (crtc >= adev->mode_info.num_crtc)
  129. return 0;
  130. else {
  131. struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
  132. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(
  133. acrtc->base.state);
  134. if (acrtc_state->stream == NULL) {
  135. DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
  136. crtc);
  137. return 0;
  138. }
  139. return dc_stream_get_vblank_counter(acrtc_state->stream);
  140. }
  141. }
  142. static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  143. u32 *vbl, u32 *position)
  144. {
  145. uint32_t v_blank_start, v_blank_end, h_position, v_position;
  146. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  147. return -EINVAL;
  148. else {
  149. struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
  150. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(
  151. acrtc->base.state);
  152. if (acrtc_state->stream == NULL) {
  153. DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
  154. crtc);
  155. return 0;
  156. }
  157. /*
  158. * TODO rework base driver to use values directly.
  159. * for now parse it back into reg-format
  160. */
  161. dc_stream_get_scanoutpos(acrtc_state->stream,
  162. &v_blank_start,
  163. &v_blank_end,
  164. &h_position,
  165. &v_position);
  166. *position = v_position | (h_position << 16);
  167. *vbl = v_blank_start | (v_blank_end << 16);
  168. }
  169. return 0;
  170. }
  171. static bool dm_is_idle(void *handle)
  172. {
  173. /* XXX todo */
  174. return true;
  175. }
  176. static int dm_wait_for_idle(void *handle)
  177. {
  178. /* XXX todo */
  179. return 0;
  180. }
  181. static bool dm_check_soft_reset(void *handle)
  182. {
  183. return false;
  184. }
  185. static int dm_soft_reset(void *handle)
  186. {
  187. /* XXX todo */
  188. return 0;
  189. }
  190. static struct amdgpu_crtc *
  191. get_crtc_by_otg_inst(struct amdgpu_device *adev,
  192. int otg_inst)
  193. {
  194. struct drm_device *dev = adev->ddev;
  195. struct drm_crtc *crtc;
  196. struct amdgpu_crtc *amdgpu_crtc;
  197. /*
  198. * following if is check inherited from both functions where this one is
  199. * used now. Need to be checked why it could happen.
  200. */
  201. if (otg_inst == -1) {
  202. WARN_ON(1);
  203. return adev->mode_info.crtcs[0];
  204. }
  205. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  206. amdgpu_crtc = to_amdgpu_crtc(crtc);
  207. if (amdgpu_crtc->otg_inst == otg_inst)
  208. return amdgpu_crtc;
  209. }
  210. return NULL;
  211. }
  212. static void dm_pflip_high_irq(void *interrupt_params)
  213. {
  214. struct amdgpu_crtc *amdgpu_crtc;
  215. struct common_irq_params *irq_params = interrupt_params;
  216. struct amdgpu_device *adev = irq_params->adev;
  217. unsigned long flags;
  218. amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP);
  219. /* IRQ could occur when in initial stage */
  220. /*TODO work and BO cleanup */
  221. if (amdgpu_crtc == NULL) {
  222. DRM_DEBUG_DRIVER("CRTC is null, returning.\n");
  223. return;
  224. }
  225. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  226. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
  227. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d !=AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p] \n",
  228. amdgpu_crtc->pflip_status,
  229. AMDGPU_FLIP_SUBMITTED,
  230. amdgpu_crtc->crtc_id,
  231. amdgpu_crtc);
  232. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  233. return;
  234. }
  235. /* wakeup usersapce */
  236. if (amdgpu_crtc->event) {
  237. /* Update to correct count/ts if racing with vblank irq */
  238. drm_crtc_accurate_vblank_count(&amdgpu_crtc->base);
  239. drm_crtc_send_vblank_event(&amdgpu_crtc->base, amdgpu_crtc->event);
  240. /* page flip completed. clean up */
  241. amdgpu_crtc->event = NULL;
  242. } else
  243. WARN_ON(1);
  244. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  245. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  246. DRM_DEBUG_DRIVER("%s - crtc :%d[%p], pflip_stat:AMDGPU_FLIP_NONE\n",
  247. __func__, amdgpu_crtc->crtc_id, amdgpu_crtc);
  248. drm_crtc_vblank_put(&amdgpu_crtc->base);
  249. }
  250. static void dm_crtc_high_irq(void *interrupt_params)
  251. {
  252. struct common_irq_params *irq_params = interrupt_params;
  253. struct amdgpu_device *adev = irq_params->adev;
  254. uint8_t crtc_index = 0;
  255. struct amdgpu_crtc *acrtc;
  256. acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK);
  257. if (acrtc)
  258. crtc_index = acrtc->crtc_id;
  259. drm_handle_vblank(adev->ddev, crtc_index);
  260. }
  261. static int dm_set_clockgating_state(void *handle,
  262. enum amd_clockgating_state state)
  263. {
  264. return 0;
  265. }
  266. static int dm_set_powergating_state(void *handle,
  267. enum amd_powergating_state state)
  268. {
  269. return 0;
  270. }
  271. /* Prototypes of private functions */
  272. static int dm_early_init(void* handle);
  273. static void hotplug_notify_work_func(struct work_struct *work)
  274. {
  275. struct amdgpu_display_manager *dm = container_of(work, struct amdgpu_display_manager, mst_hotplug_work);
  276. struct drm_device *dev = dm->ddev;
  277. drm_kms_helper_hotplug_event(dev);
  278. }
  279. #ifdef ENABLE_FBC
  280. #include "dal_asic_id.h"
  281. /* Allocate memory for FBC compressed data */
  282. /* TODO: Dynamic allocation */
  283. #define AMDGPU_FBC_SIZE (3840 * 2160 * 4)
  284. static void amdgpu_dm_initialize_fbc(struct amdgpu_device *adev)
  285. {
  286. int r;
  287. struct dm_comressor_info *compressor = &adev->dm.compressor;
  288. if (!compressor->bo_ptr) {
  289. r = amdgpu_bo_create_kernel(adev, AMDGPU_FBC_SIZE, PAGE_SIZE,
  290. AMDGPU_GEM_DOMAIN_VRAM, &compressor->bo_ptr,
  291. &compressor->gpu_addr, &compressor->cpu_addr);
  292. if (r)
  293. DRM_ERROR("DM: Failed to initialize fbc\n");
  294. }
  295. }
  296. #endif
  297. /* Init display KMS
  298. *
  299. * Returns 0 on success
  300. */
  301. static int amdgpu_dm_init(struct amdgpu_device *adev)
  302. {
  303. struct dc_init_data init_data;
  304. adev->dm.ddev = adev->ddev;
  305. adev->dm.adev = adev;
  306. /* Zero all the fields */
  307. memset(&init_data, 0, sizeof(init_data));
  308. /* initialize DAL's lock (for SYNC context use) */
  309. spin_lock_init(&adev->dm.dal_lock);
  310. /* initialize DAL's mutex */
  311. mutex_init(&adev->dm.dal_mutex);
  312. if(amdgpu_dm_irq_init(adev)) {
  313. DRM_ERROR("amdgpu: failed to initialize DM IRQ support.\n");
  314. goto error;
  315. }
  316. init_data.asic_id.chip_family = adev->family;
  317. init_data.asic_id.pci_revision_id = adev->rev_id;
  318. init_data.asic_id.hw_internal_rev = adev->external_rev_id;
  319. init_data.asic_id.vram_width = adev->mc.vram_width;
  320. /* TODO: initialize init_data.asic_id.vram_type here!!!! */
  321. init_data.asic_id.atombios_base_address =
  322. adev->mode_info.atom_context->bios;
  323. init_data.driver = adev;
  324. adev->dm.cgs_device = amdgpu_cgs_create_device(adev);
  325. if (!adev->dm.cgs_device) {
  326. DRM_ERROR("amdgpu: failed to create cgs device.\n");
  327. goto error;
  328. }
  329. init_data.cgs_device = adev->dm.cgs_device;
  330. adev->dm.dal = NULL;
  331. init_data.dce_environment = DCE_ENV_PRODUCTION_DRV;
  332. if (amdgpu_dc_log)
  333. init_data.log_mask = DC_DEFAULT_LOG_MASK;
  334. else
  335. init_data.log_mask = DC_MIN_LOG_MASK;
  336. #ifdef ENABLE_FBC
  337. if (adev->family == FAMILY_CZ)
  338. amdgpu_dm_initialize_fbc(adev);
  339. init_data.fbc_gpu_addr = adev->dm.compressor.gpu_addr;
  340. #endif
  341. /* Display Core create. */
  342. adev->dm.dc = dc_create(&init_data);
  343. if (adev->dm.dc)
  344. DRM_INFO("Display Core initialized!\n");
  345. else
  346. DRM_INFO("Display Core failed to initialize!\n");
  347. INIT_WORK(&adev->dm.mst_hotplug_work, hotplug_notify_work_func);
  348. adev->dm.freesync_module = mod_freesync_create(adev->dm.dc);
  349. if (!adev->dm.freesync_module) {
  350. DRM_ERROR(
  351. "amdgpu: failed to initialize freesync_module.\n");
  352. } else
  353. DRM_DEBUG_DRIVER("amdgpu: freesync_module init done %p.\n",
  354. adev->dm.freesync_module);
  355. if (amdgpu_dm_initialize_drm_device(adev)) {
  356. DRM_ERROR(
  357. "amdgpu: failed to initialize sw for display support.\n");
  358. goto error;
  359. }
  360. /* Update the actual used number of crtc */
  361. adev->mode_info.num_crtc = adev->dm.display_indexes_num;
  362. /* TODO: Add_display_info? */
  363. /* TODO use dynamic cursor width */
  364. adev->ddev->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size;
  365. adev->ddev->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size;
  366. if (drm_vblank_init(adev->ddev, adev->dm.display_indexes_num)) {
  367. DRM_ERROR(
  368. "amdgpu: failed to initialize sw for display support.\n");
  369. goto error;
  370. }
  371. DRM_DEBUG_DRIVER("KMS initialized.\n");
  372. return 0;
  373. error:
  374. amdgpu_dm_fini(adev);
  375. return -1;
  376. }
  377. static void amdgpu_dm_fini(struct amdgpu_device *adev)
  378. {
  379. amdgpu_dm_destroy_drm_device(&adev->dm);
  380. /*
  381. * TODO: pageflip, vlank interrupt
  382. *
  383. * amdgpu_dm_irq_fini(adev);
  384. */
  385. if (adev->dm.cgs_device) {
  386. amdgpu_cgs_destroy_device(adev->dm.cgs_device);
  387. adev->dm.cgs_device = NULL;
  388. }
  389. if (adev->dm.freesync_module) {
  390. mod_freesync_destroy(adev->dm.freesync_module);
  391. adev->dm.freesync_module = NULL;
  392. }
  393. /* DC Destroy TODO: Replace destroy DAL */
  394. if (adev->dm.dc)
  395. dc_destroy(&adev->dm.dc);
  396. return;
  397. }
  398. static int dm_sw_init(void *handle)
  399. {
  400. return 0;
  401. }
  402. static int dm_sw_fini(void *handle)
  403. {
  404. return 0;
  405. }
  406. static int detect_mst_link_for_all_connectors(struct drm_device *dev)
  407. {
  408. struct amdgpu_dm_connector *aconnector;
  409. struct drm_connector *connector;
  410. int ret = 0;
  411. drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
  412. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  413. aconnector = to_amdgpu_dm_connector(connector);
  414. if (aconnector->dc_link->type == dc_connection_mst_branch) {
  415. DRM_DEBUG_DRIVER("DM_MST: starting TM on aconnector: %p [id: %d]\n",
  416. aconnector, aconnector->base.base.id);
  417. ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true);
  418. if (ret < 0) {
  419. DRM_ERROR("DM_MST: Failed to start MST\n");
  420. ((struct dc_link *)aconnector->dc_link)->type = dc_connection_single;
  421. return ret;
  422. }
  423. }
  424. }
  425. drm_modeset_unlock(&dev->mode_config.connection_mutex);
  426. return ret;
  427. }
  428. static int dm_late_init(void *handle)
  429. {
  430. struct drm_device *dev = ((struct amdgpu_device *)handle)->ddev;
  431. return detect_mst_link_for_all_connectors(dev);
  432. }
  433. static void s3_handle_mst(struct drm_device *dev, bool suspend)
  434. {
  435. struct amdgpu_dm_connector *aconnector;
  436. struct drm_connector *connector;
  437. drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
  438. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  439. aconnector = to_amdgpu_dm_connector(connector);
  440. if (aconnector->dc_link->type == dc_connection_mst_branch &&
  441. !aconnector->mst_port) {
  442. if (suspend)
  443. drm_dp_mst_topology_mgr_suspend(&aconnector->mst_mgr);
  444. else
  445. drm_dp_mst_topology_mgr_resume(&aconnector->mst_mgr);
  446. }
  447. }
  448. drm_modeset_unlock(&dev->mode_config.connection_mutex);
  449. }
  450. static int dm_hw_init(void *handle)
  451. {
  452. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  453. /* Create DAL display manager */
  454. amdgpu_dm_init(adev);
  455. amdgpu_dm_hpd_init(adev);
  456. return 0;
  457. }
  458. static int dm_hw_fini(void *handle)
  459. {
  460. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  461. amdgpu_dm_hpd_fini(adev);
  462. amdgpu_dm_irq_fini(adev);
  463. amdgpu_dm_fini(adev);
  464. return 0;
  465. }
  466. static int dm_suspend(void *handle)
  467. {
  468. struct amdgpu_device *adev = handle;
  469. struct amdgpu_display_manager *dm = &adev->dm;
  470. int ret = 0;
  471. s3_handle_mst(adev->ddev, true);
  472. amdgpu_dm_irq_suspend(adev);
  473. WARN_ON(adev->dm.cached_state);
  474. adev->dm.cached_state = drm_atomic_helper_suspend(adev->ddev);
  475. dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3);
  476. return ret;
  477. }
  478. static struct amdgpu_dm_connector *
  479. amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state,
  480. struct drm_crtc *crtc)
  481. {
  482. uint32_t i;
  483. struct drm_connector_state *new_con_state;
  484. struct drm_connector *connector;
  485. struct drm_crtc *crtc_from_state;
  486. for_each_new_connector_in_state(state, connector, new_con_state, i) {
  487. crtc_from_state = new_con_state->crtc;
  488. if (crtc_from_state == crtc)
  489. return to_amdgpu_dm_connector(connector);
  490. }
  491. return NULL;
  492. }
  493. static int dm_resume(void *handle)
  494. {
  495. struct amdgpu_device *adev = handle;
  496. struct amdgpu_display_manager *dm = &adev->dm;
  497. /* power on hardware */
  498. dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);
  499. return 0;
  500. }
  501. int amdgpu_dm_display_resume(struct amdgpu_device *adev)
  502. {
  503. struct drm_device *ddev = adev->ddev;
  504. struct amdgpu_display_manager *dm = &adev->dm;
  505. struct amdgpu_dm_connector *aconnector;
  506. struct drm_connector *connector;
  507. struct drm_crtc *crtc;
  508. struct drm_crtc_state *new_crtc_state;
  509. int ret = 0;
  510. int i;
  511. /* program HPD filter */
  512. dc_resume(dm->dc);
  513. /* On resume we need to rewrite the MSTM control bits to enamble MST*/
  514. s3_handle_mst(ddev, false);
  515. /*
  516. * early enable HPD Rx IRQ, should be done before set mode as short
  517. * pulse interrupts are used for MST
  518. */
  519. amdgpu_dm_irq_resume_early(adev);
  520. /* Do detection*/
  521. list_for_each_entry(connector,
  522. &ddev->mode_config.connector_list, head) {
  523. aconnector = to_amdgpu_dm_connector(connector);
  524. /*
  525. * this is the case when traversing through already created
  526. * MST connectors, should be skipped
  527. */
  528. if (aconnector->mst_port)
  529. continue;
  530. mutex_lock(&aconnector->hpd_lock);
  531. dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD);
  532. aconnector->dc_sink = NULL;
  533. amdgpu_dm_update_connector_after_detect(aconnector);
  534. mutex_unlock(&aconnector->hpd_lock);
  535. }
  536. /* Force mode set in atomic comit */
  537. for_each_new_crtc_in_state(adev->dm.cached_state, crtc, new_crtc_state, i)
  538. new_crtc_state->active_changed = true;
  539. ret = drm_atomic_helper_resume(ddev, adev->dm.cached_state);
  540. drm_atomic_state_put(adev->dm.cached_state);
  541. adev->dm.cached_state = NULL;
  542. amdgpu_dm_irq_resume_late(adev);
  543. return ret;
  544. }
  545. static const struct amd_ip_funcs amdgpu_dm_funcs = {
  546. .name = "dm",
  547. .early_init = dm_early_init,
  548. .late_init = dm_late_init,
  549. .sw_init = dm_sw_init,
  550. .sw_fini = dm_sw_fini,
  551. .hw_init = dm_hw_init,
  552. .hw_fini = dm_hw_fini,
  553. .suspend = dm_suspend,
  554. .resume = dm_resume,
  555. .is_idle = dm_is_idle,
  556. .wait_for_idle = dm_wait_for_idle,
  557. .check_soft_reset = dm_check_soft_reset,
  558. .soft_reset = dm_soft_reset,
  559. .set_clockgating_state = dm_set_clockgating_state,
  560. .set_powergating_state = dm_set_powergating_state,
  561. };
  562. const struct amdgpu_ip_block_version dm_ip_block =
  563. {
  564. .type = AMD_IP_BLOCK_TYPE_DCE,
  565. .major = 1,
  566. .minor = 0,
  567. .rev = 0,
  568. .funcs = &amdgpu_dm_funcs,
  569. };
  570. static struct drm_atomic_state *
  571. dm_atomic_state_alloc(struct drm_device *dev)
  572. {
  573. struct dm_atomic_state *state = kzalloc(sizeof(*state), GFP_KERNEL);
  574. if (!state)
  575. return NULL;
  576. if (drm_atomic_state_init(dev, &state->base) < 0)
  577. goto fail;
  578. return &state->base;
  579. fail:
  580. kfree(state);
  581. return NULL;
  582. }
  583. static void
  584. dm_atomic_state_clear(struct drm_atomic_state *state)
  585. {
  586. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  587. if (dm_state->context) {
  588. dc_release_state(dm_state->context);
  589. dm_state->context = NULL;
  590. }
  591. drm_atomic_state_default_clear(state);
  592. }
  593. static void
  594. dm_atomic_state_alloc_free(struct drm_atomic_state *state)
  595. {
  596. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  597. drm_atomic_state_default_release(state);
  598. kfree(dm_state);
  599. }
  600. static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = {
  601. .fb_create = amdgpu_user_framebuffer_create,
  602. .output_poll_changed = amdgpu_output_poll_changed,
  603. .atomic_check = amdgpu_dm_atomic_check,
  604. .atomic_commit = amdgpu_dm_atomic_commit,
  605. .atomic_state_alloc = dm_atomic_state_alloc,
  606. .atomic_state_clear = dm_atomic_state_clear,
  607. .atomic_state_free = dm_atomic_state_alloc_free
  608. };
  609. static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = {
  610. .atomic_commit_tail = amdgpu_dm_atomic_commit_tail
  611. };
  612. static void
  613. amdgpu_dm_update_connector_after_detect(struct amdgpu_dm_connector *aconnector)
  614. {
  615. struct drm_connector *connector = &aconnector->base;
  616. struct drm_device *dev = connector->dev;
  617. struct dc_sink *sink;
  618. /* MST handled by drm_mst framework */
  619. if (aconnector->mst_mgr.mst_state == true)
  620. return;
  621. sink = aconnector->dc_link->local_sink;
  622. /* Edid mgmt connector gets first update only in mode_valid hook and then
  623. * the connector sink is set to either fake or physical sink depends on link status.
  624. * don't do it here if u are during boot
  625. */
  626. if (aconnector->base.force != DRM_FORCE_UNSPECIFIED
  627. && aconnector->dc_em_sink) {
  628. /* For S3 resume with headless use eml_sink to fake stream
  629. * because on resume connecotr->sink is set ti NULL
  630. */
  631. mutex_lock(&dev->mode_config.mutex);
  632. if (sink) {
  633. if (aconnector->dc_sink) {
  634. amdgpu_dm_remove_sink_from_freesync_module(
  635. connector);
  636. /* retain and release bellow are used for
  637. * bump up refcount for sink because the link don't point
  638. * to it anymore after disconnect so on next crtc to connector
  639. * reshuffle by UMD we will get into unwanted dc_sink release
  640. */
  641. if (aconnector->dc_sink != aconnector->dc_em_sink)
  642. dc_sink_release(aconnector->dc_sink);
  643. }
  644. aconnector->dc_sink = sink;
  645. amdgpu_dm_add_sink_to_freesync_module(
  646. connector, aconnector->edid);
  647. } else {
  648. amdgpu_dm_remove_sink_from_freesync_module(connector);
  649. if (!aconnector->dc_sink)
  650. aconnector->dc_sink = aconnector->dc_em_sink;
  651. else if (aconnector->dc_sink != aconnector->dc_em_sink)
  652. dc_sink_retain(aconnector->dc_sink);
  653. }
  654. mutex_unlock(&dev->mode_config.mutex);
  655. return;
  656. }
  657. /*
  658. * TODO: temporary guard to look for proper fix
  659. * if this sink is MST sink, we should not do anything
  660. */
  661. if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST)
  662. return;
  663. if (aconnector->dc_sink == sink) {
  664. /* We got a DP short pulse (Link Loss, DP CTS, etc...).
  665. * Do nothing!! */
  666. DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: dc_sink didn't change.\n",
  667. aconnector->connector_id);
  668. return;
  669. }
  670. DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: Old sink=%p New sink=%p\n",
  671. aconnector->connector_id, aconnector->dc_sink, sink);
  672. mutex_lock(&dev->mode_config.mutex);
  673. /* 1. Update status of the drm connector
  674. * 2. Send an event and let userspace tell us what to do */
  675. if (sink) {
  676. /* TODO: check if we still need the S3 mode update workaround.
  677. * If yes, put it here. */
  678. if (aconnector->dc_sink)
  679. amdgpu_dm_remove_sink_from_freesync_module(
  680. connector);
  681. aconnector->dc_sink = sink;
  682. if (sink->dc_edid.length == 0) {
  683. aconnector->edid = NULL;
  684. } else {
  685. aconnector->edid =
  686. (struct edid *) sink->dc_edid.raw_edid;
  687. drm_mode_connector_update_edid_property(connector,
  688. aconnector->edid);
  689. }
  690. amdgpu_dm_add_sink_to_freesync_module(connector, aconnector->edid);
  691. } else {
  692. amdgpu_dm_remove_sink_from_freesync_module(connector);
  693. drm_mode_connector_update_edid_property(connector, NULL);
  694. aconnector->num_modes = 0;
  695. aconnector->dc_sink = NULL;
  696. }
  697. mutex_unlock(&dev->mode_config.mutex);
  698. }
  699. static void handle_hpd_irq(void *param)
  700. {
  701. struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
  702. struct drm_connector *connector = &aconnector->base;
  703. struct drm_device *dev = connector->dev;
  704. /* In case of failure or MST no need to update connector status or notify the OS
  705. * since (for MST case) MST does this in it's own context.
  706. */
  707. mutex_lock(&aconnector->hpd_lock);
  708. if (aconnector->fake_enable)
  709. aconnector->fake_enable = false;
  710. if (dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD)) {
  711. amdgpu_dm_update_connector_after_detect(aconnector);
  712. drm_modeset_lock_all(dev);
  713. dm_restore_drm_connector_state(dev, connector);
  714. drm_modeset_unlock_all(dev);
  715. if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
  716. drm_kms_helper_hotplug_event(dev);
  717. }
  718. mutex_unlock(&aconnector->hpd_lock);
  719. }
  720. static void dm_handle_hpd_rx_irq(struct amdgpu_dm_connector *aconnector)
  721. {
  722. uint8_t esi[DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI] = { 0 };
  723. uint8_t dret;
  724. bool new_irq_handled = false;
  725. int dpcd_addr;
  726. int dpcd_bytes_to_read;
  727. const int max_process_count = 30;
  728. int process_count = 0;
  729. const struct dc_link_status *link_status = dc_link_get_status(aconnector->dc_link);
  730. if (link_status->dpcd_caps->dpcd_rev.raw < 0x12) {
  731. dpcd_bytes_to_read = DP_LANE0_1_STATUS - DP_SINK_COUNT;
  732. /* DPCD 0x200 - 0x201 for downstream IRQ */
  733. dpcd_addr = DP_SINK_COUNT;
  734. } else {
  735. dpcd_bytes_to_read = DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI;
  736. /* DPCD 0x2002 - 0x2005 for downstream IRQ */
  737. dpcd_addr = DP_SINK_COUNT_ESI;
  738. }
  739. dret = drm_dp_dpcd_read(
  740. &aconnector->dm_dp_aux.aux,
  741. dpcd_addr,
  742. esi,
  743. dpcd_bytes_to_read);
  744. while (dret == dpcd_bytes_to_read &&
  745. process_count < max_process_count) {
  746. uint8_t retry;
  747. dret = 0;
  748. process_count++;
  749. DRM_DEBUG_DRIVER("ESI %02x %02x %02x\n", esi[0], esi[1], esi[2]);
  750. /* handle HPD short pulse irq */
  751. if (aconnector->mst_mgr.mst_state)
  752. drm_dp_mst_hpd_irq(
  753. &aconnector->mst_mgr,
  754. esi,
  755. &new_irq_handled);
  756. if (new_irq_handled) {
  757. /* ACK at DPCD to notify down stream */
  758. const int ack_dpcd_bytes_to_write =
  759. dpcd_bytes_to_read - 1;
  760. for (retry = 0; retry < 3; retry++) {
  761. uint8_t wret;
  762. wret = drm_dp_dpcd_write(
  763. &aconnector->dm_dp_aux.aux,
  764. dpcd_addr + 1,
  765. &esi[1],
  766. ack_dpcd_bytes_to_write);
  767. if (wret == ack_dpcd_bytes_to_write)
  768. break;
  769. }
  770. /* check if there is new irq to be handle */
  771. dret = drm_dp_dpcd_read(
  772. &aconnector->dm_dp_aux.aux,
  773. dpcd_addr,
  774. esi,
  775. dpcd_bytes_to_read);
  776. new_irq_handled = false;
  777. } else {
  778. break;
  779. }
  780. }
  781. if (process_count == max_process_count)
  782. DRM_DEBUG_DRIVER("Loop exceeded max iterations\n");
  783. }
  784. static void handle_hpd_rx_irq(void *param)
  785. {
  786. struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
  787. struct drm_connector *connector = &aconnector->base;
  788. struct drm_device *dev = connector->dev;
  789. struct dc_link *dc_link = aconnector->dc_link;
  790. bool is_mst_root_connector = aconnector->mst_mgr.mst_state;
  791. /* TODO:Temporary add mutex to protect hpd interrupt not have a gpio
  792. * conflict, after implement i2c helper, this mutex should be
  793. * retired.
  794. */
  795. if (dc_link->type != dc_connection_mst_branch)
  796. mutex_lock(&aconnector->hpd_lock);
  797. if (dc_link_handle_hpd_rx_irq(dc_link, NULL) &&
  798. !is_mst_root_connector) {
  799. /* Downstream Port status changed. */
  800. if (dc_link_detect(dc_link, DETECT_REASON_HPDRX)) {
  801. amdgpu_dm_update_connector_after_detect(aconnector);
  802. drm_modeset_lock_all(dev);
  803. dm_restore_drm_connector_state(dev, connector);
  804. drm_modeset_unlock_all(dev);
  805. drm_kms_helper_hotplug_event(dev);
  806. }
  807. }
  808. if ((dc_link->cur_link_settings.lane_count != LANE_COUNT_UNKNOWN) ||
  809. (dc_link->type == dc_connection_mst_branch))
  810. dm_handle_hpd_rx_irq(aconnector);
  811. if (dc_link->type != dc_connection_mst_branch)
  812. mutex_unlock(&aconnector->hpd_lock);
  813. }
  814. static void register_hpd_handlers(struct amdgpu_device *adev)
  815. {
  816. struct drm_device *dev = adev->ddev;
  817. struct drm_connector *connector;
  818. struct amdgpu_dm_connector *aconnector;
  819. const struct dc_link *dc_link;
  820. struct dc_interrupt_params int_params = {0};
  821. int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
  822. int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
  823. list_for_each_entry(connector,
  824. &dev->mode_config.connector_list, head) {
  825. aconnector = to_amdgpu_dm_connector(connector);
  826. dc_link = aconnector->dc_link;
  827. if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd) {
  828. int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
  829. int_params.irq_source = dc_link->irq_source_hpd;
  830. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  831. handle_hpd_irq,
  832. (void *) aconnector);
  833. }
  834. if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd_rx) {
  835. /* Also register for DP short pulse (hpd_rx). */
  836. int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
  837. int_params.irq_source = dc_link->irq_source_hpd_rx;
  838. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  839. handle_hpd_rx_irq,
  840. (void *) aconnector);
  841. }
  842. }
  843. }
  844. /* Register IRQ sources and initialize IRQ callbacks */
  845. static int dce110_register_irq_handlers(struct amdgpu_device *adev)
  846. {
  847. struct dc *dc = adev->dm.dc;
  848. struct common_irq_params *c_irq_params;
  849. struct dc_interrupt_params int_params = {0};
  850. int r;
  851. int i;
  852. unsigned client_id = AMDGPU_IH_CLIENTID_LEGACY;
  853. if (adev->asic_type == CHIP_VEGA10 ||
  854. adev->asic_type == CHIP_RAVEN)
  855. client_id = AMDGPU_IH_CLIENTID_DCE;
  856. int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
  857. int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
  858. /* Actions of amdgpu_irq_add_id():
  859. * 1. Register a set() function with base driver.
  860. * Base driver will call set() function to enable/disable an
  861. * interrupt in DC hardware.
  862. * 2. Register amdgpu_dm_irq_handler().
  863. * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
  864. * coming from DC hardware.
  865. * amdgpu_dm_irq_handler() will re-direct the interrupt to DC
  866. * for acknowledging and handling. */
  867. /* Use VBLANK interrupt */
  868. for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) {
  869. r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq);
  870. if (r) {
  871. DRM_ERROR("Failed to add crtc irq id!\n");
  872. return r;
  873. }
  874. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  875. int_params.irq_source =
  876. dc_interrupt_to_irq_source(dc, i, 0);
  877. c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
  878. c_irq_params->adev = adev;
  879. c_irq_params->irq_src = int_params.irq_source;
  880. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  881. dm_crtc_high_irq, c_irq_params);
  882. }
  883. /* Use GRPH_PFLIP interrupt */
  884. for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
  885. i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
  886. r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
  887. if (r) {
  888. DRM_ERROR("Failed to add page flip irq id!\n");
  889. return r;
  890. }
  891. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  892. int_params.irq_source =
  893. dc_interrupt_to_irq_source(dc, i, 0);
  894. c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
  895. c_irq_params->adev = adev;
  896. c_irq_params->irq_src = int_params.irq_source;
  897. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  898. dm_pflip_high_irq, c_irq_params);
  899. }
  900. /* HPD */
  901. r = amdgpu_irq_add_id(adev, client_id,
  902. VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
  903. if (r) {
  904. DRM_ERROR("Failed to add hpd irq id!\n");
  905. return r;
  906. }
  907. register_hpd_handlers(adev);
  908. return 0;
  909. }
  910. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  911. /* Register IRQ sources and initialize IRQ callbacks */
  912. static int dcn10_register_irq_handlers(struct amdgpu_device *adev)
  913. {
  914. struct dc *dc = adev->dm.dc;
  915. struct common_irq_params *c_irq_params;
  916. struct dc_interrupt_params int_params = {0};
  917. int r;
  918. int i;
  919. int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
  920. int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
  921. /* Actions of amdgpu_irq_add_id():
  922. * 1. Register a set() function with base driver.
  923. * Base driver will call set() function to enable/disable an
  924. * interrupt in DC hardware.
  925. * 2. Register amdgpu_dm_irq_handler().
  926. * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
  927. * coming from DC hardware.
  928. * amdgpu_dm_irq_handler() will re-direct the interrupt to DC
  929. * for acknowledging and handling.
  930. * */
  931. /* Use VSTARTUP interrupt */
  932. for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP;
  933. i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1;
  934. i++) {
  935. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_DCE, i, &adev->crtc_irq);
  936. if (r) {
  937. DRM_ERROR("Failed to add crtc irq id!\n");
  938. return r;
  939. }
  940. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  941. int_params.irq_source =
  942. dc_interrupt_to_irq_source(dc, i, 0);
  943. c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
  944. c_irq_params->adev = adev;
  945. c_irq_params->irq_src = int_params.irq_source;
  946. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  947. dm_crtc_high_irq, c_irq_params);
  948. }
  949. /* Use GRPH_PFLIP interrupt */
  950. for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT;
  951. i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + adev->mode_info.num_crtc - 1;
  952. i++) {
  953. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_DCE, i, &adev->pageflip_irq);
  954. if (r) {
  955. DRM_ERROR("Failed to add page flip irq id!\n");
  956. return r;
  957. }
  958. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  959. int_params.irq_source =
  960. dc_interrupt_to_irq_source(dc, i, 0);
  961. c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
  962. c_irq_params->adev = adev;
  963. c_irq_params->irq_src = int_params.irq_source;
  964. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  965. dm_pflip_high_irq, c_irq_params);
  966. }
  967. /* HPD */
  968. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT,
  969. &adev->hpd_irq);
  970. if (r) {
  971. DRM_ERROR("Failed to add hpd irq id!\n");
  972. return r;
  973. }
  974. register_hpd_handlers(adev);
  975. return 0;
  976. }
  977. #endif
  978. static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev)
  979. {
  980. int r;
  981. adev->mode_info.mode_config_initialized = true;
  982. adev->ddev->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs;
  983. adev->ddev->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs;
  984. adev->ddev->mode_config.max_width = 16384;
  985. adev->ddev->mode_config.max_height = 16384;
  986. adev->ddev->mode_config.preferred_depth = 24;
  987. adev->ddev->mode_config.prefer_shadow = 1;
  988. /* indicate support of immediate flip */
  989. adev->ddev->mode_config.async_page_flip = true;
  990. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  991. r = amdgpu_modeset_create_props(adev);
  992. if (r)
  993. return r;
  994. return 0;
  995. }
  996. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
  997. defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  998. static int amdgpu_dm_backlight_update_status(struct backlight_device *bd)
  999. {
  1000. struct amdgpu_display_manager *dm = bl_get_data(bd);
  1001. if (dc_link_set_backlight_level(dm->backlight_link,
  1002. bd->props.brightness, 0, 0))
  1003. return 0;
  1004. else
  1005. return 1;
  1006. }
  1007. static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd)
  1008. {
  1009. return bd->props.brightness;
  1010. }
  1011. static const struct backlight_ops amdgpu_dm_backlight_ops = {
  1012. .get_brightness = amdgpu_dm_backlight_get_brightness,
  1013. .update_status = amdgpu_dm_backlight_update_status,
  1014. };
  1015. static void
  1016. amdgpu_dm_register_backlight_device(struct amdgpu_display_manager *dm)
  1017. {
  1018. char bl_name[16];
  1019. struct backlight_properties props = { 0 };
  1020. props.max_brightness = AMDGPU_MAX_BL_LEVEL;
  1021. props.type = BACKLIGHT_RAW;
  1022. snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d",
  1023. dm->adev->ddev->primary->index);
  1024. dm->backlight_dev = backlight_device_register(bl_name,
  1025. dm->adev->ddev->dev,
  1026. dm,
  1027. &amdgpu_dm_backlight_ops,
  1028. &props);
  1029. if (NULL == dm->backlight_dev)
  1030. DRM_ERROR("DM: Backlight registration failed!\n");
  1031. else
  1032. DRM_DEBUG_DRIVER("DM: Registered Backlight device: %s\n", bl_name);
  1033. }
  1034. #endif
  1035. /* In this architecture, the association
  1036. * connector -> encoder -> crtc
  1037. * id not really requried. The crtc and connector will hold the
  1038. * display_index as an abstraction to use with DAL component
  1039. *
  1040. * Returns 0 on success
  1041. */
  1042. static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev)
  1043. {
  1044. struct amdgpu_display_manager *dm = &adev->dm;
  1045. uint32_t i;
  1046. struct amdgpu_dm_connector *aconnector = NULL;
  1047. struct amdgpu_encoder *aencoder = NULL;
  1048. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  1049. uint32_t link_cnt;
  1050. unsigned long possible_crtcs;
  1051. link_cnt = dm->dc->caps.max_links;
  1052. if (amdgpu_dm_mode_config_init(dm->adev)) {
  1053. DRM_ERROR("DM: Failed to initialize mode config\n");
  1054. return -1;
  1055. }
  1056. for (i = 0; i < dm->dc->caps.max_planes; i++) {
  1057. mode_info->planes[i] = kzalloc(sizeof(struct amdgpu_plane),
  1058. GFP_KERNEL);
  1059. if (!mode_info->planes[i]) {
  1060. DRM_ERROR("KMS: Failed to allocate plane\n");
  1061. goto fail_free_planes;
  1062. }
  1063. mode_info->planes[i]->base.type = mode_info->plane_type[i];
  1064. /*
  1065. * HACK: IGT tests expect that each plane can only have one
  1066. * one possible CRTC. For now, set one CRTC for each
  1067. * plane that is not an underlay, but still allow multiple
  1068. * CRTCs for underlay planes.
  1069. */
  1070. possible_crtcs = 1 << i;
  1071. if (i >= dm->dc->caps.max_streams)
  1072. possible_crtcs = 0xff;
  1073. if (amdgpu_dm_plane_init(dm, mode_info->planes[i], possible_crtcs)) {
  1074. DRM_ERROR("KMS: Failed to initialize plane\n");
  1075. goto fail_free_planes;
  1076. }
  1077. }
  1078. for (i = 0; i < dm->dc->caps.max_streams; i++)
  1079. if (amdgpu_dm_crtc_init(dm, &mode_info->planes[i]->base, i)) {
  1080. DRM_ERROR("KMS: Failed to initialize crtc\n");
  1081. goto fail_free_planes;
  1082. }
  1083. dm->display_indexes_num = dm->dc->caps.max_streams;
  1084. /* loops over all connectors on the board */
  1085. for (i = 0; i < link_cnt; i++) {
  1086. if (i > AMDGPU_DM_MAX_DISPLAY_INDEX) {
  1087. DRM_ERROR(
  1088. "KMS: Cannot support more than %d display indexes\n",
  1089. AMDGPU_DM_MAX_DISPLAY_INDEX);
  1090. continue;
  1091. }
  1092. aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL);
  1093. if (!aconnector)
  1094. goto fail_free_planes;
  1095. aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL);
  1096. if (!aencoder)
  1097. goto fail_free_connector;
  1098. if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) {
  1099. DRM_ERROR("KMS: Failed to initialize encoder\n");
  1100. goto fail_free_encoder;
  1101. }
  1102. if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) {
  1103. DRM_ERROR("KMS: Failed to initialize connector\n");
  1104. goto fail_free_encoder;
  1105. }
  1106. if (dc_link_detect(dc_get_link_at_index(dm->dc, i),
  1107. DETECT_REASON_BOOT))
  1108. amdgpu_dm_update_connector_after_detect(aconnector);
  1109. }
  1110. /* Software is initialized. Now we can register interrupt handlers. */
  1111. switch (adev->asic_type) {
  1112. case CHIP_BONAIRE:
  1113. case CHIP_HAWAII:
  1114. case CHIP_KAVERI:
  1115. case CHIP_KABINI:
  1116. case CHIP_MULLINS:
  1117. case CHIP_TONGA:
  1118. case CHIP_FIJI:
  1119. case CHIP_CARRIZO:
  1120. case CHIP_STONEY:
  1121. case CHIP_POLARIS11:
  1122. case CHIP_POLARIS10:
  1123. case CHIP_POLARIS12:
  1124. case CHIP_VEGA10:
  1125. if (dce110_register_irq_handlers(dm->adev)) {
  1126. DRM_ERROR("DM: Failed to initialize IRQ\n");
  1127. goto fail_free_encoder;
  1128. }
  1129. break;
  1130. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  1131. case CHIP_RAVEN:
  1132. if (dcn10_register_irq_handlers(dm->adev)) {
  1133. DRM_ERROR("DM: Failed to initialize IRQ\n");
  1134. goto fail_free_encoder;
  1135. }
  1136. /*
  1137. * Temporary disable until pplib/smu interaction is implemented
  1138. */
  1139. dm->dc->debug.disable_stutter = true;
  1140. break;
  1141. #endif
  1142. default:
  1143. DRM_ERROR("Usupported ASIC type: 0x%X\n", adev->asic_type);
  1144. goto fail_free_encoder;
  1145. }
  1146. drm_mode_config_reset(dm->ddev);
  1147. return 0;
  1148. fail_free_encoder:
  1149. kfree(aencoder);
  1150. fail_free_connector:
  1151. kfree(aconnector);
  1152. fail_free_planes:
  1153. for (i = 0; i < dm->dc->caps.max_planes; i++)
  1154. kfree(mode_info->planes[i]);
  1155. return -1;
  1156. }
  1157. static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm)
  1158. {
  1159. drm_mode_config_cleanup(dm->ddev);
  1160. return;
  1161. }
  1162. /******************************************************************************
  1163. * amdgpu_display_funcs functions
  1164. *****************************************************************************/
  1165. /**
  1166. * dm_bandwidth_update - program display watermarks
  1167. *
  1168. * @adev: amdgpu_device pointer
  1169. *
  1170. * Calculate and program the display watermarks and line buffer allocation.
  1171. */
  1172. static void dm_bandwidth_update(struct amdgpu_device *adev)
  1173. {
  1174. /* TODO: implement later */
  1175. }
  1176. static void dm_set_backlight_level(struct amdgpu_encoder *amdgpu_encoder,
  1177. u8 level)
  1178. {
  1179. /* TODO: translate amdgpu_encoder to display_index and call DAL */
  1180. }
  1181. static u8 dm_get_backlight_level(struct amdgpu_encoder *amdgpu_encoder)
  1182. {
  1183. /* TODO: translate amdgpu_encoder to display_index and call DAL */
  1184. return 0;
  1185. }
  1186. static int amdgpu_notify_freesync(struct drm_device *dev, void *data,
  1187. struct drm_file *filp)
  1188. {
  1189. struct mod_freesync_params freesync_params;
  1190. uint8_t num_streams;
  1191. uint8_t i;
  1192. struct amdgpu_device *adev = dev->dev_private;
  1193. int r = 0;
  1194. /* Get freesync enable flag from DRM */
  1195. num_streams = dc_get_current_stream_count(adev->dm.dc);
  1196. for (i = 0; i < num_streams; i++) {
  1197. struct dc_stream_state *stream;
  1198. stream = dc_get_stream_at_index(adev->dm.dc, i);
  1199. mod_freesync_update_state(adev->dm.freesync_module,
  1200. &stream, 1, &freesync_params);
  1201. }
  1202. return r;
  1203. }
  1204. static const struct amdgpu_display_funcs dm_display_funcs = {
  1205. .bandwidth_update = dm_bandwidth_update, /* called unconditionally */
  1206. .vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */
  1207. .vblank_wait = NULL,
  1208. .backlight_set_level =
  1209. dm_set_backlight_level,/* called unconditionally */
  1210. .backlight_get_level =
  1211. dm_get_backlight_level,/* called unconditionally */
  1212. .hpd_sense = NULL,/* called unconditionally */
  1213. .hpd_set_polarity = NULL, /* called unconditionally */
  1214. .hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */
  1215. .page_flip_get_scanoutpos =
  1216. dm_crtc_get_scanoutpos,/* called unconditionally */
  1217. .add_encoder = NULL, /* VBIOS parsing. DAL does it. */
  1218. .add_connector = NULL, /* VBIOS parsing. DAL does it. */
  1219. .notify_freesync = amdgpu_notify_freesync,
  1220. };
  1221. #if defined(CONFIG_DEBUG_KERNEL_DC)
  1222. static ssize_t s3_debug_store(struct device *device,
  1223. struct device_attribute *attr,
  1224. const char *buf,
  1225. size_t count)
  1226. {
  1227. int ret;
  1228. int s3_state;
  1229. struct pci_dev *pdev = to_pci_dev(device);
  1230. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  1231. struct amdgpu_device *adev = drm_dev->dev_private;
  1232. ret = kstrtoint(buf, 0, &s3_state);
  1233. if (ret == 0) {
  1234. if (s3_state) {
  1235. dm_resume(adev);
  1236. amdgpu_dm_display_resume(adev);
  1237. drm_kms_helper_hotplug_event(adev->ddev);
  1238. } else
  1239. dm_suspend(adev);
  1240. }
  1241. return ret == 0 ? count : 0;
  1242. }
  1243. DEVICE_ATTR_WO(s3_debug);
  1244. #endif
  1245. static int dm_early_init(void *handle)
  1246. {
  1247. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1248. adev->ddev->driver->driver_features |= DRIVER_ATOMIC;
  1249. amdgpu_dm_set_irq_funcs(adev);
  1250. switch (adev->asic_type) {
  1251. case CHIP_BONAIRE:
  1252. case CHIP_HAWAII:
  1253. adev->mode_info.num_crtc = 6;
  1254. adev->mode_info.num_hpd = 6;
  1255. adev->mode_info.num_dig = 6;
  1256. adev->mode_info.plane_type = dm_plane_type_default;
  1257. break;
  1258. case CHIP_KAVERI:
  1259. adev->mode_info.num_crtc = 4;
  1260. adev->mode_info.num_hpd = 6;
  1261. adev->mode_info.num_dig = 7;
  1262. adev->mode_info.plane_type = dm_plane_type_default;
  1263. break;
  1264. case CHIP_KABINI:
  1265. case CHIP_MULLINS:
  1266. adev->mode_info.num_crtc = 2;
  1267. adev->mode_info.num_hpd = 6;
  1268. adev->mode_info.num_dig = 6;
  1269. adev->mode_info.plane_type = dm_plane_type_default;
  1270. break;
  1271. case CHIP_FIJI:
  1272. case CHIP_TONGA:
  1273. adev->mode_info.num_crtc = 6;
  1274. adev->mode_info.num_hpd = 6;
  1275. adev->mode_info.num_dig = 7;
  1276. adev->mode_info.plane_type = dm_plane_type_default;
  1277. break;
  1278. case CHIP_CARRIZO:
  1279. adev->mode_info.num_crtc = 3;
  1280. adev->mode_info.num_hpd = 6;
  1281. adev->mode_info.num_dig = 9;
  1282. adev->mode_info.plane_type = dm_plane_type_carizzo;
  1283. break;
  1284. case CHIP_STONEY:
  1285. adev->mode_info.num_crtc = 2;
  1286. adev->mode_info.num_hpd = 6;
  1287. adev->mode_info.num_dig = 9;
  1288. adev->mode_info.plane_type = dm_plane_type_stoney;
  1289. break;
  1290. case CHIP_POLARIS11:
  1291. case CHIP_POLARIS12:
  1292. adev->mode_info.num_crtc = 5;
  1293. adev->mode_info.num_hpd = 5;
  1294. adev->mode_info.num_dig = 5;
  1295. adev->mode_info.plane_type = dm_plane_type_default;
  1296. break;
  1297. case CHIP_POLARIS10:
  1298. adev->mode_info.num_crtc = 6;
  1299. adev->mode_info.num_hpd = 6;
  1300. adev->mode_info.num_dig = 6;
  1301. adev->mode_info.plane_type = dm_plane_type_default;
  1302. break;
  1303. case CHIP_VEGA10:
  1304. adev->mode_info.num_crtc = 6;
  1305. adev->mode_info.num_hpd = 6;
  1306. adev->mode_info.num_dig = 6;
  1307. adev->mode_info.plane_type = dm_plane_type_default;
  1308. break;
  1309. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  1310. case CHIP_RAVEN:
  1311. adev->mode_info.num_crtc = 4;
  1312. adev->mode_info.num_hpd = 4;
  1313. adev->mode_info.num_dig = 4;
  1314. adev->mode_info.plane_type = dm_plane_type_default;
  1315. break;
  1316. #endif
  1317. default:
  1318. DRM_ERROR("Usupported ASIC type: 0x%X\n", adev->asic_type);
  1319. return -EINVAL;
  1320. }
  1321. if (adev->mode_info.funcs == NULL)
  1322. adev->mode_info.funcs = &dm_display_funcs;
  1323. /* Note: Do NOT change adev->audio_endpt_rreg and
  1324. * adev->audio_endpt_wreg because they are initialised in
  1325. * amdgpu_device_init() */
  1326. #if defined(CONFIG_DEBUG_KERNEL_DC)
  1327. device_create_file(
  1328. adev->ddev->dev,
  1329. &dev_attr_s3_debug);
  1330. #endif
  1331. return 0;
  1332. }
  1333. struct dm_connector_state {
  1334. struct drm_connector_state base;
  1335. enum amdgpu_rmx_type scaling;
  1336. uint8_t underscan_vborder;
  1337. uint8_t underscan_hborder;
  1338. bool underscan_enable;
  1339. };
  1340. #define to_dm_connector_state(x)\
  1341. container_of((x), struct dm_connector_state, base)
  1342. static bool modeset_required(struct drm_crtc_state *crtc_state,
  1343. struct dc_stream_state *new_stream,
  1344. struct dc_stream_state *old_stream)
  1345. {
  1346. if (!drm_atomic_crtc_needs_modeset(crtc_state))
  1347. return false;
  1348. if (!crtc_state->enable)
  1349. return false;
  1350. return crtc_state->active;
  1351. }
  1352. static bool modereset_required(struct drm_crtc_state *crtc_state)
  1353. {
  1354. if (!drm_atomic_crtc_needs_modeset(crtc_state))
  1355. return false;
  1356. return !crtc_state->enable || !crtc_state->active;
  1357. }
  1358. static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder)
  1359. {
  1360. drm_encoder_cleanup(encoder);
  1361. kfree(encoder);
  1362. }
  1363. static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = {
  1364. .destroy = amdgpu_dm_encoder_destroy,
  1365. };
  1366. static bool fill_rects_from_plane_state(const struct drm_plane_state *state,
  1367. struct dc_plane_state *plane_state)
  1368. {
  1369. plane_state->src_rect.x = state->src_x >> 16;
  1370. plane_state->src_rect.y = state->src_y >> 16;
  1371. /*we ignore for now mantissa and do not to deal with floating pixels :(*/
  1372. plane_state->src_rect.width = state->src_w >> 16;
  1373. if (plane_state->src_rect.width == 0)
  1374. return false;
  1375. plane_state->src_rect.height = state->src_h >> 16;
  1376. if (plane_state->src_rect.height == 0)
  1377. return false;
  1378. plane_state->dst_rect.x = state->crtc_x;
  1379. plane_state->dst_rect.y = state->crtc_y;
  1380. if (state->crtc_w == 0)
  1381. return false;
  1382. plane_state->dst_rect.width = state->crtc_w;
  1383. if (state->crtc_h == 0)
  1384. return false;
  1385. plane_state->dst_rect.height = state->crtc_h;
  1386. plane_state->clip_rect = plane_state->dst_rect;
  1387. switch (state->rotation & DRM_MODE_ROTATE_MASK) {
  1388. case DRM_MODE_ROTATE_0:
  1389. plane_state->rotation = ROTATION_ANGLE_0;
  1390. break;
  1391. case DRM_MODE_ROTATE_90:
  1392. plane_state->rotation = ROTATION_ANGLE_90;
  1393. break;
  1394. case DRM_MODE_ROTATE_180:
  1395. plane_state->rotation = ROTATION_ANGLE_180;
  1396. break;
  1397. case DRM_MODE_ROTATE_270:
  1398. plane_state->rotation = ROTATION_ANGLE_270;
  1399. break;
  1400. default:
  1401. plane_state->rotation = ROTATION_ANGLE_0;
  1402. break;
  1403. }
  1404. return true;
  1405. }
  1406. static int get_fb_info(const struct amdgpu_framebuffer *amdgpu_fb,
  1407. uint64_t *tiling_flags,
  1408. uint64_t *fb_location)
  1409. {
  1410. struct amdgpu_bo *rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  1411. int r = amdgpu_bo_reserve(rbo, false);
  1412. if (unlikely(r)) {
  1413. // Don't show error msg. when return -ERESTARTSYS
  1414. if (r != -ERESTARTSYS)
  1415. DRM_ERROR("Unable to reserve buffer: %d\n", r);
  1416. return r;
  1417. }
  1418. if (fb_location)
  1419. *fb_location = amdgpu_bo_gpu_offset(rbo);
  1420. if (tiling_flags)
  1421. amdgpu_bo_get_tiling_flags(rbo, tiling_flags);
  1422. amdgpu_bo_unreserve(rbo);
  1423. return r;
  1424. }
  1425. static int fill_plane_attributes_from_fb(struct amdgpu_device *adev,
  1426. struct dc_plane_state *plane_state,
  1427. const struct amdgpu_framebuffer *amdgpu_fb,
  1428. bool addReq)
  1429. {
  1430. uint64_t tiling_flags;
  1431. uint64_t fb_location = 0;
  1432. uint64_t chroma_addr = 0;
  1433. unsigned int awidth;
  1434. const struct drm_framebuffer *fb = &amdgpu_fb->base;
  1435. int ret = 0;
  1436. struct drm_format_name_buf format_name;
  1437. ret = get_fb_info(
  1438. amdgpu_fb,
  1439. &tiling_flags,
  1440. addReq == true ? &fb_location:NULL);
  1441. if (ret)
  1442. return ret;
  1443. switch (fb->format->format) {
  1444. case DRM_FORMAT_C8:
  1445. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS;
  1446. break;
  1447. case DRM_FORMAT_RGB565:
  1448. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565;
  1449. break;
  1450. case DRM_FORMAT_XRGB8888:
  1451. case DRM_FORMAT_ARGB8888:
  1452. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
  1453. break;
  1454. case DRM_FORMAT_XRGB2101010:
  1455. case DRM_FORMAT_ARGB2101010:
  1456. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010;
  1457. break;
  1458. case DRM_FORMAT_XBGR2101010:
  1459. case DRM_FORMAT_ABGR2101010:
  1460. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010;
  1461. break;
  1462. case DRM_FORMAT_NV21:
  1463. plane_state->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr;
  1464. break;
  1465. case DRM_FORMAT_NV12:
  1466. plane_state->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb;
  1467. break;
  1468. default:
  1469. DRM_ERROR("Unsupported screen format %s\n",
  1470. drm_get_format_name(fb->format->format, &format_name));
  1471. return -EINVAL;
  1472. }
  1473. if (plane_state->format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
  1474. plane_state->address.type = PLN_ADDR_TYPE_GRAPHICS;
  1475. plane_state->address.grph.addr.low_part = lower_32_bits(fb_location);
  1476. plane_state->address.grph.addr.high_part = upper_32_bits(fb_location);
  1477. plane_state->plane_size.grph.surface_size.x = 0;
  1478. plane_state->plane_size.grph.surface_size.y = 0;
  1479. plane_state->plane_size.grph.surface_size.width = fb->width;
  1480. plane_state->plane_size.grph.surface_size.height = fb->height;
  1481. plane_state->plane_size.grph.surface_pitch =
  1482. fb->pitches[0] / fb->format->cpp[0];
  1483. /* TODO: unhardcode */
  1484. plane_state->color_space = COLOR_SPACE_SRGB;
  1485. } else {
  1486. awidth = ALIGN(fb->width, 64);
  1487. plane_state->address.type = PLN_ADDR_TYPE_VIDEO_PROGRESSIVE;
  1488. plane_state->address.video_progressive.luma_addr.low_part
  1489. = lower_32_bits(fb_location);
  1490. plane_state->address.video_progressive.luma_addr.high_part
  1491. = upper_32_bits(fb_location);
  1492. chroma_addr = fb_location + (u64)(awidth * fb->height);
  1493. plane_state->address.video_progressive.chroma_addr.low_part
  1494. = lower_32_bits(chroma_addr);
  1495. plane_state->address.video_progressive.chroma_addr.high_part
  1496. = upper_32_bits(chroma_addr);
  1497. plane_state->plane_size.video.luma_size.x = 0;
  1498. plane_state->plane_size.video.luma_size.y = 0;
  1499. plane_state->plane_size.video.luma_size.width = awidth;
  1500. plane_state->plane_size.video.luma_size.height = fb->height;
  1501. /* TODO: unhardcode */
  1502. plane_state->plane_size.video.luma_pitch = awidth;
  1503. plane_state->plane_size.video.chroma_size.x = 0;
  1504. plane_state->plane_size.video.chroma_size.y = 0;
  1505. plane_state->plane_size.video.chroma_size.width = awidth;
  1506. plane_state->plane_size.video.chroma_size.height = fb->height;
  1507. plane_state->plane_size.video.chroma_pitch = awidth / 2;
  1508. /* TODO: unhardcode */
  1509. plane_state->color_space = COLOR_SPACE_YCBCR709;
  1510. }
  1511. memset(&plane_state->tiling_info, 0, sizeof(plane_state->tiling_info));
  1512. /* Fill GFX8 params */
  1513. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == DC_ARRAY_2D_TILED_THIN1) {
  1514. unsigned int bankw, bankh, mtaspect, tile_split, num_banks;
  1515. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1516. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1517. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1518. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1519. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1520. /* XXX fix me for VI */
  1521. plane_state->tiling_info.gfx8.num_banks = num_banks;
  1522. plane_state->tiling_info.gfx8.array_mode =
  1523. DC_ARRAY_2D_TILED_THIN1;
  1524. plane_state->tiling_info.gfx8.tile_split = tile_split;
  1525. plane_state->tiling_info.gfx8.bank_width = bankw;
  1526. plane_state->tiling_info.gfx8.bank_height = bankh;
  1527. plane_state->tiling_info.gfx8.tile_aspect = mtaspect;
  1528. plane_state->tiling_info.gfx8.tile_mode =
  1529. DC_ADDR_SURF_MICRO_TILING_DISPLAY;
  1530. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE)
  1531. == DC_ARRAY_1D_TILED_THIN1) {
  1532. plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_1D_TILED_THIN1;
  1533. }
  1534. plane_state->tiling_info.gfx8.pipe_config =
  1535. AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1536. if (adev->asic_type == CHIP_VEGA10 ||
  1537. adev->asic_type == CHIP_RAVEN) {
  1538. /* Fill GFX9 params */
  1539. plane_state->tiling_info.gfx9.num_pipes =
  1540. adev->gfx.config.gb_addr_config_fields.num_pipes;
  1541. plane_state->tiling_info.gfx9.num_banks =
  1542. adev->gfx.config.gb_addr_config_fields.num_banks;
  1543. plane_state->tiling_info.gfx9.pipe_interleave =
  1544. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size;
  1545. plane_state->tiling_info.gfx9.num_shader_engines =
  1546. adev->gfx.config.gb_addr_config_fields.num_se;
  1547. plane_state->tiling_info.gfx9.max_compressed_frags =
  1548. adev->gfx.config.gb_addr_config_fields.max_compress_frags;
  1549. plane_state->tiling_info.gfx9.num_rb_per_se =
  1550. adev->gfx.config.gb_addr_config_fields.num_rb_per_se;
  1551. plane_state->tiling_info.gfx9.swizzle =
  1552. AMDGPU_TILING_GET(tiling_flags, SWIZZLE_MODE);
  1553. plane_state->tiling_info.gfx9.shaderEnable = 1;
  1554. }
  1555. plane_state->visible = true;
  1556. plane_state->scaling_quality.h_taps_c = 0;
  1557. plane_state->scaling_quality.v_taps_c = 0;
  1558. /* is this needed? is plane_state zeroed at allocation? */
  1559. plane_state->scaling_quality.h_taps = 0;
  1560. plane_state->scaling_quality.v_taps = 0;
  1561. plane_state->stereo_format = PLANE_STEREO_FORMAT_NONE;
  1562. return ret;
  1563. }
  1564. static void fill_gamma_from_crtc_state(const struct drm_crtc_state *crtc_state,
  1565. struct dc_plane_state *plane_state)
  1566. {
  1567. int i;
  1568. struct dc_gamma *gamma;
  1569. struct drm_color_lut *lut =
  1570. (struct drm_color_lut *) crtc_state->gamma_lut->data;
  1571. gamma = dc_create_gamma();
  1572. if (gamma == NULL) {
  1573. WARN_ON(1);
  1574. return;
  1575. }
  1576. gamma->type = GAMMA_RGB_256;
  1577. gamma->num_entries = GAMMA_RGB_256_ENTRIES;
  1578. for (i = 0; i < GAMMA_RGB_256_ENTRIES; i++) {
  1579. gamma->entries.red[i] = dal_fixed31_32_from_int(lut[i].red);
  1580. gamma->entries.green[i] = dal_fixed31_32_from_int(lut[i].green);
  1581. gamma->entries.blue[i] = dal_fixed31_32_from_int(lut[i].blue);
  1582. }
  1583. plane_state->gamma_correction = gamma;
  1584. }
  1585. static int fill_plane_attributes(struct amdgpu_device *adev,
  1586. struct dc_plane_state *dc_plane_state,
  1587. struct drm_plane_state *plane_state,
  1588. struct drm_crtc_state *crtc_state,
  1589. bool addrReq)
  1590. {
  1591. const struct amdgpu_framebuffer *amdgpu_fb =
  1592. to_amdgpu_framebuffer(plane_state->fb);
  1593. const struct drm_crtc *crtc = plane_state->crtc;
  1594. struct dc_transfer_func *input_tf;
  1595. int ret = 0;
  1596. if (!fill_rects_from_plane_state(plane_state, dc_plane_state))
  1597. return -EINVAL;
  1598. ret = fill_plane_attributes_from_fb(
  1599. crtc->dev->dev_private,
  1600. dc_plane_state,
  1601. amdgpu_fb,
  1602. addrReq);
  1603. if (ret)
  1604. return ret;
  1605. input_tf = dc_create_transfer_func();
  1606. if (input_tf == NULL)
  1607. return -ENOMEM;
  1608. input_tf->type = TF_TYPE_PREDEFINED;
  1609. input_tf->tf = TRANSFER_FUNCTION_SRGB;
  1610. dc_plane_state->in_transfer_func = input_tf;
  1611. /* In case of gamma set, update gamma value */
  1612. if (crtc_state->gamma_lut)
  1613. fill_gamma_from_crtc_state(crtc_state, dc_plane_state);
  1614. return ret;
  1615. }
  1616. /*****************************************************************************/
  1617. static void update_stream_scaling_settings(const struct drm_display_mode *mode,
  1618. const struct dm_connector_state *dm_state,
  1619. struct dc_stream_state *stream)
  1620. {
  1621. enum amdgpu_rmx_type rmx_type;
  1622. struct rect src = { 0 }; /* viewport in composition space*/
  1623. struct rect dst = { 0 }; /* stream addressable area */
  1624. /* no mode. nothing to be done */
  1625. if (!mode)
  1626. return;
  1627. /* Full screen scaling by default */
  1628. src.width = mode->hdisplay;
  1629. src.height = mode->vdisplay;
  1630. dst.width = stream->timing.h_addressable;
  1631. dst.height = stream->timing.v_addressable;
  1632. rmx_type = dm_state->scaling;
  1633. if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) {
  1634. if (src.width * dst.height <
  1635. src.height * dst.width) {
  1636. /* height needs less upscaling/more downscaling */
  1637. dst.width = src.width *
  1638. dst.height / src.height;
  1639. } else {
  1640. /* width needs less upscaling/more downscaling */
  1641. dst.height = src.height *
  1642. dst.width / src.width;
  1643. }
  1644. } else if (rmx_type == RMX_CENTER) {
  1645. dst = src;
  1646. }
  1647. dst.x = (stream->timing.h_addressable - dst.width) / 2;
  1648. dst.y = (stream->timing.v_addressable - dst.height) / 2;
  1649. if (dm_state->underscan_enable) {
  1650. dst.x += dm_state->underscan_hborder / 2;
  1651. dst.y += dm_state->underscan_vborder / 2;
  1652. dst.width -= dm_state->underscan_hborder;
  1653. dst.height -= dm_state->underscan_vborder;
  1654. }
  1655. stream->src = src;
  1656. stream->dst = dst;
  1657. DRM_DEBUG_DRIVER("Destination Rectangle x:%d y:%d width:%d height:%d\n",
  1658. dst.x, dst.y, dst.width, dst.height);
  1659. }
  1660. static enum dc_color_depth
  1661. convert_color_depth_from_display_info(const struct drm_connector *connector)
  1662. {
  1663. uint32_t bpc = connector->display_info.bpc;
  1664. /* Limited color depth to 8bit
  1665. * TODO: Still need to handle deep color
  1666. */
  1667. if (bpc > 8)
  1668. bpc = 8;
  1669. switch (bpc) {
  1670. case 0:
  1671. /* Temporary Work around, DRM don't parse color depth for
  1672. * EDID revision before 1.4
  1673. * TODO: Fix edid parsing
  1674. */
  1675. return COLOR_DEPTH_888;
  1676. case 6:
  1677. return COLOR_DEPTH_666;
  1678. case 8:
  1679. return COLOR_DEPTH_888;
  1680. case 10:
  1681. return COLOR_DEPTH_101010;
  1682. case 12:
  1683. return COLOR_DEPTH_121212;
  1684. case 14:
  1685. return COLOR_DEPTH_141414;
  1686. case 16:
  1687. return COLOR_DEPTH_161616;
  1688. default:
  1689. return COLOR_DEPTH_UNDEFINED;
  1690. }
  1691. }
  1692. static enum dc_aspect_ratio
  1693. get_aspect_ratio(const struct drm_display_mode *mode_in)
  1694. {
  1695. int32_t width = mode_in->crtc_hdisplay * 9;
  1696. int32_t height = mode_in->crtc_vdisplay * 16;
  1697. if ((width - height) < 10 && (width - height) > -10)
  1698. return ASPECT_RATIO_16_9;
  1699. else
  1700. return ASPECT_RATIO_4_3;
  1701. }
  1702. static enum dc_color_space
  1703. get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing)
  1704. {
  1705. enum dc_color_space color_space = COLOR_SPACE_SRGB;
  1706. switch (dc_crtc_timing->pixel_encoding) {
  1707. case PIXEL_ENCODING_YCBCR422:
  1708. case PIXEL_ENCODING_YCBCR444:
  1709. case PIXEL_ENCODING_YCBCR420:
  1710. {
  1711. /*
  1712. * 27030khz is the separation point between HDTV and SDTV
  1713. * according to HDMI spec, we use YCbCr709 and YCbCr601
  1714. * respectively
  1715. */
  1716. if (dc_crtc_timing->pix_clk_khz > 27030) {
  1717. if (dc_crtc_timing->flags.Y_ONLY)
  1718. color_space =
  1719. COLOR_SPACE_YCBCR709_LIMITED;
  1720. else
  1721. color_space = COLOR_SPACE_YCBCR709;
  1722. } else {
  1723. if (dc_crtc_timing->flags.Y_ONLY)
  1724. color_space =
  1725. COLOR_SPACE_YCBCR601_LIMITED;
  1726. else
  1727. color_space = COLOR_SPACE_YCBCR601;
  1728. }
  1729. }
  1730. break;
  1731. case PIXEL_ENCODING_RGB:
  1732. color_space = COLOR_SPACE_SRGB;
  1733. break;
  1734. default:
  1735. WARN_ON(1);
  1736. break;
  1737. }
  1738. return color_space;
  1739. }
  1740. /*****************************************************************************/
  1741. static void
  1742. fill_stream_properties_from_drm_display_mode(struct dc_stream_state *stream,
  1743. const struct drm_display_mode *mode_in,
  1744. const struct drm_connector *connector)
  1745. {
  1746. struct dc_crtc_timing *timing_out = &stream->timing;
  1747. memset(timing_out, 0, sizeof(struct dc_crtc_timing));
  1748. timing_out->h_border_left = 0;
  1749. timing_out->h_border_right = 0;
  1750. timing_out->v_border_top = 0;
  1751. timing_out->v_border_bottom = 0;
  1752. /* TODO: un-hardcode */
  1753. if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCRCB444)
  1754. && stream->sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A)
  1755. timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444;
  1756. else
  1757. timing_out->pixel_encoding = PIXEL_ENCODING_RGB;
  1758. timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE;
  1759. timing_out->display_color_depth = convert_color_depth_from_display_info(
  1760. connector);
  1761. timing_out->scan_type = SCANNING_TYPE_NODATA;
  1762. timing_out->hdmi_vic = 0;
  1763. timing_out->vic = drm_match_cea_mode(mode_in);
  1764. timing_out->h_addressable = mode_in->crtc_hdisplay;
  1765. timing_out->h_total = mode_in->crtc_htotal;
  1766. timing_out->h_sync_width =
  1767. mode_in->crtc_hsync_end - mode_in->crtc_hsync_start;
  1768. timing_out->h_front_porch =
  1769. mode_in->crtc_hsync_start - mode_in->crtc_hdisplay;
  1770. timing_out->v_total = mode_in->crtc_vtotal;
  1771. timing_out->v_addressable = mode_in->crtc_vdisplay;
  1772. timing_out->v_front_porch =
  1773. mode_in->crtc_vsync_start - mode_in->crtc_vdisplay;
  1774. timing_out->v_sync_width =
  1775. mode_in->crtc_vsync_end - mode_in->crtc_vsync_start;
  1776. timing_out->pix_clk_khz = mode_in->crtc_clock;
  1777. timing_out->aspect_ratio = get_aspect_ratio(mode_in);
  1778. if (mode_in->flags & DRM_MODE_FLAG_PHSYNC)
  1779. timing_out->flags.HSYNC_POSITIVE_POLARITY = 1;
  1780. if (mode_in->flags & DRM_MODE_FLAG_PVSYNC)
  1781. timing_out->flags.VSYNC_POSITIVE_POLARITY = 1;
  1782. stream->output_color_space = get_output_color_space(timing_out);
  1783. {
  1784. struct dc_transfer_func *tf = dc_create_transfer_func();
  1785. tf->type = TF_TYPE_PREDEFINED;
  1786. tf->tf = TRANSFER_FUNCTION_SRGB;
  1787. stream->out_transfer_func = tf;
  1788. }
  1789. }
  1790. static void fill_audio_info(struct audio_info *audio_info,
  1791. const struct drm_connector *drm_connector,
  1792. const struct dc_sink *dc_sink)
  1793. {
  1794. int i = 0;
  1795. int cea_revision = 0;
  1796. const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps;
  1797. audio_info->manufacture_id = edid_caps->manufacturer_id;
  1798. audio_info->product_id = edid_caps->product_id;
  1799. cea_revision = drm_connector->display_info.cea_rev;
  1800. strncpy(audio_info->display_name,
  1801. edid_caps->display_name,
  1802. AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS - 1);
  1803. if (cea_revision >= 3) {
  1804. audio_info->mode_count = edid_caps->audio_mode_count;
  1805. for (i = 0; i < audio_info->mode_count; ++i) {
  1806. audio_info->modes[i].format_code =
  1807. (enum audio_format_code)
  1808. (edid_caps->audio_modes[i].format_code);
  1809. audio_info->modes[i].channel_count =
  1810. edid_caps->audio_modes[i].channel_count;
  1811. audio_info->modes[i].sample_rates.all =
  1812. edid_caps->audio_modes[i].sample_rate;
  1813. audio_info->modes[i].sample_size =
  1814. edid_caps->audio_modes[i].sample_size;
  1815. }
  1816. }
  1817. audio_info->flags.all = edid_caps->speaker_flags;
  1818. /* TODO: We only check for the progressive mode, check for interlace mode too */
  1819. if (drm_connector->latency_present[0]) {
  1820. audio_info->video_latency = drm_connector->video_latency[0];
  1821. audio_info->audio_latency = drm_connector->audio_latency[0];
  1822. }
  1823. /* TODO: For DP, video and audio latency should be calculated from DPCD caps */
  1824. }
  1825. static void
  1826. copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode,
  1827. struct drm_display_mode *dst_mode)
  1828. {
  1829. dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay;
  1830. dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay;
  1831. dst_mode->crtc_clock = src_mode->crtc_clock;
  1832. dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start;
  1833. dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end;
  1834. dst_mode->crtc_hsync_start = src_mode->crtc_hsync_start;
  1835. dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end;
  1836. dst_mode->crtc_htotal = src_mode->crtc_htotal;
  1837. dst_mode->crtc_hskew = src_mode->crtc_hskew;
  1838. dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start;
  1839. dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end;
  1840. dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start;
  1841. dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end;
  1842. dst_mode->crtc_vtotal = src_mode->crtc_vtotal;
  1843. }
  1844. static void
  1845. decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode,
  1846. const struct drm_display_mode *native_mode,
  1847. bool scale_enabled)
  1848. {
  1849. if (scale_enabled) {
  1850. copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
  1851. } else if (native_mode->clock == drm_mode->clock &&
  1852. native_mode->htotal == drm_mode->htotal &&
  1853. native_mode->vtotal == drm_mode->vtotal) {
  1854. copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
  1855. } else {
  1856. /* no scaling nor amdgpu inserted, no need to patch */
  1857. }
  1858. }
  1859. static void create_fake_sink(struct amdgpu_dm_connector *aconnector)
  1860. {
  1861. struct dc_sink *sink = NULL;
  1862. struct dc_sink_init_data sink_init_data = { 0 };
  1863. sink_init_data.link = aconnector->dc_link;
  1864. sink_init_data.sink_signal = aconnector->dc_link->connector_signal;
  1865. sink = dc_sink_create(&sink_init_data);
  1866. if (!sink)
  1867. DRM_ERROR("Failed to create sink!\n");
  1868. sink->sink_signal = SIGNAL_TYPE_VIRTUAL;
  1869. aconnector->fake_enable = true;
  1870. aconnector->dc_sink = sink;
  1871. aconnector->dc_link->local_sink = sink;
  1872. }
  1873. static struct dc_stream_state *
  1874. create_stream_for_sink(struct amdgpu_dm_connector *aconnector,
  1875. const struct drm_display_mode *drm_mode,
  1876. const struct dm_connector_state *dm_state)
  1877. {
  1878. struct drm_display_mode *preferred_mode = NULL;
  1879. const struct drm_connector *drm_connector;
  1880. struct dc_stream_state *stream = NULL;
  1881. struct drm_display_mode mode = *drm_mode;
  1882. bool native_mode_found = false;
  1883. if (aconnector == NULL) {
  1884. DRM_ERROR("aconnector is NULL!\n");
  1885. goto drm_connector_null;
  1886. }
  1887. if (dm_state == NULL) {
  1888. DRM_ERROR("dm_state is NULL!\n");
  1889. goto dm_state_null;
  1890. }
  1891. drm_connector = &aconnector->base;
  1892. if (!aconnector->dc_sink) {
  1893. /*
  1894. * Exclude MST from creating fake_sink
  1895. * TODO: need to enable MST into fake_sink feature
  1896. */
  1897. if (aconnector->mst_port)
  1898. goto stream_create_fail;
  1899. create_fake_sink(aconnector);
  1900. }
  1901. stream = dc_create_stream_for_sink(aconnector->dc_sink);
  1902. if (stream == NULL) {
  1903. DRM_ERROR("Failed to create stream for sink!\n");
  1904. goto stream_create_fail;
  1905. }
  1906. list_for_each_entry(preferred_mode, &aconnector->base.modes, head) {
  1907. /* Search for preferred mode */
  1908. if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) {
  1909. native_mode_found = true;
  1910. break;
  1911. }
  1912. }
  1913. if (!native_mode_found)
  1914. preferred_mode = list_first_entry_or_null(
  1915. &aconnector->base.modes,
  1916. struct drm_display_mode,
  1917. head);
  1918. if (preferred_mode == NULL) {
  1919. /* This may not be an error, the use case is when we we have no
  1920. * usermode calls to reset and set mode upon hotplug. In this
  1921. * case, we call set mode ourselves to restore the previous mode
  1922. * and the modelist may not be filled in in time.
  1923. */
  1924. DRM_DEBUG_DRIVER("No preferred mode found\n");
  1925. } else {
  1926. decide_crtc_timing_for_drm_display_mode(
  1927. &mode, preferred_mode,
  1928. dm_state->scaling != RMX_OFF);
  1929. }
  1930. fill_stream_properties_from_drm_display_mode(stream,
  1931. &mode, &aconnector->base);
  1932. update_stream_scaling_settings(&mode, dm_state, stream);
  1933. fill_audio_info(
  1934. &stream->audio_info,
  1935. drm_connector,
  1936. aconnector->dc_sink);
  1937. stream_create_fail:
  1938. dm_state_null:
  1939. drm_connector_null:
  1940. return stream;
  1941. }
  1942. static void amdgpu_dm_crtc_destroy(struct drm_crtc *crtc)
  1943. {
  1944. drm_crtc_cleanup(crtc);
  1945. kfree(crtc);
  1946. }
  1947. static void dm_crtc_destroy_state(struct drm_crtc *crtc,
  1948. struct drm_crtc_state *state)
  1949. {
  1950. struct dm_crtc_state *cur = to_dm_crtc_state(state);
  1951. /* TODO Destroy dc_stream objects are stream object is flattened */
  1952. if (cur->stream)
  1953. dc_stream_release(cur->stream);
  1954. __drm_atomic_helper_crtc_destroy_state(state);
  1955. kfree(state);
  1956. }
  1957. static void dm_crtc_reset_state(struct drm_crtc *crtc)
  1958. {
  1959. struct dm_crtc_state *state;
  1960. if (crtc->state)
  1961. dm_crtc_destroy_state(crtc, crtc->state);
  1962. state = kzalloc(sizeof(*state), GFP_KERNEL);
  1963. if (WARN_ON(!state))
  1964. return;
  1965. crtc->state = &state->base;
  1966. crtc->state->crtc = crtc;
  1967. }
  1968. static struct drm_crtc_state *
  1969. dm_crtc_duplicate_state(struct drm_crtc *crtc)
  1970. {
  1971. struct dm_crtc_state *state, *cur;
  1972. cur = to_dm_crtc_state(crtc->state);
  1973. if (WARN_ON(!crtc->state))
  1974. return NULL;
  1975. state = kzalloc(sizeof(*state), GFP_KERNEL);
  1976. __drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);
  1977. if (cur->stream) {
  1978. state->stream = cur->stream;
  1979. dc_stream_retain(state->stream);
  1980. }
  1981. /* TODO Duplicate dc_stream after objects are stream object is flattened */
  1982. return &state->base;
  1983. }
  1984. /* Implemented only the options currently availible for the driver */
  1985. static const struct drm_crtc_funcs amdgpu_dm_crtc_funcs = {
  1986. .reset = dm_crtc_reset_state,
  1987. .destroy = amdgpu_dm_crtc_destroy,
  1988. .gamma_set = drm_atomic_helper_legacy_gamma_set,
  1989. .set_config = drm_atomic_helper_set_config,
  1990. .page_flip = drm_atomic_helper_page_flip,
  1991. .atomic_duplicate_state = dm_crtc_duplicate_state,
  1992. .atomic_destroy_state = dm_crtc_destroy_state,
  1993. };
  1994. static enum drm_connector_status
  1995. amdgpu_dm_connector_detect(struct drm_connector *connector, bool force)
  1996. {
  1997. bool connected;
  1998. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  1999. /* Notes:
  2000. * 1. This interface is NOT called in context of HPD irq.
  2001. * 2. This interface *is called* in context of user-mode ioctl. Which
  2002. * makes it a bad place for *any* MST-related activit. */
  2003. if (aconnector->base.force == DRM_FORCE_UNSPECIFIED &&
  2004. !aconnector->fake_enable)
  2005. connected = (aconnector->dc_sink != NULL);
  2006. else
  2007. connected = (aconnector->base.force == DRM_FORCE_ON);
  2008. return (connected ? connector_status_connected :
  2009. connector_status_disconnected);
  2010. }
  2011. int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector,
  2012. struct drm_connector_state *connector_state,
  2013. struct drm_property *property,
  2014. uint64_t val)
  2015. {
  2016. struct drm_device *dev = connector->dev;
  2017. struct amdgpu_device *adev = dev->dev_private;
  2018. struct dm_connector_state *dm_old_state =
  2019. to_dm_connector_state(connector->state);
  2020. struct dm_connector_state *dm_new_state =
  2021. to_dm_connector_state(connector_state);
  2022. int ret = -EINVAL;
  2023. if (property == dev->mode_config.scaling_mode_property) {
  2024. enum amdgpu_rmx_type rmx_type;
  2025. switch (val) {
  2026. case DRM_MODE_SCALE_CENTER:
  2027. rmx_type = RMX_CENTER;
  2028. break;
  2029. case DRM_MODE_SCALE_ASPECT:
  2030. rmx_type = RMX_ASPECT;
  2031. break;
  2032. case DRM_MODE_SCALE_FULLSCREEN:
  2033. rmx_type = RMX_FULL;
  2034. break;
  2035. case DRM_MODE_SCALE_NONE:
  2036. default:
  2037. rmx_type = RMX_OFF;
  2038. break;
  2039. }
  2040. if (dm_old_state->scaling == rmx_type)
  2041. return 0;
  2042. dm_new_state->scaling = rmx_type;
  2043. ret = 0;
  2044. } else if (property == adev->mode_info.underscan_hborder_property) {
  2045. dm_new_state->underscan_hborder = val;
  2046. ret = 0;
  2047. } else if (property == adev->mode_info.underscan_vborder_property) {
  2048. dm_new_state->underscan_vborder = val;
  2049. ret = 0;
  2050. } else if (property == adev->mode_info.underscan_property) {
  2051. dm_new_state->underscan_enable = val;
  2052. ret = 0;
  2053. }
  2054. return ret;
  2055. }
  2056. int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector,
  2057. const struct drm_connector_state *state,
  2058. struct drm_property *property,
  2059. uint64_t *val)
  2060. {
  2061. struct drm_device *dev = connector->dev;
  2062. struct amdgpu_device *adev = dev->dev_private;
  2063. struct dm_connector_state *dm_state =
  2064. to_dm_connector_state(state);
  2065. int ret = -EINVAL;
  2066. if (property == dev->mode_config.scaling_mode_property) {
  2067. switch (dm_state->scaling) {
  2068. case RMX_CENTER:
  2069. *val = DRM_MODE_SCALE_CENTER;
  2070. break;
  2071. case RMX_ASPECT:
  2072. *val = DRM_MODE_SCALE_ASPECT;
  2073. break;
  2074. case RMX_FULL:
  2075. *val = DRM_MODE_SCALE_FULLSCREEN;
  2076. break;
  2077. case RMX_OFF:
  2078. default:
  2079. *val = DRM_MODE_SCALE_NONE;
  2080. break;
  2081. }
  2082. ret = 0;
  2083. } else if (property == adev->mode_info.underscan_hborder_property) {
  2084. *val = dm_state->underscan_hborder;
  2085. ret = 0;
  2086. } else if (property == adev->mode_info.underscan_vborder_property) {
  2087. *val = dm_state->underscan_vborder;
  2088. ret = 0;
  2089. } else if (property == adev->mode_info.underscan_property) {
  2090. *val = dm_state->underscan_enable;
  2091. ret = 0;
  2092. }
  2093. return ret;
  2094. }
  2095. static void amdgpu_dm_connector_destroy(struct drm_connector *connector)
  2096. {
  2097. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  2098. const struct dc_link *link = aconnector->dc_link;
  2099. struct amdgpu_device *adev = connector->dev->dev_private;
  2100. struct amdgpu_display_manager *dm = &adev->dm;
  2101. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
  2102. defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  2103. if (link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) {
  2104. amdgpu_dm_register_backlight_device(dm);
  2105. if (dm->backlight_dev) {
  2106. backlight_device_unregister(dm->backlight_dev);
  2107. dm->backlight_dev = NULL;
  2108. }
  2109. }
  2110. #endif
  2111. drm_connector_unregister(connector);
  2112. drm_connector_cleanup(connector);
  2113. kfree(connector);
  2114. }
  2115. void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector)
  2116. {
  2117. struct dm_connector_state *state =
  2118. to_dm_connector_state(connector->state);
  2119. kfree(state);
  2120. state = kzalloc(sizeof(*state), GFP_KERNEL);
  2121. if (state) {
  2122. state->scaling = RMX_OFF;
  2123. state->underscan_enable = false;
  2124. state->underscan_hborder = 0;
  2125. state->underscan_vborder = 0;
  2126. connector->state = &state->base;
  2127. connector->state->connector = connector;
  2128. }
  2129. }
  2130. struct drm_connector_state *
  2131. amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector)
  2132. {
  2133. struct dm_connector_state *state =
  2134. to_dm_connector_state(connector->state);
  2135. struct dm_connector_state *new_state =
  2136. kmemdup(state, sizeof(*state), GFP_KERNEL);
  2137. if (new_state) {
  2138. __drm_atomic_helper_connector_duplicate_state(connector,
  2139. &new_state->base);
  2140. return &new_state->base;
  2141. }
  2142. return NULL;
  2143. }
  2144. static const struct drm_connector_funcs amdgpu_dm_connector_funcs = {
  2145. .reset = amdgpu_dm_connector_funcs_reset,
  2146. .detect = amdgpu_dm_connector_detect,
  2147. .fill_modes = drm_helper_probe_single_connector_modes,
  2148. .destroy = amdgpu_dm_connector_destroy,
  2149. .atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state,
  2150. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  2151. .atomic_set_property = amdgpu_dm_connector_atomic_set_property,
  2152. .atomic_get_property = amdgpu_dm_connector_atomic_get_property
  2153. };
  2154. static struct drm_encoder *best_encoder(struct drm_connector *connector)
  2155. {
  2156. int enc_id = connector->encoder_ids[0];
  2157. struct drm_mode_object *obj;
  2158. struct drm_encoder *encoder;
  2159. DRM_DEBUG_DRIVER("Finding the best encoder\n");
  2160. /* pick the encoder ids */
  2161. if (enc_id) {
  2162. obj = drm_mode_object_find(connector->dev, NULL, enc_id, DRM_MODE_OBJECT_ENCODER);
  2163. if (!obj) {
  2164. DRM_ERROR("Couldn't find a matching encoder for our connector\n");
  2165. return NULL;
  2166. }
  2167. encoder = obj_to_encoder(obj);
  2168. return encoder;
  2169. }
  2170. DRM_ERROR("No encoder id\n");
  2171. return NULL;
  2172. }
  2173. static int get_modes(struct drm_connector *connector)
  2174. {
  2175. return amdgpu_dm_connector_get_modes(connector);
  2176. }
  2177. static void create_eml_sink(struct amdgpu_dm_connector *aconnector)
  2178. {
  2179. struct dc_sink_init_data init_params = {
  2180. .link = aconnector->dc_link,
  2181. .sink_signal = SIGNAL_TYPE_VIRTUAL
  2182. };
  2183. struct edid *edid = (struct edid *) aconnector->base.edid_blob_ptr->data;
  2184. if (!aconnector->base.edid_blob_ptr ||
  2185. !aconnector->base.edid_blob_ptr->data) {
  2186. DRM_ERROR("No EDID firmware found on connector: %s ,forcing to OFF!\n",
  2187. aconnector->base.name);
  2188. aconnector->base.force = DRM_FORCE_OFF;
  2189. aconnector->base.override_edid = false;
  2190. return;
  2191. }
  2192. aconnector->edid = edid;
  2193. aconnector->dc_em_sink = dc_link_add_remote_sink(
  2194. aconnector->dc_link,
  2195. (uint8_t *)edid,
  2196. (edid->extensions + 1) * EDID_LENGTH,
  2197. &init_params);
  2198. if (aconnector->base.force == DRM_FORCE_ON)
  2199. aconnector->dc_sink = aconnector->dc_link->local_sink ?
  2200. aconnector->dc_link->local_sink :
  2201. aconnector->dc_em_sink;
  2202. }
  2203. static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector)
  2204. {
  2205. struct dc_link *link = (struct dc_link *)aconnector->dc_link;
  2206. /* In case of headless boot with force on for DP managed connector
  2207. * Those settings have to be != 0 to get initial modeset
  2208. */
  2209. if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) {
  2210. link->verified_link_cap.lane_count = LANE_COUNT_FOUR;
  2211. link->verified_link_cap.link_rate = LINK_RATE_HIGH2;
  2212. }
  2213. aconnector->base.override_edid = true;
  2214. create_eml_sink(aconnector);
  2215. }
  2216. int amdgpu_dm_connector_mode_valid(struct drm_connector *connector,
  2217. struct drm_display_mode *mode)
  2218. {
  2219. int result = MODE_ERROR;
  2220. struct dc_sink *dc_sink;
  2221. struct amdgpu_device *adev = connector->dev->dev_private;
  2222. /* TODO: Unhardcode stream count */
  2223. struct dc_stream_state *stream;
  2224. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  2225. if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
  2226. (mode->flags & DRM_MODE_FLAG_DBLSCAN))
  2227. return result;
  2228. /* Only run this the first time mode_valid is called to initilialize
  2229. * EDID mgmt
  2230. */
  2231. if (aconnector->base.force != DRM_FORCE_UNSPECIFIED &&
  2232. !aconnector->dc_em_sink)
  2233. handle_edid_mgmt(aconnector);
  2234. dc_sink = to_amdgpu_dm_connector(connector)->dc_sink;
  2235. if (dc_sink == NULL) {
  2236. DRM_ERROR("dc_sink is NULL!\n");
  2237. goto fail;
  2238. }
  2239. stream = dc_create_stream_for_sink(dc_sink);
  2240. if (stream == NULL) {
  2241. DRM_ERROR("Failed to create stream for sink!\n");
  2242. goto fail;
  2243. }
  2244. drm_mode_set_crtcinfo(mode, 0);
  2245. fill_stream_properties_from_drm_display_mode(stream, mode, connector);
  2246. stream->src.width = mode->hdisplay;
  2247. stream->src.height = mode->vdisplay;
  2248. stream->dst = stream->src;
  2249. if (dc_validate_stream(adev->dm.dc, stream) == DC_OK)
  2250. result = MODE_OK;
  2251. dc_stream_release(stream);
  2252. fail:
  2253. /* TODO: error handling*/
  2254. return result;
  2255. }
  2256. static const struct drm_connector_helper_funcs
  2257. amdgpu_dm_connector_helper_funcs = {
  2258. /*
  2259. * If hotplug a second bigger display in FB Con mode, bigger resolution
  2260. * modes will be filtered by drm_mode_validate_size(), and those modes
  2261. * is missing after user start lightdm. So we need to renew modes list.
  2262. * in get_modes call back, not just return the modes count
  2263. */
  2264. .get_modes = get_modes,
  2265. .mode_valid = amdgpu_dm_connector_mode_valid,
  2266. .best_encoder = best_encoder
  2267. };
  2268. static void dm_crtc_helper_disable(struct drm_crtc *crtc)
  2269. {
  2270. }
  2271. static int dm_crtc_helper_atomic_check(struct drm_crtc *crtc,
  2272. struct drm_crtc_state *state)
  2273. {
  2274. struct amdgpu_device *adev = crtc->dev->dev_private;
  2275. struct dc *dc = adev->dm.dc;
  2276. struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(state);
  2277. int ret = -EINVAL;
  2278. if (unlikely(!dm_crtc_state->stream &&
  2279. modeset_required(state, NULL, dm_crtc_state->stream))) {
  2280. WARN_ON(1);
  2281. return ret;
  2282. }
  2283. /* In some use cases, like reset, no stream is attached */
  2284. if (!dm_crtc_state->stream)
  2285. return 0;
  2286. if (dc_validate_stream(dc, dm_crtc_state->stream) == DC_OK)
  2287. return 0;
  2288. return ret;
  2289. }
  2290. static bool dm_crtc_helper_mode_fixup(struct drm_crtc *crtc,
  2291. const struct drm_display_mode *mode,
  2292. struct drm_display_mode *adjusted_mode)
  2293. {
  2294. return true;
  2295. }
  2296. static const struct drm_crtc_helper_funcs amdgpu_dm_crtc_helper_funcs = {
  2297. .disable = dm_crtc_helper_disable,
  2298. .atomic_check = dm_crtc_helper_atomic_check,
  2299. .mode_fixup = dm_crtc_helper_mode_fixup
  2300. };
  2301. static void dm_encoder_helper_disable(struct drm_encoder *encoder)
  2302. {
  2303. }
  2304. static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder,
  2305. struct drm_crtc_state *crtc_state,
  2306. struct drm_connector_state *conn_state)
  2307. {
  2308. return 0;
  2309. }
  2310. const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = {
  2311. .disable = dm_encoder_helper_disable,
  2312. .atomic_check = dm_encoder_helper_atomic_check
  2313. };
  2314. static void dm_drm_plane_reset(struct drm_plane *plane)
  2315. {
  2316. struct dm_plane_state *amdgpu_state = NULL;
  2317. if (plane->state)
  2318. plane->funcs->atomic_destroy_state(plane, plane->state);
  2319. amdgpu_state = kzalloc(sizeof(*amdgpu_state), GFP_KERNEL);
  2320. WARN_ON(amdgpu_state == NULL);
  2321. if (amdgpu_state) {
  2322. plane->state = &amdgpu_state->base;
  2323. plane->state->plane = plane;
  2324. plane->state->rotation = DRM_MODE_ROTATE_0;
  2325. }
  2326. }
  2327. static struct drm_plane_state *
  2328. dm_drm_plane_duplicate_state(struct drm_plane *plane)
  2329. {
  2330. struct dm_plane_state *dm_plane_state, *old_dm_plane_state;
  2331. old_dm_plane_state = to_dm_plane_state(plane->state);
  2332. dm_plane_state = kzalloc(sizeof(*dm_plane_state), GFP_KERNEL);
  2333. if (!dm_plane_state)
  2334. return NULL;
  2335. __drm_atomic_helper_plane_duplicate_state(plane, &dm_plane_state->base);
  2336. if (old_dm_plane_state->dc_state) {
  2337. dm_plane_state->dc_state = old_dm_plane_state->dc_state;
  2338. dc_plane_state_retain(dm_plane_state->dc_state);
  2339. }
  2340. return &dm_plane_state->base;
  2341. }
  2342. void dm_drm_plane_destroy_state(struct drm_plane *plane,
  2343. struct drm_plane_state *state)
  2344. {
  2345. struct dm_plane_state *dm_plane_state = to_dm_plane_state(state);
  2346. if (dm_plane_state->dc_state)
  2347. dc_plane_state_release(dm_plane_state->dc_state);
  2348. drm_atomic_helper_plane_destroy_state(plane, state);
  2349. }
  2350. static const struct drm_plane_funcs dm_plane_funcs = {
  2351. .update_plane = drm_atomic_helper_update_plane,
  2352. .disable_plane = drm_atomic_helper_disable_plane,
  2353. .destroy = drm_plane_cleanup,
  2354. .reset = dm_drm_plane_reset,
  2355. .atomic_duplicate_state = dm_drm_plane_duplicate_state,
  2356. .atomic_destroy_state = dm_drm_plane_destroy_state,
  2357. };
  2358. static int dm_plane_helper_prepare_fb(struct drm_plane *plane,
  2359. struct drm_plane_state *new_state)
  2360. {
  2361. struct amdgpu_framebuffer *afb;
  2362. struct drm_gem_object *obj;
  2363. struct amdgpu_bo *rbo;
  2364. uint64_t chroma_addr = 0;
  2365. int r;
  2366. struct dm_plane_state *dm_plane_state_new, *dm_plane_state_old;
  2367. unsigned int awidth;
  2368. dm_plane_state_old = to_dm_plane_state(plane->state);
  2369. dm_plane_state_new = to_dm_plane_state(new_state);
  2370. if (!new_state->fb) {
  2371. DRM_DEBUG_DRIVER("No FB bound\n");
  2372. return 0;
  2373. }
  2374. afb = to_amdgpu_framebuffer(new_state->fb);
  2375. obj = afb->obj;
  2376. rbo = gem_to_amdgpu_bo(obj);
  2377. r = amdgpu_bo_reserve(rbo, false);
  2378. if (unlikely(r != 0))
  2379. return r;
  2380. r = amdgpu_bo_pin(rbo, AMDGPU_GEM_DOMAIN_VRAM, &afb->address);
  2381. amdgpu_bo_unreserve(rbo);
  2382. if (unlikely(r != 0)) {
  2383. DRM_ERROR("Failed to pin framebuffer\n");
  2384. return r;
  2385. }
  2386. amdgpu_bo_ref(rbo);
  2387. if (dm_plane_state_new->dc_state &&
  2388. dm_plane_state_old->dc_state != dm_plane_state_new->dc_state) {
  2389. struct dc_plane_state *plane_state = dm_plane_state_new->dc_state;
  2390. if (plane_state->format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
  2391. plane_state->address.grph.addr.low_part = lower_32_bits(afb->address);
  2392. plane_state->address.grph.addr.high_part = upper_32_bits(afb->address);
  2393. } else {
  2394. awidth = ALIGN(new_state->fb->width, 64);
  2395. plane_state->address.type = PLN_ADDR_TYPE_VIDEO_PROGRESSIVE;
  2396. plane_state->address.video_progressive.luma_addr.low_part
  2397. = lower_32_bits(afb->address);
  2398. plane_state->address.video_progressive.luma_addr.high_part
  2399. = upper_32_bits(afb->address);
  2400. chroma_addr = afb->address + (u64)(awidth * new_state->fb->height);
  2401. plane_state->address.video_progressive.chroma_addr.low_part
  2402. = lower_32_bits(chroma_addr);
  2403. plane_state->address.video_progressive.chroma_addr.high_part
  2404. = upper_32_bits(chroma_addr);
  2405. }
  2406. }
  2407. /* It's a hack for s3 since in 4.9 kernel filter out cursor buffer
  2408. * prepare and cleanup in drm_atomic_helper_prepare_planes
  2409. * and drm_atomic_helper_cleanup_planes because fb doens't in s3.
  2410. * IN 4.10 kernel this code should be removed and amdgpu_device_suspend
  2411. * code touching fram buffers should be avoided for DC.
  2412. */
  2413. if (plane->type == DRM_PLANE_TYPE_CURSOR) {
  2414. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_state->crtc);
  2415. acrtc->cursor_bo = obj;
  2416. }
  2417. return 0;
  2418. }
  2419. static void dm_plane_helper_cleanup_fb(struct drm_plane *plane,
  2420. struct drm_plane_state *old_state)
  2421. {
  2422. struct amdgpu_bo *rbo;
  2423. struct amdgpu_framebuffer *afb;
  2424. int r;
  2425. if (!old_state->fb)
  2426. return;
  2427. afb = to_amdgpu_framebuffer(old_state->fb);
  2428. rbo = gem_to_amdgpu_bo(afb->obj);
  2429. r = amdgpu_bo_reserve(rbo, false);
  2430. if (unlikely(r)) {
  2431. DRM_ERROR("failed to reserve rbo before unpin\n");
  2432. return;
  2433. }
  2434. amdgpu_bo_unpin(rbo);
  2435. amdgpu_bo_unreserve(rbo);
  2436. amdgpu_bo_unref(&rbo);
  2437. }
  2438. static int dm_plane_atomic_check(struct drm_plane *plane,
  2439. struct drm_plane_state *state)
  2440. {
  2441. struct amdgpu_device *adev = plane->dev->dev_private;
  2442. struct dc *dc = adev->dm.dc;
  2443. struct dm_plane_state *dm_plane_state = to_dm_plane_state(state);
  2444. if (!dm_plane_state->dc_state)
  2445. return 0;
  2446. if (dc_validate_plane(dc, dm_plane_state->dc_state) == DC_OK)
  2447. return 0;
  2448. return -EINVAL;
  2449. }
  2450. static const struct drm_plane_helper_funcs dm_plane_helper_funcs = {
  2451. .prepare_fb = dm_plane_helper_prepare_fb,
  2452. .cleanup_fb = dm_plane_helper_cleanup_fb,
  2453. .atomic_check = dm_plane_atomic_check,
  2454. };
  2455. /*
  2456. * TODO: these are currently initialized to rgb formats only.
  2457. * For future use cases we should either initialize them dynamically based on
  2458. * plane capabilities, or initialize this array to all formats, so internal drm
  2459. * check will succeed, and let DC to implement proper check
  2460. */
  2461. static const uint32_t rgb_formats[] = {
  2462. DRM_FORMAT_RGB888,
  2463. DRM_FORMAT_XRGB8888,
  2464. DRM_FORMAT_ARGB8888,
  2465. DRM_FORMAT_RGBA8888,
  2466. DRM_FORMAT_XRGB2101010,
  2467. DRM_FORMAT_XBGR2101010,
  2468. DRM_FORMAT_ARGB2101010,
  2469. DRM_FORMAT_ABGR2101010,
  2470. };
  2471. static const uint32_t yuv_formats[] = {
  2472. DRM_FORMAT_NV12,
  2473. DRM_FORMAT_NV21,
  2474. };
  2475. static const u32 cursor_formats[] = {
  2476. DRM_FORMAT_ARGB8888
  2477. };
  2478. static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
  2479. struct amdgpu_plane *aplane,
  2480. unsigned long possible_crtcs)
  2481. {
  2482. int res = -EPERM;
  2483. switch (aplane->base.type) {
  2484. case DRM_PLANE_TYPE_PRIMARY:
  2485. aplane->base.format_default = true;
  2486. res = drm_universal_plane_init(
  2487. dm->adev->ddev,
  2488. &aplane->base,
  2489. possible_crtcs,
  2490. &dm_plane_funcs,
  2491. rgb_formats,
  2492. ARRAY_SIZE(rgb_formats),
  2493. NULL, aplane->base.type, NULL);
  2494. break;
  2495. case DRM_PLANE_TYPE_OVERLAY:
  2496. res = drm_universal_plane_init(
  2497. dm->adev->ddev,
  2498. &aplane->base,
  2499. possible_crtcs,
  2500. &dm_plane_funcs,
  2501. yuv_formats,
  2502. ARRAY_SIZE(yuv_formats),
  2503. NULL, aplane->base.type, NULL);
  2504. break;
  2505. case DRM_PLANE_TYPE_CURSOR:
  2506. res = drm_universal_plane_init(
  2507. dm->adev->ddev,
  2508. &aplane->base,
  2509. possible_crtcs,
  2510. &dm_plane_funcs,
  2511. cursor_formats,
  2512. ARRAY_SIZE(cursor_formats),
  2513. NULL, aplane->base.type, NULL);
  2514. break;
  2515. }
  2516. drm_plane_helper_add(&aplane->base, &dm_plane_helper_funcs);
  2517. return res;
  2518. }
  2519. static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
  2520. struct drm_plane *plane,
  2521. uint32_t crtc_index)
  2522. {
  2523. struct amdgpu_crtc *acrtc = NULL;
  2524. struct amdgpu_plane *cursor_plane;
  2525. int res = -ENOMEM;
  2526. cursor_plane = kzalloc(sizeof(*cursor_plane), GFP_KERNEL);
  2527. if (!cursor_plane)
  2528. goto fail;
  2529. cursor_plane->base.type = DRM_PLANE_TYPE_CURSOR;
  2530. res = amdgpu_dm_plane_init(dm, cursor_plane, 0);
  2531. acrtc = kzalloc(sizeof(struct amdgpu_crtc), GFP_KERNEL);
  2532. if (!acrtc)
  2533. goto fail;
  2534. res = drm_crtc_init_with_planes(
  2535. dm->ddev,
  2536. &acrtc->base,
  2537. plane,
  2538. &cursor_plane->base,
  2539. &amdgpu_dm_crtc_funcs, NULL);
  2540. if (res)
  2541. goto fail;
  2542. drm_crtc_helper_add(&acrtc->base, &amdgpu_dm_crtc_helper_funcs);
  2543. acrtc->max_cursor_width = dm->adev->dm.dc->caps.max_cursor_size;
  2544. acrtc->max_cursor_height = dm->adev->dm.dc->caps.max_cursor_size;
  2545. acrtc->crtc_id = crtc_index;
  2546. acrtc->base.enabled = false;
  2547. dm->adev->mode_info.crtcs[crtc_index] = acrtc;
  2548. drm_mode_crtc_set_gamma_size(&acrtc->base, 256);
  2549. return 0;
  2550. fail:
  2551. kfree(acrtc);
  2552. kfree(cursor_plane);
  2553. return res;
  2554. }
  2555. static int to_drm_connector_type(enum signal_type st)
  2556. {
  2557. switch (st) {
  2558. case SIGNAL_TYPE_HDMI_TYPE_A:
  2559. return DRM_MODE_CONNECTOR_HDMIA;
  2560. case SIGNAL_TYPE_EDP:
  2561. return DRM_MODE_CONNECTOR_eDP;
  2562. case SIGNAL_TYPE_RGB:
  2563. return DRM_MODE_CONNECTOR_VGA;
  2564. case SIGNAL_TYPE_DISPLAY_PORT:
  2565. case SIGNAL_TYPE_DISPLAY_PORT_MST:
  2566. return DRM_MODE_CONNECTOR_DisplayPort;
  2567. case SIGNAL_TYPE_DVI_DUAL_LINK:
  2568. case SIGNAL_TYPE_DVI_SINGLE_LINK:
  2569. return DRM_MODE_CONNECTOR_DVID;
  2570. case SIGNAL_TYPE_VIRTUAL:
  2571. return DRM_MODE_CONNECTOR_VIRTUAL;
  2572. default:
  2573. return DRM_MODE_CONNECTOR_Unknown;
  2574. }
  2575. }
  2576. static void amdgpu_dm_get_native_mode(struct drm_connector *connector)
  2577. {
  2578. const struct drm_connector_helper_funcs *helper =
  2579. connector->helper_private;
  2580. struct drm_encoder *encoder;
  2581. struct amdgpu_encoder *amdgpu_encoder;
  2582. encoder = helper->best_encoder(connector);
  2583. if (encoder == NULL)
  2584. return;
  2585. amdgpu_encoder = to_amdgpu_encoder(encoder);
  2586. amdgpu_encoder->native_mode.clock = 0;
  2587. if (!list_empty(&connector->probed_modes)) {
  2588. struct drm_display_mode *preferred_mode = NULL;
  2589. list_for_each_entry(preferred_mode,
  2590. &connector->probed_modes,
  2591. head) {
  2592. if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED)
  2593. amdgpu_encoder->native_mode = *preferred_mode;
  2594. break;
  2595. }
  2596. }
  2597. }
  2598. static struct drm_display_mode *
  2599. amdgpu_dm_create_common_mode(struct drm_encoder *encoder,
  2600. char *name,
  2601. int hdisplay, int vdisplay)
  2602. {
  2603. struct drm_device *dev = encoder->dev;
  2604. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2605. struct drm_display_mode *mode = NULL;
  2606. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  2607. mode = drm_mode_duplicate(dev, native_mode);
  2608. if (mode == NULL)
  2609. return NULL;
  2610. mode->hdisplay = hdisplay;
  2611. mode->vdisplay = vdisplay;
  2612. mode->type &= ~DRM_MODE_TYPE_PREFERRED;
  2613. strncpy(mode->name, name, DRM_DISPLAY_MODE_LEN);
  2614. return mode;
  2615. }
  2616. static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder,
  2617. struct drm_connector *connector)
  2618. {
  2619. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2620. struct drm_display_mode *mode = NULL;
  2621. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  2622. struct amdgpu_dm_connector *amdgpu_dm_connector =
  2623. to_amdgpu_dm_connector(connector);
  2624. int i;
  2625. int n;
  2626. struct mode_size {
  2627. char name[DRM_DISPLAY_MODE_LEN];
  2628. int w;
  2629. int h;
  2630. } common_modes[] = {
  2631. { "640x480", 640, 480},
  2632. { "800x600", 800, 600},
  2633. { "1024x768", 1024, 768},
  2634. { "1280x720", 1280, 720},
  2635. { "1280x800", 1280, 800},
  2636. {"1280x1024", 1280, 1024},
  2637. { "1440x900", 1440, 900},
  2638. {"1680x1050", 1680, 1050},
  2639. {"1600x1200", 1600, 1200},
  2640. {"1920x1080", 1920, 1080},
  2641. {"1920x1200", 1920, 1200}
  2642. };
  2643. n = ARRAY_SIZE(common_modes);
  2644. for (i = 0; i < n; i++) {
  2645. struct drm_display_mode *curmode = NULL;
  2646. bool mode_existed = false;
  2647. if (common_modes[i].w > native_mode->hdisplay ||
  2648. common_modes[i].h > native_mode->vdisplay ||
  2649. (common_modes[i].w == native_mode->hdisplay &&
  2650. common_modes[i].h == native_mode->vdisplay))
  2651. continue;
  2652. list_for_each_entry(curmode, &connector->probed_modes, head) {
  2653. if (common_modes[i].w == curmode->hdisplay &&
  2654. common_modes[i].h == curmode->vdisplay) {
  2655. mode_existed = true;
  2656. break;
  2657. }
  2658. }
  2659. if (mode_existed)
  2660. continue;
  2661. mode = amdgpu_dm_create_common_mode(encoder,
  2662. common_modes[i].name, common_modes[i].w,
  2663. common_modes[i].h);
  2664. drm_mode_probed_add(connector, mode);
  2665. amdgpu_dm_connector->num_modes++;
  2666. }
  2667. }
  2668. static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector,
  2669. struct edid *edid)
  2670. {
  2671. struct amdgpu_dm_connector *amdgpu_dm_connector =
  2672. to_amdgpu_dm_connector(connector);
  2673. if (edid) {
  2674. /* empty probed_modes */
  2675. INIT_LIST_HEAD(&connector->probed_modes);
  2676. amdgpu_dm_connector->num_modes =
  2677. drm_add_edid_modes(connector, edid);
  2678. drm_edid_to_eld(connector, edid);
  2679. amdgpu_dm_get_native_mode(connector);
  2680. } else {
  2681. amdgpu_dm_connector->num_modes = 0;
  2682. }
  2683. }
  2684. static int amdgpu_dm_connector_get_modes(struct drm_connector *connector)
  2685. {
  2686. const struct drm_connector_helper_funcs *helper =
  2687. connector->helper_private;
  2688. struct amdgpu_dm_connector *amdgpu_dm_connector =
  2689. to_amdgpu_dm_connector(connector);
  2690. struct drm_encoder *encoder;
  2691. struct edid *edid = amdgpu_dm_connector->edid;
  2692. encoder = helper->best_encoder(connector);
  2693. amdgpu_dm_connector_ddc_get_modes(connector, edid);
  2694. amdgpu_dm_connector_add_common_modes(encoder, connector);
  2695. return amdgpu_dm_connector->num_modes;
  2696. }
  2697. void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm,
  2698. struct amdgpu_dm_connector *aconnector,
  2699. int connector_type,
  2700. struct dc_link *link,
  2701. int link_index)
  2702. {
  2703. struct amdgpu_device *adev = dm->ddev->dev_private;
  2704. aconnector->connector_id = link_index;
  2705. aconnector->dc_link = link;
  2706. aconnector->base.interlace_allowed = false;
  2707. aconnector->base.doublescan_allowed = false;
  2708. aconnector->base.stereo_allowed = false;
  2709. aconnector->base.dpms = DRM_MODE_DPMS_OFF;
  2710. aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */
  2711. mutex_init(&aconnector->hpd_lock);
  2712. /* configure support HPD hot plug connector_>polled default value is 0
  2713. * which means HPD hot plug not supported
  2714. */
  2715. switch (connector_type) {
  2716. case DRM_MODE_CONNECTOR_HDMIA:
  2717. aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
  2718. break;
  2719. case DRM_MODE_CONNECTOR_DisplayPort:
  2720. aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
  2721. break;
  2722. case DRM_MODE_CONNECTOR_DVID:
  2723. aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
  2724. break;
  2725. default:
  2726. break;
  2727. }
  2728. drm_object_attach_property(&aconnector->base.base,
  2729. dm->ddev->mode_config.scaling_mode_property,
  2730. DRM_MODE_SCALE_NONE);
  2731. drm_object_attach_property(&aconnector->base.base,
  2732. adev->mode_info.underscan_property,
  2733. UNDERSCAN_OFF);
  2734. drm_object_attach_property(&aconnector->base.base,
  2735. adev->mode_info.underscan_hborder_property,
  2736. 0);
  2737. drm_object_attach_property(&aconnector->base.base,
  2738. adev->mode_info.underscan_vborder_property,
  2739. 0);
  2740. }
  2741. static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap,
  2742. struct i2c_msg *msgs, int num)
  2743. {
  2744. struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap);
  2745. struct ddc_service *ddc_service = i2c->ddc_service;
  2746. struct i2c_command cmd;
  2747. int i;
  2748. int result = -EIO;
  2749. cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL);
  2750. if (!cmd.payloads)
  2751. return result;
  2752. cmd.number_of_payloads = num;
  2753. cmd.engine = I2C_COMMAND_ENGINE_DEFAULT;
  2754. cmd.speed = 100;
  2755. for (i = 0; i < num; i++) {
  2756. cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD);
  2757. cmd.payloads[i].address = msgs[i].addr;
  2758. cmd.payloads[i].length = msgs[i].len;
  2759. cmd.payloads[i].data = msgs[i].buf;
  2760. }
  2761. if (dal_i2caux_submit_i2c_command(
  2762. ddc_service->ctx->i2caux,
  2763. ddc_service->ddc_pin,
  2764. &cmd))
  2765. result = num;
  2766. kfree(cmd.payloads);
  2767. return result;
  2768. }
  2769. static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap)
  2770. {
  2771. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  2772. }
  2773. static const struct i2c_algorithm amdgpu_dm_i2c_algo = {
  2774. .master_xfer = amdgpu_dm_i2c_xfer,
  2775. .functionality = amdgpu_dm_i2c_func,
  2776. };
  2777. static struct amdgpu_i2c_adapter *
  2778. create_i2c(struct ddc_service *ddc_service,
  2779. int link_index,
  2780. int *res)
  2781. {
  2782. struct amdgpu_device *adev = ddc_service->ctx->driver_context;
  2783. struct amdgpu_i2c_adapter *i2c;
  2784. i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL);
  2785. i2c->base.owner = THIS_MODULE;
  2786. i2c->base.class = I2C_CLASS_DDC;
  2787. i2c->base.dev.parent = &adev->pdev->dev;
  2788. i2c->base.algo = &amdgpu_dm_i2c_algo;
  2789. snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", link_index);
  2790. i2c_set_adapdata(&i2c->base, i2c);
  2791. i2c->ddc_service = ddc_service;
  2792. return i2c;
  2793. }
  2794. /* Note: this function assumes that dc_link_detect() was called for the
  2795. * dc_link which will be represented by this aconnector.
  2796. */
  2797. static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
  2798. struct amdgpu_dm_connector *aconnector,
  2799. uint32_t link_index,
  2800. struct amdgpu_encoder *aencoder)
  2801. {
  2802. int res = 0;
  2803. int connector_type;
  2804. struct dc *dc = dm->dc;
  2805. struct dc_link *link = dc_get_link_at_index(dc, link_index);
  2806. struct amdgpu_i2c_adapter *i2c;
  2807. link->priv = aconnector;
  2808. DRM_DEBUG_DRIVER("%s()\n", __func__);
  2809. i2c = create_i2c(link->ddc, link->link_index, &res);
  2810. aconnector->i2c = i2c;
  2811. res = i2c_add_adapter(&i2c->base);
  2812. if (res) {
  2813. DRM_ERROR("Failed to register hw i2c %d\n", link->link_index);
  2814. goto out_free;
  2815. }
  2816. connector_type = to_drm_connector_type(link->connector_signal);
  2817. res = drm_connector_init(
  2818. dm->ddev,
  2819. &aconnector->base,
  2820. &amdgpu_dm_connector_funcs,
  2821. connector_type);
  2822. if (res) {
  2823. DRM_ERROR("connector_init failed\n");
  2824. aconnector->connector_id = -1;
  2825. goto out_free;
  2826. }
  2827. drm_connector_helper_add(
  2828. &aconnector->base,
  2829. &amdgpu_dm_connector_helper_funcs);
  2830. amdgpu_dm_connector_init_helper(
  2831. dm,
  2832. aconnector,
  2833. connector_type,
  2834. link,
  2835. link_index);
  2836. drm_mode_connector_attach_encoder(
  2837. &aconnector->base, &aencoder->base);
  2838. drm_connector_register(&aconnector->base);
  2839. if (connector_type == DRM_MODE_CONNECTOR_DisplayPort
  2840. || connector_type == DRM_MODE_CONNECTOR_eDP)
  2841. amdgpu_dm_initialize_dp_connector(dm, aconnector);
  2842. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
  2843. defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  2844. /* NOTE: this currently will create backlight device even if a panel
  2845. * is not connected to the eDP/LVDS connector.
  2846. *
  2847. * This is less than ideal but we don't have sink information at this
  2848. * stage since detection happens after. We can't do detection earlier
  2849. * since MST detection needs connectors to be created first.
  2850. */
  2851. if (link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) {
  2852. /* Event if registration failed, we should continue with
  2853. * DM initialization because not having a backlight control
  2854. * is better then a black screen.
  2855. */
  2856. amdgpu_dm_register_backlight_device(dm);
  2857. if (dm->backlight_dev)
  2858. dm->backlight_link = link;
  2859. }
  2860. #endif
  2861. out_free:
  2862. if (res) {
  2863. kfree(i2c);
  2864. aconnector->i2c = NULL;
  2865. }
  2866. return res;
  2867. }
  2868. int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev)
  2869. {
  2870. switch (adev->mode_info.num_crtc) {
  2871. case 1:
  2872. return 0x1;
  2873. case 2:
  2874. return 0x3;
  2875. case 3:
  2876. return 0x7;
  2877. case 4:
  2878. return 0xf;
  2879. case 5:
  2880. return 0x1f;
  2881. case 6:
  2882. default:
  2883. return 0x3f;
  2884. }
  2885. }
  2886. static int amdgpu_dm_encoder_init(struct drm_device *dev,
  2887. struct amdgpu_encoder *aencoder,
  2888. uint32_t link_index)
  2889. {
  2890. struct amdgpu_device *adev = dev->dev_private;
  2891. int res = drm_encoder_init(dev,
  2892. &aencoder->base,
  2893. &amdgpu_dm_encoder_funcs,
  2894. DRM_MODE_ENCODER_TMDS,
  2895. NULL);
  2896. aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev);
  2897. if (!res)
  2898. aencoder->encoder_id = link_index;
  2899. else
  2900. aencoder->encoder_id = -1;
  2901. drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs);
  2902. return res;
  2903. }
  2904. static void manage_dm_interrupts(struct amdgpu_device *adev,
  2905. struct amdgpu_crtc *acrtc,
  2906. bool enable)
  2907. {
  2908. /*
  2909. * this is not correct translation but will work as soon as VBLANK
  2910. * constant is the same as PFLIP
  2911. */
  2912. int irq_type =
  2913. amdgpu_crtc_idx_to_irq_type(
  2914. adev,
  2915. acrtc->crtc_id);
  2916. if (enable) {
  2917. drm_crtc_vblank_on(&acrtc->base);
  2918. amdgpu_irq_get(
  2919. adev,
  2920. &adev->pageflip_irq,
  2921. irq_type);
  2922. } else {
  2923. amdgpu_irq_put(
  2924. adev,
  2925. &adev->pageflip_irq,
  2926. irq_type);
  2927. drm_crtc_vblank_off(&acrtc->base);
  2928. }
  2929. }
  2930. static bool
  2931. is_scaling_state_different(const struct dm_connector_state *dm_state,
  2932. const struct dm_connector_state *old_dm_state)
  2933. {
  2934. if (dm_state->scaling != old_dm_state->scaling)
  2935. return true;
  2936. if (!dm_state->underscan_enable && old_dm_state->underscan_enable) {
  2937. if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0)
  2938. return true;
  2939. } else if (dm_state->underscan_enable && !old_dm_state->underscan_enable) {
  2940. if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0)
  2941. return true;
  2942. } else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder ||
  2943. dm_state->underscan_vborder != old_dm_state->underscan_vborder)
  2944. return true;
  2945. return false;
  2946. }
  2947. static void remove_stream(struct amdgpu_device *adev,
  2948. struct amdgpu_crtc *acrtc,
  2949. struct dc_stream_state *stream)
  2950. {
  2951. /* this is the update mode case */
  2952. if (adev->dm.freesync_module)
  2953. mod_freesync_remove_stream(adev->dm.freesync_module, stream);
  2954. acrtc->otg_inst = -1;
  2955. acrtc->enabled = false;
  2956. }
  2957. static int get_cursor_position(struct drm_plane *plane, struct drm_crtc *crtc,
  2958. struct dc_cursor_position *position)
  2959. {
  2960. struct amdgpu_crtc *amdgpu_crtc = amdgpu_crtc = to_amdgpu_crtc(crtc);
  2961. int x, y;
  2962. int xorigin = 0, yorigin = 0;
  2963. if (!crtc || !plane->state->fb) {
  2964. position->enable = false;
  2965. position->x = 0;
  2966. position->y = 0;
  2967. return 0;
  2968. }
  2969. if ((plane->state->crtc_w > amdgpu_crtc->max_cursor_width) ||
  2970. (plane->state->crtc_h > amdgpu_crtc->max_cursor_height)) {
  2971. DRM_ERROR("%s: bad cursor width or height %d x %d\n",
  2972. __func__,
  2973. plane->state->crtc_w,
  2974. plane->state->crtc_h);
  2975. return -EINVAL;
  2976. }
  2977. x = plane->state->crtc_x;
  2978. y = plane->state->crtc_y;
  2979. /* avivo cursor are offset into the total surface */
  2980. x += crtc->primary->state->src_x >> 16;
  2981. y += crtc->primary->state->src_y >> 16;
  2982. if (x < 0) {
  2983. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  2984. x = 0;
  2985. }
  2986. if (y < 0) {
  2987. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  2988. y = 0;
  2989. }
  2990. position->enable = true;
  2991. position->x = x;
  2992. position->y = y;
  2993. position->x_hotspot = xorigin;
  2994. position->y_hotspot = yorigin;
  2995. return 0;
  2996. }
  2997. static void handle_cursor_update(struct drm_plane *plane,
  2998. struct drm_plane_state *old_plane_state)
  2999. {
  3000. struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb);
  3001. struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc;
  3002. struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL;
  3003. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  3004. uint64_t address = afb ? afb->address : 0;
  3005. struct dc_cursor_position position;
  3006. struct dc_cursor_attributes attributes;
  3007. int ret;
  3008. if (!plane->state->fb && !old_plane_state->fb)
  3009. return;
  3010. DRM_DEBUG_DRIVER("%s: crtc_id=%d with size %d to %d\n",
  3011. __func__,
  3012. amdgpu_crtc->crtc_id,
  3013. plane->state->crtc_w,
  3014. plane->state->crtc_h);
  3015. ret = get_cursor_position(plane, crtc, &position);
  3016. if (ret)
  3017. return;
  3018. if (!position.enable) {
  3019. /* turn off cursor */
  3020. if (crtc_state && crtc_state->stream)
  3021. dc_stream_set_cursor_position(crtc_state->stream,
  3022. &position);
  3023. return;
  3024. }
  3025. amdgpu_crtc->cursor_width = plane->state->crtc_w;
  3026. amdgpu_crtc->cursor_height = plane->state->crtc_h;
  3027. attributes.address.high_part = upper_32_bits(address);
  3028. attributes.address.low_part = lower_32_bits(address);
  3029. attributes.width = plane->state->crtc_w;
  3030. attributes.height = plane->state->crtc_h;
  3031. attributes.color_format = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA;
  3032. attributes.rotation_angle = 0;
  3033. attributes.attribute_flags.value = 0;
  3034. attributes.pitch = attributes.width;
  3035. if (crtc_state->stream) {
  3036. if (!dc_stream_set_cursor_attributes(crtc_state->stream,
  3037. &attributes))
  3038. DRM_ERROR("DC failed to set cursor attributes\n");
  3039. if (!dc_stream_set_cursor_position(crtc_state->stream,
  3040. &position))
  3041. DRM_ERROR("DC failed to set cursor position\n");
  3042. }
  3043. }
  3044. static void prepare_flip_isr(struct amdgpu_crtc *acrtc)
  3045. {
  3046. assert_spin_locked(&acrtc->base.dev->event_lock);
  3047. WARN_ON(acrtc->event);
  3048. acrtc->event = acrtc->base.state->event;
  3049. /* Set the flip status */
  3050. acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED;
  3051. /* Mark this event as consumed */
  3052. acrtc->base.state->event = NULL;
  3053. DRM_DEBUG_DRIVER("crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n",
  3054. acrtc->crtc_id);
  3055. }
  3056. /*
  3057. * Executes flip
  3058. *
  3059. * Waits on all BO's fences and for proper vblank count
  3060. */
  3061. static void amdgpu_dm_do_flip(struct drm_crtc *crtc,
  3062. struct drm_framebuffer *fb,
  3063. uint32_t target,
  3064. struct dc_state *state)
  3065. {
  3066. unsigned long flags;
  3067. uint32_t target_vblank;
  3068. int r, vpos, hpos;
  3069. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3070. struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb);
  3071. struct amdgpu_bo *abo = gem_to_amdgpu_bo(afb->obj);
  3072. struct amdgpu_device *adev = crtc->dev->dev_private;
  3073. bool async_flip = (crtc->state->pageflip_flags & DRM_MODE_PAGE_FLIP_ASYNC) != 0;
  3074. struct dc_flip_addrs addr = { {0} };
  3075. /* TODO eliminate or rename surface_update */
  3076. struct dc_surface_update surface_updates[1] = { {0} };
  3077. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(crtc->state);
  3078. /* Prepare wait for target vblank early - before the fence-waits */
  3079. target_vblank = target - drm_crtc_vblank_count(crtc) +
  3080. amdgpu_get_vblank_counter_kms(crtc->dev, acrtc->crtc_id);
  3081. /* TODO This might fail and hence better not used, wait
  3082. * explicitly on fences instead
  3083. * and in general should be called for
  3084. * blocking commit to as per framework helpers
  3085. */
  3086. r = amdgpu_bo_reserve(abo, true);
  3087. if (unlikely(r != 0)) {
  3088. DRM_ERROR("failed to reserve buffer before flip\n");
  3089. WARN_ON(1);
  3090. }
  3091. /* Wait for all fences on this FB */
  3092. WARN_ON(reservation_object_wait_timeout_rcu(abo->tbo.resv, true, false,
  3093. MAX_SCHEDULE_TIMEOUT) < 0);
  3094. amdgpu_bo_unreserve(abo);
  3095. /* Wait until we're out of the vertical blank period before the one
  3096. * targeted by the flip
  3097. */
  3098. while ((acrtc->enabled &&
  3099. (amdgpu_get_crtc_scanoutpos(adev->ddev, acrtc->crtc_id, 0,
  3100. &vpos, &hpos, NULL, NULL,
  3101. &crtc->hwmode)
  3102. & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
  3103. (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
  3104. (int)(target_vblank -
  3105. amdgpu_get_vblank_counter_kms(adev->ddev, acrtc->crtc_id)) > 0)) {
  3106. usleep_range(1000, 1100);
  3107. }
  3108. /* Flip */
  3109. spin_lock_irqsave(&crtc->dev->event_lock, flags);
  3110. /* update crtc fb */
  3111. crtc->primary->fb = fb;
  3112. WARN_ON(acrtc->pflip_status != AMDGPU_FLIP_NONE);
  3113. WARN_ON(!acrtc_state->stream);
  3114. addr.address.grph.addr.low_part = lower_32_bits(afb->address);
  3115. addr.address.grph.addr.high_part = upper_32_bits(afb->address);
  3116. addr.flip_immediate = async_flip;
  3117. if (acrtc->base.state->event)
  3118. prepare_flip_isr(acrtc);
  3119. surface_updates->surface = dc_stream_get_status(acrtc_state->stream)->plane_states[0];
  3120. surface_updates->flip_addr = &addr;
  3121. dc_commit_updates_for_stream(adev->dm.dc,
  3122. surface_updates,
  3123. 1,
  3124. acrtc_state->stream,
  3125. NULL,
  3126. &surface_updates->surface,
  3127. state);
  3128. DRM_DEBUG_DRIVER("%s Flipping to hi: 0x%x, low: 0x%x \n",
  3129. __func__,
  3130. addr.address.grph.addr.high_part,
  3131. addr.address.grph.addr.low_part);
  3132. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  3133. }
  3134. static void amdgpu_dm_commit_planes(struct drm_atomic_state *state,
  3135. struct drm_device *dev,
  3136. struct amdgpu_display_manager *dm,
  3137. struct drm_crtc *pcrtc,
  3138. bool *wait_for_vblank)
  3139. {
  3140. uint32_t i;
  3141. struct drm_plane *plane;
  3142. struct drm_plane_state *old_plane_state, *new_plane_state;
  3143. struct dc_stream_state *dc_stream_attach;
  3144. struct dc_plane_state *plane_states_constructed[MAX_SURFACES];
  3145. struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc);
  3146. struct drm_crtc_state *new_pcrtc_state =
  3147. drm_atomic_get_new_crtc_state(state, pcrtc);
  3148. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state);
  3149. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3150. int planes_count = 0;
  3151. unsigned long flags;
  3152. /* update planes when needed */
  3153. for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
  3154. struct drm_crtc *crtc = new_plane_state->crtc;
  3155. struct drm_crtc_state *new_crtc_state =
  3156. drm_atomic_get_new_crtc_state(state, crtc);
  3157. struct drm_framebuffer *fb = new_plane_state->fb;
  3158. bool pflip_needed;
  3159. struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state);
  3160. if (plane->type == DRM_PLANE_TYPE_CURSOR) {
  3161. handle_cursor_update(plane, old_plane_state);
  3162. continue;
  3163. }
  3164. if (!fb || !crtc || pcrtc != crtc || !new_crtc_state->active)
  3165. continue;
  3166. pflip_needed = !state->allow_modeset;
  3167. spin_lock_irqsave(&crtc->dev->event_lock, flags);
  3168. if (acrtc_attach->pflip_status != AMDGPU_FLIP_NONE) {
  3169. DRM_ERROR("%s: acrtc %d, already busy\n",
  3170. __func__,
  3171. acrtc_attach->crtc_id);
  3172. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  3173. /* In commit tail framework this cannot happen */
  3174. WARN_ON(1);
  3175. }
  3176. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  3177. if (!pflip_needed) {
  3178. WARN_ON(!dm_new_plane_state->dc_state);
  3179. plane_states_constructed[planes_count] = dm_new_plane_state->dc_state;
  3180. dc_stream_attach = acrtc_state->stream;
  3181. planes_count++;
  3182. } else if (new_crtc_state->planes_changed) {
  3183. /* Assume even ONE crtc with immediate flip means
  3184. * entire can't wait for VBLANK
  3185. * TODO Check if it's correct
  3186. */
  3187. *wait_for_vblank =
  3188. new_pcrtc_state->pageflip_flags & DRM_MODE_PAGE_FLIP_ASYNC ?
  3189. false : true;
  3190. /* TODO: Needs rework for multiplane flip */
  3191. if (plane->type == DRM_PLANE_TYPE_PRIMARY)
  3192. drm_crtc_vblank_get(crtc);
  3193. amdgpu_dm_do_flip(
  3194. crtc,
  3195. fb,
  3196. drm_crtc_vblank_count(crtc) + *wait_for_vblank,
  3197. dm_state->context);
  3198. }
  3199. }
  3200. if (planes_count) {
  3201. unsigned long flags;
  3202. if (new_pcrtc_state->event) {
  3203. drm_crtc_vblank_get(pcrtc);
  3204. spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
  3205. prepare_flip_isr(acrtc_attach);
  3206. spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
  3207. }
  3208. if (false == dc_commit_planes_to_stream(dm->dc,
  3209. plane_states_constructed,
  3210. planes_count,
  3211. dc_stream_attach,
  3212. dm_state->context))
  3213. dm_error("%s: Failed to attach plane!\n", __func__);
  3214. } else {
  3215. /*TODO BUG Here should go disable planes on CRTC. */
  3216. }
  3217. }
  3218. static int amdgpu_dm_atomic_commit(struct drm_device *dev,
  3219. struct drm_atomic_state *state,
  3220. bool nonblock)
  3221. {
  3222. struct drm_crtc *crtc;
  3223. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3224. struct amdgpu_device *adev = dev->dev_private;
  3225. int i;
  3226. /*
  3227. * We evade vblanks and pflips on crtc that
  3228. * should be changed. We do it here to flush & disable
  3229. * interrupts before drm_swap_state is called in drm_atomic_helper_commit
  3230. * it will update crtc->dm_crtc_state->stream pointer which is used in
  3231. * the ISRs.
  3232. */
  3233. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3234. struct dm_crtc_state *dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3235. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3236. if (drm_atomic_crtc_needs_modeset(new_crtc_state) && dm_old_crtc_state->stream)
  3237. manage_dm_interrupts(adev, acrtc, false);
  3238. }
  3239. /* Add check here for SoC's that support hardware cursor plane, to
  3240. * unset legacy_cursor_update */
  3241. return drm_atomic_helper_commit(dev, state, nonblock);
  3242. /*TODO Handle EINTR, reenable IRQ*/
  3243. }
  3244. static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state)
  3245. {
  3246. struct drm_device *dev = state->dev;
  3247. struct amdgpu_device *adev = dev->dev_private;
  3248. struct amdgpu_display_manager *dm = &adev->dm;
  3249. struct dm_atomic_state *dm_state;
  3250. uint32_t i, j;
  3251. uint32_t new_crtcs_count = 0;
  3252. struct drm_crtc *crtc;
  3253. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3254. struct amdgpu_crtc *new_crtcs[MAX_STREAMS];
  3255. struct dc_stream_state *new_stream = NULL;
  3256. unsigned long flags;
  3257. bool wait_for_vblank = true;
  3258. struct drm_connector *connector;
  3259. struct drm_connector_state *old_con_state, *new_con_state;
  3260. struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
  3261. drm_atomic_helper_update_legacy_modeset_state(dev, state);
  3262. dm_state = to_dm_atomic_state(state);
  3263. /* update changed items */
  3264. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3265. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3266. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3267. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3268. DRM_DEBUG_DRIVER(
  3269. "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
  3270. "planes_changed:%d, mode_changed:%d,active_changed:%d,"
  3271. "connectors_changed:%d\n",
  3272. acrtc->crtc_id,
  3273. new_crtc_state->enable,
  3274. new_crtc_state->active,
  3275. new_crtc_state->planes_changed,
  3276. new_crtc_state->mode_changed,
  3277. new_crtc_state->active_changed,
  3278. new_crtc_state->connectors_changed);
  3279. /* handles headless hotplug case, updating new_state and
  3280. * aconnector as needed
  3281. */
  3282. if (modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) {
  3283. DRM_DEBUG_DRIVER("Atomic commit: SET crtc id %d: [%p]\n", acrtc->crtc_id, acrtc);
  3284. if (!dm_new_crtc_state->stream) {
  3285. /*
  3286. * this could happen because of issues with
  3287. * userspace notifications delivery.
  3288. * In this case userspace tries to set mode on
  3289. * display which is disconnect in fact.
  3290. * dc_sink in NULL in this case on aconnector.
  3291. * We expect reset mode will come soon.
  3292. *
  3293. * This can also happen when unplug is done
  3294. * during resume sequence ended
  3295. *
  3296. * In this case, we want to pretend we still
  3297. * have a sink to keep the pipe running so that
  3298. * hw state is consistent with the sw state
  3299. */
  3300. DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
  3301. __func__, acrtc->base.base.id);
  3302. continue;
  3303. }
  3304. if (dm_old_crtc_state->stream)
  3305. remove_stream(adev, acrtc, dm_old_crtc_state->stream);
  3306. /*
  3307. * this loop saves set mode crtcs
  3308. * we needed to enable vblanks once all
  3309. * resources acquired in dc after dc_commit_streams
  3310. */
  3311. /*TODO move all this into dm_crtc_state, get rid of
  3312. * new_crtcs array and use old and new atomic states
  3313. * instead
  3314. */
  3315. new_crtcs[new_crtcs_count] = acrtc;
  3316. new_crtcs_count++;
  3317. new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
  3318. acrtc->enabled = true;
  3319. acrtc->hw_mode = new_crtc_state->mode;
  3320. crtc->hwmode = new_crtc_state->mode;
  3321. } else if (modereset_required(new_crtc_state)) {
  3322. DRM_DEBUG_DRIVER("Atomic commit: RESET. crtc id %d:[%p]\n", acrtc->crtc_id, acrtc);
  3323. /* i.e. reset mode */
  3324. if (dm_old_crtc_state->stream)
  3325. remove_stream(adev, acrtc, dm_old_crtc_state->stream);
  3326. }
  3327. } /* for_each_crtc_in_state() */
  3328. /*
  3329. * Add streams after required streams from new and replaced streams
  3330. * are removed from freesync module
  3331. */
  3332. if (adev->dm.freesync_module) {
  3333. for (i = 0; i < new_crtcs_count; i++) {
  3334. struct amdgpu_dm_connector *aconnector = NULL;
  3335. new_crtc_state = drm_atomic_get_new_crtc_state(state,
  3336. &new_crtcs[i]->base);
  3337. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3338. new_stream = dm_new_crtc_state->stream;
  3339. aconnector = amdgpu_dm_find_first_crtc_matching_connector(
  3340. state,
  3341. &new_crtcs[i]->base);
  3342. if (!aconnector) {
  3343. DRM_DEBUG_DRIVER("Atomic commit: Failed to find connector for acrtc id:%d "
  3344. "skipping freesync init\n",
  3345. new_crtcs[i]->crtc_id);
  3346. continue;
  3347. }
  3348. mod_freesync_add_stream(adev->dm.freesync_module,
  3349. new_stream, &aconnector->caps);
  3350. }
  3351. }
  3352. if (dm_state->context)
  3353. WARN_ON(!dc_commit_state(dm->dc, dm_state->context));
  3354. for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
  3355. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3356. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3357. if (dm_new_crtc_state->stream != NULL) {
  3358. const struct dc_stream_status *status =
  3359. dc_stream_get_status(dm_new_crtc_state->stream);
  3360. if (!status)
  3361. DC_ERR("got no status for stream %p on acrtc%p\n", dm_new_crtc_state->stream, acrtc);
  3362. else
  3363. acrtc->otg_inst = status->primary_otg_inst;
  3364. }
  3365. }
  3366. /* Handle scaling and underscan changes*/
  3367. for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
  3368. struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
  3369. struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
  3370. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
  3371. struct dc_stream_status *status = NULL;
  3372. if (acrtc)
  3373. new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
  3374. /* Skip any modesets/resets */
  3375. if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state))
  3376. continue;
  3377. /* Skip any thing not scale or underscan changes */
  3378. if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
  3379. continue;
  3380. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3381. update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode,
  3382. dm_new_con_state, (struct dc_stream_state *)dm_new_crtc_state->stream);
  3383. status = dc_stream_get_status(dm_new_crtc_state->stream);
  3384. WARN_ON(!status);
  3385. WARN_ON(!status->plane_count);
  3386. if (!dm_new_crtc_state->stream)
  3387. continue;
  3388. /*TODO How it works with MPO ?*/
  3389. if (!dc_commit_planes_to_stream(
  3390. dm->dc,
  3391. status->plane_states,
  3392. status->plane_count,
  3393. dm_new_crtc_state->stream,
  3394. dm_state->context))
  3395. dm_error("%s: Failed to update stream scaling!\n", __func__);
  3396. }
  3397. for (i = 0; i < new_crtcs_count; i++) {
  3398. /*
  3399. * loop to enable interrupts on newly arrived crtc
  3400. */
  3401. struct amdgpu_crtc *acrtc = new_crtcs[i];
  3402. new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
  3403. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3404. if (adev->dm.freesync_module)
  3405. mod_freesync_notify_mode_change(
  3406. adev->dm.freesync_module, &dm_new_crtc_state->stream, 1);
  3407. manage_dm_interrupts(adev, acrtc, true);
  3408. }
  3409. /* update planes when needed per crtc*/
  3410. for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) {
  3411. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3412. if (dm_new_crtc_state->stream)
  3413. amdgpu_dm_commit_planes(state, dev, dm, crtc, &wait_for_vblank);
  3414. }
  3415. /*
  3416. * send vblank event on all events not handled in flip and
  3417. * mark consumed event for drm_atomic_helper_commit_hw_done
  3418. */
  3419. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  3420. for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
  3421. if (new_crtc_state->event)
  3422. drm_send_event_locked(dev, &new_crtc_state->event->base);
  3423. new_crtc_state->event = NULL;
  3424. }
  3425. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  3426. /* Signal HW programming completion */
  3427. drm_atomic_helper_commit_hw_done(state);
  3428. if (wait_for_vblank)
  3429. drm_atomic_helper_wait_for_vblanks(dev, state);
  3430. drm_atomic_helper_cleanup_planes(dev, state);
  3431. }
  3432. static int dm_force_atomic_commit(struct drm_connector *connector)
  3433. {
  3434. int ret = 0;
  3435. struct drm_device *ddev = connector->dev;
  3436. struct drm_atomic_state *state = drm_atomic_state_alloc(ddev);
  3437. struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
  3438. struct drm_plane *plane = disconnected_acrtc->base.primary;
  3439. struct drm_connector_state *conn_state;
  3440. struct drm_crtc_state *crtc_state;
  3441. struct drm_plane_state *plane_state;
  3442. if (!state)
  3443. return -ENOMEM;
  3444. state->acquire_ctx = ddev->mode_config.acquire_ctx;
  3445. /* Construct an atomic state to restore previous display setting */
  3446. /*
  3447. * Attach connectors to drm_atomic_state
  3448. */
  3449. conn_state = drm_atomic_get_connector_state(state, connector);
  3450. ret = PTR_ERR_OR_ZERO(conn_state);
  3451. if (ret)
  3452. goto err;
  3453. /* Attach crtc to drm_atomic_state*/
  3454. crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base);
  3455. ret = PTR_ERR_OR_ZERO(crtc_state);
  3456. if (ret)
  3457. goto err;
  3458. /* force a restore */
  3459. crtc_state->mode_changed = true;
  3460. /* Attach plane to drm_atomic_state */
  3461. plane_state = drm_atomic_get_plane_state(state, plane);
  3462. ret = PTR_ERR_OR_ZERO(plane_state);
  3463. if (ret)
  3464. goto err;
  3465. /* Call commit internally with the state we just constructed */
  3466. ret = drm_atomic_commit(state);
  3467. if (!ret)
  3468. return 0;
  3469. err:
  3470. DRM_ERROR("Restoring old state failed with %i\n", ret);
  3471. drm_atomic_state_put(state);
  3472. return ret;
  3473. }
  3474. /*
  3475. * This functions handle all cases when set mode does not come upon hotplug.
  3476. * This include when the same display is unplugged then plugged back into the
  3477. * same port and when we are running without usermode desktop manager supprot
  3478. */
  3479. void dm_restore_drm_connector_state(struct drm_device *dev,
  3480. struct drm_connector *connector)
  3481. {
  3482. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  3483. struct amdgpu_crtc *disconnected_acrtc;
  3484. struct dm_crtc_state *acrtc_state;
  3485. if (!aconnector->dc_sink || !connector->state || !connector->encoder)
  3486. return;
  3487. disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
  3488. acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state);
  3489. if (!disconnected_acrtc || !acrtc_state->stream)
  3490. return;
  3491. /*
  3492. * If the previous sink is not released and different from the current,
  3493. * we deduce we are in a state where we can not rely on usermode call
  3494. * to turn on the display, so we do it here
  3495. */
  3496. if (acrtc_state->stream->sink != aconnector->dc_sink)
  3497. dm_force_atomic_commit(&aconnector->base);
  3498. }
  3499. /*`
  3500. * Grabs all modesetting locks to serialize against any blocking commits,
  3501. * Waits for completion of all non blocking commits.
  3502. */
  3503. static int do_aquire_global_lock(struct drm_device *dev,
  3504. struct drm_atomic_state *state)
  3505. {
  3506. struct drm_crtc *crtc;
  3507. struct drm_crtc_commit *commit;
  3508. long ret;
  3509. /* Adding all modeset locks to aquire_ctx will
  3510. * ensure that when the framework release it the
  3511. * extra locks we are locking here will get released to
  3512. */
  3513. ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx);
  3514. if (ret)
  3515. return ret;
  3516. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  3517. spin_lock(&crtc->commit_lock);
  3518. commit = list_first_entry_or_null(&crtc->commit_list,
  3519. struct drm_crtc_commit, commit_entry);
  3520. if (commit)
  3521. drm_crtc_commit_get(commit);
  3522. spin_unlock(&crtc->commit_lock);
  3523. if (!commit)
  3524. continue;
  3525. /* Make sure all pending HW programming completed and
  3526. * page flips done
  3527. */
  3528. ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ);
  3529. if (ret > 0)
  3530. ret = wait_for_completion_interruptible_timeout(
  3531. &commit->flip_done, 10*HZ);
  3532. if (ret == 0)
  3533. DRM_ERROR("[CRTC:%d:%s] hw_done or flip_done "
  3534. "timed out\n", crtc->base.id, crtc->name);
  3535. drm_crtc_commit_put(commit);
  3536. }
  3537. return ret < 0 ? ret : 0;
  3538. }
  3539. static int dm_update_crtcs_state(struct dc *dc,
  3540. struct drm_atomic_state *state,
  3541. bool enable,
  3542. bool *lock_and_validation_needed)
  3543. {
  3544. struct drm_crtc *crtc;
  3545. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3546. int i;
  3547. struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
  3548. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3549. struct dc_stream_state *new_stream;
  3550. int ret = 0;
  3551. /*TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set */
  3552. /* update changed items */
  3553. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3554. struct amdgpu_crtc *acrtc = NULL;
  3555. struct amdgpu_dm_connector *aconnector = NULL;
  3556. struct drm_connector_state *new_con_state = NULL;
  3557. struct dm_connector_state *dm_conn_state = NULL;
  3558. new_stream = NULL;
  3559. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3560. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3561. acrtc = to_amdgpu_crtc(crtc);
  3562. aconnector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc);
  3563. /* TODO This hack should go away */
  3564. if (aconnector && enable) {
  3565. // Make sure fake sink is created in plug-in scenario
  3566. new_con_state = drm_atomic_get_connector_state(state,
  3567. &aconnector->base);
  3568. if (IS_ERR(new_con_state)) {
  3569. ret = PTR_ERR_OR_ZERO(new_con_state);
  3570. break;
  3571. }
  3572. dm_conn_state = to_dm_connector_state(new_con_state);
  3573. new_stream = create_stream_for_sink(aconnector,
  3574. &new_crtc_state->mode,
  3575. dm_conn_state);
  3576. /*
  3577. * we can have no stream on ACTION_SET if a display
  3578. * was disconnected during S3, in this case it not and
  3579. * error, the OS will be updated after detection, and
  3580. * do the right thing on next atomic commit
  3581. */
  3582. if (!new_stream) {
  3583. DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
  3584. __func__, acrtc->base.base.id);
  3585. break;
  3586. }
  3587. }
  3588. if (dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) &&
  3589. dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) {
  3590. new_crtc_state->mode_changed = false;
  3591. DRM_DEBUG_DRIVER("Mode change not required, setting mode_changed to %d",
  3592. new_crtc_state->mode_changed);
  3593. }
  3594. if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
  3595. goto next_crtc;
  3596. DRM_DEBUG_DRIVER(
  3597. "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
  3598. "planes_changed:%d, mode_changed:%d,active_changed:%d,"
  3599. "connectors_changed:%d\n",
  3600. acrtc->crtc_id,
  3601. new_crtc_state->enable,
  3602. new_crtc_state->active,
  3603. new_crtc_state->planes_changed,
  3604. new_crtc_state->mode_changed,
  3605. new_crtc_state->active_changed,
  3606. new_crtc_state->connectors_changed);
  3607. /* Remove stream for any changed/disabled CRTC */
  3608. if (!enable) {
  3609. if (!dm_old_crtc_state->stream)
  3610. goto next_crtc;
  3611. DRM_DEBUG_DRIVER("Disabling DRM crtc: %d\n",
  3612. crtc->base.id);
  3613. /* i.e. reset mode */
  3614. if (dc_remove_stream_from_ctx(
  3615. dc,
  3616. dm_state->context,
  3617. dm_old_crtc_state->stream) != DC_OK) {
  3618. ret = -EINVAL;
  3619. goto fail;
  3620. }
  3621. dc_stream_release(dm_old_crtc_state->stream);
  3622. dm_new_crtc_state->stream = NULL;
  3623. *lock_and_validation_needed = true;
  3624. } else {/* Add stream for any updated/enabled CRTC */
  3625. /*
  3626. * Quick fix to prevent NULL pointer on new_stream when
  3627. * added MST connectors not found in existing crtc_state in the chained mode
  3628. * TODO: need to dig out the root cause of that
  3629. */
  3630. if (!aconnector || (!aconnector->dc_sink && aconnector->mst_port))
  3631. goto next_crtc;
  3632. if (modereset_required(new_crtc_state))
  3633. goto next_crtc;
  3634. if (modeset_required(new_crtc_state, new_stream,
  3635. dm_old_crtc_state->stream)) {
  3636. WARN_ON(dm_new_crtc_state->stream);
  3637. dm_new_crtc_state->stream = new_stream;
  3638. dc_stream_retain(new_stream);
  3639. DRM_DEBUG_DRIVER("Enabling DRM crtc: %d\n",
  3640. crtc->base.id);
  3641. if (dc_add_stream_to_ctx(
  3642. dc,
  3643. dm_state->context,
  3644. dm_new_crtc_state->stream) != DC_OK) {
  3645. ret = -EINVAL;
  3646. goto fail;
  3647. }
  3648. *lock_and_validation_needed = true;
  3649. }
  3650. }
  3651. next_crtc:
  3652. /* Release extra reference */
  3653. if (new_stream)
  3654. dc_stream_release(new_stream);
  3655. }
  3656. return ret;
  3657. fail:
  3658. if (new_stream)
  3659. dc_stream_release(new_stream);
  3660. return ret;
  3661. }
  3662. static int dm_update_planes_state(struct dc *dc,
  3663. struct drm_atomic_state *state,
  3664. bool enable,
  3665. bool *lock_and_validation_needed)
  3666. {
  3667. struct drm_crtc *new_plane_crtc, *old_plane_crtc;
  3668. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3669. struct drm_plane *plane;
  3670. struct drm_plane_state *old_plane_state, *new_plane_state;
  3671. struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state;
  3672. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3673. struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state;
  3674. int i ;
  3675. /* TODO return page_flip_needed() function */
  3676. bool pflip_needed = !state->allow_modeset;
  3677. int ret = 0;
  3678. if (pflip_needed)
  3679. return ret;
  3680. /* Add new planes */
  3681. for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
  3682. new_plane_crtc = new_plane_state->crtc;
  3683. old_plane_crtc = old_plane_state->crtc;
  3684. dm_new_plane_state = to_dm_plane_state(new_plane_state);
  3685. dm_old_plane_state = to_dm_plane_state(old_plane_state);
  3686. /*TODO Implement atomic check for cursor plane */
  3687. if (plane->type == DRM_PLANE_TYPE_CURSOR)
  3688. continue;
  3689. /* Remove any changed/removed planes */
  3690. if (!enable) {
  3691. if (!old_plane_crtc)
  3692. continue;
  3693. old_crtc_state = drm_atomic_get_old_crtc_state(
  3694. state, old_plane_crtc);
  3695. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3696. if (!dm_old_crtc_state->stream)
  3697. continue;
  3698. DRM_DEBUG_DRIVER("Disabling DRM plane: %d on DRM crtc %d\n",
  3699. plane->base.id, old_plane_crtc->base.id);
  3700. if (!dc_remove_plane_from_context(
  3701. dc,
  3702. dm_old_crtc_state->stream,
  3703. dm_old_plane_state->dc_state,
  3704. dm_state->context)) {
  3705. ret = EINVAL;
  3706. return ret;
  3707. }
  3708. dc_plane_state_release(dm_old_plane_state->dc_state);
  3709. dm_new_plane_state->dc_state = NULL;
  3710. *lock_and_validation_needed = true;
  3711. } else { /* Add new planes */
  3712. if (drm_atomic_plane_disabling(plane->state, new_plane_state))
  3713. continue;
  3714. if (!new_plane_crtc)
  3715. continue;
  3716. new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc);
  3717. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3718. if (!dm_new_crtc_state->stream)
  3719. continue;
  3720. WARN_ON(dm_new_plane_state->dc_state);
  3721. dm_new_plane_state->dc_state = dc_create_plane_state(dc);
  3722. DRM_DEBUG_DRIVER("Enabling DRM plane: %d on DRM crtc %d\n",
  3723. plane->base.id, new_plane_crtc->base.id);
  3724. if (!dm_new_plane_state->dc_state) {
  3725. ret = -EINVAL;
  3726. return ret;
  3727. }
  3728. ret = fill_plane_attributes(
  3729. new_plane_crtc->dev->dev_private,
  3730. dm_new_plane_state->dc_state,
  3731. new_plane_state,
  3732. new_crtc_state,
  3733. false);
  3734. if (ret)
  3735. return ret;
  3736. if (!dc_add_plane_to_context(
  3737. dc,
  3738. dm_new_crtc_state->stream,
  3739. dm_new_plane_state->dc_state,
  3740. dm_state->context)) {
  3741. ret = -EINVAL;
  3742. return ret;
  3743. }
  3744. *lock_and_validation_needed = true;
  3745. }
  3746. }
  3747. return ret;
  3748. }
  3749. static int amdgpu_dm_atomic_check(struct drm_device *dev,
  3750. struct drm_atomic_state *state)
  3751. {
  3752. int i;
  3753. int ret;
  3754. struct amdgpu_device *adev = dev->dev_private;
  3755. struct dc *dc = adev->dm.dc;
  3756. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3757. struct drm_connector *connector;
  3758. struct drm_connector_state *old_con_state, *new_con_state;
  3759. struct drm_crtc *crtc;
  3760. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3761. /*
  3762. * This bool will be set for true for any modeset/reset
  3763. * or plane update which implies non fast surface update.
  3764. */
  3765. bool lock_and_validation_needed = false;
  3766. ret = drm_atomic_helper_check_modeset(dev, state);
  3767. if (ret) {
  3768. DRM_ERROR("Atomic state validation failed with error :%d !\n", ret);
  3769. return ret;
  3770. }
  3771. /*
  3772. * legacy_cursor_update should be made false for SoC's having
  3773. * a dedicated hardware plane for cursor in amdgpu_dm_atomic_commit(),
  3774. * otherwise for software cursor plane,
  3775. * we should not add it to list of affected planes.
  3776. */
  3777. if (state->legacy_cursor_update) {
  3778. for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
  3779. if (new_crtc_state->color_mgmt_changed) {
  3780. ret = drm_atomic_add_affected_planes(state, crtc);
  3781. if (ret)
  3782. goto fail;
  3783. }
  3784. }
  3785. } else {
  3786. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3787. if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
  3788. continue;
  3789. if (!new_crtc_state->enable)
  3790. continue;
  3791. ret = drm_atomic_add_affected_connectors(state, crtc);
  3792. if (ret)
  3793. return ret;
  3794. ret = drm_atomic_add_affected_planes(state, crtc);
  3795. if (ret)
  3796. goto fail;
  3797. }
  3798. }
  3799. dm_state->context = dc_create_state();
  3800. ASSERT(dm_state->context);
  3801. dc_resource_state_copy_construct_current(dc, dm_state->context);
  3802. /* Remove exiting planes if they are modified */
  3803. ret = dm_update_planes_state(dc, state, false, &lock_and_validation_needed);
  3804. if (ret) {
  3805. goto fail;
  3806. }
  3807. /* Disable all crtcs which require disable */
  3808. ret = dm_update_crtcs_state(dc, state, false, &lock_and_validation_needed);
  3809. if (ret) {
  3810. goto fail;
  3811. }
  3812. /* Enable all crtcs which require enable */
  3813. ret = dm_update_crtcs_state(dc, state, true, &lock_and_validation_needed);
  3814. if (ret) {
  3815. goto fail;
  3816. }
  3817. /* Add new/modified planes */
  3818. ret = dm_update_planes_state(dc, state, true, &lock_and_validation_needed);
  3819. if (ret) {
  3820. goto fail;
  3821. }
  3822. /* Run this here since we want to validate the streams we created */
  3823. ret = drm_atomic_helper_check_planes(dev, state);
  3824. if (ret)
  3825. goto fail;
  3826. /* Check scaling and underscan changes*/
  3827. /*TODO Removed scaling changes validation due to inability to commit
  3828. * new stream into context w\o causing full reset. Need to
  3829. * decide how to handle.
  3830. */
  3831. for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
  3832. struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
  3833. struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
  3834. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
  3835. /* Skip any modesets/resets */
  3836. if (!acrtc || drm_atomic_crtc_needs_modeset(
  3837. drm_atomic_get_new_crtc_state(state, &acrtc->base)))
  3838. continue;
  3839. /* Skip any thing not scale or underscan changes */
  3840. if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
  3841. continue;
  3842. lock_and_validation_needed = true;
  3843. }
  3844. /*
  3845. * For full updates case when
  3846. * removing/adding/updating streams on once CRTC while flipping
  3847. * on another CRTC,
  3848. * acquiring global lock will guarantee that any such full
  3849. * update commit
  3850. * will wait for completion of any outstanding flip using DRMs
  3851. * synchronization events.
  3852. */
  3853. if (lock_and_validation_needed) {
  3854. ret = do_aquire_global_lock(dev, state);
  3855. if (ret)
  3856. goto fail;
  3857. if (dc_validate_global_state(dc, dm_state->context) != DC_OK) {
  3858. ret = -EINVAL;
  3859. goto fail;
  3860. }
  3861. }
  3862. /* Must be success */
  3863. WARN_ON(ret);
  3864. return ret;
  3865. fail:
  3866. if (ret == -EDEADLK)
  3867. DRM_DEBUG_DRIVER("Atomic check stopped due to to deadlock.\n");
  3868. else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS)
  3869. DRM_DEBUG_DRIVER("Atomic check stopped due to to signal.\n");
  3870. else
  3871. DRM_ERROR("Atomic check failed with err: %d \n", ret);
  3872. return ret;
  3873. }
  3874. static bool is_dp_capable_without_timing_msa(struct dc *dc,
  3875. struct amdgpu_dm_connector *amdgpu_dm_connector)
  3876. {
  3877. uint8_t dpcd_data;
  3878. bool capable = false;
  3879. if (amdgpu_dm_connector->dc_link &&
  3880. dm_helpers_dp_read_dpcd(
  3881. NULL,
  3882. amdgpu_dm_connector->dc_link,
  3883. DP_DOWN_STREAM_PORT_COUNT,
  3884. &dpcd_data,
  3885. sizeof(dpcd_data))) {
  3886. capable = (dpcd_data & DP_MSA_TIMING_PAR_IGNORED) ? true:false;
  3887. }
  3888. return capable;
  3889. }
  3890. void amdgpu_dm_add_sink_to_freesync_module(struct drm_connector *connector,
  3891. struct edid *edid)
  3892. {
  3893. int i;
  3894. uint64_t val_capable;
  3895. bool edid_check_required;
  3896. struct detailed_timing *timing;
  3897. struct detailed_non_pixel *data;
  3898. struct detailed_data_monitor_range *range;
  3899. struct amdgpu_dm_connector *amdgpu_dm_connector =
  3900. to_amdgpu_dm_connector(connector);
  3901. struct drm_device *dev = connector->dev;
  3902. struct amdgpu_device *adev = dev->dev_private;
  3903. edid_check_required = false;
  3904. if (!amdgpu_dm_connector->dc_sink) {
  3905. DRM_ERROR("dc_sink NULL, could not add free_sync module.\n");
  3906. return;
  3907. }
  3908. if (!adev->dm.freesync_module)
  3909. return;
  3910. /*
  3911. * if edid non zero restrict freesync only for dp and edp
  3912. */
  3913. if (edid) {
  3914. if (amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT
  3915. || amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_EDP) {
  3916. edid_check_required = is_dp_capable_without_timing_msa(
  3917. adev->dm.dc,
  3918. amdgpu_dm_connector);
  3919. }
  3920. }
  3921. val_capable = 0;
  3922. if (edid_check_required == true && (edid->version > 1 ||
  3923. (edid->version == 1 && edid->revision > 1))) {
  3924. for (i = 0; i < 4; i++) {
  3925. timing = &edid->detailed_timings[i];
  3926. data = &timing->data.other_data;
  3927. range = &data->data.range;
  3928. /*
  3929. * Check if monitor has continuous frequency mode
  3930. */
  3931. if (data->type != EDID_DETAIL_MONITOR_RANGE)
  3932. continue;
  3933. /*
  3934. * Check for flag range limits only. If flag == 1 then
  3935. * no additional timing information provided.
  3936. * Default GTF, GTF Secondary curve and CVT are not
  3937. * supported
  3938. */
  3939. if (range->flags != 1)
  3940. continue;
  3941. amdgpu_dm_connector->min_vfreq = range->min_vfreq;
  3942. amdgpu_dm_connector->max_vfreq = range->max_vfreq;
  3943. amdgpu_dm_connector->pixel_clock_mhz =
  3944. range->pixel_clock_mhz * 10;
  3945. break;
  3946. }
  3947. if (amdgpu_dm_connector->max_vfreq -
  3948. amdgpu_dm_connector->min_vfreq > 10) {
  3949. amdgpu_dm_connector->caps.supported = true;
  3950. amdgpu_dm_connector->caps.min_refresh_in_micro_hz =
  3951. amdgpu_dm_connector->min_vfreq * 1000000;
  3952. amdgpu_dm_connector->caps.max_refresh_in_micro_hz =
  3953. amdgpu_dm_connector->max_vfreq * 1000000;
  3954. val_capable = 1;
  3955. }
  3956. }
  3957. /*
  3958. * TODO figure out how to notify user-mode or DRM of freesync caps
  3959. * once we figure out how to deal with freesync in an upstreamable
  3960. * fashion
  3961. */
  3962. }
  3963. void amdgpu_dm_remove_sink_from_freesync_module(struct drm_connector *connector)
  3964. {
  3965. /*
  3966. * TODO fill in once we figure out how to deal with freesync in
  3967. * an upstreamable fashion
  3968. */
  3969. }