dce_virtual.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "atom.h"
  28. #include "amdgpu_pll.h"
  29. #include "amdgpu_connectors.h"
  30. #ifdef CONFIG_DRM_AMDGPU_SI
  31. #include "dce_v6_0.h"
  32. #endif
  33. #ifdef CONFIG_DRM_AMDGPU_CIK
  34. #include "dce_v8_0.h"
  35. #endif
  36. #include "dce_v10_0.h"
  37. #include "dce_v11_0.h"
  38. #include "dce_virtual.h"
  39. #define DCE_VIRTUAL_VBLANK_PERIOD 16666666
  40. static void dce_virtual_set_display_funcs(struct amdgpu_device *adev);
  41. static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev);
  42. static int dce_virtual_connector_encoder_init(struct amdgpu_device *adev,
  43. int index);
  44. /**
  45. * dce_virtual_vblank_wait - vblank wait asic callback.
  46. *
  47. * @adev: amdgpu_device pointer
  48. * @crtc: crtc to wait for vblank on
  49. *
  50. * Wait for vblank on the requested crtc (evergreen+).
  51. */
  52. static void dce_virtual_vblank_wait(struct amdgpu_device *adev, int crtc)
  53. {
  54. return;
  55. }
  56. static u32 dce_virtual_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  57. {
  58. return 0;
  59. }
  60. static void dce_virtual_page_flip(struct amdgpu_device *adev,
  61. int crtc_id, u64 crtc_base, bool async)
  62. {
  63. return;
  64. }
  65. static int dce_virtual_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  66. u32 *vbl, u32 *position)
  67. {
  68. *vbl = 0;
  69. *position = 0;
  70. return -EINVAL;
  71. }
  72. static bool dce_virtual_hpd_sense(struct amdgpu_device *adev,
  73. enum amdgpu_hpd_id hpd)
  74. {
  75. return true;
  76. }
  77. static void dce_virtual_hpd_set_polarity(struct amdgpu_device *adev,
  78. enum amdgpu_hpd_id hpd)
  79. {
  80. return;
  81. }
  82. static u32 dce_virtual_hpd_get_gpio_reg(struct amdgpu_device *adev)
  83. {
  84. return 0;
  85. }
  86. static void dce_virtual_stop_mc_access(struct amdgpu_device *adev,
  87. struct amdgpu_mode_mc_save *save)
  88. {
  89. switch (adev->asic_type) {
  90. #ifdef CONFIG_DRM_AMDGPU_SI
  91. case CHIP_TAHITI:
  92. case CHIP_PITCAIRN:
  93. case CHIP_VERDE:
  94. case CHIP_OLAND:
  95. dce_v6_0_disable_dce(adev);
  96. break;
  97. #endif
  98. #ifdef CONFIG_DRM_AMDGPU_CIK
  99. case CHIP_BONAIRE:
  100. case CHIP_HAWAII:
  101. case CHIP_KAVERI:
  102. case CHIP_KABINI:
  103. case CHIP_MULLINS:
  104. dce_v8_0_disable_dce(adev);
  105. break;
  106. #endif
  107. case CHIP_FIJI:
  108. case CHIP_TONGA:
  109. dce_v10_0_disable_dce(adev);
  110. break;
  111. case CHIP_CARRIZO:
  112. case CHIP_STONEY:
  113. case CHIP_POLARIS11:
  114. case CHIP_POLARIS10:
  115. dce_v11_0_disable_dce(adev);
  116. break;
  117. case CHIP_TOPAZ:
  118. #ifdef CONFIG_DRM_AMDGPU_SI
  119. case CHIP_HAINAN:
  120. #endif
  121. /* no DCE */
  122. return;
  123. default:
  124. DRM_ERROR("Virtual display unsupported ASIC type: 0x%X\n", adev->asic_type);
  125. }
  126. return;
  127. }
  128. static void dce_virtual_resume_mc_access(struct amdgpu_device *adev,
  129. struct amdgpu_mode_mc_save *save)
  130. {
  131. return;
  132. }
  133. static void dce_virtual_set_vga_render_state(struct amdgpu_device *adev,
  134. bool render)
  135. {
  136. return;
  137. }
  138. /**
  139. * dce_virtual_bandwidth_update - program display watermarks
  140. *
  141. * @adev: amdgpu_device pointer
  142. *
  143. * Calculate and program the display watermarks and line
  144. * buffer allocation (CIK).
  145. */
  146. static void dce_virtual_bandwidth_update(struct amdgpu_device *adev)
  147. {
  148. return;
  149. }
  150. static int dce_virtual_crtc_gamma_set(struct drm_crtc *crtc, u16 *red,
  151. u16 *green, u16 *blue, uint32_t size)
  152. {
  153. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  154. int i;
  155. /* userspace palettes are always correct as is */
  156. for (i = 0; i < size; i++) {
  157. amdgpu_crtc->lut_r[i] = red[i] >> 6;
  158. amdgpu_crtc->lut_g[i] = green[i] >> 6;
  159. amdgpu_crtc->lut_b[i] = blue[i] >> 6;
  160. }
  161. return 0;
  162. }
  163. static void dce_virtual_crtc_destroy(struct drm_crtc *crtc)
  164. {
  165. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  166. drm_crtc_cleanup(crtc);
  167. kfree(amdgpu_crtc);
  168. }
  169. static const struct drm_crtc_funcs dce_virtual_crtc_funcs = {
  170. .cursor_set2 = NULL,
  171. .cursor_move = NULL,
  172. .gamma_set = dce_virtual_crtc_gamma_set,
  173. .set_config = amdgpu_crtc_set_config,
  174. .destroy = dce_virtual_crtc_destroy,
  175. .page_flip_target = amdgpu_crtc_page_flip_target,
  176. };
  177. static void dce_virtual_crtc_dpms(struct drm_crtc *crtc, int mode)
  178. {
  179. struct drm_device *dev = crtc->dev;
  180. struct amdgpu_device *adev = dev->dev_private;
  181. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  182. unsigned type;
  183. switch (mode) {
  184. case DRM_MODE_DPMS_ON:
  185. amdgpu_crtc->enabled = true;
  186. /* Make sure VBLANK interrupts are still enabled */
  187. type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
  188. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  189. drm_crtc_vblank_on(crtc);
  190. break;
  191. case DRM_MODE_DPMS_STANDBY:
  192. case DRM_MODE_DPMS_SUSPEND:
  193. case DRM_MODE_DPMS_OFF:
  194. drm_crtc_vblank_off(crtc);
  195. amdgpu_crtc->enabled = false;
  196. break;
  197. }
  198. }
  199. static void dce_virtual_crtc_prepare(struct drm_crtc *crtc)
  200. {
  201. dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  202. }
  203. static void dce_virtual_crtc_commit(struct drm_crtc *crtc)
  204. {
  205. dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  206. }
  207. static void dce_virtual_crtc_disable(struct drm_crtc *crtc)
  208. {
  209. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  210. dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  211. if (crtc->primary->fb) {
  212. int r;
  213. struct amdgpu_framebuffer *amdgpu_fb;
  214. struct amdgpu_bo *abo;
  215. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  216. abo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  217. r = amdgpu_bo_reserve(abo, false);
  218. if (unlikely(r))
  219. DRM_ERROR("failed to reserve abo before unpin\n");
  220. else {
  221. amdgpu_bo_unpin(abo);
  222. amdgpu_bo_unreserve(abo);
  223. }
  224. }
  225. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  226. amdgpu_crtc->encoder = NULL;
  227. amdgpu_crtc->connector = NULL;
  228. }
  229. static int dce_virtual_crtc_mode_set(struct drm_crtc *crtc,
  230. struct drm_display_mode *mode,
  231. struct drm_display_mode *adjusted_mode,
  232. int x, int y, struct drm_framebuffer *old_fb)
  233. {
  234. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  235. /* update the hw version fpr dpm */
  236. amdgpu_crtc->hw_mode = *adjusted_mode;
  237. return 0;
  238. }
  239. static bool dce_virtual_crtc_mode_fixup(struct drm_crtc *crtc,
  240. const struct drm_display_mode *mode,
  241. struct drm_display_mode *adjusted_mode)
  242. {
  243. return true;
  244. }
  245. static int dce_virtual_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  246. struct drm_framebuffer *old_fb)
  247. {
  248. return 0;
  249. }
  250. static void dce_virtual_crtc_load_lut(struct drm_crtc *crtc)
  251. {
  252. return;
  253. }
  254. static int dce_virtual_crtc_set_base_atomic(struct drm_crtc *crtc,
  255. struct drm_framebuffer *fb,
  256. int x, int y, enum mode_set_atomic state)
  257. {
  258. return 0;
  259. }
  260. static const struct drm_crtc_helper_funcs dce_virtual_crtc_helper_funcs = {
  261. .dpms = dce_virtual_crtc_dpms,
  262. .mode_fixup = dce_virtual_crtc_mode_fixup,
  263. .mode_set = dce_virtual_crtc_mode_set,
  264. .mode_set_base = dce_virtual_crtc_set_base,
  265. .mode_set_base_atomic = dce_virtual_crtc_set_base_atomic,
  266. .prepare = dce_virtual_crtc_prepare,
  267. .commit = dce_virtual_crtc_commit,
  268. .load_lut = dce_virtual_crtc_load_lut,
  269. .disable = dce_virtual_crtc_disable,
  270. };
  271. static int dce_virtual_crtc_init(struct amdgpu_device *adev, int index)
  272. {
  273. struct amdgpu_crtc *amdgpu_crtc;
  274. int i;
  275. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  276. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  277. if (amdgpu_crtc == NULL)
  278. return -ENOMEM;
  279. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_virtual_crtc_funcs);
  280. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  281. amdgpu_crtc->crtc_id = index;
  282. adev->mode_info.crtcs[index] = amdgpu_crtc;
  283. for (i = 0; i < 256; i++) {
  284. amdgpu_crtc->lut_r[i] = i << 2;
  285. amdgpu_crtc->lut_g[i] = i << 2;
  286. amdgpu_crtc->lut_b[i] = i << 2;
  287. }
  288. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  289. amdgpu_crtc->encoder = NULL;
  290. amdgpu_crtc->connector = NULL;
  291. amdgpu_crtc->vsync_timer_enabled = AMDGPU_IRQ_STATE_DISABLE;
  292. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_virtual_crtc_helper_funcs);
  293. return 0;
  294. }
  295. static int dce_virtual_early_init(void *handle)
  296. {
  297. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  298. dce_virtual_set_display_funcs(adev);
  299. dce_virtual_set_irq_funcs(adev);
  300. adev->mode_info.num_hpd = 1;
  301. adev->mode_info.num_dig = 1;
  302. return 0;
  303. }
  304. static struct drm_encoder *
  305. dce_virtual_encoder(struct drm_connector *connector)
  306. {
  307. int enc_id = connector->encoder_ids[0];
  308. struct drm_encoder *encoder;
  309. int i;
  310. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  311. if (connector->encoder_ids[i] == 0)
  312. break;
  313. encoder = drm_encoder_find(connector->dev, connector->encoder_ids[i]);
  314. if (!encoder)
  315. continue;
  316. if (encoder->encoder_type == DRM_MODE_ENCODER_VIRTUAL)
  317. return encoder;
  318. }
  319. /* pick the first one */
  320. if (enc_id)
  321. return drm_encoder_find(connector->dev, enc_id);
  322. return NULL;
  323. }
  324. static int dce_virtual_get_modes(struct drm_connector *connector)
  325. {
  326. struct drm_device *dev = connector->dev;
  327. struct drm_display_mode *mode = NULL;
  328. unsigned i;
  329. static const struct mode_size {
  330. int w;
  331. int h;
  332. } common_modes[17] = {
  333. { 640, 480},
  334. { 720, 480},
  335. { 800, 600},
  336. { 848, 480},
  337. {1024, 768},
  338. {1152, 768},
  339. {1280, 720},
  340. {1280, 800},
  341. {1280, 854},
  342. {1280, 960},
  343. {1280, 1024},
  344. {1440, 900},
  345. {1400, 1050},
  346. {1680, 1050},
  347. {1600, 1200},
  348. {1920, 1080},
  349. {1920, 1200}
  350. };
  351. for (i = 0; i < 17; i++) {
  352. mode = drm_cvt_mode(dev, common_modes[i].w, common_modes[i].h, 60, false, false, false);
  353. drm_mode_probed_add(connector, mode);
  354. }
  355. return 0;
  356. }
  357. static int dce_virtual_mode_valid(struct drm_connector *connector,
  358. struct drm_display_mode *mode)
  359. {
  360. return MODE_OK;
  361. }
  362. static int
  363. dce_virtual_dpms(struct drm_connector *connector, int mode)
  364. {
  365. return 0;
  366. }
  367. static int
  368. dce_virtual_set_property(struct drm_connector *connector,
  369. struct drm_property *property,
  370. uint64_t val)
  371. {
  372. return 0;
  373. }
  374. static void dce_virtual_destroy(struct drm_connector *connector)
  375. {
  376. drm_connector_unregister(connector);
  377. drm_connector_cleanup(connector);
  378. kfree(connector);
  379. }
  380. static void dce_virtual_force(struct drm_connector *connector)
  381. {
  382. return;
  383. }
  384. static const struct drm_connector_helper_funcs dce_virtual_connector_helper_funcs = {
  385. .get_modes = dce_virtual_get_modes,
  386. .mode_valid = dce_virtual_mode_valid,
  387. .best_encoder = dce_virtual_encoder,
  388. };
  389. static const struct drm_connector_funcs dce_virtual_connector_funcs = {
  390. .dpms = dce_virtual_dpms,
  391. .fill_modes = drm_helper_probe_single_connector_modes,
  392. .set_property = dce_virtual_set_property,
  393. .destroy = dce_virtual_destroy,
  394. .force = dce_virtual_force,
  395. };
  396. static int dce_virtual_sw_init(void *handle)
  397. {
  398. int r, i;
  399. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  400. r = amdgpu_irq_add_id(adev, 229, &adev->crtc_irq);
  401. if (r)
  402. return r;
  403. adev->ddev->max_vblank_count = 0;
  404. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  405. adev->ddev->mode_config.max_width = 16384;
  406. adev->ddev->mode_config.max_height = 16384;
  407. adev->ddev->mode_config.preferred_depth = 24;
  408. adev->ddev->mode_config.prefer_shadow = 1;
  409. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  410. r = amdgpu_modeset_create_props(adev);
  411. if (r)
  412. return r;
  413. adev->ddev->mode_config.max_width = 16384;
  414. adev->ddev->mode_config.max_height = 16384;
  415. /* allocate crtcs, encoders, connectors */
  416. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  417. r = dce_virtual_crtc_init(adev, i);
  418. if (r)
  419. return r;
  420. r = dce_virtual_connector_encoder_init(adev, i);
  421. if (r)
  422. return r;
  423. }
  424. drm_kms_helper_poll_init(adev->ddev);
  425. adev->mode_info.mode_config_initialized = true;
  426. return 0;
  427. }
  428. static int dce_virtual_sw_fini(void *handle)
  429. {
  430. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  431. kfree(adev->mode_info.bios_hardcoded_edid);
  432. drm_kms_helper_poll_fini(adev->ddev);
  433. drm_mode_config_cleanup(adev->ddev);
  434. adev->mode_info.mode_config_initialized = false;
  435. return 0;
  436. }
  437. static int dce_virtual_hw_init(void *handle)
  438. {
  439. return 0;
  440. }
  441. static int dce_virtual_hw_fini(void *handle)
  442. {
  443. return 0;
  444. }
  445. static int dce_virtual_suspend(void *handle)
  446. {
  447. return dce_virtual_hw_fini(handle);
  448. }
  449. static int dce_virtual_resume(void *handle)
  450. {
  451. return dce_virtual_hw_init(handle);
  452. }
  453. static bool dce_virtual_is_idle(void *handle)
  454. {
  455. return true;
  456. }
  457. static int dce_virtual_wait_for_idle(void *handle)
  458. {
  459. return 0;
  460. }
  461. static int dce_virtual_soft_reset(void *handle)
  462. {
  463. return 0;
  464. }
  465. static int dce_virtual_set_clockgating_state(void *handle,
  466. enum amd_clockgating_state state)
  467. {
  468. return 0;
  469. }
  470. static int dce_virtual_set_powergating_state(void *handle,
  471. enum amd_powergating_state state)
  472. {
  473. return 0;
  474. }
  475. static const struct amd_ip_funcs dce_virtual_ip_funcs = {
  476. .name = "dce_virtual",
  477. .early_init = dce_virtual_early_init,
  478. .late_init = NULL,
  479. .sw_init = dce_virtual_sw_init,
  480. .sw_fini = dce_virtual_sw_fini,
  481. .hw_init = dce_virtual_hw_init,
  482. .hw_fini = dce_virtual_hw_fini,
  483. .suspend = dce_virtual_suspend,
  484. .resume = dce_virtual_resume,
  485. .is_idle = dce_virtual_is_idle,
  486. .wait_for_idle = dce_virtual_wait_for_idle,
  487. .soft_reset = dce_virtual_soft_reset,
  488. .set_clockgating_state = dce_virtual_set_clockgating_state,
  489. .set_powergating_state = dce_virtual_set_powergating_state,
  490. };
  491. /* these are handled by the primary encoders */
  492. static void dce_virtual_encoder_prepare(struct drm_encoder *encoder)
  493. {
  494. return;
  495. }
  496. static void dce_virtual_encoder_commit(struct drm_encoder *encoder)
  497. {
  498. return;
  499. }
  500. static void
  501. dce_virtual_encoder_mode_set(struct drm_encoder *encoder,
  502. struct drm_display_mode *mode,
  503. struct drm_display_mode *adjusted_mode)
  504. {
  505. return;
  506. }
  507. static void dce_virtual_encoder_disable(struct drm_encoder *encoder)
  508. {
  509. return;
  510. }
  511. static void
  512. dce_virtual_encoder_dpms(struct drm_encoder *encoder, int mode)
  513. {
  514. return;
  515. }
  516. static bool dce_virtual_encoder_mode_fixup(struct drm_encoder *encoder,
  517. const struct drm_display_mode *mode,
  518. struct drm_display_mode *adjusted_mode)
  519. {
  520. return true;
  521. }
  522. static const struct drm_encoder_helper_funcs dce_virtual_encoder_helper_funcs = {
  523. .dpms = dce_virtual_encoder_dpms,
  524. .mode_fixup = dce_virtual_encoder_mode_fixup,
  525. .prepare = dce_virtual_encoder_prepare,
  526. .mode_set = dce_virtual_encoder_mode_set,
  527. .commit = dce_virtual_encoder_commit,
  528. .disable = dce_virtual_encoder_disable,
  529. };
  530. static void dce_virtual_encoder_destroy(struct drm_encoder *encoder)
  531. {
  532. drm_encoder_cleanup(encoder);
  533. kfree(encoder);
  534. }
  535. static const struct drm_encoder_funcs dce_virtual_encoder_funcs = {
  536. .destroy = dce_virtual_encoder_destroy,
  537. };
  538. static int dce_virtual_connector_encoder_init(struct amdgpu_device *adev,
  539. int index)
  540. {
  541. struct drm_encoder *encoder;
  542. struct drm_connector *connector;
  543. /* add a new encoder */
  544. encoder = kzalloc(sizeof(struct drm_encoder), GFP_KERNEL);
  545. if (!encoder)
  546. return -ENOMEM;
  547. encoder->possible_crtcs = 1 << index;
  548. drm_encoder_init(adev->ddev, encoder, &dce_virtual_encoder_funcs,
  549. DRM_MODE_ENCODER_VIRTUAL, NULL);
  550. drm_encoder_helper_add(encoder, &dce_virtual_encoder_helper_funcs);
  551. connector = kzalloc(sizeof(struct drm_connector), GFP_KERNEL);
  552. if (!connector) {
  553. kfree(encoder);
  554. return -ENOMEM;
  555. }
  556. /* add a new connector */
  557. drm_connector_init(adev->ddev, connector, &dce_virtual_connector_funcs,
  558. DRM_MODE_CONNECTOR_VIRTUAL);
  559. drm_connector_helper_add(connector, &dce_virtual_connector_helper_funcs);
  560. connector->display_info.subpixel_order = SubPixelHorizontalRGB;
  561. connector->interlace_allowed = false;
  562. connector->doublescan_allowed = false;
  563. drm_connector_register(connector);
  564. /* link them */
  565. drm_mode_connector_attach_encoder(connector, encoder);
  566. return 0;
  567. }
  568. static const struct amdgpu_display_funcs dce_virtual_display_funcs = {
  569. .set_vga_render_state = &dce_virtual_set_vga_render_state,
  570. .bandwidth_update = &dce_virtual_bandwidth_update,
  571. .vblank_get_counter = &dce_virtual_vblank_get_counter,
  572. .vblank_wait = &dce_virtual_vblank_wait,
  573. .backlight_set_level = NULL,
  574. .backlight_get_level = NULL,
  575. .hpd_sense = &dce_virtual_hpd_sense,
  576. .hpd_set_polarity = &dce_virtual_hpd_set_polarity,
  577. .hpd_get_gpio_reg = &dce_virtual_hpd_get_gpio_reg,
  578. .page_flip = &dce_virtual_page_flip,
  579. .page_flip_get_scanoutpos = &dce_virtual_crtc_get_scanoutpos,
  580. .add_encoder = NULL,
  581. .add_connector = NULL,
  582. .stop_mc_access = &dce_virtual_stop_mc_access,
  583. .resume_mc_access = &dce_virtual_resume_mc_access,
  584. };
  585. static void dce_virtual_set_display_funcs(struct amdgpu_device *adev)
  586. {
  587. if (adev->mode_info.funcs == NULL)
  588. adev->mode_info.funcs = &dce_virtual_display_funcs;
  589. }
  590. static int dce_virtual_pageflip(struct amdgpu_device *adev,
  591. unsigned crtc_id)
  592. {
  593. unsigned long flags;
  594. struct amdgpu_crtc *amdgpu_crtc;
  595. struct amdgpu_flip_work *works;
  596. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  597. if (crtc_id >= adev->mode_info.num_crtc) {
  598. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  599. return -EINVAL;
  600. }
  601. /* IRQ could occur when in initial stage */
  602. if (amdgpu_crtc == NULL)
  603. return 0;
  604. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  605. works = amdgpu_crtc->pflip_works;
  606. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
  607. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  608. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  609. amdgpu_crtc->pflip_status,
  610. AMDGPU_FLIP_SUBMITTED);
  611. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  612. return 0;
  613. }
  614. /* page flip completed. clean up */
  615. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  616. amdgpu_crtc->pflip_works = NULL;
  617. /* wakeup usersapce */
  618. if (works->event)
  619. drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
  620. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  621. drm_crtc_vblank_put(&amdgpu_crtc->base);
  622. schedule_work(&works->unpin_work);
  623. return 0;
  624. }
  625. static enum hrtimer_restart dce_virtual_vblank_timer_handle(struct hrtimer *vblank_timer)
  626. {
  627. struct amdgpu_crtc *amdgpu_crtc = container_of(vblank_timer,
  628. struct amdgpu_crtc, vblank_timer);
  629. struct drm_device *ddev = amdgpu_crtc->base.dev;
  630. struct amdgpu_device *adev = ddev->dev_private;
  631. drm_handle_vblank(ddev, amdgpu_crtc->crtc_id);
  632. dce_virtual_pageflip(adev, amdgpu_crtc->crtc_id);
  633. hrtimer_start(vblank_timer, DCE_VIRTUAL_VBLANK_PERIOD,
  634. HRTIMER_MODE_REL);
  635. return HRTIMER_NORESTART;
  636. }
  637. static void dce_virtual_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  638. int crtc,
  639. enum amdgpu_interrupt_state state)
  640. {
  641. if (crtc >= adev->mode_info.num_crtc) {
  642. DRM_DEBUG("invalid crtc %d\n", crtc);
  643. return;
  644. }
  645. if (state && !adev->mode_info.crtcs[crtc]->vsync_timer_enabled) {
  646. DRM_DEBUG("Enable software vsync timer\n");
  647. hrtimer_init(&adev->mode_info.crtcs[crtc]->vblank_timer,
  648. CLOCK_MONOTONIC, HRTIMER_MODE_REL);
  649. hrtimer_set_expires(&adev->mode_info.crtcs[crtc]->vblank_timer,
  650. DCE_VIRTUAL_VBLANK_PERIOD);
  651. adev->mode_info.crtcs[crtc]->vblank_timer.function =
  652. dce_virtual_vblank_timer_handle;
  653. hrtimer_start(&adev->mode_info.crtcs[crtc]->vblank_timer,
  654. DCE_VIRTUAL_VBLANK_PERIOD, HRTIMER_MODE_REL);
  655. } else if (!state && adev->mode_info.crtcs[crtc]->vsync_timer_enabled) {
  656. DRM_DEBUG("Disable software vsync timer\n");
  657. hrtimer_cancel(&adev->mode_info.crtcs[crtc]->vblank_timer);
  658. }
  659. adev->mode_info.crtcs[crtc]->vsync_timer_enabled = state;
  660. DRM_DEBUG("[FM]set crtc %d vblank interrupt state %d\n", crtc, state);
  661. }
  662. static int dce_virtual_set_crtc_irq_state(struct amdgpu_device *adev,
  663. struct amdgpu_irq_src *source,
  664. unsigned type,
  665. enum amdgpu_interrupt_state state)
  666. {
  667. if (type > AMDGPU_CRTC_IRQ_VBLANK6)
  668. return -EINVAL;
  669. dce_virtual_set_crtc_vblank_interrupt_state(adev, type, state);
  670. return 0;
  671. }
  672. static const struct amdgpu_irq_src_funcs dce_virtual_crtc_irq_funcs = {
  673. .set = dce_virtual_set_crtc_irq_state,
  674. .process = NULL,
  675. };
  676. static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev)
  677. {
  678. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  679. adev->crtc_irq.funcs = &dce_virtual_crtc_irq_funcs;
  680. }
  681. const struct amdgpu_ip_block_version dce_virtual_ip_block =
  682. {
  683. .type = AMD_IP_BLOCK_TYPE_DCE,
  684. .major = 1,
  685. .minor = 0,
  686. .rev = 0,
  687. .funcs = &dce_virtual_ip_funcs,
  688. };