qspinlock_paravirt.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef _GEN_PV_LOCK_SLOWPATH
  3. #error "do not include this file"
  4. #endif
  5. #include <linux/hash.h>
  6. #include <linux/bootmem.h>
  7. #include <linux/debug_locks.h>
  8. /*
  9. * Implement paravirt qspinlocks; the general idea is to halt the vcpus instead
  10. * of spinning them.
  11. *
  12. * This relies on the architecture to provide two paravirt hypercalls:
  13. *
  14. * pv_wait(u8 *ptr, u8 val) -- suspends the vcpu if *ptr == val
  15. * pv_kick(cpu) -- wakes a suspended vcpu
  16. *
  17. * Using these we implement __pv_queued_spin_lock_slowpath() and
  18. * __pv_queued_spin_unlock() to replace native_queued_spin_lock_slowpath() and
  19. * native_queued_spin_unlock().
  20. */
  21. #define _Q_SLOW_VAL (3U << _Q_LOCKED_OFFSET)
  22. /*
  23. * Queue Node Adaptive Spinning
  24. *
  25. * A queue node vCPU will stop spinning if the vCPU in the previous node is
  26. * not running. The one lock stealing attempt allowed at slowpath entry
  27. * mitigates the slight slowdown for non-overcommitted guest with this
  28. * aggressive wait-early mechanism.
  29. *
  30. * The status of the previous node will be checked at fixed interval
  31. * controlled by PV_PREV_CHECK_MASK. This is to ensure that we won't
  32. * pound on the cacheline of the previous node too heavily.
  33. */
  34. #define PV_PREV_CHECK_MASK 0xff
  35. /*
  36. * Queue node uses: vcpu_running & vcpu_halted.
  37. * Queue head uses: vcpu_running & vcpu_hashed.
  38. */
  39. enum vcpu_state {
  40. vcpu_running = 0,
  41. vcpu_halted, /* Used only in pv_wait_node */
  42. vcpu_hashed, /* = pv_hash'ed + vcpu_halted */
  43. };
  44. struct pv_node {
  45. struct mcs_spinlock mcs;
  46. struct mcs_spinlock __res[3];
  47. int cpu;
  48. u8 state;
  49. };
  50. /*
  51. * Include queued spinlock statistics code
  52. */
  53. #include "qspinlock_stat.h"
  54. /*
  55. * Hybrid PV queued/unfair lock
  56. *
  57. * By replacing the regular queued_spin_trylock() with the function below,
  58. * it will be called once when a lock waiter enter the PV slowpath before
  59. * being queued.
  60. *
  61. * The pending bit is set by the queue head vCPU of the MCS wait queue in
  62. * pv_wait_head_or_lock() to signal that it is ready to spin on the lock.
  63. * When that bit becomes visible to the incoming waiters, no lock stealing
  64. * is allowed. The function will return immediately to make the waiters
  65. * enter the MCS wait queue. So lock starvation shouldn't happen as long
  66. * as the queued mode vCPUs are actively running to set the pending bit
  67. * and hence disabling lock stealing.
  68. *
  69. * When the pending bit isn't set, the lock waiters will stay in the unfair
  70. * mode spinning on the lock unless the MCS wait queue is empty. In this
  71. * case, the lock waiters will enter the queued mode slowpath trying to
  72. * become the queue head and set the pending bit.
  73. *
  74. * This hybrid PV queued/unfair lock combines the best attributes of a
  75. * queued lock (no lock starvation) and an unfair lock (good performance
  76. * on not heavily contended locks).
  77. */
  78. #define queued_spin_trylock(l) pv_hybrid_queued_unfair_trylock(l)
  79. static inline bool pv_hybrid_queued_unfair_trylock(struct qspinlock *lock)
  80. {
  81. struct __qspinlock *l = (void *)lock;
  82. /*
  83. * Stay in unfair lock mode as long as queued mode waiters are
  84. * present in the MCS wait queue but the pending bit isn't set.
  85. */
  86. for (;;) {
  87. int val = atomic_read(&lock->val);
  88. if (!(val & _Q_LOCKED_PENDING_MASK) &&
  89. (cmpxchg_acquire(&l->locked, 0, _Q_LOCKED_VAL) == 0)) {
  90. qstat_inc(qstat_pv_lock_stealing, true);
  91. return true;
  92. }
  93. if (!(val & _Q_TAIL_MASK) || (val & _Q_PENDING_MASK))
  94. break;
  95. cpu_relax();
  96. }
  97. return false;
  98. }
  99. /*
  100. * The pending bit is used by the queue head vCPU to indicate that it
  101. * is actively spinning on the lock and no lock stealing is allowed.
  102. */
  103. #if _Q_PENDING_BITS == 8
  104. static __always_inline void set_pending(struct qspinlock *lock)
  105. {
  106. struct __qspinlock *l = (void *)lock;
  107. WRITE_ONCE(l->pending, 1);
  108. }
  109. static __always_inline void clear_pending(struct qspinlock *lock)
  110. {
  111. struct __qspinlock *l = (void *)lock;
  112. WRITE_ONCE(l->pending, 0);
  113. }
  114. /*
  115. * The pending bit check in pv_queued_spin_steal_lock() isn't a memory
  116. * barrier. Therefore, an atomic cmpxchg_acquire() is used to acquire the
  117. * lock just to be sure that it will get it.
  118. */
  119. static __always_inline int trylock_clear_pending(struct qspinlock *lock)
  120. {
  121. struct __qspinlock *l = (void *)lock;
  122. return !READ_ONCE(l->locked) &&
  123. (cmpxchg_acquire(&l->locked_pending, _Q_PENDING_VAL,
  124. _Q_LOCKED_VAL) == _Q_PENDING_VAL);
  125. }
  126. #else /* _Q_PENDING_BITS == 8 */
  127. static __always_inline void set_pending(struct qspinlock *lock)
  128. {
  129. atomic_or(_Q_PENDING_VAL, &lock->val);
  130. }
  131. static __always_inline void clear_pending(struct qspinlock *lock)
  132. {
  133. atomic_andnot(_Q_PENDING_VAL, &lock->val);
  134. }
  135. static __always_inline int trylock_clear_pending(struct qspinlock *lock)
  136. {
  137. int val = atomic_read(&lock->val);
  138. for (;;) {
  139. int old, new;
  140. if (val & _Q_LOCKED_MASK)
  141. break;
  142. /*
  143. * Try to clear pending bit & set locked bit
  144. */
  145. old = val;
  146. new = (val & ~_Q_PENDING_MASK) | _Q_LOCKED_VAL;
  147. val = atomic_cmpxchg_acquire(&lock->val, old, new);
  148. if (val == old)
  149. return 1;
  150. }
  151. return 0;
  152. }
  153. #endif /* _Q_PENDING_BITS == 8 */
  154. /*
  155. * Lock and MCS node addresses hash table for fast lookup
  156. *
  157. * Hashing is done on a per-cacheline basis to minimize the need to access
  158. * more than one cacheline.
  159. *
  160. * Dynamically allocate a hash table big enough to hold at least 4X the
  161. * number of possible cpus in the system. Allocation is done on page
  162. * granularity. So the minimum number of hash buckets should be at least
  163. * 256 (64-bit) or 512 (32-bit) to fully utilize a 4k page.
  164. *
  165. * Since we should not be holding locks from NMI context (very rare indeed) the
  166. * max load factor is 0.75, which is around the point where open addressing
  167. * breaks down.
  168. *
  169. */
  170. struct pv_hash_entry {
  171. struct qspinlock *lock;
  172. struct pv_node *node;
  173. };
  174. #define PV_HE_PER_LINE (SMP_CACHE_BYTES / sizeof(struct pv_hash_entry))
  175. #define PV_HE_MIN (PAGE_SIZE / sizeof(struct pv_hash_entry))
  176. static struct pv_hash_entry *pv_lock_hash;
  177. static unsigned int pv_lock_hash_bits __read_mostly;
  178. /*
  179. * Allocate memory for the PV qspinlock hash buckets
  180. *
  181. * This function should be called from the paravirt spinlock initialization
  182. * routine.
  183. */
  184. void __init __pv_init_lock_hash(void)
  185. {
  186. int pv_hash_size = ALIGN(4 * num_possible_cpus(), PV_HE_PER_LINE);
  187. if (pv_hash_size < PV_HE_MIN)
  188. pv_hash_size = PV_HE_MIN;
  189. /*
  190. * Allocate space from bootmem which should be page-size aligned
  191. * and hence cacheline aligned.
  192. */
  193. pv_lock_hash = alloc_large_system_hash("PV qspinlock",
  194. sizeof(struct pv_hash_entry),
  195. pv_hash_size, 0,
  196. HASH_EARLY | HASH_ZERO,
  197. &pv_lock_hash_bits, NULL,
  198. pv_hash_size, pv_hash_size);
  199. }
  200. #define for_each_hash_entry(he, offset, hash) \
  201. for (hash &= ~(PV_HE_PER_LINE - 1), he = &pv_lock_hash[hash], offset = 0; \
  202. offset < (1 << pv_lock_hash_bits); \
  203. offset++, he = &pv_lock_hash[(hash + offset) & ((1 << pv_lock_hash_bits) - 1)])
  204. static struct qspinlock **pv_hash(struct qspinlock *lock, struct pv_node *node)
  205. {
  206. unsigned long offset, hash = hash_ptr(lock, pv_lock_hash_bits);
  207. struct pv_hash_entry *he;
  208. int hopcnt = 0;
  209. for_each_hash_entry(he, offset, hash) {
  210. hopcnt++;
  211. if (!cmpxchg(&he->lock, NULL, lock)) {
  212. WRITE_ONCE(he->node, node);
  213. qstat_hop(hopcnt);
  214. return &he->lock;
  215. }
  216. }
  217. /*
  218. * Hard assume there is a free entry for us.
  219. *
  220. * This is guaranteed by ensuring every blocked lock only ever consumes
  221. * a single entry, and since we only have 4 nesting levels per CPU
  222. * and allocated 4*nr_possible_cpus(), this must be so.
  223. *
  224. * The single entry is guaranteed by having the lock owner unhash
  225. * before it releases.
  226. */
  227. BUG();
  228. }
  229. static struct pv_node *pv_unhash(struct qspinlock *lock)
  230. {
  231. unsigned long offset, hash = hash_ptr(lock, pv_lock_hash_bits);
  232. struct pv_hash_entry *he;
  233. struct pv_node *node;
  234. for_each_hash_entry(he, offset, hash) {
  235. if (READ_ONCE(he->lock) == lock) {
  236. node = READ_ONCE(he->node);
  237. WRITE_ONCE(he->lock, NULL);
  238. return node;
  239. }
  240. }
  241. /*
  242. * Hard assume we'll find an entry.
  243. *
  244. * This guarantees a limited lookup time and is itself guaranteed by
  245. * having the lock owner do the unhash -- IFF the unlock sees the
  246. * SLOW flag, there MUST be a hash entry.
  247. */
  248. BUG();
  249. }
  250. /*
  251. * Return true if when it is time to check the previous node which is not
  252. * in a running state.
  253. */
  254. static inline bool
  255. pv_wait_early(struct pv_node *prev, int loop)
  256. {
  257. if ((loop & PV_PREV_CHECK_MASK) != 0)
  258. return false;
  259. return READ_ONCE(prev->state) != vcpu_running || vcpu_is_preempted(prev->cpu);
  260. }
  261. /*
  262. * Initialize the PV part of the mcs_spinlock node.
  263. */
  264. static void pv_init_node(struct mcs_spinlock *node)
  265. {
  266. struct pv_node *pn = (struct pv_node *)node;
  267. BUILD_BUG_ON(sizeof(struct pv_node) > 5*sizeof(struct mcs_spinlock));
  268. pn->cpu = smp_processor_id();
  269. pn->state = vcpu_running;
  270. }
  271. /*
  272. * Wait for node->locked to become true, halt the vcpu after a short spin.
  273. * pv_kick_node() is used to set _Q_SLOW_VAL and fill in hash table on its
  274. * behalf.
  275. */
  276. static void pv_wait_node(struct mcs_spinlock *node, struct mcs_spinlock *prev)
  277. {
  278. struct pv_node *pn = (struct pv_node *)node;
  279. struct pv_node *pp = (struct pv_node *)prev;
  280. int loop;
  281. bool wait_early;
  282. for (;;) {
  283. for (wait_early = false, loop = SPIN_THRESHOLD; loop; loop--) {
  284. if (READ_ONCE(node->locked))
  285. return;
  286. if (pv_wait_early(pp, loop)) {
  287. wait_early = true;
  288. break;
  289. }
  290. cpu_relax();
  291. }
  292. /*
  293. * Order pn->state vs pn->locked thusly:
  294. *
  295. * [S] pn->state = vcpu_halted [S] next->locked = 1
  296. * MB MB
  297. * [L] pn->locked [RmW] pn->state = vcpu_hashed
  298. *
  299. * Matches the cmpxchg() from pv_kick_node().
  300. */
  301. smp_store_mb(pn->state, vcpu_halted);
  302. if (!READ_ONCE(node->locked)) {
  303. qstat_inc(qstat_pv_wait_node, true);
  304. qstat_inc(qstat_pv_wait_early, wait_early);
  305. pv_wait(&pn->state, vcpu_halted);
  306. }
  307. /*
  308. * If pv_kick_node() changed us to vcpu_hashed, retain that
  309. * value so that pv_wait_head_or_lock() knows to not also try
  310. * to hash this lock.
  311. */
  312. cmpxchg(&pn->state, vcpu_halted, vcpu_running);
  313. /*
  314. * If the locked flag is still not set after wakeup, it is a
  315. * spurious wakeup and the vCPU should wait again. However,
  316. * there is a pretty high overhead for CPU halting and kicking.
  317. * So it is better to spin for a while in the hope that the
  318. * MCS lock will be released soon.
  319. */
  320. qstat_inc(qstat_pv_spurious_wakeup, !READ_ONCE(node->locked));
  321. }
  322. /*
  323. * By now our node->locked should be 1 and our caller will not actually
  324. * spin-wait for it. We do however rely on our caller to do a
  325. * load-acquire for us.
  326. */
  327. }
  328. /*
  329. * Called after setting next->locked = 1 when we're the lock owner.
  330. *
  331. * Instead of waking the waiters stuck in pv_wait_node() advance their state
  332. * such that they're waiting in pv_wait_head_or_lock(), this avoids a
  333. * wake/sleep cycle.
  334. */
  335. static void pv_kick_node(struct qspinlock *lock, struct mcs_spinlock *node)
  336. {
  337. struct pv_node *pn = (struct pv_node *)node;
  338. struct __qspinlock *l = (void *)lock;
  339. /*
  340. * If the vCPU is indeed halted, advance its state to match that of
  341. * pv_wait_node(). If OTOH this fails, the vCPU was running and will
  342. * observe its next->locked value and advance itself.
  343. *
  344. * Matches with smp_store_mb() and cmpxchg() in pv_wait_node()
  345. *
  346. * The write to next->locked in arch_mcs_spin_unlock_contended()
  347. * must be ordered before the read of pn->state in the cmpxchg()
  348. * below for the code to work correctly. To guarantee full ordering
  349. * irrespective of the success or failure of the cmpxchg(),
  350. * a relaxed version with explicit barrier is used. The control
  351. * dependency will order the reading of pn->state before any
  352. * subsequent writes.
  353. */
  354. smp_mb__before_atomic();
  355. if (cmpxchg_relaxed(&pn->state, vcpu_halted, vcpu_hashed)
  356. != vcpu_halted)
  357. return;
  358. /*
  359. * Put the lock into the hash table and set the _Q_SLOW_VAL.
  360. *
  361. * As this is the same vCPU that will check the _Q_SLOW_VAL value and
  362. * the hash table later on at unlock time, no atomic instruction is
  363. * needed.
  364. */
  365. WRITE_ONCE(l->locked, _Q_SLOW_VAL);
  366. (void)pv_hash(lock, pn);
  367. }
  368. /*
  369. * Wait for l->locked to become clear and acquire the lock;
  370. * halt the vcpu after a short spin.
  371. * __pv_queued_spin_unlock() will wake us.
  372. *
  373. * The current value of the lock will be returned for additional processing.
  374. */
  375. static u32
  376. pv_wait_head_or_lock(struct qspinlock *lock, struct mcs_spinlock *node)
  377. {
  378. struct pv_node *pn = (struct pv_node *)node;
  379. struct __qspinlock *l = (void *)lock;
  380. struct qspinlock **lp = NULL;
  381. int waitcnt = 0;
  382. int loop;
  383. /*
  384. * If pv_kick_node() already advanced our state, we don't need to
  385. * insert ourselves into the hash table anymore.
  386. */
  387. if (READ_ONCE(pn->state) == vcpu_hashed)
  388. lp = (struct qspinlock **)1;
  389. /*
  390. * Tracking # of slowpath locking operations
  391. */
  392. qstat_inc(qstat_pv_lock_slowpath, true);
  393. for (;; waitcnt++) {
  394. /*
  395. * Set correct vCPU state to be used by queue node wait-early
  396. * mechanism.
  397. */
  398. WRITE_ONCE(pn->state, vcpu_running);
  399. /*
  400. * Set the pending bit in the active lock spinning loop to
  401. * disable lock stealing before attempting to acquire the lock.
  402. */
  403. set_pending(lock);
  404. for (loop = SPIN_THRESHOLD; loop; loop--) {
  405. if (trylock_clear_pending(lock))
  406. goto gotlock;
  407. cpu_relax();
  408. }
  409. clear_pending(lock);
  410. if (!lp) { /* ONCE */
  411. lp = pv_hash(lock, pn);
  412. /*
  413. * We must hash before setting _Q_SLOW_VAL, such that
  414. * when we observe _Q_SLOW_VAL in __pv_queued_spin_unlock()
  415. * we'll be sure to be able to observe our hash entry.
  416. *
  417. * [S] <hash> [Rmw] l->locked == _Q_SLOW_VAL
  418. * MB RMB
  419. * [RmW] l->locked = _Q_SLOW_VAL [L] <unhash>
  420. *
  421. * Matches the smp_rmb() in __pv_queued_spin_unlock().
  422. */
  423. if (xchg(&l->locked, _Q_SLOW_VAL) == 0) {
  424. /*
  425. * The lock was free and now we own the lock.
  426. * Change the lock value back to _Q_LOCKED_VAL
  427. * and unhash the table.
  428. */
  429. WRITE_ONCE(l->locked, _Q_LOCKED_VAL);
  430. WRITE_ONCE(*lp, NULL);
  431. goto gotlock;
  432. }
  433. }
  434. WRITE_ONCE(pn->state, vcpu_hashed);
  435. qstat_inc(qstat_pv_wait_head, true);
  436. qstat_inc(qstat_pv_wait_again, waitcnt);
  437. pv_wait(&l->locked, _Q_SLOW_VAL);
  438. /*
  439. * Because of lock stealing, the queue head vCPU may not be
  440. * able to acquire the lock before it has to wait again.
  441. */
  442. }
  443. /*
  444. * The cmpxchg() or xchg() call before coming here provides the
  445. * acquire semantics for locking. The dummy ORing of _Q_LOCKED_VAL
  446. * here is to indicate to the compiler that the value will always
  447. * be nozero to enable better code optimization.
  448. */
  449. gotlock:
  450. return (u32)(atomic_read(&lock->val) | _Q_LOCKED_VAL);
  451. }
  452. /*
  453. * PV versions of the unlock fastpath and slowpath functions to be used
  454. * instead of queued_spin_unlock().
  455. */
  456. __visible void
  457. __pv_queued_spin_unlock_slowpath(struct qspinlock *lock, u8 locked)
  458. {
  459. struct __qspinlock *l = (void *)lock;
  460. struct pv_node *node;
  461. if (unlikely(locked != _Q_SLOW_VAL)) {
  462. WARN(!debug_locks_silent,
  463. "pvqspinlock: lock 0x%lx has corrupted value 0x%x!\n",
  464. (unsigned long)lock, atomic_read(&lock->val));
  465. return;
  466. }
  467. /*
  468. * A failed cmpxchg doesn't provide any memory-ordering guarantees,
  469. * so we need a barrier to order the read of the node data in
  470. * pv_unhash *after* we've read the lock being _Q_SLOW_VAL.
  471. *
  472. * Matches the cmpxchg() in pv_wait_head_or_lock() setting _Q_SLOW_VAL.
  473. */
  474. smp_rmb();
  475. /*
  476. * Since the above failed to release, this must be the SLOW path.
  477. * Therefore start by looking up the blocked node and unhashing it.
  478. */
  479. node = pv_unhash(lock);
  480. /*
  481. * Now that we have a reference to the (likely) blocked pv_node,
  482. * release the lock.
  483. */
  484. smp_store_release(&l->locked, 0);
  485. /*
  486. * At this point the memory pointed at by lock can be freed/reused,
  487. * however we can still use the pv_node to kick the CPU.
  488. * The other vCPU may not really be halted, but kicking an active
  489. * vCPU is harmless other than the additional latency in completing
  490. * the unlock.
  491. */
  492. qstat_inc(qstat_pv_kick_unlock, true);
  493. pv_kick(node->cpu);
  494. }
  495. /*
  496. * Include the architecture specific callee-save thunk of the
  497. * __pv_queued_spin_unlock(). This thunk is put together with
  498. * __pv_queued_spin_unlock() to make the callee-save thunk and the real unlock
  499. * function close to each other sharing consecutive instruction cachelines.
  500. * Alternatively, architecture specific version of __pv_queued_spin_unlock()
  501. * can be defined.
  502. */
  503. #include <asm/qspinlock_paravirt.h>
  504. #ifndef __pv_queued_spin_unlock
  505. __visible void __pv_queued_spin_unlock(struct qspinlock *lock)
  506. {
  507. struct __qspinlock *l = (void *)lock;
  508. u8 locked;
  509. /*
  510. * We must not unlock if SLOW, because in that case we must first
  511. * unhash. Otherwise it would be possible to have multiple @lock
  512. * entries, which would be BAD.
  513. */
  514. locked = cmpxchg_release(&l->locked, _Q_LOCKED_VAL, 0);
  515. if (likely(locked == _Q_LOCKED_VAL))
  516. return;
  517. __pv_queued_spin_unlock_slowpath(lock, locked);
  518. }
  519. #endif /* __pv_queued_spin_unlock */