vmwgfx_drv.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594
  1. /**************************************************************************
  2. *
  3. * Copyright © 2009-2016 VMware, Inc., Palo Alto, CA., USA
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include <linux/module.h>
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include "vmwgfx_drv.h"
  31. #include "vmwgfx_binding.h"
  32. #include <drm/ttm/ttm_placement.h>
  33. #include <drm/ttm/ttm_bo_driver.h>
  34. #include <drm/ttm/ttm_object.h>
  35. #include <drm/ttm/ttm_module.h>
  36. #include <linux/dma_remapping.h>
  37. #define VMWGFX_DRIVER_NAME "vmwgfx"
  38. #define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
  39. #define VMWGFX_CHIP_SVGAII 0
  40. #define VMW_FB_RESERVATION 0
  41. #define VMW_MIN_INITIAL_WIDTH 800
  42. #define VMW_MIN_INITIAL_HEIGHT 600
  43. #ifndef VMWGFX_GIT_VERSION
  44. #define VMWGFX_GIT_VERSION "Unknown"
  45. #endif
  46. #define VMWGFX_REPO "In Tree"
  47. /**
  48. * Fully encoded drm commands. Might move to vmw_drm.h
  49. */
  50. #define DRM_IOCTL_VMW_GET_PARAM \
  51. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
  52. struct drm_vmw_getparam_arg)
  53. #define DRM_IOCTL_VMW_ALLOC_DMABUF \
  54. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
  55. union drm_vmw_alloc_dmabuf_arg)
  56. #define DRM_IOCTL_VMW_UNREF_DMABUF \
  57. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
  58. struct drm_vmw_unref_dmabuf_arg)
  59. #define DRM_IOCTL_VMW_CURSOR_BYPASS \
  60. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
  61. struct drm_vmw_cursor_bypass_arg)
  62. #define DRM_IOCTL_VMW_CONTROL_STREAM \
  63. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
  64. struct drm_vmw_control_stream_arg)
  65. #define DRM_IOCTL_VMW_CLAIM_STREAM \
  66. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
  67. struct drm_vmw_stream_arg)
  68. #define DRM_IOCTL_VMW_UNREF_STREAM \
  69. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
  70. struct drm_vmw_stream_arg)
  71. #define DRM_IOCTL_VMW_CREATE_CONTEXT \
  72. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
  73. struct drm_vmw_context_arg)
  74. #define DRM_IOCTL_VMW_UNREF_CONTEXT \
  75. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
  76. struct drm_vmw_context_arg)
  77. #define DRM_IOCTL_VMW_CREATE_SURFACE \
  78. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
  79. union drm_vmw_surface_create_arg)
  80. #define DRM_IOCTL_VMW_UNREF_SURFACE \
  81. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
  82. struct drm_vmw_surface_arg)
  83. #define DRM_IOCTL_VMW_REF_SURFACE \
  84. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
  85. union drm_vmw_surface_reference_arg)
  86. #define DRM_IOCTL_VMW_EXECBUF \
  87. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
  88. struct drm_vmw_execbuf_arg)
  89. #define DRM_IOCTL_VMW_GET_3D_CAP \
  90. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP, \
  91. struct drm_vmw_get_3d_cap_arg)
  92. #define DRM_IOCTL_VMW_FENCE_WAIT \
  93. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
  94. struct drm_vmw_fence_wait_arg)
  95. #define DRM_IOCTL_VMW_FENCE_SIGNALED \
  96. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_SIGNALED, \
  97. struct drm_vmw_fence_signaled_arg)
  98. #define DRM_IOCTL_VMW_FENCE_UNREF \
  99. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_UNREF, \
  100. struct drm_vmw_fence_arg)
  101. #define DRM_IOCTL_VMW_FENCE_EVENT \
  102. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_EVENT, \
  103. struct drm_vmw_fence_event_arg)
  104. #define DRM_IOCTL_VMW_PRESENT \
  105. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT, \
  106. struct drm_vmw_present_arg)
  107. #define DRM_IOCTL_VMW_PRESENT_READBACK \
  108. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT_READBACK, \
  109. struct drm_vmw_present_readback_arg)
  110. #define DRM_IOCTL_VMW_UPDATE_LAYOUT \
  111. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT, \
  112. struct drm_vmw_update_layout_arg)
  113. #define DRM_IOCTL_VMW_CREATE_SHADER \
  114. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SHADER, \
  115. struct drm_vmw_shader_create_arg)
  116. #define DRM_IOCTL_VMW_UNREF_SHADER \
  117. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SHADER, \
  118. struct drm_vmw_shader_arg)
  119. #define DRM_IOCTL_VMW_GB_SURFACE_CREATE \
  120. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_CREATE, \
  121. union drm_vmw_gb_surface_create_arg)
  122. #define DRM_IOCTL_VMW_GB_SURFACE_REF \
  123. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_REF, \
  124. union drm_vmw_gb_surface_reference_arg)
  125. #define DRM_IOCTL_VMW_SYNCCPU \
  126. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_SYNCCPU, \
  127. struct drm_vmw_synccpu_arg)
  128. #define DRM_IOCTL_VMW_CREATE_EXTENDED_CONTEXT \
  129. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_EXTENDED_CONTEXT, \
  130. struct drm_vmw_context_arg)
  131. /**
  132. * The core DRM version of this macro doesn't account for
  133. * DRM_COMMAND_BASE.
  134. */
  135. #define VMW_IOCTL_DEF(ioctl, func, flags) \
  136. [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_IOCTL_##ioctl, flags, func}
  137. /**
  138. * Ioctl definitions.
  139. */
  140. static const struct drm_ioctl_desc vmw_ioctls[] = {
  141. VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
  142. DRM_AUTH | DRM_RENDER_ALLOW),
  143. VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_dmabuf_alloc_ioctl,
  144. DRM_AUTH | DRM_RENDER_ALLOW),
  145. VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_dmabuf_unref_ioctl,
  146. DRM_RENDER_ALLOW),
  147. VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
  148. vmw_kms_cursor_bypass_ioctl,
  149. DRM_MASTER | DRM_CONTROL_ALLOW),
  150. VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
  151. DRM_MASTER | DRM_CONTROL_ALLOW),
  152. VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
  153. DRM_MASTER | DRM_CONTROL_ALLOW),
  154. VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
  155. DRM_MASTER | DRM_CONTROL_ALLOW),
  156. VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
  157. DRM_AUTH | DRM_RENDER_ALLOW),
  158. VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
  159. DRM_RENDER_ALLOW),
  160. VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
  161. DRM_AUTH | DRM_RENDER_ALLOW),
  162. VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
  163. DRM_RENDER_ALLOW),
  164. VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
  165. DRM_AUTH | DRM_RENDER_ALLOW),
  166. VMW_IOCTL_DEF(VMW_EXECBUF, NULL, DRM_AUTH |
  167. DRM_RENDER_ALLOW),
  168. VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_obj_wait_ioctl,
  169. DRM_RENDER_ALLOW),
  170. VMW_IOCTL_DEF(VMW_FENCE_SIGNALED,
  171. vmw_fence_obj_signaled_ioctl,
  172. DRM_RENDER_ALLOW),
  173. VMW_IOCTL_DEF(VMW_FENCE_UNREF, vmw_fence_obj_unref_ioctl,
  174. DRM_RENDER_ALLOW),
  175. VMW_IOCTL_DEF(VMW_FENCE_EVENT, vmw_fence_event_ioctl,
  176. DRM_AUTH | DRM_RENDER_ALLOW),
  177. VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl,
  178. DRM_AUTH | DRM_RENDER_ALLOW),
  179. /* these allow direct access to the framebuffers mark as master only */
  180. VMW_IOCTL_DEF(VMW_PRESENT, vmw_present_ioctl,
  181. DRM_MASTER | DRM_AUTH),
  182. VMW_IOCTL_DEF(VMW_PRESENT_READBACK,
  183. vmw_present_readback_ioctl,
  184. DRM_MASTER | DRM_AUTH),
  185. /*
  186. * The permissions of the below ioctl are overridden in
  187. * vmw_generic_ioctl(). We require either
  188. * DRM_MASTER or capable(CAP_SYS_ADMIN).
  189. */
  190. VMW_IOCTL_DEF(VMW_UPDATE_LAYOUT,
  191. vmw_kms_update_layout_ioctl,
  192. DRM_RENDER_ALLOW),
  193. VMW_IOCTL_DEF(VMW_CREATE_SHADER,
  194. vmw_shader_define_ioctl,
  195. DRM_AUTH | DRM_RENDER_ALLOW),
  196. VMW_IOCTL_DEF(VMW_UNREF_SHADER,
  197. vmw_shader_destroy_ioctl,
  198. DRM_RENDER_ALLOW),
  199. VMW_IOCTL_DEF(VMW_GB_SURFACE_CREATE,
  200. vmw_gb_surface_define_ioctl,
  201. DRM_AUTH | DRM_RENDER_ALLOW),
  202. VMW_IOCTL_DEF(VMW_GB_SURFACE_REF,
  203. vmw_gb_surface_reference_ioctl,
  204. DRM_AUTH | DRM_RENDER_ALLOW),
  205. VMW_IOCTL_DEF(VMW_SYNCCPU,
  206. vmw_user_dmabuf_synccpu_ioctl,
  207. DRM_RENDER_ALLOW),
  208. VMW_IOCTL_DEF(VMW_CREATE_EXTENDED_CONTEXT,
  209. vmw_extended_context_define_ioctl,
  210. DRM_AUTH | DRM_RENDER_ALLOW),
  211. };
  212. static struct pci_device_id vmw_pci_id_list[] = {
  213. {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
  214. {0, 0, 0}
  215. };
  216. MODULE_DEVICE_TABLE(pci, vmw_pci_id_list);
  217. static int enable_fbdev = IS_ENABLED(CONFIG_DRM_VMWGFX_FBCON);
  218. static int vmw_force_iommu;
  219. static int vmw_restrict_iommu;
  220. static int vmw_force_coherent;
  221. static int vmw_restrict_dma_mask;
  222. static int vmw_assume_16bpp;
  223. static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
  224. static void vmw_master_init(struct vmw_master *);
  225. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  226. void *ptr);
  227. MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
  228. module_param_named(enable_fbdev, enable_fbdev, int, 0600);
  229. MODULE_PARM_DESC(force_dma_api, "Force using the DMA API for TTM pages");
  230. module_param_named(force_dma_api, vmw_force_iommu, int, 0600);
  231. MODULE_PARM_DESC(restrict_iommu, "Try to limit IOMMU usage for TTM pages");
  232. module_param_named(restrict_iommu, vmw_restrict_iommu, int, 0600);
  233. MODULE_PARM_DESC(force_coherent, "Force coherent TTM pages");
  234. module_param_named(force_coherent, vmw_force_coherent, int, 0600);
  235. MODULE_PARM_DESC(restrict_dma_mask, "Restrict DMA mask to 44 bits with IOMMU");
  236. module_param_named(restrict_dma_mask, vmw_restrict_dma_mask, int, 0600);
  237. MODULE_PARM_DESC(assume_16bpp, "Assume 16-bpp when filtering modes");
  238. module_param_named(assume_16bpp, vmw_assume_16bpp, int, 0600);
  239. static void vmw_print_capabilities(uint32_t capabilities)
  240. {
  241. DRM_INFO("Capabilities:\n");
  242. if (capabilities & SVGA_CAP_RECT_COPY)
  243. DRM_INFO(" Rect copy.\n");
  244. if (capabilities & SVGA_CAP_CURSOR)
  245. DRM_INFO(" Cursor.\n");
  246. if (capabilities & SVGA_CAP_CURSOR_BYPASS)
  247. DRM_INFO(" Cursor bypass.\n");
  248. if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
  249. DRM_INFO(" Cursor bypass 2.\n");
  250. if (capabilities & SVGA_CAP_8BIT_EMULATION)
  251. DRM_INFO(" 8bit emulation.\n");
  252. if (capabilities & SVGA_CAP_ALPHA_CURSOR)
  253. DRM_INFO(" Alpha cursor.\n");
  254. if (capabilities & SVGA_CAP_3D)
  255. DRM_INFO(" 3D.\n");
  256. if (capabilities & SVGA_CAP_EXTENDED_FIFO)
  257. DRM_INFO(" Extended Fifo.\n");
  258. if (capabilities & SVGA_CAP_MULTIMON)
  259. DRM_INFO(" Multimon.\n");
  260. if (capabilities & SVGA_CAP_PITCHLOCK)
  261. DRM_INFO(" Pitchlock.\n");
  262. if (capabilities & SVGA_CAP_IRQMASK)
  263. DRM_INFO(" Irq mask.\n");
  264. if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
  265. DRM_INFO(" Display Topology.\n");
  266. if (capabilities & SVGA_CAP_GMR)
  267. DRM_INFO(" GMR.\n");
  268. if (capabilities & SVGA_CAP_TRACES)
  269. DRM_INFO(" Traces.\n");
  270. if (capabilities & SVGA_CAP_GMR2)
  271. DRM_INFO(" GMR2.\n");
  272. if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
  273. DRM_INFO(" Screen Object 2.\n");
  274. if (capabilities & SVGA_CAP_COMMAND_BUFFERS)
  275. DRM_INFO(" Command Buffers.\n");
  276. if (capabilities & SVGA_CAP_CMD_BUFFERS_2)
  277. DRM_INFO(" Command Buffers 2.\n");
  278. if (capabilities & SVGA_CAP_GBOBJECTS)
  279. DRM_INFO(" Guest Backed Resources.\n");
  280. if (capabilities & SVGA_CAP_DX)
  281. DRM_INFO(" DX Features.\n");
  282. }
  283. /**
  284. * vmw_dummy_query_bo_create - create a bo to hold a dummy query result
  285. *
  286. * @dev_priv: A device private structure.
  287. *
  288. * This function creates a small buffer object that holds the query
  289. * result for dummy queries emitted as query barriers.
  290. * The function will then map the first page and initialize a pending
  291. * occlusion query result structure, Finally it will unmap the buffer.
  292. * No interruptible waits are done within this function.
  293. *
  294. * Returns an error if bo creation or initialization fails.
  295. */
  296. static int vmw_dummy_query_bo_create(struct vmw_private *dev_priv)
  297. {
  298. int ret;
  299. struct vmw_dma_buffer *vbo;
  300. struct ttm_bo_kmap_obj map;
  301. volatile SVGA3dQueryResult *result;
  302. bool dummy;
  303. /*
  304. * Create the vbo as pinned, so that a tryreserve will
  305. * immediately succeed. This is because we're the only
  306. * user of the bo currently.
  307. */
  308. vbo = kzalloc(sizeof(*vbo), GFP_KERNEL);
  309. if (!vbo)
  310. return -ENOMEM;
  311. ret = vmw_dmabuf_init(dev_priv, vbo, PAGE_SIZE,
  312. &vmw_sys_ne_placement, false,
  313. &vmw_dmabuf_bo_free);
  314. if (unlikely(ret != 0))
  315. return ret;
  316. ret = ttm_bo_reserve(&vbo->base, false, true, NULL);
  317. BUG_ON(ret != 0);
  318. vmw_bo_pin_reserved(vbo, true);
  319. ret = ttm_bo_kmap(&vbo->base, 0, 1, &map);
  320. if (likely(ret == 0)) {
  321. result = ttm_kmap_obj_virtual(&map, &dummy);
  322. result->totalSize = sizeof(*result);
  323. result->state = SVGA3D_QUERYSTATE_PENDING;
  324. result->result32 = 0xff;
  325. ttm_bo_kunmap(&map);
  326. }
  327. vmw_bo_pin_reserved(vbo, false);
  328. ttm_bo_unreserve(&vbo->base);
  329. if (unlikely(ret != 0)) {
  330. DRM_ERROR("Dummy query buffer map failed.\n");
  331. vmw_dmabuf_unreference(&vbo);
  332. } else
  333. dev_priv->dummy_query_bo = vbo;
  334. return ret;
  335. }
  336. /**
  337. * vmw_request_device_late - Perform late device setup
  338. *
  339. * @dev_priv: Pointer to device private.
  340. *
  341. * This function performs setup of otables and enables large command
  342. * buffer submission. These tasks are split out to a separate function
  343. * because it reverts vmw_release_device_early and is intended to be used
  344. * by an error path in the hibernation code.
  345. */
  346. static int vmw_request_device_late(struct vmw_private *dev_priv)
  347. {
  348. int ret;
  349. if (dev_priv->has_mob) {
  350. ret = vmw_otables_setup(dev_priv);
  351. if (unlikely(ret != 0)) {
  352. DRM_ERROR("Unable to initialize "
  353. "guest Memory OBjects.\n");
  354. return ret;
  355. }
  356. }
  357. if (dev_priv->cman) {
  358. ret = vmw_cmdbuf_set_pool_size(dev_priv->cman,
  359. 256*4096, 2*4096);
  360. if (ret) {
  361. struct vmw_cmdbuf_man *man = dev_priv->cman;
  362. dev_priv->cman = NULL;
  363. vmw_cmdbuf_man_destroy(man);
  364. }
  365. }
  366. return 0;
  367. }
  368. static int vmw_request_device(struct vmw_private *dev_priv)
  369. {
  370. int ret;
  371. ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
  372. if (unlikely(ret != 0)) {
  373. DRM_ERROR("Unable to initialize FIFO.\n");
  374. return ret;
  375. }
  376. vmw_fence_fifo_up(dev_priv->fman);
  377. dev_priv->cman = vmw_cmdbuf_man_create(dev_priv);
  378. if (IS_ERR(dev_priv->cman)) {
  379. dev_priv->cman = NULL;
  380. dev_priv->has_dx = false;
  381. }
  382. ret = vmw_request_device_late(dev_priv);
  383. if (ret)
  384. goto out_no_mob;
  385. ret = vmw_dummy_query_bo_create(dev_priv);
  386. if (unlikely(ret != 0))
  387. goto out_no_query_bo;
  388. return 0;
  389. out_no_query_bo:
  390. if (dev_priv->cman)
  391. vmw_cmdbuf_remove_pool(dev_priv->cman);
  392. if (dev_priv->has_mob) {
  393. (void) ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB);
  394. vmw_otables_takedown(dev_priv);
  395. }
  396. if (dev_priv->cman)
  397. vmw_cmdbuf_man_destroy(dev_priv->cman);
  398. out_no_mob:
  399. vmw_fence_fifo_down(dev_priv->fman);
  400. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  401. return ret;
  402. }
  403. /**
  404. * vmw_release_device_early - Early part of fifo takedown.
  405. *
  406. * @dev_priv: Pointer to device private struct.
  407. *
  408. * This is the first part of command submission takedown, to be called before
  409. * buffer management is taken down.
  410. */
  411. static void vmw_release_device_early(struct vmw_private *dev_priv)
  412. {
  413. /*
  414. * Previous destructions should've released
  415. * the pinned bo.
  416. */
  417. BUG_ON(dev_priv->pinned_bo != NULL);
  418. vmw_dmabuf_unreference(&dev_priv->dummy_query_bo);
  419. if (dev_priv->cman)
  420. vmw_cmdbuf_remove_pool(dev_priv->cman);
  421. if (dev_priv->has_mob) {
  422. ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB);
  423. vmw_otables_takedown(dev_priv);
  424. }
  425. }
  426. /**
  427. * vmw_release_device_late - Late part of fifo takedown.
  428. *
  429. * @dev_priv: Pointer to device private struct.
  430. *
  431. * This is the last part of the command submission takedown, to be called when
  432. * command submission is no longer needed. It may wait on pending fences.
  433. */
  434. static void vmw_release_device_late(struct vmw_private *dev_priv)
  435. {
  436. vmw_fence_fifo_down(dev_priv->fman);
  437. if (dev_priv->cman)
  438. vmw_cmdbuf_man_destroy(dev_priv->cman);
  439. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  440. }
  441. /**
  442. * Sets the initial_[width|height] fields on the given vmw_private.
  443. *
  444. * It does so by reading SVGA_REG_[WIDTH|HEIGHT] regs and then
  445. * clamping the value to fb_max_[width|height] fields and the
  446. * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
  447. * If the values appear to be invalid, set them to
  448. * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
  449. */
  450. static void vmw_get_initial_size(struct vmw_private *dev_priv)
  451. {
  452. uint32_t width;
  453. uint32_t height;
  454. width = vmw_read(dev_priv, SVGA_REG_WIDTH);
  455. height = vmw_read(dev_priv, SVGA_REG_HEIGHT);
  456. width = max_t(uint32_t, width, VMW_MIN_INITIAL_WIDTH);
  457. height = max_t(uint32_t, height, VMW_MIN_INITIAL_HEIGHT);
  458. if (width > dev_priv->fb_max_width ||
  459. height > dev_priv->fb_max_height) {
  460. /*
  461. * This is a host error and shouldn't occur.
  462. */
  463. width = VMW_MIN_INITIAL_WIDTH;
  464. height = VMW_MIN_INITIAL_HEIGHT;
  465. }
  466. dev_priv->initial_width = width;
  467. dev_priv->initial_height = height;
  468. }
  469. /**
  470. * vmw_dma_select_mode - Determine how DMA mappings should be set up for this
  471. * system.
  472. *
  473. * @dev_priv: Pointer to a struct vmw_private
  474. *
  475. * This functions tries to determine the IOMMU setup and what actions
  476. * need to be taken by the driver to make system pages visible to the
  477. * device.
  478. * If this function decides that DMA is not possible, it returns -EINVAL.
  479. * The driver may then try to disable features of the device that require
  480. * DMA.
  481. */
  482. static int vmw_dma_select_mode(struct vmw_private *dev_priv)
  483. {
  484. static const char *names[vmw_dma_map_max] = {
  485. [vmw_dma_phys] = "Using physical TTM page addresses.",
  486. [vmw_dma_alloc_coherent] = "Using coherent TTM pages.",
  487. [vmw_dma_map_populate] = "Keeping DMA mappings.",
  488. [vmw_dma_map_bind] = "Giving up DMA mappings early."};
  489. #ifdef CONFIG_X86
  490. const struct dma_map_ops *dma_ops = get_dma_ops(dev_priv->dev->dev);
  491. #ifdef CONFIG_INTEL_IOMMU
  492. if (intel_iommu_enabled) {
  493. dev_priv->map_mode = vmw_dma_map_populate;
  494. goto out_fixup;
  495. }
  496. #endif
  497. if (!(vmw_force_iommu || vmw_force_coherent)) {
  498. dev_priv->map_mode = vmw_dma_phys;
  499. DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
  500. return 0;
  501. }
  502. dev_priv->map_mode = vmw_dma_map_populate;
  503. if (dma_ops->sync_single_for_cpu)
  504. dev_priv->map_mode = vmw_dma_alloc_coherent;
  505. #ifdef CONFIG_SWIOTLB
  506. if (swiotlb_nr_tbl() == 0)
  507. dev_priv->map_mode = vmw_dma_map_populate;
  508. #endif
  509. #ifdef CONFIG_INTEL_IOMMU
  510. out_fixup:
  511. #endif
  512. if (dev_priv->map_mode == vmw_dma_map_populate &&
  513. vmw_restrict_iommu)
  514. dev_priv->map_mode = vmw_dma_map_bind;
  515. if (vmw_force_coherent)
  516. dev_priv->map_mode = vmw_dma_alloc_coherent;
  517. #if !defined(CONFIG_SWIOTLB) && !defined(CONFIG_INTEL_IOMMU)
  518. /*
  519. * No coherent page pool
  520. */
  521. if (dev_priv->map_mode == vmw_dma_alloc_coherent)
  522. return -EINVAL;
  523. #endif
  524. #else /* CONFIG_X86 */
  525. dev_priv->map_mode = vmw_dma_map_populate;
  526. #endif /* CONFIG_X86 */
  527. DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
  528. return 0;
  529. }
  530. /**
  531. * vmw_dma_masks - set required page- and dma masks
  532. *
  533. * @dev: Pointer to struct drm-device
  534. *
  535. * With 32-bit we can only handle 32 bit PFNs. Optionally set that
  536. * restriction also for 64-bit systems.
  537. */
  538. #ifdef CONFIG_INTEL_IOMMU
  539. static int vmw_dma_masks(struct vmw_private *dev_priv)
  540. {
  541. struct drm_device *dev = dev_priv->dev;
  542. if (intel_iommu_enabled &&
  543. (sizeof(unsigned long) == 4 || vmw_restrict_dma_mask)) {
  544. DRM_INFO("Restricting DMA addresses to 44 bits.\n");
  545. return dma_set_mask(dev->dev, DMA_BIT_MASK(44));
  546. }
  547. return 0;
  548. }
  549. #else
  550. static int vmw_dma_masks(struct vmw_private *dev_priv)
  551. {
  552. return 0;
  553. }
  554. #endif
  555. static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
  556. {
  557. struct vmw_private *dev_priv;
  558. int ret;
  559. uint32_t svga_id;
  560. enum vmw_res_type i;
  561. bool refuse_dma = false;
  562. char host_log[100] = {0};
  563. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  564. if (unlikely(dev_priv == NULL)) {
  565. DRM_ERROR("Failed allocating a device private struct.\n");
  566. return -ENOMEM;
  567. }
  568. pci_set_master(dev->pdev);
  569. dev_priv->dev = dev;
  570. dev_priv->vmw_chipset = chipset;
  571. dev_priv->last_read_seqno = (uint32_t) -100;
  572. mutex_init(&dev_priv->cmdbuf_mutex);
  573. mutex_init(&dev_priv->release_mutex);
  574. mutex_init(&dev_priv->binding_mutex);
  575. mutex_init(&dev_priv->global_kms_state_mutex);
  576. rwlock_init(&dev_priv->resource_lock);
  577. ttm_lock_init(&dev_priv->reservation_sem);
  578. spin_lock_init(&dev_priv->hw_lock);
  579. spin_lock_init(&dev_priv->waiter_lock);
  580. spin_lock_init(&dev_priv->cap_lock);
  581. spin_lock_init(&dev_priv->svga_lock);
  582. spin_lock_init(&dev_priv->cursor_lock);
  583. for (i = vmw_res_context; i < vmw_res_max; ++i) {
  584. idr_init(&dev_priv->res_idr[i]);
  585. INIT_LIST_HEAD(&dev_priv->res_lru[i]);
  586. }
  587. mutex_init(&dev_priv->init_mutex);
  588. init_waitqueue_head(&dev_priv->fence_queue);
  589. init_waitqueue_head(&dev_priv->fifo_queue);
  590. dev_priv->fence_queue_waiters = 0;
  591. dev_priv->fifo_queue_waiters = 0;
  592. dev_priv->used_memory_size = 0;
  593. dev_priv->io_start = pci_resource_start(dev->pdev, 0);
  594. dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
  595. dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
  596. dev_priv->assume_16bpp = !!vmw_assume_16bpp;
  597. dev_priv->enable_fb = enable_fbdev;
  598. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  599. svga_id = vmw_read(dev_priv, SVGA_REG_ID);
  600. if (svga_id != SVGA_ID_2) {
  601. ret = -ENOSYS;
  602. DRM_ERROR("Unsupported SVGA ID 0x%x\n", svga_id);
  603. goto out_err0;
  604. }
  605. dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
  606. ret = vmw_dma_select_mode(dev_priv);
  607. if (unlikely(ret != 0)) {
  608. DRM_INFO("Restricting capabilities due to IOMMU setup.\n");
  609. refuse_dma = true;
  610. }
  611. dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
  612. dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
  613. dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
  614. dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
  615. vmw_get_initial_size(dev_priv);
  616. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  617. dev_priv->max_gmr_ids =
  618. vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
  619. dev_priv->max_gmr_pages =
  620. vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
  621. dev_priv->memory_size =
  622. vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
  623. dev_priv->memory_size -= dev_priv->vram_size;
  624. } else {
  625. /*
  626. * An arbitrary limit of 512MiB on surface
  627. * memory. But all HWV8 hardware supports GMR2.
  628. */
  629. dev_priv->memory_size = 512*1024*1024;
  630. }
  631. dev_priv->max_mob_pages = 0;
  632. dev_priv->max_mob_size = 0;
  633. if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
  634. uint64_t mem_size =
  635. vmw_read(dev_priv,
  636. SVGA_REG_SUGGESTED_GBOBJECT_MEM_SIZE_KB);
  637. /*
  638. * Workaround for low memory 2D VMs to compensate for the
  639. * allocation taken by fbdev
  640. */
  641. if (!(dev_priv->capabilities & SVGA_CAP_3D))
  642. mem_size *= 2;
  643. dev_priv->max_mob_pages = mem_size * 1024 / PAGE_SIZE;
  644. dev_priv->prim_bb_mem =
  645. vmw_read(dev_priv,
  646. SVGA_REG_MAX_PRIMARY_BOUNDING_BOX_MEM);
  647. dev_priv->max_mob_size =
  648. vmw_read(dev_priv, SVGA_REG_MOB_MAX_SIZE);
  649. dev_priv->stdu_max_width =
  650. vmw_read(dev_priv, SVGA_REG_SCREENTARGET_MAX_WIDTH);
  651. dev_priv->stdu_max_height =
  652. vmw_read(dev_priv, SVGA_REG_SCREENTARGET_MAX_HEIGHT);
  653. vmw_write(dev_priv, SVGA_REG_DEV_CAP,
  654. SVGA3D_DEVCAP_MAX_TEXTURE_WIDTH);
  655. dev_priv->texture_max_width = vmw_read(dev_priv,
  656. SVGA_REG_DEV_CAP);
  657. vmw_write(dev_priv, SVGA_REG_DEV_CAP,
  658. SVGA3D_DEVCAP_MAX_TEXTURE_HEIGHT);
  659. dev_priv->texture_max_height = vmw_read(dev_priv,
  660. SVGA_REG_DEV_CAP);
  661. } else {
  662. dev_priv->texture_max_width = 8192;
  663. dev_priv->texture_max_height = 8192;
  664. dev_priv->prim_bb_mem = dev_priv->vram_size;
  665. }
  666. vmw_print_capabilities(dev_priv->capabilities);
  667. ret = vmw_dma_masks(dev_priv);
  668. if (unlikely(ret != 0))
  669. goto out_err0;
  670. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  671. DRM_INFO("Max GMR ids is %u\n",
  672. (unsigned)dev_priv->max_gmr_ids);
  673. DRM_INFO("Max number of GMR pages is %u\n",
  674. (unsigned)dev_priv->max_gmr_pages);
  675. DRM_INFO("Max dedicated hypervisor surface memory is %u kiB\n",
  676. (unsigned)dev_priv->memory_size / 1024);
  677. }
  678. DRM_INFO("Maximum display memory size is %u kiB\n",
  679. dev_priv->prim_bb_mem / 1024);
  680. DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
  681. dev_priv->vram_start, dev_priv->vram_size / 1024);
  682. DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
  683. dev_priv->mmio_start, dev_priv->mmio_size / 1024);
  684. ret = vmw_ttm_global_init(dev_priv);
  685. if (unlikely(ret != 0))
  686. goto out_err0;
  687. vmw_master_init(&dev_priv->fbdev_master);
  688. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  689. dev_priv->active_master = &dev_priv->fbdev_master;
  690. dev_priv->mmio_virt = memremap(dev_priv->mmio_start,
  691. dev_priv->mmio_size, MEMREMAP_WB);
  692. if (unlikely(dev_priv->mmio_virt == NULL)) {
  693. ret = -ENOMEM;
  694. DRM_ERROR("Failed mapping MMIO.\n");
  695. goto out_err3;
  696. }
  697. /* Need mmio memory to check for fifo pitchlock cap. */
  698. if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
  699. !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
  700. !vmw_fifo_have_pitchlock(dev_priv)) {
  701. ret = -ENOSYS;
  702. DRM_ERROR("Hardware has no pitchlock\n");
  703. goto out_err4;
  704. }
  705. dev_priv->tdev = ttm_object_device_init
  706. (dev_priv->mem_global_ref.object, 12, &vmw_prime_dmabuf_ops);
  707. if (unlikely(dev_priv->tdev == NULL)) {
  708. DRM_ERROR("Unable to initialize TTM object management.\n");
  709. ret = -ENOMEM;
  710. goto out_err4;
  711. }
  712. dev->dev_private = dev_priv;
  713. ret = pci_request_regions(dev->pdev, "vmwgfx probe");
  714. dev_priv->stealth = (ret != 0);
  715. if (dev_priv->stealth) {
  716. /**
  717. * Request at least the mmio PCI resource.
  718. */
  719. DRM_INFO("It appears like vesafb is loaded. "
  720. "Ignore above error if any.\n");
  721. ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
  722. if (unlikely(ret != 0)) {
  723. DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
  724. goto out_no_device;
  725. }
  726. }
  727. if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
  728. ret = drm_irq_install(dev, dev->pdev->irq);
  729. if (ret != 0) {
  730. DRM_ERROR("Failed installing irq: %d\n", ret);
  731. goto out_no_irq;
  732. }
  733. }
  734. dev_priv->fman = vmw_fence_manager_init(dev_priv);
  735. if (unlikely(dev_priv->fman == NULL)) {
  736. ret = -ENOMEM;
  737. goto out_no_fman;
  738. }
  739. ret = ttm_bo_device_init(&dev_priv->bdev,
  740. dev_priv->bo_global_ref.ref.object,
  741. &vmw_bo_driver,
  742. dev->anon_inode->i_mapping,
  743. VMWGFX_FILE_PAGE_OFFSET,
  744. false);
  745. if (unlikely(ret != 0)) {
  746. DRM_ERROR("Failed initializing TTM buffer object driver.\n");
  747. goto out_no_bdev;
  748. }
  749. /*
  750. * Enable VRAM, but initially don't use it until SVGA is enabled and
  751. * unhidden.
  752. */
  753. ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
  754. (dev_priv->vram_size >> PAGE_SHIFT));
  755. if (unlikely(ret != 0)) {
  756. DRM_ERROR("Failed initializing memory manager for VRAM.\n");
  757. goto out_no_vram;
  758. }
  759. dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
  760. dev_priv->has_gmr = true;
  761. if (((dev_priv->capabilities & (SVGA_CAP_GMR | SVGA_CAP_GMR2)) == 0) ||
  762. refuse_dma || ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
  763. VMW_PL_GMR) != 0) {
  764. DRM_INFO("No GMR memory available. "
  765. "Graphics memory resources are very limited.\n");
  766. dev_priv->has_gmr = false;
  767. }
  768. if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
  769. dev_priv->has_mob = true;
  770. if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_MOB,
  771. VMW_PL_MOB) != 0) {
  772. DRM_INFO("No MOB memory available. "
  773. "3D will be disabled.\n");
  774. dev_priv->has_mob = false;
  775. }
  776. }
  777. if (dev_priv->has_mob) {
  778. spin_lock(&dev_priv->cap_lock);
  779. vmw_write(dev_priv, SVGA_REG_DEV_CAP, SVGA3D_DEVCAP_DX);
  780. dev_priv->has_dx = !!vmw_read(dev_priv, SVGA_REG_DEV_CAP);
  781. spin_unlock(&dev_priv->cap_lock);
  782. }
  783. ret = vmw_kms_init(dev_priv);
  784. if (unlikely(ret != 0))
  785. goto out_no_kms;
  786. vmw_overlay_init(dev_priv);
  787. ret = vmw_request_device(dev_priv);
  788. if (ret)
  789. goto out_no_fifo;
  790. DRM_INFO("DX: %s\n", dev_priv->has_dx ? "yes." : "no.");
  791. DRM_INFO("Atomic: %s\n",
  792. (dev->driver->driver_features & DRIVER_ATOMIC) ? "yes" : "no");
  793. snprintf(host_log, sizeof(host_log), "vmwgfx: %s-%s",
  794. VMWGFX_REPO, VMWGFX_GIT_VERSION);
  795. vmw_host_log(host_log);
  796. memset(host_log, 0, sizeof(host_log));
  797. snprintf(host_log, sizeof(host_log), "vmwgfx: Module Version: %d.%d.%d",
  798. VMWGFX_DRIVER_MAJOR, VMWGFX_DRIVER_MINOR,
  799. VMWGFX_DRIVER_PATCHLEVEL);
  800. vmw_host_log(host_log);
  801. if (dev_priv->enable_fb) {
  802. vmw_fifo_resource_inc(dev_priv);
  803. vmw_svga_enable(dev_priv);
  804. vmw_fb_init(dev_priv);
  805. }
  806. dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
  807. register_pm_notifier(&dev_priv->pm_nb);
  808. return 0;
  809. out_no_fifo:
  810. vmw_overlay_close(dev_priv);
  811. vmw_kms_close(dev_priv);
  812. out_no_kms:
  813. if (dev_priv->has_mob)
  814. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
  815. if (dev_priv->has_gmr)
  816. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  817. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  818. out_no_vram:
  819. (void)ttm_bo_device_release(&dev_priv->bdev);
  820. out_no_bdev:
  821. vmw_fence_manager_takedown(dev_priv->fman);
  822. out_no_fman:
  823. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  824. drm_irq_uninstall(dev_priv->dev);
  825. out_no_irq:
  826. if (dev_priv->stealth)
  827. pci_release_region(dev->pdev, 2);
  828. else
  829. pci_release_regions(dev->pdev);
  830. out_no_device:
  831. ttm_object_device_release(&dev_priv->tdev);
  832. out_err4:
  833. memunmap(dev_priv->mmio_virt);
  834. out_err3:
  835. vmw_ttm_global_release(dev_priv);
  836. out_err0:
  837. for (i = vmw_res_context; i < vmw_res_max; ++i)
  838. idr_destroy(&dev_priv->res_idr[i]);
  839. if (dev_priv->ctx.staged_bindings)
  840. vmw_binding_state_free(dev_priv->ctx.staged_bindings);
  841. kfree(dev_priv);
  842. return ret;
  843. }
  844. static void vmw_driver_unload(struct drm_device *dev)
  845. {
  846. struct vmw_private *dev_priv = vmw_priv(dev);
  847. enum vmw_res_type i;
  848. unregister_pm_notifier(&dev_priv->pm_nb);
  849. if (dev_priv->ctx.res_ht_initialized)
  850. drm_ht_remove(&dev_priv->ctx.res_ht);
  851. vfree(dev_priv->ctx.cmd_bounce);
  852. if (dev_priv->enable_fb) {
  853. vmw_fb_off(dev_priv);
  854. vmw_fb_close(dev_priv);
  855. vmw_fifo_resource_dec(dev_priv);
  856. vmw_svga_disable(dev_priv);
  857. }
  858. vmw_kms_close(dev_priv);
  859. vmw_overlay_close(dev_priv);
  860. if (dev_priv->has_gmr)
  861. (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  862. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  863. vmw_release_device_early(dev_priv);
  864. if (dev_priv->has_mob)
  865. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
  866. (void) ttm_bo_device_release(&dev_priv->bdev);
  867. vmw_release_device_late(dev_priv);
  868. vmw_fence_manager_takedown(dev_priv->fman);
  869. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  870. drm_irq_uninstall(dev_priv->dev);
  871. if (dev_priv->stealth)
  872. pci_release_region(dev->pdev, 2);
  873. else
  874. pci_release_regions(dev->pdev);
  875. ttm_object_device_release(&dev_priv->tdev);
  876. memunmap(dev_priv->mmio_virt);
  877. if (dev_priv->ctx.staged_bindings)
  878. vmw_binding_state_free(dev_priv->ctx.staged_bindings);
  879. vmw_ttm_global_release(dev_priv);
  880. for (i = vmw_res_context; i < vmw_res_max; ++i)
  881. idr_destroy(&dev_priv->res_idr[i]);
  882. kfree(dev_priv);
  883. }
  884. static void vmw_postclose(struct drm_device *dev,
  885. struct drm_file *file_priv)
  886. {
  887. struct vmw_fpriv *vmw_fp;
  888. vmw_fp = vmw_fpriv(file_priv);
  889. if (vmw_fp->locked_master) {
  890. struct vmw_master *vmaster =
  891. vmw_master(vmw_fp->locked_master);
  892. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  893. ttm_vt_unlock(&vmaster->lock);
  894. drm_master_put(&vmw_fp->locked_master);
  895. }
  896. ttm_object_file_release(&vmw_fp->tfile);
  897. kfree(vmw_fp);
  898. }
  899. static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  900. {
  901. struct vmw_private *dev_priv = vmw_priv(dev);
  902. struct vmw_fpriv *vmw_fp;
  903. int ret = -ENOMEM;
  904. vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
  905. if (unlikely(vmw_fp == NULL))
  906. return ret;
  907. vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
  908. if (unlikely(vmw_fp->tfile == NULL))
  909. goto out_no_tfile;
  910. file_priv->driver_priv = vmw_fp;
  911. return 0;
  912. out_no_tfile:
  913. kfree(vmw_fp);
  914. return ret;
  915. }
  916. static struct vmw_master *vmw_master_check(struct drm_device *dev,
  917. struct drm_file *file_priv,
  918. unsigned int flags)
  919. {
  920. int ret;
  921. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  922. struct vmw_master *vmaster;
  923. if (!drm_is_primary_client(file_priv) || !(flags & DRM_AUTH))
  924. return NULL;
  925. ret = mutex_lock_interruptible(&dev->master_mutex);
  926. if (unlikely(ret != 0))
  927. return ERR_PTR(-ERESTARTSYS);
  928. if (drm_is_current_master(file_priv)) {
  929. mutex_unlock(&dev->master_mutex);
  930. return NULL;
  931. }
  932. /*
  933. * Check if we were previously master, but now dropped. In that
  934. * case, allow at least render node functionality.
  935. */
  936. if (vmw_fp->locked_master) {
  937. mutex_unlock(&dev->master_mutex);
  938. if (flags & DRM_RENDER_ALLOW)
  939. return NULL;
  940. DRM_ERROR("Dropped master trying to access ioctl that "
  941. "requires authentication.\n");
  942. return ERR_PTR(-EACCES);
  943. }
  944. mutex_unlock(&dev->master_mutex);
  945. /*
  946. * Take the TTM lock. Possibly sleep waiting for the authenticating
  947. * master to become master again, or for a SIGTERM if the
  948. * authenticating master exits.
  949. */
  950. vmaster = vmw_master(file_priv->master);
  951. ret = ttm_read_lock(&vmaster->lock, true);
  952. if (unlikely(ret != 0))
  953. vmaster = ERR_PTR(ret);
  954. return vmaster;
  955. }
  956. static long vmw_generic_ioctl(struct file *filp, unsigned int cmd,
  957. unsigned long arg,
  958. long (*ioctl_func)(struct file *, unsigned int,
  959. unsigned long))
  960. {
  961. struct drm_file *file_priv = filp->private_data;
  962. struct drm_device *dev = file_priv->minor->dev;
  963. unsigned int nr = DRM_IOCTL_NR(cmd);
  964. struct vmw_master *vmaster;
  965. unsigned int flags;
  966. long ret;
  967. /*
  968. * Do extra checking on driver private ioctls.
  969. */
  970. if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
  971. && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
  972. const struct drm_ioctl_desc *ioctl =
  973. &vmw_ioctls[nr - DRM_COMMAND_BASE];
  974. if (nr == DRM_COMMAND_BASE + DRM_VMW_EXECBUF) {
  975. ret = (long) drm_ioctl_permit(ioctl->flags, file_priv);
  976. if (unlikely(ret != 0))
  977. return ret;
  978. if (unlikely((cmd & (IOC_IN | IOC_OUT)) != IOC_IN))
  979. goto out_io_encoding;
  980. return (long) vmw_execbuf_ioctl(dev, arg, file_priv,
  981. _IOC_SIZE(cmd));
  982. } else if (nr == DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT) {
  983. if (!drm_is_current_master(file_priv) &&
  984. !capable(CAP_SYS_ADMIN))
  985. return -EACCES;
  986. }
  987. if (unlikely(ioctl->cmd != cmd))
  988. goto out_io_encoding;
  989. flags = ioctl->flags;
  990. } else if (!drm_ioctl_flags(nr, &flags))
  991. return -EINVAL;
  992. vmaster = vmw_master_check(dev, file_priv, flags);
  993. if (IS_ERR(vmaster)) {
  994. ret = PTR_ERR(vmaster);
  995. if (ret != -ERESTARTSYS)
  996. DRM_INFO("IOCTL ERROR Command %d, Error %ld.\n",
  997. nr, ret);
  998. return ret;
  999. }
  1000. ret = ioctl_func(filp, cmd, arg);
  1001. if (vmaster)
  1002. ttm_read_unlock(&vmaster->lock);
  1003. return ret;
  1004. out_io_encoding:
  1005. DRM_ERROR("Invalid command format, ioctl %d\n",
  1006. nr - DRM_COMMAND_BASE);
  1007. return -EINVAL;
  1008. }
  1009. static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
  1010. unsigned long arg)
  1011. {
  1012. return vmw_generic_ioctl(filp, cmd, arg, &drm_ioctl);
  1013. }
  1014. #ifdef CONFIG_COMPAT
  1015. static long vmw_compat_ioctl(struct file *filp, unsigned int cmd,
  1016. unsigned long arg)
  1017. {
  1018. return vmw_generic_ioctl(filp, cmd, arg, &drm_compat_ioctl);
  1019. }
  1020. #endif
  1021. static void vmw_lastclose(struct drm_device *dev)
  1022. {
  1023. }
  1024. static void vmw_master_init(struct vmw_master *vmaster)
  1025. {
  1026. ttm_lock_init(&vmaster->lock);
  1027. }
  1028. static int vmw_master_create(struct drm_device *dev,
  1029. struct drm_master *master)
  1030. {
  1031. struct vmw_master *vmaster;
  1032. vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
  1033. if (unlikely(vmaster == NULL))
  1034. return -ENOMEM;
  1035. vmw_master_init(vmaster);
  1036. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  1037. master->driver_priv = vmaster;
  1038. return 0;
  1039. }
  1040. static void vmw_master_destroy(struct drm_device *dev,
  1041. struct drm_master *master)
  1042. {
  1043. struct vmw_master *vmaster = vmw_master(master);
  1044. master->driver_priv = NULL;
  1045. kfree(vmaster);
  1046. }
  1047. static int vmw_master_set(struct drm_device *dev,
  1048. struct drm_file *file_priv,
  1049. bool from_open)
  1050. {
  1051. struct vmw_private *dev_priv = vmw_priv(dev);
  1052. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  1053. struct vmw_master *active = dev_priv->active_master;
  1054. struct vmw_master *vmaster = vmw_master(file_priv->master);
  1055. int ret = 0;
  1056. if (active) {
  1057. BUG_ON(active != &dev_priv->fbdev_master);
  1058. ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
  1059. if (unlikely(ret != 0))
  1060. return ret;
  1061. ttm_lock_set_kill(&active->lock, true, SIGTERM);
  1062. dev_priv->active_master = NULL;
  1063. }
  1064. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  1065. if (!from_open) {
  1066. ttm_vt_unlock(&vmaster->lock);
  1067. BUG_ON(vmw_fp->locked_master != file_priv->master);
  1068. drm_master_put(&vmw_fp->locked_master);
  1069. }
  1070. dev_priv->active_master = vmaster;
  1071. drm_sysfs_hotplug_event(dev);
  1072. return 0;
  1073. }
  1074. static void vmw_master_drop(struct drm_device *dev,
  1075. struct drm_file *file_priv)
  1076. {
  1077. struct vmw_private *dev_priv = vmw_priv(dev);
  1078. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  1079. struct vmw_master *vmaster = vmw_master(file_priv->master);
  1080. int ret;
  1081. /**
  1082. * Make sure the master doesn't disappear while we have
  1083. * it locked.
  1084. */
  1085. vmw_fp->locked_master = drm_master_get(file_priv->master);
  1086. ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
  1087. vmw_kms_legacy_hotspot_clear(dev_priv);
  1088. if (unlikely((ret != 0))) {
  1089. DRM_ERROR("Unable to lock TTM at VT switch.\n");
  1090. drm_master_put(&vmw_fp->locked_master);
  1091. }
  1092. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  1093. if (!dev_priv->enable_fb)
  1094. vmw_svga_disable(dev_priv);
  1095. dev_priv->active_master = &dev_priv->fbdev_master;
  1096. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  1097. ttm_vt_unlock(&dev_priv->fbdev_master.lock);
  1098. if (dev_priv->enable_fb)
  1099. vmw_fb_on(dev_priv);
  1100. }
  1101. /**
  1102. * __vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM.
  1103. *
  1104. * @dev_priv: Pointer to device private struct.
  1105. * Needs the reservation sem to be held in non-exclusive mode.
  1106. */
  1107. static void __vmw_svga_enable(struct vmw_private *dev_priv)
  1108. {
  1109. spin_lock(&dev_priv->svga_lock);
  1110. if (!dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
  1111. vmw_write(dev_priv, SVGA_REG_ENABLE, SVGA_REG_ENABLE);
  1112. dev_priv->bdev.man[TTM_PL_VRAM].use_type = true;
  1113. }
  1114. spin_unlock(&dev_priv->svga_lock);
  1115. }
  1116. /**
  1117. * vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM.
  1118. *
  1119. * @dev_priv: Pointer to device private struct.
  1120. */
  1121. void vmw_svga_enable(struct vmw_private *dev_priv)
  1122. {
  1123. (void) ttm_read_lock(&dev_priv->reservation_sem, false);
  1124. __vmw_svga_enable(dev_priv);
  1125. ttm_read_unlock(&dev_priv->reservation_sem);
  1126. }
  1127. /**
  1128. * __vmw_svga_disable - Disable SVGA mode and use of VRAM.
  1129. *
  1130. * @dev_priv: Pointer to device private struct.
  1131. * Needs the reservation sem to be held in exclusive mode.
  1132. * Will not empty VRAM. VRAM must be emptied by caller.
  1133. */
  1134. static void __vmw_svga_disable(struct vmw_private *dev_priv)
  1135. {
  1136. spin_lock(&dev_priv->svga_lock);
  1137. if (dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
  1138. dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
  1139. vmw_write(dev_priv, SVGA_REG_ENABLE,
  1140. SVGA_REG_ENABLE_HIDE |
  1141. SVGA_REG_ENABLE_ENABLE);
  1142. }
  1143. spin_unlock(&dev_priv->svga_lock);
  1144. }
  1145. /**
  1146. * vmw_svga_disable - Disable SVGA_MODE, and use of VRAM. Keep the fifo
  1147. * running.
  1148. *
  1149. * @dev_priv: Pointer to device private struct.
  1150. * Will empty VRAM.
  1151. */
  1152. void vmw_svga_disable(struct vmw_private *dev_priv)
  1153. {
  1154. ttm_write_lock(&dev_priv->reservation_sem, false);
  1155. spin_lock(&dev_priv->svga_lock);
  1156. if (dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
  1157. dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
  1158. spin_unlock(&dev_priv->svga_lock);
  1159. if (ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM))
  1160. DRM_ERROR("Failed evicting VRAM buffers.\n");
  1161. vmw_write(dev_priv, SVGA_REG_ENABLE,
  1162. SVGA_REG_ENABLE_HIDE |
  1163. SVGA_REG_ENABLE_ENABLE);
  1164. } else
  1165. spin_unlock(&dev_priv->svga_lock);
  1166. ttm_write_unlock(&dev_priv->reservation_sem);
  1167. }
  1168. static void vmw_remove(struct pci_dev *pdev)
  1169. {
  1170. struct drm_device *dev = pci_get_drvdata(pdev);
  1171. pci_disable_device(pdev);
  1172. drm_put_dev(dev);
  1173. }
  1174. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  1175. void *ptr)
  1176. {
  1177. struct vmw_private *dev_priv =
  1178. container_of(nb, struct vmw_private, pm_nb);
  1179. switch (val) {
  1180. case PM_HIBERNATION_PREPARE:
  1181. if (dev_priv->enable_fb)
  1182. vmw_fb_off(dev_priv);
  1183. ttm_suspend_lock(&dev_priv->reservation_sem);
  1184. /*
  1185. * This empties VRAM and unbinds all GMR bindings.
  1186. * Buffer contents is moved to swappable memory.
  1187. */
  1188. vmw_execbuf_release_pinned_bo(dev_priv);
  1189. vmw_resource_evict_all(dev_priv);
  1190. vmw_release_device_early(dev_priv);
  1191. ttm_bo_swapout_all(&dev_priv->bdev);
  1192. vmw_fence_fifo_down(dev_priv->fman);
  1193. break;
  1194. case PM_POST_HIBERNATION:
  1195. case PM_POST_RESTORE:
  1196. vmw_fence_fifo_up(dev_priv->fman);
  1197. ttm_suspend_unlock(&dev_priv->reservation_sem);
  1198. if (dev_priv->enable_fb)
  1199. vmw_fb_on(dev_priv);
  1200. break;
  1201. case PM_RESTORE_PREPARE:
  1202. break;
  1203. default:
  1204. break;
  1205. }
  1206. return 0;
  1207. }
  1208. static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  1209. {
  1210. struct drm_device *dev = pci_get_drvdata(pdev);
  1211. struct vmw_private *dev_priv = vmw_priv(dev);
  1212. if (dev_priv->refuse_hibernation)
  1213. return -EBUSY;
  1214. pci_save_state(pdev);
  1215. pci_disable_device(pdev);
  1216. pci_set_power_state(pdev, PCI_D3hot);
  1217. return 0;
  1218. }
  1219. static int vmw_pci_resume(struct pci_dev *pdev)
  1220. {
  1221. pci_set_power_state(pdev, PCI_D0);
  1222. pci_restore_state(pdev);
  1223. return pci_enable_device(pdev);
  1224. }
  1225. static int vmw_pm_suspend(struct device *kdev)
  1226. {
  1227. struct pci_dev *pdev = to_pci_dev(kdev);
  1228. struct pm_message dummy;
  1229. dummy.event = 0;
  1230. return vmw_pci_suspend(pdev, dummy);
  1231. }
  1232. static int vmw_pm_resume(struct device *kdev)
  1233. {
  1234. struct pci_dev *pdev = to_pci_dev(kdev);
  1235. return vmw_pci_resume(pdev);
  1236. }
  1237. static int vmw_pm_freeze(struct device *kdev)
  1238. {
  1239. struct pci_dev *pdev = to_pci_dev(kdev);
  1240. struct drm_device *dev = pci_get_drvdata(pdev);
  1241. struct vmw_private *dev_priv = vmw_priv(dev);
  1242. dev_priv->suspended = true;
  1243. if (dev_priv->enable_fb)
  1244. vmw_fifo_resource_dec(dev_priv);
  1245. if (atomic_read(&dev_priv->num_fifo_resources) != 0) {
  1246. DRM_ERROR("Can't hibernate while 3D resources are active.\n");
  1247. if (dev_priv->enable_fb)
  1248. vmw_fifo_resource_inc(dev_priv);
  1249. WARN_ON(vmw_request_device_late(dev_priv));
  1250. dev_priv->suspended = false;
  1251. return -EBUSY;
  1252. }
  1253. if (dev_priv->enable_fb)
  1254. __vmw_svga_disable(dev_priv);
  1255. vmw_release_device_late(dev_priv);
  1256. return 0;
  1257. }
  1258. static int vmw_pm_restore(struct device *kdev)
  1259. {
  1260. struct pci_dev *pdev = to_pci_dev(kdev);
  1261. struct drm_device *dev = pci_get_drvdata(pdev);
  1262. struct vmw_private *dev_priv = vmw_priv(dev);
  1263. int ret;
  1264. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  1265. (void) vmw_read(dev_priv, SVGA_REG_ID);
  1266. if (dev_priv->enable_fb)
  1267. vmw_fifo_resource_inc(dev_priv);
  1268. ret = vmw_request_device(dev_priv);
  1269. if (ret)
  1270. return ret;
  1271. if (dev_priv->enable_fb)
  1272. __vmw_svga_enable(dev_priv);
  1273. dev_priv->suspended = false;
  1274. return 0;
  1275. }
  1276. static const struct dev_pm_ops vmw_pm_ops = {
  1277. .freeze = vmw_pm_freeze,
  1278. .thaw = vmw_pm_restore,
  1279. .restore = vmw_pm_restore,
  1280. .suspend = vmw_pm_suspend,
  1281. .resume = vmw_pm_resume,
  1282. };
  1283. static const struct file_operations vmwgfx_driver_fops = {
  1284. .owner = THIS_MODULE,
  1285. .open = drm_open,
  1286. .release = drm_release,
  1287. .unlocked_ioctl = vmw_unlocked_ioctl,
  1288. .mmap = vmw_mmap,
  1289. .poll = vmw_fops_poll,
  1290. .read = vmw_fops_read,
  1291. #if defined(CONFIG_COMPAT)
  1292. .compat_ioctl = vmw_compat_ioctl,
  1293. #endif
  1294. .llseek = noop_llseek,
  1295. };
  1296. static struct drm_driver driver = {
  1297. .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
  1298. DRIVER_MODESET | DRIVER_PRIME | DRIVER_RENDER | DRIVER_ATOMIC,
  1299. .load = vmw_driver_load,
  1300. .unload = vmw_driver_unload,
  1301. .lastclose = vmw_lastclose,
  1302. .irq_preinstall = vmw_irq_preinstall,
  1303. .irq_postinstall = vmw_irq_postinstall,
  1304. .irq_uninstall = vmw_irq_uninstall,
  1305. .irq_handler = vmw_irq_handler,
  1306. .get_vblank_counter = vmw_get_vblank_counter,
  1307. .enable_vblank = vmw_enable_vblank,
  1308. .disable_vblank = vmw_disable_vblank,
  1309. .ioctls = vmw_ioctls,
  1310. .num_ioctls = ARRAY_SIZE(vmw_ioctls),
  1311. .master_create = vmw_master_create,
  1312. .master_destroy = vmw_master_destroy,
  1313. .master_set = vmw_master_set,
  1314. .master_drop = vmw_master_drop,
  1315. .open = vmw_driver_open,
  1316. .postclose = vmw_postclose,
  1317. .set_busid = drm_pci_set_busid,
  1318. .dumb_create = vmw_dumb_create,
  1319. .dumb_map_offset = vmw_dumb_map_offset,
  1320. .dumb_destroy = vmw_dumb_destroy,
  1321. .prime_fd_to_handle = vmw_prime_fd_to_handle,
  1322. .prime_handle_to_fd = vmw_prime_handle_to_fd,
  1323. .fops = &vmwgfx_driver_fops,
  1324. .name = VMWGFX_DRIVER_NAME,
  1325. .desc = VMWGFX_DRIVER_DESC,
  1326. .date = VMWGFX_DRIVER_DATE,
  1327. .major = VMWGFX_DRIVER_MAJOR,
  1328. .minor = VMWGFX_DRIVER_MINOR,
  1329. .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
  1330. };
  1331. static struct pci_driver vmw_pci_driver = {
  1332. .name = VMWGFX_DRIVER_NAME,
  1333. .id_table = vmw_pci_id_list,
  1334. .probe = vmw_probe,
  1335. .remove = vmw_remove,
  1336. .driver = {
  1337. .pm = &vmw_pm_ops
  1338. }
  1339. };
  1340. static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1341. {
  1342. return drm_get_pci_dev(pdev, ent, &driver);
  1343. }
  1344. static int __init vmwgfx_init(void)
  1345. {
  1346. int ret;
  1347. if (vgacon_text_force())
  1348. return -EINVAL;
  1349. ret = drm_pci_init(&driver, &vmw_pci_driver);
  1350. if (ret)
  1351. DRM_ERROR("Failed initializing DRM.\n");
  1352. return ret;
  1353. }
  1354. static void __exit vmwgfx_exit(void)
  1355. {
  1356. drm_pci_exit(&driver, &vmw_pci_driver);
  1357. }
  1358. module_init(vmwgfx_init);
  1359. module_exit(vmwgfx_exit);
  1360. MODULE_AUTHOR("VMware Inc. and others");
  1361. MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
  1362. MODULE_LICENSE("GPL and additional rights");
  1363. MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
  1364. __stringify(VMWGFX_DRIVER_MINOR) "."
  1365. __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
  1366. "0");