guest.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198
  1. /*
  2. * Copyright 2015 IBM Corp.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version
  7. * 2 of the License, or (at your option) any later version.
  8. */
  9. #include <linux/spinlock.h>
  10. #include <linux/uaccess.h>
  11. #include <linux/delay.h>
  12. #include "cxl.h"
  13. #include "hcalls.h"
  14. #include "trace.h"
  15. #define CXL_ERROR_DETECTED_EVENT 1
  16. #define CXL_SLOT_RESET_EVENT 2
  17. #define CXL_RESUME_EVENT 3
  18. static void pci_error_handlers(struct cxl_afu *afu,
  19. int bus_error_event,
  20. pci_channel_state_t state)
  21. {
  22. struct pci_dev *afu_dev;
  23. if (afu->phb == NULL)
  24. return;
  25. list_for_each_entry(afu_dev, &afu->phb->bus->devices, bus_list) {
  26. if (!afu_dev->driver)
  27. continue;
  28. switch (bus_error_event) {
  29. case CXL_ERROR_DETECTED_EVENT:
  30. afu_dev->error_state = state;
  31. if (afu_dev->driver->err_handler &&
  32. afu_dev->driver->err_handler->error_detected)
  33. afu_dev->driver->err_handler->error_detected(afu_dev, state);
  34. break;
  35. case CXL_SLOT_RESET_EVENT:
  36. afu_dev->error_state = state;
  37. if (afu_dev->driver->err_handler &&
  38. afu_dev->driver->err_handler->slot_reset)
  39. afu_dev->driver->err_handler->slot_reset(afu_dev);
  40. break;
  41. case CXL_RESUME_EVENT:
  42. if (afu_dev->driver->err_handler &&
  43. afu_dev->driver->err_handler->resume)
  44. afu_dev->driver->err_handler->resume(afu_dev);
  45. break;
  46. }
  47. }
  48. }
  49. static irqreturn_t guest_handle_psl_slice_error(struct cxl_context *ctx, u64 dsisr,
  50. u64 errstat)
  51. {
  52. pr_devel("in %s\n", __func__);
  53. dev_crit(&ctx->afu->dev, "PSL ERROR STATUS: 0x%.16llx\n", errstat);
  54. return cxl_ops->ack_irq(ctx, 0, errstat);
  55. }
  56. static ssize_t guest_collect_vpd(struct cxl *adapter, struct cxl_afu *afu,
  57. void *buf, size_t len)
  58. {
  59. unsigned int entries, mod;
  60. unsigned long **vpd_buf = NULL;
  61. struct sg_list *le;
  62. int rc = 0, i, tocopy;
  63. u64 out = 0;
  64. if (buf == NULL)
  65. return -EINVAL;
  66. /* number of entries in the list */
  67. entries = len / SG_BUFFER_SIZE;
  68. mod = len % SG_BUFFER_SIZE;
  69. if (mod)
  70. entries++;
  71. if (entries > SG_MAX_ENTRIES) {
  72. entries = SG_MAX_ENTRIES;
  73. len = SG_MAX_ENTRIES * SG_BUFFER_SIZE;
  74. mod = 0;
  75. }
  76. vpd_buf = kzalloc(entries * sizeof(unsigned long *), GFP_KERNEL);
  77. if (!vpd_buf)
  78. return -ENOMEM;
  79. le = (struct sg_list *)get_zeroed_page(GFP_KERNEL);
  80. if (!le) {
  81. rc = -ENOMEM;
  82. goto err1;
  83. }
  84. for (i = 0; i < entries; i++) {
  85. vpd_buf[i] = (unsigned long *)get_zeroed_page(GFP_KERNEL);
  86. if (!vpd_buf[i]) {
  87. rc = -ENOMEM;
  88. goto err2;
  89. }
  90. le[i].phys_addr = cpu_to_be64(virt_to_phys(vpd_buf[i]));
  91. le[i].len = cpu_to_be64(SG_BUFFER_SIZE);
  92. if ((i == (entries - 1)) && mod)
  93. le[i].len = cpu_to_be64(mod);
  94. }
  95. if (adapter)
  96. rc = cxl_h_collect_vpd_adapter(adapter->guest->handle,
  97. virt_to_phys(le), entries, &out);
  98. else
  99. rc = cxl_h_collect_vpd(afu->guest->handle, 0,
  100. virt_to_phys(le), entries, &out);
  101. pr_devel("length of available (entries: %i), vpd: %#llx\n",
  102. entries, out);
  103. if (!rc) {
  104. /*
  105. * hcall returns in 'out' the size of available VPDs.
  106. * It fills the buffer with as much data as possible.
  107. */
  108. if (out < len)
  109. len = out;
  110. rc = len;
  111. if (out) {
  112. for (i = 0; i < entries; i++) {
  113. if (len < SG_BUFFER_SIZE)
  114. tocopy = len;
  115. else
  116. tocopy = SG_BUFFER_SIZE;
  117. memcpy(buf, vpd_buf[i], tocopy);
  118. buf += tocopy;
  119. len -= tocopy;
  120. }
  121. }
  122. }
  123. err2:
  124. for (i = 0; i < entries; i++) {
  125. if (vpd_buf[i])
  126. free_page((unsigned long) vpd_buf[i]);
  127. }
  128. free_page((unsigned long) le);
  129. err1:
  130. kfree(vpd_buf);
  131. return rc;
  132. }
  133. static int guest_get_irq_info(struct cxl_context *ctx, struct cxl_irq_info *info)
  134. {
  135. return cxl_h_collect_int_info(ctx->afu->guest->handle, ctx->process_token, info);
  136. }
  137. static irqreturn_t guest_psl_irq(int irq, void *data)
  138. {
  139. struct cxl_context *ctx = data;
  140. struct cxl_irq_info irq_info;
  141. int rc;
  142. pr_devel("%d: received PSL interrupt %i\n", ctx->pe, irq);
  143. rc = guest_get_irq_info(ctx, &irq_info);
  144. if (rc) {
  145. WARN(1, "Unable to get IRQ info: %i\n", rc);
  146. return IRQ_HANDLED;
  147. }
  148. rc = cxl_irq(irq, ctx, &irq_info);
  149. return rc;
  150. }
  151. static int afu_read_error_state(struct cxl_afu *afu, int *state_out)
  152. {
  153. u64 state;
  154. int rc = 0;
  155. rc = cxl_h_read_error_state(afu->guest->handle, &state);
  156. if (!rc) {
  157. WARN_ON(state != H_STATE_NORMAL &&
  158. state != H_STATE_DISABLE &&
  159. state != H_STATE_TEMP_UNAVAILABLE &&
  160. state != H_STATE_PERM_UNAVAILABLE);
  161. *state_out = state & 0xffffffff;
  162. }
  163. return rc;
  164. }
  165. static irqreturn_t guest_slice_irq_err(int irq, void *data)
  166. {
  167. struct cxl_afu *afu = data;
  168. int rc;
  169. u64 serr;
  170. WARN(irq, "CXL SLICE ERROR interrupt %i\n", irq);
  171. rc = cxl_h_get_fn_error_interrupt(afu->guest->handle, &serr);
  172. if (rc) {
  173. dev_crit(&afu->dev, "Couldn't read PSL_SERR_An: %d\n", rc);
  174. return IRQ_HANDLED;
  175. }
  176. dev_crit(&afu->dev, "PSL_SERR_An: 0x%.16llx\n", serr);
  177. rc = cxl_h_ack_fn_error_interrupt(afu->guest->handle, serr);
  178. if (rc)
  179. dev_crit(&afu->dev, "Couldn't ack slice error interrupt: %d\n",
  180. rc);
  181. return IRQ_HANDLED;
  182. }
  183. static int irq_alloc_range(struct cxl *adapter, int len, int *irq)
  184. {
  185. int i, n;
  186. struct irq_avail *cur;
  187. for (i = 0; i < adapter->guest->irq_nranges; i++) {
  188. cur = &adapter->guest->irq_avail[i];
  189. n = bitmap_find_next_zero_area(cur->bitmap, cur->range,
  190. 0, len, 0);
  191. if (n < cur->range) {
  192. bitmap_set(cur->bitmap, n, len);
  193. *irq = cur->offset + n;
  194. pr_devel("guest: allocate IRQs %#x->%#x\n",
  195. *irq, *irq + len - 1);
  196. return 0;
  197. }
  198. }
  199. return -ENOSPC;
  200. }
  201. static int irq_free_range(struct cxl *adapter, int irq, int len)
  202. {
  203. int i, n;
  204. struct irq_avail *cur;
  205. if (len == 0)
  206. return -ENOENT;
  207. for (i = 0; i < adapter->guest->irq_nranges; i++) {
  208. cur = &adapter->guest->irq_avail[i];
  209. if (irq >= cur->offset &&
  210. (irq + len) <= (cur->offset + cur->range)) {
  211. n = irq - cur->offset;
  212. bitmap_clear(cur->bitmap, n, len);
  213. pr_devel("guest: release IRQs %#x->%#x\n",
  214. irq, irq + len - 1);
  215. return 0;
  216. }
  217. }
  218. return -ENOENT;
  219. }
  220. static int guest_reset(struct cxl *adapter)
  221. {
  222. struct cxl_afu *afu = NULL;
  223. int i, rc;
  224. pr_devel("Adapter reset request\n");
  225. for (i = 0; i < adapter->slices; i++) {
  226. if ((afu = adapter->afu[i])) {
  227. pci_error_handlers(afu, CXL_ERROR_DETECTED_EVENT,
  228. pci_channel_io_frozen);
  229. cxl_context_detach_all(afu);
  230. }
  231. }
  232. rc = cxl_h_reset_adapter(adapter->guest->handle);
  233. for (i = 0; i < adapter->slices; i++) {
  234. if (!rc && (afu = adapter->afu[i])) {
  235. pci_error_handlers(afu, CXL_SLOT_RESET_EVENT,
  236. pci_channel_io_normal);
  237. pci_error_handlers(afu, CXL_RESUME_EVENT, 0);
  238. }
  239. }
  240. return rc;
  241. }
  242. static int guest_alloc_one_irq(struct cxl *adapter)
  243. {
  244. int irq;
  245. spin_lock(&adapter->guest->irq_alloc_lock);
  246. if (irq_alloc_range(adapter, 1, &irq))
  247. irq = -ENOSPC;
  248. spin_unlock(&adapter->guest->irq_alloc_lock);
  249. return irq;
  250. }
  251. static void guest_release_one_irq(struct cxl *adapter, int irq)
  252. {
  253. spin_lock(&adapter->guest->irq_alloc_lock);
  254. irq_free_range(adapter, irq, 1);
  255. spin_unlock(&adapter->guest->irq_alloc_lock);
  256. }
  257. static int guest_alloc_irq_ranges(struct cxl_irq_ranges *irqs,
  258. struct cxl *adapter, unsigned int num)
  259. {
  260. int i, try, irq;
  261. memset(irqs, 0, sizeof(struct cxl_irq_ranges));
  262. spin_lock(&adapter->guest->irq_alloc_lock);
  263. for (i = 0; i < CXL_IRQ_RANGES && num; i++) {
  264. try = num;
  265. while (try) {
  266. if (irq_alloc_range(adapter, try, &irq) == 0)
  267. break;
  268. try /= 2;
  269. }
  270. if (!try)
  271. goto error;
  272. irqs->offset[i] = irq;
  273. irqs->range[i] = try;
  274. num -= try;
  275. }
  276. if (num)
  277. goto error;
  278. spin_unlock(&adapter->guest->irq_alloc_lock);
  279. return 0;
  280. error:
  281. for (i = 0; i < CXL_IRQ_RANGES; i++)
  282. irq_free_range(adapter, irqs->offset[i], irqs->range[i]);
  283. spin_unlock(&adapter->guest->irq_alloc_lock);
  284. return -ENOSPC;
  285. }
  286. static void guest_release_irq_ranges(struct cxl_irq_ranges *irqs,
  287. struct cxl *adapter)
  288. {
  289. int i;
  290. spin_lock(&adapter->guest->irq_alloc_lock);
  291. for (i = 0; i < CXL_IRQ_RANGES; i++)
  292. irq_free_range(adapter, irqs->offset[i], irqs->range[i]);
  293. spin_unlock(&adapter->guest->irq_alloc_lock);
  294. }
  295. static int guest_register_serr_irq(struct cxl_afu *afu)
  296. {
  297. afu->err_irq_name = kasprintf(GFP_KERNEL, "cxl-%s-err",
  298. dev_name(&afu->dev));
  299. if (!afu->err_irq_name)
  300. return -ENOMEM;
  301. if (!(afu->serr_virq = cxl_map_irq(afu->adapter, afu->serr_hwirq,
  302. guest_slice_irq_err, afu, afu->err_irq_name))) {
  303. kfree(afu->err_irq_name);
  304. afu->err_irq_name = NULL;
  305. return -ENOMEM;
  306. }
  307. return 0;
  308. }
  309. static void guest_release_serr_irq(struct cxl_afu *afu)
  310. {
  311. cxl_unmap_irq(afu->serr_virq, afu);
  312. cxl_ops->release_one_irq(afu->adapter, afu->serr_hwirq);
  313. kfree(afu->err_irq_name);
  314. }
  315. static int guest_ack_irq(struct cxl_context *ctx, u64 tfc, u64 psl_reset_mask)
  316. {
  317. return cxl_h_control_faults(ctx->afu->guest->handle, ctx->process_token,
  318. tfc >> 32, (psl_reset_mask != 0));
  319. }
  320. static void disable_afu_irqs(struct cxl_context *ctx)
  321. {
  322. irq_hw_number_t hwirq;
  323. unsigned int virq;
  324. int r, i;
  325. pr_devel("Disabling AFU(%d) interrupts\n", ctx->afu->slice);
  326. for (r = 0; r < CXL_IRQ_RANGES; r++) {
  327. hwirq = ctx->irqs.offset[r];
  328. for (i = 0; i < ctx->irqs.range[r]; hwirq++, i++) {
  329. virq = irq_find_mapping(NULL, hwirq);
  330. disable_irq(virq);
  331. }
  332. }
  333. }
  334. static void enable_afu_irqs(struct cxl_context *ctx)
  335. {
  336. irq_hw_number_t hwirq;
  337. unsigned int virq;
  338. int r, i;
  339. pr_devel("Enabling AFU(%d) interrupts\n", ctx->afu->slice);
  340. for (r = 0; r < CXL_IRQ_RANGES; r++) {
  341. hwirq = ctx->irqs.offset[r];
  342. for (i = 0; i < ctx->irqs.range[r]; hwirq++, i++) {
  343. virq = irq_find_mapping(NULL, hwirq);
  344. enable_irq(virq);
  345. }
  346. }
  347. }
  348. static int _guest_afu_cr_readXX(int sz, struct cxl_afu *afu, int cr_idx,
  349. u64 offset, u64 *val)
  350. {
  351. unsigned long cr;
  352. char c;
  353. int rc = 0;
  354. if (afu->crs_len < sz)
  355. return -ENOENT;
  356. if (unlikely(offset >= afu->crs_len))
  357. return -ERANGE;
  358. cr = get_zeroed_page(GFP_KERNEL);
  359. if (!cr)
  360. return -ENOMEM;
  361. rc = cxl_h_get_config(afu->guest->handle, cr_idx, offset,
  362. virt_to_phys((void *)cr), sz);
  363. if (rc)
  364. goto err;
  365. switch (sz) {
  366. case 1:
  367. c = *((char *) cr);
  368. *val = c;
  369. break;
  370. case 2:
  371. *val = in_le16((u16 *)cr);
  372. break;
  373. case 4:
  374. *val = in_le32((unsigned *)cr);
  375. break;
  376. case 8:
  377. *val = in_le64((u64 *)cr);
  378. break;
  379. default:
  380. WARN_ON(1);
  381. }
  382. err:
  383. free_page(cr);
  384. return rc;
  385. }
  386. static int guest_afu_cr_read32(struct cxl_afu *afu, int cr_idx, u64 offset,
  387. u32 *out)
  388. {
  389. int rc;
  390. u64 val;
  391. rc = _guest_afu_cr_readXX(4, afu, cr_idx, offset, &val);
  392. if (!rc)
  393. *out = (u32) val;
  394. return rc;
  395. }
  396. static int guest_afu_cr_read16(struct cxl_afu *afu, int cr_idx, u64 offset,
  397. u16 *out)
  398. {
  399. int rc;
  400. u64 val;
  401. rc = _guest_afu_cr_readXX(2, afu, cr_idx, offset, &val);
  402. if (!rc)
  403. *out = (u16) val;
  404. return rc;
  405. }
  406. static int guest_afu_cr_read8(struct cxl_afu *afu, int cr_idx, u64 offset,
  407. u8 *out)
  408. {
  409. int rc;
  410. u64 val;
  411. rc = _guest_afu_cr_readXX(1, afu, cr_idx, offset, &val);
  412. if (!rc)
  413. *out = (u8) val;
  414. return rc;
  415. }
  416. static int guest_afu_cr_read64(struct cxl_afu *afu, int cr_idx, u64 offset,
  417. u64 *out)
  418. {
  419. return _guest_afu_cr_readXX(8, afu, cr_idx, offset, out);
  420. }
  421. static int guest_afu_cr_write32(struct cxl_afu *afu, int cr, u64 off, u32 in)
  422. {
  423. /* config record is not writable from guest */
  424. return -EPERM;
  425. }
  426. static int guest_afu_cr_write16(struct cxl_afu *afu, int cr, u64 off, u16 in)
  427. {
  428. /* config record is not writable from guest */
  429. return -EPERM;
  430. }
  431. static int guest_afu_cr_write8(struct cxl_afu *afu, int cr, u64 off, u8 in)
  432. {
  433. /* config record is not writable from guest */
  434. return -EPERM;
  435. }
  436. static int attach_afu_directed(struct cxl_context *ctx, u64 wed, u64 amr)
  437. {
  438. struct cxl_process_element_hcall *elem;
  439. struct cxl *adapter = ctx->afu->adapter;
  440. const struct cred *cred;
  441. u32 pid, idx;
  442. int rc, r, i;
  443. u64 mmio_addr, mmio_size;
  444. __be64 flags = 0;
  445. /* Must be 8 byte aligned and cannot cross a 4096 byte boundary */
  446. if (!(elem = (struct cxl_process_element_hcall *)
  447. get_zeroed_page(GFP_KERNEL)))
  448. return -ENOMEM;
  449. elem->version = cpu_to_be64(CXL_PROCESS_ELEMENT_VERSION);
  450. if (ctx->kernel) {
  451. pid = 0;
  452. flags |= CXL_PE_TRANSLATION_ENABLED;
  453. flags |= CXL_PE_PRIVILEGED_PROCESS;
  454. if (mfmsr() & MSR_SF)
  455. flags |= CXL_PE_64_BIT;
  456. } else {
  457. pid = current->pid;
  458. flags |= CXL_PE_PROBLEM_STATE;
  459. flags |= CXL_PE_TRANSLATION_ENABLED;
  460. if (!test_tsk_thread_flag(current, TIF_32BIT))
  461. flags |= CXL_PE_64_BIT;
  462. cred = get_current_cred();
  463. if (uid_eq(cred->euid, GLOBAL_ROOT_UID))
  464. flags |= CXL_PE_PRIVILEGED_PROCESS;
  465. put_cred(cred);
  466. }
  467. elem->flags = cpu_to_be64(flags);
  468. elem->common.tid = cpu_to_be32(0); /* Unused */
  469. elem->common.pid = cpu_to_be32(pid);
  470. elem->common.csrp = cpu_to_be64(0); /* disable */
  471. elem->common.aurp0 = cpu_to_be64(0); /* disable */
  472. elem->common.aurp1 = cpu_to_be64(0); /* disable */
  473. cxl_prefault(ctx, wed);
  474. elem->common.sstp0 = cpu_to_be64(ctx->sstp0);
  475. elem->common.sstp1 = cpu_to_be64(ctx->sstp1);
  476. /*
  477. * Ensure we have at least one interrupt allocated to take faults for
  478. * kernel contexts that may not have allocated any AFU IRQs at all:
  479. */
  480. if (ctx->irqs.range[0] == 0) {
  481. rc = afu_register_irqs(ctx, 0);
  482. if (rc)
  483. goto out_free;
  484. }
  485. for (r = 0; r < CXL_IRQ_RANGES; r++) {
  486. for (i = 0; i < ctx->irqs.range[r]; i++) {
  487. if (r == 0 && i == 0) {
  488. elem->pslVirtualIsn = cpu_to_be32(ctx->irqs.offset[0]);
  489. } else {
  490. idx = ctx->irqs.offset[r] + i - adapter->guest->irq_base_offset;
  491. elem->applicationVirtualIsnBitmap[idx / 8] |= 0x80 >> (idx % 8);
  492. }
  493. }
  494. }
  495. elem->common.amr = cpu_to_be64(amr);
  496. elem->common.wed = cpu_to_be64(wed);
  497. disable_afu_irqs(ctx);
  498. rc = cxl_h_attach_process(ctx->afu->guest->handle, elem,
  499. &ctx->process_token, &mmio_addr, &mmio_size);
  500. if (rc == H_SUCCESS) {
  501. if (ctx->master || !ctx->afu->pp_psa) {
  502. ctx->psn_phys = ctx->afu->psn_phys;
  503. ctx->psn_size = ctx->afu->adapter->ps_size;
  504. } else {
  505. ctx->psn_phys = mmio_addr;
  506. ctx->psn_size = mmio_size;
  507. }
  508. if (ctx->afu->pp_psa && mmio_size &&
  509. ctx->afu->pp_size == 0) {
  510. /*
  511. * There's no property in the device tree to read the
  512. * pp_size. We only find out at the 1st attach.
  513. * Compared to bare-metal, it is too late and we
  514. * should really lock here. However, on powerVM,
  515. * pp_size is really only used to display in /sys.
  516. * Being discussed with pHyp for their next release.
  517. */
  518. ctx->afu->pp_size = mmio_size;
  519. }
  520. /* from PAPR: process element is bytes 4-7 of process token */
  521. ctx->external_pe = ctx->process_token & 0xFFFFFFFF;
  522. pr_devel("CXL pe=%i is known as %i for pHyp, mmio_size=%#llx",
  523. ctx->pe, ctx->external_pe, ctx->psn_size);
  524. ctx->pe_inserted = true;
  525. enable_afu_irqs(ctx);
  526. }
  527. out_free:
  528. free_page((u64)elem);
  529. return rc;
  530. }
  531. static int guest_attach_process(struct cxl_context *ctx, bool kernel, u64 wed, u64 amr)
  532. {
  533. pr_devel("in %s\n", __func__);
  534. if (ctx->real_mode)
  535. return -EPERM;
  536. ctx->kernel = kernel;
  537. if (ctx->afu->current_mode == CXL_MODE_DIRECTED)
  538. return attach_afu_directed(ctx, wed, amr);
  539. /* dedicated mode not supported on FW840 */
  540. return -EINVAL;
  541. }
  542. static int detach_afu_directed(struct cxl_context *ctx)
  543. {
  544. if (!ctx->pe_inserted)
  545. return 0;
  546. if (cxl_h_detach_process(ctx->afu->guest->handle, ctx->process_token))
  547. return -1;
  548. return 0;
  549. }
  550. static int guest_detach_process(struct cxl_context *ctx)
  551. {
  552. pr_devel("in %s\n", __func__);
  553. trace_cxl_detach(ctx);
  554. if (!cxl_ops->link_ok(ctx->afu->adapter, ctx->afu))
  555. return -EIO;
  556. if (ctx->afu->current_mode == CXL_MODE_DIRECTED)
  557. return detach_afu_directed(ctx);
  558. return -EINVAL;
  559. }
  560. static void guest_release_afu(struct device *dev)
  561. {
  562. struct cxl_afu *afu = to_cxl_afu(dev);
  563. pr_devel("%s\n", __func__);
  564. idr_destroy(&afu->contexts_idr);
  565. kfree(afu->guest);
  566. kfree(afu);
  567. }
  568. ssize_t cxl_guest_read_afu_vpd(struct cxl_afu *afu, void *buf, size_t len)
  569. {
  570. return guest_collect_vpd(NULL, afu, buf, len);
  571. }
  572. #define ERR_BUFF_MAX_COPY_SIZE PAGE_SIZE
  573. static ssize_t guest_afu_read_err_buffer(struct cxl_afu *afu, char *buf,
  574. loff_t off, size_t count)
  575. {
  576. void *tbuf = NULL;
  577. int rc = 0;
  578. tbuf = (void *) get_zeroed_page(GFP_KERNEL);
  579. if (!tbuf)
  580. return -ENOMEM;
  581. rc = cxl_h_get_afu_err(afu->guest->handle,
  582. off & 0x7,
  583. virt_to_phys(tbuf),
  584. count);
  585. if (rc)
  586. goto err;
  587. if (count > ERR_BUFF_MAX_COPY_SIZE)
  588. count = ERR_BUFF_MAX_COPY_SIZE - (off & 0x7);
  589. memcpy(buf, tbuf, count);
  590. err:
  591. free_page((u64)tbuf);
  592. return rc;
  593. }
  594. static int guest_afu_check_and_enable(struct cxl_afu *afu)
  595. {
  596. return 0;
  597. }
  598. static bool guest_support_attributes(const char *attr_name,
  599. enum cxl_attrs type)
  600. {
  601. switch (type) {
  602. case CXL_ADAPTER_ATTRS:
  603. if ((strcmp(attr_name, "base_image") == 0) ||
  604. (strcmp(attr_name, "load_image_on_perst") == 0) ||
  605. (strcmp(attr_name, "perst_reloads_same_image") == 0) ||
  606. (strcmp(attr_name, "image_loaded") == 0))
  607. return false;
  608. break;
  609. case CXL_AFU_MASTER_ATTRS:
  610. if ((strcmp(attr_name, "pp_mmio_off") == 0))
  611. return false;
  612. break;
  613. case CXL_AFU_ATTRS:
  614. break;
  615. default:
  616. break;
  617. }
  618. return true;
  619. }
  620. static int activate_afu_directed(struct cxl_afu *afu)
  621. {
  622. int rc;
  623. dev_info(&afu->dev, "Activating AFU(%d) directed mode\n", afu->slice);
  624. afu->current_mode = CXL_MODE_DIRECTED;
  625. afu->num_procs = afu->max_procs_virtualised;
  626. if ((rc = cxl_chardev_m_afu_add(afu)))
  627. return rc;
  628. if ((rc = cxl_sysfs_afu_m_add(afu)))
  629. goto err;
  630. if ((rc = cxl_chardev_s_afu_add(afu)))
  631. goto err1;
  632. return 0;
  633. err1:
  634. cxl_sysfs_afu_m_remove(afu);
  635. err:
  636. cxl_chardev_afu_remove(afu);
  637. return rc;
  638. }
  639. static int guest_afu_activate_mode(struct cxl_afu *afu, int mode)
  640. {
  641. if (!mode)
  642. return 0;
  643. if (!(mode & afu->modes_supported))
  644. return -EINVAL;
  645. if (mode == CXL_MODE_DIRECTED)
  646. return activate_afu_directed(afu);
  647. if (mode == CXL_MODE_DEDICATED)
  648. dev_err(&afu->dev, "Dedicated mode not supported\n");
  649. return -EINVAL;
  650. }
  651. static int deactivate_afu_directed(struct cxl_afu *afu)
  652. {
  653. dev_info(&afu->dev, "Deactivating AFU(%d) directed mode\n", afu->slice);
  654. afu->current_mode = 0;
  655. afu->num_procs = 0;
  656. cxl_sysfs_afu_m_remove(afu);
  657. cxl_chardev_afu_remove(afu);
  658. cxl_ops->afu_reset(afu);
  659. return 0;
  660. }
  661. static int guest_afu_deactivate_mode(struct cxl_afu *afu, int mode)
  662. {
  663. if (!mode)
  664. return 0;
  665. if (!(mode & afu->modes_supported))
  666. return -EINVAL;
  667. if (mode == CXL_MODE_DIRECTED)
  668. return deactivate_afu_directed(afu);
  669. return 0;
  670. }
  671. static int guest_afu_reset(struct cxl_afu *afu)
  672. {
  673. pr_devel("AFU(%d) reset request\n", afu->slice);
  674. return cxl_h_reset_afu(afu->guest->handle);
  675. }
  676. static int guest_map_slice_regs(struct cxl_afu *afu)
  677. {
  678. if (!(afu->p2n_mmio = ioremap(afu->guest->p2n_phys, afu->guest->p2n_size))) {
  679. dev_err(&afu->dev, "Error mapping AFU(%d) MMIO regions\n",
  680. afu->slice);
  681. return -ENOMEM;
  682. }
  683. return 0;
  684. }
  685. static void guest_unmap_slice_regs(struct cxl_afu *afu)
  686. {
  687. if (afu->p2n_mmio)
  688. iounmap(afu->p2n_mmio);
  689. }
  690. static int afu_update_state(struct cxl_afu *afu)
  691. {
  692. int rc, cur_state;
  693. rc = afu_read_error_state(afu, &cur_state);
  694. if (rc)
  695. return rc;
  696. if (afu->guest->previous_state == cur_state)
  697. return 0;
  698. pr_devel("AFU(%d) update state to %#x\n", afu->slice, cur_state);
  699. switch (cur_state) {
  700. case H_STATE_NORMAL:
  701. afu->guest->previous_state = cur_state;
  702. rc = 1;
  703. break;
  704. case H_STATE_DISABLE:
  705. pci_error_handlers(afu, CXL_ERROR_DETECTED_EVENT,
  706. pci_channel_io_frozen);
  707. cxl_context_detach_all(afu);
  708. if ((rc = cxl_ops->afu_reset(afu)))
  709. pr_devel("reset hcall failed %d\n", rc);
  710. rc = afu_read_error_state(afu, &cur_state);
  711. if (!rc && cur_state == H_STATE_NORMAL) {
  712. pci_error_handlers(afu, CXL_SLOT_RESET_EVENT,
  713. pci_channel_io_normal);
  714. pci_error_handlers(afu, CXL_RESUME_EVENT, 0);
  715. rc = 1;
  716. }
  717. afu->guest->previous_state = 0;
  718. break;
  719. case H_STATE_TEMP_UNAVAILABLE:
  720. afu->guest->previous_state = cur_state;
  721. break;
  722. case H_STATE_PERM_UNAVAILABLE:
  723. dev_err(&afu->dev, "AFU is in permanent error state\n");
  724. pci_error_handlers(afu, CXL_ERROR_DETECTED_EVENT,
  725. pci_channel_io_perm_failure);
  726. afu->guest->previous_state = cur_state;
  727. break;
  728. default:
  729. pr_err("Unexpected AFU(%d) error state: %#x\n",
  730. afu->slice, cur_state);
  731. return -EINVAL;
  732. }
  733. return rc;
  734. }
  735. static int afu_do_recovery(struct cxl_afu *afu)
  736. {
  737. int rc;
  738. /* many threads can arrive here, in case of detach_all for example.
  739. * Only one needs to drive the recovery
  740. */
  741. if (mutex_trylock(&afu->guest->recovery_lock)) {
  742. rc = afu_update_state(afu);
  743. mutex_unlock(&afu->guest->recovery_lock);
  744. return rc;
  745. }
  746. return 0;
  747. }
  748. static bool guest_link_ok(struct cxl *cxl, struct cxl_afu *afu)
  749. {
  750. int state;
  751. if (afu) {
  752. if (afu_read_error_state(afu, &state) ||
  753. state != H_STATE_NORMAL) {
  754. if (afu_do_recovery(afu) > 0) {
  755. /* check again in case we've just fixed it */
  756. if (!afu_read_error_state(afu, &state) &&
  757. state == H_STATE_NORMAL)
  758. return true;
  759. }
  760. return false;
  761. }
  762. }
  763. return true;
  764. }
  765. static int afu_properties_look_ok(struct cxl_afu *afu)
  766. {
  767. if (afu->pp_irqs < 0) {
  768. dev_err(&afu->dev, "Unexpected per-process minimum interrupt value\n");
  769. return -EINVAL;
  770. }
  771. if (afu->max_procs_virtualised < 1) {
  772. dev_err(&afu->dev, "Unexpected max number of processes virtualised value\n");
  773. return -EINVAL;
  774. }
  775. if (afu->crs_len < 0) {
  776. dev_err(&afu->dev, "Unexpected configuration record size value\n");
  777. return -EINVAL;
  778. }
  779. return 0;
  780. }
  781. int cxl_guest_init_afu(struct cxl *adapter, int slice, struct device_node *afu_np)
  782. {
  783. struct cxl_afu *afu;
  784. bool free = true;
  785. int rc;
  786. pr_devel("in %s - AFU(%d)\n", __func__, slice);
  787. if (!(afu = cxl_alloc_afu(adapter, slice)))
  788. return -ENOMEM;
  789. if (!(afu->guest = kzalloc(sizeof(struct cxl_afu_guest), GFP_KERNEL))) {
  790. kfree(afu);
  791. return -ENOMEM;
  792. }
  793. mutex_init(&afu->guest->recovery_lock);
  794. if ((rc = dev_set_name(&afu->dev, "afu%i.%i",
  795. adapter->adapter_num,
  796. slice)))
  797. goto err1;
  798. adapter->slices++;
  799. if ((rc = cxl_of_read_afu_handle(afu, afu_np)))
  800. goto err1;
  801. if ((rc = cxl_ops->afu_reset(afu)))
  802. goto err1;
  803. if ((rc = cxl_of_read_afu_properties(afu, afu_np)))
  804. goto err1;
  805. if ((rc = afu_properties_look_ok(afu)))
  806. goto err1;
  807. if ((rc = guest_map_slice_regs(afu)))
  808. goto err1;
  809. if ((rc = guest_register_serr_irq(afu)))
  810. goto err2;
  811. /*
  812. * After we call this function we must not free the afu directly, even
  813. * if it returns an error!
  814. */
  815. if ((rc = cxl_register_afu(afu)))
  816. goto err_put1;
  817. if ((rc = cxl_sysfs_afu_add(afu)))
  818. goto err_put1;
  819. /*
  820. * pHyp doesn't expose the programming models supported by the
  821. * AFU. pHyp currently only supports directed mode. If it adds
  822. * dedicated mode later, this version of cxl has no way to
  823. * detect it. So we'll initialize the driver, but the first
  824. * attach will fail.
  825. * Being discussed with pHyp to do better (likely new property)
  826. */
  827. if (afu->max_procs_virtualised == 1)
  828. afu->modes_supported = CXL_MODE_DEDICATED;
  829. else
  830. afu->modes_supported = CXL_MODE_DIRECTED;
  831. if ((rc = cxl_afu_select_best_mode(afu)))
  832. goto err_put2;
  833. adapter->afu[afu->slice] = afu;
  834. afu->enabled = true;
  835. if ((rc = cxl_pci_vphb_add(afu)))
  836. dev_info(&afu->dev, "Can't register vPHB\n");
  837. return 0;
  838. err_put2:
  839. cxl_sysfs_afu_remove(afu);
  840. err_put1:
  841. device_unregister(&afu->dev);
  842. free = false;
  843. guest_release_serr_irq(afu);
  844. err2:
  845. guest_unmap_slice_regs(afu);
  846. err1:
  847. if (free) {
  848. kfree(afu->guest);
  849. kfree(afu);
  850. }
  851. return rc;
  852. }
  853. void cxl_guest_remove_afu(struct cxl_afu *afu)
  854. {
  855. pr_devel("in %s - AFU(%d)\n", __func__, afu->slice);
  856. if (!afu)
  857. return;
  858. cxl_pci_vphb_remove(afu);
  859. cxl_sysfs_afu_remove(afu);
  860. spin_lock(&afu->adapter->afu_list_lock);
  861. afu->adapter->afu[afu->slice] = NULL;
  862. spin_unlock(&afu->adapter->afu_list_lock);
  863. cxl_context_detach_all(afu);
  864. cxl_ops->afu_deactivate_mode(afu, afu->current_mode);
  865. guest_release_serr_irq(afu);
  866. guest_unmap_slice_regs(afu);
  867. device_unregister(&afu->dev);
  868. }
  869. static void free_adapter(struct cxl *adapter)
  870. {
  871. struct irq_avail *cur;
  872. int i;
  873. if (adapter->guest->irq_avail) {
  874. for (i = 0; i < adapter->guest->irq_nranges; i++) {
  875. cur = &adapter->guest->irq_avail[i];
  876. kfree(cur->bitmap);
  877. }
  878. kfree(adapter->guest->irq_avail);
  879. }
  880. kfree(adapter->guest->status);
  881. cxl_remove_adapter_nr(adapter);
  882. kfree(adapter->guest);
  883. kfree(adapter);
  884. }
  885. static int properties_look_ok(struct cxl *adapter)
  886. {
  887. /* The absence of this property means that the operational
  888. * status is unknown or okay
  889. */
  890. if (strlen(adapter->guest->status) &&
  891. strcmp(adapter->guest->status, "okay")) {
  892. pr_err("ABORTING:Bad operational status of the device\n");
  893. return -EINVAL;
  894. }
  895. return 0;
  896. }
  897. ssize_t cxl_guest_read_adapter_vpd(struct cxl *adapter, void *buf, size_t len)
  898. {
  899. return guest_collect_vpd(adapter, NULL, buf, len);
  900. }
  901. void cxl_guest_remove_adapter(struct cxl *adapter)
  902. {
  903. pr_devel("in %s\n", __func__);
  904. cxl_sysfs_adapter_remove(adapter);
  905. cxl_guest_remove_chardev(adapter);
  906. device_unregister(&adapter->dev);
  907. }
  908. static void release_adapter(struct device *dev)
  909. {
  910. free_adapter(to_cxl_adapter(dev));
  911. }
  912. struct cxl *cxl_guest_init_adapter(struct device_node *np, struct platform_device *pdev)
  913. {
  914. struct cxl *adapter;
  915. bool free = true;
  916. int rc;
  917. if (!(adapter = cxl_alloc_adapter()))
  918. return ERR_PTR(-ENOMEM);
  919. if (!(adapter->guest = kzalloc(sizeof(struct cxl_guest), GFP_KERNEL))) {
  920. free_adapter(adapter);
  921. return ERR_PTR(-ENOMEM);
  922. }
  923. adapter->slices = 0;
  924. adapter->guest->pdev = pdev;
  925. adapter->dev.parent = &pdev->dev;
  926. adapter->dev.release = release_adapter;
  927. dev_set_drvdata(&pdev->dev, adapter);
  928. /*
  929. * Hypervisor controls PSL timebase initialization (p1 register).
  930. * On FW840, PSL is initialized.
  931. */
  932. adapter->psl_timebase_synced = true;
  933. if ((rc = cxl_of_read_adapter_handle(adapter, np)))
  934. goto err1;
  935. if ((rc = cxl_of_read_adapter_properties(adapter, np)))
  936. goto err1;
  937. if ((rc = properties_look_ok(adapter)))
  938. goto err1;
  939. if ((rc = cxl_guest_add_chardev(adapter)))
  940. goto err1;
  941. /*
  942. * After we call this function we must not free the adapter directly,
  943. * even if it returns an error!
  944. */
  945. if ((rc = cxl_register_adapter(adapter)))
  946. goto err_put1;
  947. if ((rc = cxl_sysfs_adapter_add(adapter)))
  948. goto err_put1;
  949. return adapter;
  950. err_put1:
  951. device_unregister(&adapter->dev);
  952. free = false;
  953. cxl_guest_remove_chardev(adapter);
  954. err1:
  955. if (free)
  956. free_adapter(adapter);
  957. return ERR_PTR(rc);
  958. }
  959. void cxl_guest_reload_module(struct cxl *adapter)
  960. {
  961. struct platform_device *pdev;
  962. pdev = adapter->guest->pdev;
  963. cxl_guest_remove_adapter(adapter);
  964. cxl_of_probe(pdev);
  965. }
  966. const struct cxl_backend_ops cxl_guest_ops = {
  967. .module = THIS_MODULE,
  968. .adapter_reset = guest_reset,
  969. .alloc_one_irq = guest_alloc_one_irq,
  970. .release_one_irq = guest_release_one_irq,
  971. .alloc_irq_ranges = guest_alloc_irq_ranges,
  972. .release_irq_ranges = guest_release_irq_ranges,
  973. .setup_irq = NULL,
  974. .handle_psl_slice_error = guest_handle_psl_slice_error,
  975. .psl_interrupt = guest_psl_irq,
  976. .ack_irq = guest_ack_irq,
  977. .attach_process = guest_attach_process,
  978. .detach_process = guest_detach_process,
  979. .support_attributes = guest_support_attributes,
  980. .link_ok = guest_link_ok,
  981. .release_afu = guest_release_afu,
  982. .afu_read_err_buffer = guest_afu_read_err_buffer,
  983. .afu_check_and_enable = guest_afu_check_and_enable,
  984. .afu_activate_mode = guest_afu_activate_mode,
  985. .afu_deactivate_mode = guest_afu_deactivate_mode,
  986. .afu_reset = guest_afu_reset,
  987. .afu_cr_read8 = guest_afu_cr_read8,
  988. .afu_cr_read16 = guest_afu_cr_read16,
  989. .afu_cr_read32 = guest_afu_cr_read32,
  990. .afu_cr_read64 = guest_afu_cr_read64,
  991. .afu_cr_write8 = guest_afu_cr_write8,
  992. .afu_cr_write16 = guest_afu_cr_write16,
  993. .afu_cr_write32 = guest_afu_cr_write32,
  994. .read_adapter_vpd = cxl_guest_read_adapter_vpd,
  995. };