amdgpu_queue_mgr.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287
  1. /*
  2. * Copyright 2017 Valve Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Andres Rodriguez
  23. */
  24. #include "amdgpu.h"
  25. #include "amdgpu_ring.h"
  26. static int amdgpu_queue_mapper_init(struct amdgpu_queue_mapper *mapper,
  27. int hw_ip)
  28. {
  29. if (!mapper)
  30. return -EINVAL;
  31. if (hw_ip > AMDGPU_MAX_IP_NUM)
  32. return -EINVAL;
  33. mapper->hw_ip = hw_ip;
  34. mutex_init(&mapper->lock);
  35. memset(mapper->queue_map, 0, sizeof(mapper->queue_map));
  36. return 0;
  37. }
  38. static struct amdgpu_ring *amdgpu_get_cached_map(struct amdgpu_queue_mapper *mapper,
  39. int ring)
  40. {
  41. return mapper->queue_map[ring];
  42. }
  43. static int amdgpu_update_cached_map(struct amdgpu_queue_mapper *mapper,
  44. int ring, struct amdgpu_ring *pring)
  45. {
  46. if (WARN_ON(mapper->queue_map[ring])) {
  47. DRM_ERROR("Un-expected ring re-map\n");
  48. return -EINVAL;
  49. }
  50. mapper->queue_map[ring] = pring;
  51. return 0;
  52. }
  53. static int amdgpu_identity_map(struct amdgpu_device *adev,
  54. struct amdgpu_queue_mapper *mapper,
  55. int ring,
  56. struct amdgpu_ring **out_ring)
  57. {
  58. switch (mapper->hw_ip) {
  59. case AMDGPU_HW_IP_GFX:
  60. *out_ring = &adev->gfx.gfx_ring[ring];
  61. break;
  62. case AMDGPU_HW_IP_COMPUTE:
  63. *out_ring = &adev->gfx.compute_ring[ring];
  64. break;
  65. case AMDGPU_HW_IP_DMA:
  66. *out_ring = &adev->sdma.instance[ring].ring;
  67. break;
  68. case AMDGPU_HW_IP_UVD:
  69. *out_ring = &adev->uvd.ring;
  70. break;
  71. case AMDGPU_HW_IP_VCE:
  72. *out_ring = &adev->vce.ring[ring];
  73. break;
  74. case AMDGPU_HW_IP_UVD_ENC:
  75. *out_ring = &adev->uvd.ring_enc[ring];
  76. break;
  77. case AMDGPU_HW_IP_VCN_DEC:
  78. *out_ring = &adev->vcn.ring_dec;
  79. break;
  80. case AMDGPU_HW_IP_VCN_ENC:
  81. *out_ring = &adev->vcn.ring_enc[ring];
  82. break;
  83. default:
  84. *out_ring = NULL;
  85. DRM_ERROR("unknown HW IP type: %d\n", mapper->hw_ip);
  86. return -EINVAL;
  87. }
  88. return amdgpu_update_cached_map(mapper, ring, *out_ring);
  89. }
  90. static enum amdgpu_ring_type amdgpu_hw_ip_to_ring_type(int hw_ip)
  91. {
  92. switch (hw_ip) {
  93. case AMDGPU_HW_IP_GFX:
  94. return AMDGPU_RING_TYPE_GFX;
  95. case AMDGPU_HW_IP_COMPUTE:
  96. return AMDGPU_RING_TYPE_COMPUTE;
  97. case AMDGPU_HW_IP_DMA:
  98. return AMDGPU_RING_TYPE_SDMA;
  99. case AMDGPU_HW_IP_UVD:
  100. return AMDGPU_RING_TYPE_UVD;
  101. case AMDGPU_HW_IP_VCE:
  102. return AMDGPU_RING_TYPE_VCE;
  103. default:
  104. DRM_ERROR("Invalid HW IP specified %d\n", hw_ip);
  105. return -1;
  106. }
  107. }
  108. static int amdgpu_lru_map(struct amdgpu_device *adev,
  109. struct amdgpu_queue_mapper *mapper,
  110. int user_ring,
  111. struct amdgpu_ring **out_ring)
  112. {
  113. int r;
  114. int ring_type = amdgpu_hw_ip_to_ring_type(mapper->hw_ip);
  115. r = amdgpu_ring_lru_get(adev, ring_type, out_ring);
  116. if (r)
  117. return r;
  118. return amdgpu_update_cached_map(mapper, user_ring, *out_ring);
  119. }
  120. /**
  121. * amdgpu_queue_mgr_init - init an amdgpu_queue_mgr struct
  122. *
  123. * @adev: amdgpu_device pointer
  124. * @mgr: amdgpu_queue_mgr structure holding queue information
  125. *
  126. * Initialize the the selected @mgr (all asics).
  127. *
  128. * Returns 0 on success, error on failure.
  129. */
  130. int amdgpu_queue_mgr_init(struct amdgpu_device *adev,
  131. struct amdgpu_queue_mgr *mgr)
  132. {
  133. int i, r;
  134. if (!adev || !mgr)
  135. return -EINVAL;
  136. memset(mgr, 0, sizeof(*mgr));
  137. for (i = 0; i < AMDGPU_MAX_IP_NUM; ++i) {
  138. r = amdgpu_queue_mapper_init(&mgr->mapper[i], i);
  139. if (r)
  140. return r;
  141. }
  142. return 0;
  143. }
  144. /**
  145. * amdgpu_queue_mgr_fini - de-initialize an amdgpu_queue_mgr struct
  146. *
  147. * @adev: amdgpu_device pointer
  148. * @mgr: amdgpu_queue_mgr structure holding queue information
  149. *
  150. * De-initialize the the selected @mgr (all asics).
  151. *
  152. * Returns 0 on success, error on failure.
  153. */
  154. int amdgpu_queue_mgr_fini(struct amdgpu_device *adev,
  155. struct amdgpu_queue_mgr *mgr)
  156. {
  157. return 0;
  158. }
  159. /**
  160. * amdgpu_queue_mgr_map - Map a userspace ring id to an amdgpu_ring
  161. *
  162. * @adev: amdgpu_device pointer
  163. * @mgr: amdgpu_queue_mgr structure holding queue information
  164. * @hw_ip: HW IP enum
  165. * @instance: HW instance
  166. * @ring: user ring id
  167. * @our_ring: pointer to mapped amdgpu_ring
  168. *
  169. * Map a userspace ring id to an appropriate kernel ring. Different
  170. * policies are configurable at a HW IP level.
  171. *
  172. * Returns 0 on success, error on failure.
  173. */
  174. int amdgpu_queue_mgr_map(struct amdgpu_device *adev,
  175. struct amdgpu_queue_mgr *mgr,
  176. int hw_ip, int instance, int ring,
  177. struct amdgpu_ring **out_ring)
  178. {
  179. int r, ip_num_rings;
  180. struct amdgpu_queue_mapper *mapper = &mgr->mapper[hw_ip];
  181. if (!adev || !mgr || !out_ring)
  182. return -EINVAL;
  183. if (hw_ip >= AMDGPU_MAX_IP_NUM)
  184. return -EINVAL;
  185. if (ring >= AMDGPU_MAX_RINGS)
  186. return -EINVAL;
  187. /* Right now all IPs have only one instance - multiple rings. */
  188. if (instance != 0) {
  189. DRM_ERROR("invalid ip instance: %d\n", instance);
  190. return -EINVAL;
  191. }
  192. switch (hw_ip) {
  193. case AMDGPU_HW_IP_GFX:
  194. ip_num_rings = adev->gfx.num_gfx_rings;
  195. break;
  196. case AMDGPU_HW_IP_COMPUTE:
  197. ip_num_rings = adev->gfx.num_compute_rings;
  198. break;
  199. case AMDGPU_HW_IP_DMA:
  200. ip_num_rings = adev->sdma.num_instances;
  201. break;
  202. case AMDGPU_HW_IP_UVD:
  203. ip_num_rings = 1;
  204. break;
  205. case AMDGPU_HW_IP_VCE:
  206. ip_num_rings = adev->vce.num_rings;
  207. break;
  208. case AMDGPU_HW_IP_UVD_ENC:
  209. ip_num_rings = adev->uvd.num_enc_rings;
  210. break;
  211. case AMDGPU_HW_IP_VCN_DEC:
  212. ip_num_rings = 1;
  213. break;
  214. case AMDGPU_HW_IP_VCN_ENC:
  215. ip_num_rings = adev->vcn.num_enc_rings;
  216. break;
  217. default:
  218. DRM_ERROR("unknown ip type: %d\n", hw_ip);
  219. return -EINVAL;
  220. }
  221. if (ring >= ip_num_rings) {
  222. DRM_ERROR("Ring index:%d exceeds maximum:%d for ip:%d\n",
  223. ring, ip_num_rings, hw_ip);
  224. return -EINVAL;
  225. }
  226. mutex_lock(&mapper->lock);
  227. *out_ring = amdgpu_get_cached_map(mapper, ring);
  228. if (*out_ring) {
  229. /* cache hit */
  230. r = 0;
  231. goto out_unlock;
  232. }
  233. switch (mapper->hw_ip) {
  234. case AMDGPU_HW_IP_GFX:
  235. case AMDGPU_HW_IP_DMA:
  236. case AMDGPU_HW_IP_UVD:
  237. case AMDGPU_HW_IP_VCE:
  238. case AMDGPU_HW_IP_UVD_ENC:
  239. case AMDGPU_HW_IP_VCN_DEC:
  240. case AMDGPU_HW_IP_VCN_ENC:
  241. r = amdgpu_identity_map(adev, mapper, ring, out_ring);
  242. break;
  243. case AMDGPU_HW_IP_COMPUTE:
  244. r = amdgpu_lru_map(adev, mapper, ring, out_ring);
  245. break;
  246. default:
  247. *out_ring = NULL;
  248. r = -EINVAL;
  249. DRM_ERROR("unknown HW IP type: %d\n", mapper->hw_ip);
  250. }
  251. out_unlock:
  252. mutex_unlock(&mapper->lock);
  253. return r;
  254. }