amdgpu_vm.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include <drm/amdgpu_drm.h>
  30. #include "amdgpu.h"
  31. #include "amdgpu_trace.h"
  32. /*
  33. * GPUVM
  34. * GPUVM is similar to the legacy gart on older asics, however
  35. * rather than there being a single global gart table
  36. * for the entire GPU, there are multiple VM page tables active
  37. * at any given time. The VM page tables can contain a mix
  38. * vram pages and system memory pages and system memory pages
  39. * can be mapped as snooped (cached system pages) or unsnooped
  40. * (uncached system pages).
  41. * Each VM has an ID associated with it and there is a page table
  42. * associated with each VMID. When execting a command buffer,
  43. * the kernel tells the the ring what VMID to use for that command
  44. * buffer. VMIDs are allocated dynamically as commands are submitted.
  45. * The userspace drivers maintain their own address space and the kernel
  46. * sets up their pages tables accordingly when they submit their
  47. * command buffers and a VMID is assigned.
  48. * Cayman/Trinity support up to 8 active VMs at any given time;
  49. * SI supports 16.
  50. */
  51. /* Special value that no flush is necessary */
  52. #define AMDGPU_VM_NO_FLUSH (~0ll)
  53. /**
  54. * amdgpu_vm_num_pde - return the number of page directory entries
  55. *
  56. * @adev: amdgpu_device pointer
  57. *
  58. * Calculate the number of page directory entries.
  59. */
  60. static unsigned amdgpu_vm_num_pdes(struct amdgpu_device *adev)
  61. {
  62. return adev->vm_manager.max_pfn >> amdgpu_vm_block_size;
  63. }
  64. /**
  65. * amdgpu_vm_directory_size - returns the size of the page directory in bytes
  66. *
  67. * @adev: amdgpu_device pointer
  68. *
  69. * Calculate the size of the page directory in bytes.
  70. */
  71. static unsigned amdgpu_vm_directory_size(struct amdgpu_device *adev)
  72. {
  73. return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_pdes(adev) * 8);
  74. }
  75. /**
  76. * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
  77. *
  78. * @vm: vm providing the BOs
  79. * @validated: head of validation list
  80. * @entry: entry to add
  81. *
  82. * Add the page directory to the list of BOs to
  83. * validate for command submission.
  84. */
  85. void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
  86. struct list_head *validated,
  87. struct amdgpu_bo_list_entry *entry)
  88. {
  89. entry->robj = vm->page_directory;
  90. entry->priority = 0;
  91. entry->tv.bo = &vm->page_directory->tbo;
  92. entry->tv.shared = true;
  93. entry->user_pages = NULL;
  94. list_add(&entry->tv.head, validated);
  95. }
  96. /**
  97. * amdgpu_vm_get_bos - add the vm BOs to a duplicates list
  98. *
  99. * @vm: vm providing the BOs
  100. * @duplicates: head of duplicates list
  101. *
  102. * Add the page directory to the BO duplicates list
  103. * for command submission.
  104. */
  105. void amdgpu_vm_get_pt_bos(struct amdgpu_vm *vm, struct list_head *duplicates)
  106. {
  107. unsigned i;
  108. /* add the vm page table to the list */
  109. for (i = 0; i <= vm->max_pde_used; ++i) {
  110. struct amdgpu_bo_list_entry *entry = &vm->page_tables[i].entry;
  111. if (!entry->robj)
  112. continue;
  113. list_add(&entry->tv.head, duplicates);
  114. }
  115. }
  116. /**
  117. * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
  118. *
  119. * @adev: amdgpu device instance
  120. * @vm: vm providing the BOs
  121. *
  122. * Move the PT BOs to the tail of the LRU.
  123. */
  124. void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
  125. struct amdgpu_vm *vm)
  126. {
  127. struct ttm_bo_global *glob = adev->mman.bdev.glob;
  128. unsigned i;
  129. spin_lock(&glob->lru_lock);
  130. for (i = 0; i <= vm->max_pde_used; ++i) {
  131. struct amdgpu_bo_list_entry *entry = &vm->page_tables[i].entry;
  132. if (!entry->robj)
  133. continue;
  134. ttm_bo_move_to_lru_tail(&entry->robj->tbo);
  135. }
  136. spin_unlock(&glob->lru_lock);
  137. }
  138. /**
  139. * amdgpu_vm_grab_id - allocate the next free VMID
  140. *
  141. * @vm: vm to allocate id for
  142. * @ring: ring we want to submit job to
  143. * @sync: sync object where we add dependencies
  144. * @fence: fence protecting ID from reuse
  145. *
  146. * Allocate an id for the vm, adding fences to the sync obj as necessary.
  147. */
  148. int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
  149. struct amdgpu_sync *sync, struct fence *fence,
  150. unsigned *vm_id, uint64_t *vm_pd_addr)
  151. {
  152. uint64_t pd_addr = amdgpu_bo_gpu_offset(vm->page_directory);
  153. struct amdgpu_device *adev = ring->adev;
  154. struct fence *updates = sync->last_vm_update;
  155. struct amdgpu_vm_id *id;
  156. unsigned i = ring->idx;
  157. int r;
  158. mutex_lock(&adev->vm_manager.lock);
  159. /* Check if we can use a VMID already assigned to this VM */
  160. do {
  161. struct fence *flushed;
  162. id = vm->ids[i++];
  163. if (i == AMDGPU_MAX_RINGS)
  164. i = 0;
  165. /* Check all the prerequisites to using this VMID */
  166. if (!id)
  167. continue;
  168. if (atomic_long_read(&id->owner) != (long)vm)
  169. continue;
  170. if (pd_addr != id->pd_gpu_addr)
  171. continue;
  172. if (id != vm->ids[ring->idx] &&
  173. (!id->last_flush || !fence_is_signaled(id->last_flush)))
  174. continue;
  175. flushed = id->flushed_updates;
  176. if (updates && (!flushed || fence_is_later(updates, flushed)))
  177. continue;
  178. /* Good we can use this VMID */
  179. if (id == vm->ids[ring->idx]) {
  180. r = amdgpu_sync_fence(ring->adev, sync,
  181. id->first);
  182. if (r)
  183. goto error;
  184. }
  185. /* And remember this submission as user of the VMID */
  186. r = amdgpu_sync_fence(ring->adev, &id->active, fence);
  187. if (r)
  188. goto error;
  189. list_move_tail(&id->list, &adev->vm_manager.ids_lru);
  190. vm->ids[ring->idx] = id;
  191. *vm_id = id - adev->vm_manager.ids;
  192. *vm_pd_addr = AMDGPU_VM_NO_FLUSH;
  193. trace_amdgpu_vm_grab_id(vm, ring->idx, *vm_id, *vm_pd_addr);
  194. mutex_unlock(&adev->vm_manager.lock);
  195. return 0;
  196. } while (i != ring->idx);
  197. id = list_first_entry(&adev->vm_manager.ids_lru,
  198. struct amdgpu_vm_id,
  199. list);
  200. if (!amdgpu_sync_is_idle(&id->active)) {
  201. struct list_head *head = &adev->vm_manager.ids_lru;
  202. struct amdgpu_vm_id *tmp;
  203. list_for_each_entry_safe(id, tmp, &adev->vm_manager.ids_lru,
  204. list) {
  205. if (amdgpu_sync_is_idle(&id->active)) {
  206. list_move(&id->list, head);
  207. head = &id->list;
  208. }
  209. }
  210. id = list_first_entry(&adev->vm_manager.ids_lru,
  211. struct amdgpu_vm_id,
  212. list);
  213. }
  214. r = amdgpu_sync_cycle_fences(sync, &id->active, fence);
  215. if (r)
  216. goto error;
  217. fence_put(id->first);
  218. id->first = fence_get(fence);
  219. fence_put(id->last_flush);
  220. id->last_flush = NULL;
  221. fence_put(id->flushed_updates);
  222. id->flushed_updates = fence_get(updates);
  223. id->pd_gpu_addr = pd_addr;
  224. list_move_tail(&id->list, &adev->vm_manager.ids_lru);
  225. atomic_long_set(&id->owner, (long)vm);
  226. vm->ids[ring->idx] = id;
  227. *vm_id = id - adev->vm_manager.ids;
  228. *vm_pd_addr = pd_addr;
  229. trace_amdgpu_vm_grab_id(vm, ring->idx, *vm_id, *vm_pd_addr);
  230. error:
  231. mutex_unlock(&adev->vm_manager.lock);
  232. return r;
  233. }
  234. /**
  235. * amdgpu_vm_flush - hardware flush the vm
  236. *
  237. * @ring: ring to use for flush
  238. * @vm_id: vmid number to use
  239. * @pd_addr: address of the page directory
  240. *
  241. * Emit a VM flush when it is necessary.
  242. */
  243. int amdgpu_vm_flush(struct amdgpu_ring *ring,
  244. unsigned vm_id, uint64_t pd_addr,
  245. uint32_t gds_base, uint32_t gds_size,
  246. uint32_t gws_base, uint32_t gws_size,
  247. uint32_t oa_base, uint32_t oa_size)
  248. {
  249. struct amdgpu_device *adev = ring->adev;
  250. struct amdgpu_vm_id *id = &adev->vm_manager.ids[vm_id];
  251. bool gds_switch_needed = ring->funcs->emit_gds_switch && (
  252. id->gds_base != gds_base ||
  253. id->gds_size != gds_size ||
  254. id->gws_base != gws_base ||
  255. id->gws_size != gws_size ||
  256. id->oa_base != oa_base ||
  257. id->oa_size != oa_size);
  258. int r;
  259. if (ring->funcs->emit_pipeline_sync && (
  260. pd_addr != AMDGPU_VM_NO_FLUSH || gds_switch_needed))
  261. amdgpu_ring_emit_pipeline_sync(ring);
  262. if (pd_addr != AMDGPU_VM_NO_FLUSH) {
  263. struct fence *fence;
  264. trace_amdgpu_vm_flush(pd_addr, ring->idx, vm_id);
  265. amdgpu_ring_emit_vm_flush(ring, vm_id, pd_addr);
  266. r = amdgpu_fence_emit(ring, &fence);
  267. if (r)
  268. return r;
  269. mutex_lock(&adev->vm_manager.lock);
  270. fence_put(id->last_flush);
  271. id->last_flush = fence;
  272. mutex_unlock(&adev->vm_manager.lock);
  273. }
  274. if (gds_switch_needed) {
  275. id->gds_base = gds_base;
  276. id->gds_size = gds_size;
  277. id->gws_base = gws_base;
  278. id->gws_size = gws_size;
  279. id->oa_base = oa_base;
  280. id->oa_size = oa_size;
  281. amdgpu_ring_emit_gds_switch(ring, vm_id,
  282. gds_base, gds_size,
  283. gws_base, gws_size,
  284. oa_base, oa_size);
  285. }
  286. return 0;
  287. }
  288. /**
  289. * amdgpu_vm_reset_id - reset VMID to zero
  290. *
  291. * @adev: amdgpu device structure
  292. * @vm_id: vmid number to use
  293. *
  294. * Reset saved GDW, GWS and OA to force switch on next flush.
  295. */
  296. void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id)
  297. {
  298. struct amdgpu_vm_id *id = &adev->vm_manager.ids[vm_id];
  299. id->gds_base = 0;
  300. id->gds_size = 0;
  301. id->gws_base = 0;
  302. id->gws_size = 0;
  303. id->oa_base = 0;
  304. id->oa_size = 0;
  305. }
  306. /**
  307. * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
  308. *
  309. * @vm: requested vm
  310. * @bo: requested buffer object
  311. *
  312. * Find @bo inside the requested vm.
  313. * Search inside the @bos vm list for the requested vm
  314. * Returns the found bo_va or NULL if none is found
  315. *
  316. * Object has to be reserved!
  317. */
  318. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  319. struct amdgpu_bo *bo)
  320. {
  321. struct amdgpu_bo_va *bo_va;
  322. list_for_each_entry(bo_va, &bo->va, bo_list) {
  323. if (bo_va->vm == vm) {
  324. return bo_va;
  325. }
  326. }
  327. return NULL;
  328. }
  329. /**
  330. * amdgpu_vm_update_pages - helper to call the right asic function
  331. *
  332. * @adev: amdgpu_device pointer
  333. * @src: address where to copy page table entries from
  334. * @pages_addr: DMA addresses to use for mapping
  335. * @ib: indirect buffer to fill with commands
  336. * @pe: addr of the page entry
  337. * @addr: dst addr to write into pe
  338. * @count: number of page entries to update
  339. * @incr: increase next addr by incr bytes
  340. * @flags: hw access flags
  341. *
  342. * Traces the parameters and calls the right asic functions
  343. * to setup the page table using the DMA.
  344. */
  345. static void amdgpu_vm_update_pages(struct amdgpu_device *adev,
  346. uint64_t src,
  347. dma_addr_t *pages_addr,
  348. struct amdgpu_ib *ib,
  349. uint64_t pe, uint64_t addr,
  350. unsigned count, uint32_t incr,
  351. uint32_t flags)
  352. {
  353. trace_amdgpu_vm_set_page(pe, addr, count, incr, flags);
  354. if (src) {
  355. src += (addr >> 12) * 8;
  356. amdgpu_vm_copy_pte(adev, ib, pe, src, count);
  357. } else if (pages_addr) {
  358. amdgpu_vm_write_pte(adev, ib, pages_addr, pe, addr,
  359. count, incr, flags);
  360. } else if (count < 3) {
  361. amdgpu_vm_write_pte(adev, ib, NULL, pe, addr,
  362. count, incr, flags);
  363. } else {
  364. amdgpu_vm_set_pte_pde(adev, ib, pe, addr,
  365. count, incr, flags);
  366. }
  367. }
  368. /**
  369. * amdgpu_vm_clear_bo - initially clear the page dir/table
  370. *
  371. * @adev: amdgpu_device pointer
  372. * @bo: bo to clear
  373. *
  374. * need to reserve bo first before calling it.
  375. */
  376. static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
  377. struct amdgpu_vm *vm,
  378. struct amdgpu_bo *bo)
  379. {
  380. struct amdgpu_ring *ring;
  381. struct fence *fence = NULL;
  382. struct amdgpu_job *job;
  383. unsigned entries;
  384. uint64_t addr;
  385. int r;
  386. ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
  387. r = reservation_object_reserve_shared(bo->tbo.resv);
  388. if (r)
  389. return r;
  390. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  391. if (r)
  392. goto error;
  393. addr = amdgpu_bo_gpu_offset(bo);
  394. entries = amdgpu_bo_size(bo) / 8;
  395. r = amdgpu_job_alloc_with_ib(adev, 64, &job);
  396. if (r)
  397. goto error;
  398. amdgpu_vm_update_pages(adev, 0, NULL, &job->ibs[0], addr, 0, entries,
  399. 0, 0);
  400. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  401. WARN_ON(job->ibs[0].length_dw > 64);
  402. r = amdgpu_job_submit(job, ring, &vm->entity,
  403. AMDGPU_FENCE_OWNER_VM, &fence);
  404. if (r)
  405. goto error_free;
  406. amdgpu_bo_fence(bo, fence, true);
  407. fence_put(fence);
  408. return 0;
  409. error_free:
  410. amdgpu_job_free(job);
  411. error:
  412. return r;
  413. }
  414. /**
  415. * amdgpu_vm_map_gart - Resolve gart mapping of addr
  416. *
  417. * @pages_addr: optional DMA address to use for lookup
  418. * @addr: the unmapped addr
  419. *
  420. * Look up the physical address of the page that the pte resolves
  421. * to and return the pointer for the page table entry.
  422. */
  423. uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
  424. {
  425. uint64_t result;
  426. if (pages_addr) {
  427. /* page table offset */
  428. result = pages_addr[addr >> PAGE_SHIFT];
  429. /* in case cpu page size != gpu page size*/
  430. result |= addr & (~PAGE_MASK);
  431. } else {
  432. /* No mapping required */
  433. result = addr;
  434. }
  435. result &= 0xFFFFFFFFFFFFF000ULL;
  436. return result;
  437. }
  438. /**
  439. * amdgpu_vm_update_pdes - make sure that page directory is valid
  440. *
  441. * @adev: amdgpu_device pointer
  442. * @vm: requested vm
  443. * @start: start of GPU address range
  444. * @end: end of GPU address range
  445. *
  446. * Allocates new page tables if necessary
  447. * and updates the page directory.
  448. * Returns 0 for success, error for failure.
  449. */
  450. int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
  451. struct amdgpu_vm *vm)
  452. {
  453. struct amdgpu_ring *ring;
  454. struct amdgpu_bo *pd = vm->page_directory;
  455. uint64_t pd_addr = amdgpu_bo_gpu_offset(pd);
  456. uint32_t incr = AMDGPU_VM_PTE_COUNT * 8;
  457. uint64_t last_pde = ~0, last_pt = ~0;
  458. unsigned count = 0, pt_idx, ndw;
  459. struct amdgpu_job *job;
  460. struct amdgpu_ib *ib;
  461. struct fence *fence = NULL;
  462. int r;
  463. ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
  464. /* padding, etc. */
  465. ndw = 64;
  466. /* assume the worst case */
  467. ndw += vm->max_pde_used * 6;
  468. r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
  469. if (r)
  470. return r;
  471. ib = &job->ibs[0];
  472. /* walk over the address space and update the page directory */
  473. for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) {
  474. struct amdgpu_bo *bo = vm->page_tables[pt_idx].entry.robj;
  475. uint64_t pde, pt;
  476. if (bo == NULL)
  477. continue;
  478. pt = amdgpu_bo_gpu_offset(bo);
  479. if (vm->page_tables[pt_idx].addr == pt)
  480. continue;
  481. vm->page_tables[pt_idx].addr = pt;
  482. pde = pd_addr + pt_idx * 8;
  483. if (((last_pde + 8 * count) != pde) ||
  484. ((last_pt + incr * count) != pt)) {
  485. if (count) {
  486. amdgpu_vm_update_pages(adev, 0, NULL, ib,
  487. last_pde, last_pt,
  488. count, incr,
  489. AMDGPU_PTE_VALID);
  490. }
  491. count = 1;
  492. last_pde = pde;
  493. last_pt = pt;
  494. } else {
  495. ++count;
  496. }
  497. }
  498. if (count)
  499. amdgpu_vm_update_pages(adev, 0, NULL, ib, last_pde, last_pt,
  500. count, incr, AMDGPU_PTE_VALID);
  501. if (ib->length_dw != 0) {
  502. amdgpu_ring_pad_ib(ring, ib);
  503. amdgpu_sync_resv(adev, &job->sync, pd->tbo.resv,
  504. AMDGPU_FENCE_OWNER_VM);
  505. WARN_ON(ib->length_dw > ndw);
  506. r = amdgpu_job_submit(job, ring, &vm->entity,
  507. AMDGPU_FENCE_OWNER_VM, &fence);
  508. if (r)
  509. goto error_free;
  510. amdgpu_bo_fence(pd, fence, true);
  511. fence_put(vm->page_directory_fence);
  512. vm->page_directory_fence = fence_get(fence);
  513. fence_put(fence);
  514. } else {
  515. amdgpu_job_free(job);
  516. }
  517. return 0;
  518. error_free:
  519. amdgpu_job_free(job);
  520. return r;
  521. }
  522. /**
  523. * amdgpu_vm_frag_ptes - add fragment information to PTEs
  524. *
  525. * @adev: amdgpu_device pointer
  526. * @src: address where to copy page table entries from
  527. * @pages_addr: DMA addresses to use for mapping
  528. * @ib: IB for the update
  529. * @pe_start: first PTE to handle
  530. * @pe_end: last PTE to handle
  531. * @addr: addr those PTEs should point to
  532. * @flags: hw mapping flags
  533. */
  534. static void amdgpu_vm_frag_ptes(struct amdgpu_device *adev,
  535. uint64_t src,
  536. dma_addr_t *pages_addr,
  537. struct amdgpu_ib *ib,
  538. uint64_t pe_start, uint64_t pe_end,
  539. uint64_t addr, uint32_t flags)
  540. {
  541. /**
  542. * The MC L1 TLB supports variable sized pages, based on a fragment
  543. * field in the PTE. When this field is set to a non-zero value, page
  544. * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
  545. * flags are considered valid for all PTEs within the fragment range
  546. * and corresponding mappings are assumed to be physically contiguous.
  547. *
  548. * The L1 TLB can store a single PTE for the whole fragment,
  549. * significantly increasing the space available for translation
  550. * caching. This leads to large improvements in throughput when the
  551. * TLB is under pressure.
  552. *
  553. * The L2 TLB distributes small and large fragments into two
  554. * asymmetric partitions. The large fragment cache is significantly
  555. * larger. Thus, we try to use large fragments wherever possible.
  556. * Userspace can support this by aligning virtual base address and
  557. * allocation size to the fragment size.
  558. */
  559. /* SI and newer are optimized for 64KB */
  560. uint64_t frag_flags = AMDGPU_PTE_FRAG_64KB;
  561. uint64_t frag_align = 0x80;
  562. uint64_t frag_start = ALIGN(pe_start, frag_align);
  563. uint64_t frag_end = pe_end & ~(frag_align - 1);
  564. unsigned count;
  565. /* Abort early if there isn't anything to do */
  566. if (pe_start == pe_end)
  567. return;
  568. /* system pages are non continuously */
  569. if (src || pages_addr || !(flags & AMDGPU_PTE_VALID) ||
  570. (frag_start >= frag_end)) {
  571. count = (pe_end - pe_start) / 8;
  572. amdgpu_vm_update_pages(adev, src, pages_addr, ib, pe_start,
  573. addr, count, AMDGPU_GPU_PAGE_SIZE,
  574. flags);
  575. return;
  576. }
  577. /* handle the 4K area at the beginning */
  578. if (pe_start != frag_start) {
  579. count = (frag_start - pe_start) / 8;
  580. amdgpu_vm_update_pages(adev, 0, NULL, ib, pe_start, addr,
  581. count, AMDGPU_GPU_PAGE_SIZE, flags);
  582. addr += AMDGPU_GPU_PAGE_SIZE * count;
  583. }
  584. /* handle the area in the middle */
  585. count = (frag_end - frag_start) / 8;
  586. amdgpu_vm_update_pages(adev, 0, NULL, ib, frag_start, addr, count,
  587. AMDGPU_GPU_PAGE_SIZE, flags | frag_flags);
  588. /* handle the 4K area at the end */
  589. if (frag_end != pe_end) {
  590. addr += AMDGPU_GPU_PAGE_SIZE * count;
  591. count = (pe_end - frag_end) / 8;
  592. amdgpu_vm_update_pages(adev, 0, NULL, ib, frag_end, addr,
  593. count, AMDGPU_GPU_PAGE_SIZE, flags);
  594. }
  595. }
  596. /**
  597. * amdgpu_vm_update_ptes - make sure that page tables are valid
  598. *
  599. * @adev: amdgpu_device pointer
  600. * @src: address where to copy page table entries from
  601. * @pages_addr: DMA addresses to use for mapping
  602. * @vm: requested vm
  603. * @start: start of GPU address range
  604. * @end: end of GPU address range
  605. * @dst: destination address to map to
  606. * @flags: mapping flags
  607. *
  608. * Update the page tables in the range @start - @end.
  609. */
  610. static void amdgpu_vm_update_ptes(struct amdgpu_device *adev,
  611. uint64_t src,
  612. dma_addr_t *pages_addr,
  613. struct amdgpu_vm *vm,
  614. struct amdgpu_ib *ib,
  615. uint64_t start, uint64_t end,
  616. uint64_t dst, uint32_t flags)
  617. {
  618. const uint64_t mask = AMDGPU_VM_PTE_COUNT - 1;
  619. uint64_t last_pe_start = ~0, last_pe_end = ~0, last_dst = ~0;
  620. uint64_t addr;
  621. /* walk over the address space and update the page tables */
  622. for (addr = start; addr < end; ) {
  623. uint64_t pt_idx = addr >> amdgpu_vm_block_size;
  624. struct amdgpu_bo *pt = vm->page_tables[pt_idx].entry.robj;
  625. unsigned nptes;
  626. uint64_t pe_start;
  627. if ((addr & ~mask) == (end & ~mask))
  628. nptes = end - addr;
  629. else
  630. nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);
  631. pe_start = amdgpu_bo_gpu_offset(pt);
  632. pe_start += (addr & mask) * 8;
  633. if (last_pe_end != pe_start) {
  634. amdgpu_vm_frag_ptes(adev, src, pages_addr, ib,
  635. last_pe_start, last_pe_end,
  636. last_dst, flags);
  637. last_pe_start = pe_start;
  638. last_pe_end = pe_start + 8 * nptes;
  639. last_dst = dst;
  640. } else {
  641. last_pe_end += 8 * nptes;
  642. }
  643. addr += nptes;
  644. dst += nptes * AMDGPU_GPU_PAGE_SIZE;
  645. }
  646. amdgpu_vm_frag_ptes(adev, src, pages_addr, ib, last_pe_start,
  647. last_pe_end, last_dst, flags);
  648. }
  649. /**
  650. * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
  651. *
  652. * @adev: amdgpu_device pointer
  653. * @src: address where to copy page table entries from
  654. * @pages_addr: DMA addresses to use for mapping
  655. * @vm: requested vm
  656. * @start: start of mapped range
  657. * @last: last mapped entry
  658. * @flags: flags for the entries
  659. * @addr: addr to set the area to
  660. * @fence: optional resulting fence
  661. *
  662. * Fill in the page table entries between @start and @last.
  663. * Returns 0 for success, -EINVAL for failure.
  664. */
  665. static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
  666. uint64_t src,
  667. dma_addr_t *pages_addr,
  668. struct amdgpu_vm *vm,
  669. uint64_t start, uint64_t last,
  670. uint32_t flags, uint64_t addr,
  671. struct fence **fence)
  672. {
  673. struct amdgpu_ring *ring;
  674. void *owner = AMDGPU_FENCE_OWNER_VM;
  675. unsigned nptes, ncmds, ndw;
  676. struct amdgpu_job *job;
  677. struct amdgpu_ib *ib;
  678. struct fence *f = NULL;
  679. int r;
  680. ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
  681. /* sync to everything on unmapping */
  682. if (!(flags & AMDGPU_PTE_VALID))
  683. owner = AMDGPU_FENCE_OWNER_UNDEFINED;
  684. nptes = last - start + 1;
  685. /*
  686. * reserve space for one command every (1 << BLOCK_SIZE)
  687. * entries or 2k dwords (whatever is smaller)
  688. */
  689. ncmds = (nptes >> min(amdgpu_vm_block_size, 11)) + 1;
  690. /* padding, etc. */
  691. ndw = 64;
  692. if (src) {
  693. /* only copy commands needed */
  694. ndw += ncmds * 7;
  695. } else if (pages_addr) {
  696. /* header for write data commands */
  697. ndw += ncmds * 4;
  698. /* body of write data command */
  699. ndw += nptes * 2;
  700. } else {
  701. /* set page commands needed */
  702. ndw += ncmds * 10;
  703. /* two extra commands for begin/end of fragment */
  704. ndw += 2 * 10;
  705. }
  706. r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
  707. if (r)
  708. return r;
  709. ib = &job->ibs[0];
  710. r = amdgpu_sync_resv(adev, &job->sync, vm->page_directory->tbo.resv,
  711. owner);
  712. if (r)
  713. goto error_free;
  714. r = reservation_object_reserve_shared(vm->page_directory->tbo.resv);
  715. if (r)
  716. goto error_free;
  717. amdgpu_vm_update_ptes(adev, src, pages_addr, vm, ib, start,
  718. last + 1, addr, flags);
  719. amdgpu_ring_pad_ib(ring, ib);
  720. WARN_ON(ib->length_dw > ndw);
  721. r = amdgpu_job_submit(job, ring, &vm->entity,
  722. AMDGPU_FENCE_OWNER_VM, &f);
  723. if (r)
  724. goto error_free;
  725. amdgpu_bo_fence(vm->page_directory, f, true);
  726. if (fence) {
  727. fence_put(*fence);
  728. *fence = fence_get(f);
  729. }
  730. fence_put(f);
  731. return 0;
  732. error_free:
  733. amdgpu_job_free(job);
  734. return r;
  735. }
  736. /**
  737. * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
  738. *
  739. * @adev: amdgpu_device pointer
  740. * @gtt_flags: flags as they are used for GTT
  741. * @pages_addr: DMA addresses to use for mapping
  742. * @vm: requested vm
  743. * @mapping: mapped range and flags to use for the update
  744. * @addr: addr to set the area to
  745. * @flags: HW flags for the mapping
  746. * @fence: optional resulting fence
  747. *
  748. * Split the mapping into smaller chunks so that each update fits
  749. * into a SDMA IB.
  750. * Returns 0 for success, -EINVAL for failure.
  751. */
  752. static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
  753. uint32_t gtt_flags,
  754. dma_addr_t *pages_addr,
  755. struct amdgpu_vm *vm,
  756. struct amdgpu_bo_va_mapping *mapping,
  757. uint32_t flags, uint64_t addr,
  758. struct fence **fence)
  759. {
  760. const uint64_t max_size = 64ULL * 1024ULL * 1024ULL / AMDGPU_GPU_PAGE_SIZE;
  761. uint64_t src = 0, start = mapping->it.start;
  762. int r;
  763. /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
  764. * but in case of something, we filter the flags in first place
  765. */
  766. if (!(mapping->flags & AMDGPU_PTE_READABLE))
  767. flags &= ~AMDGPU_PTE_READABLE;
  768. if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
  769. flags &= ~AMDGPU_PTE_WRITEABLE;
  770. trace_amdgpu_vm_bo_update(mapping);
  771. if (pages_addr) {
  772. if (flags == gtt_flags)
  773. src = adev->gart.table_addr + (addr >> 12) * 8;
  774. addr = 0;
  775. }
  776. addr += mapping->offset;
  777. if (!pages_addr || src)
  778. return amdgpu_vm_bo_update_mapping(adev, src, pages_addr, vm,
  779. start, mapping->it.last,
  780. flags, addr, fence);
  781. while (start != mapping->it.last + 1) {
  782. uint64_t last;
  783. last = min((uint64_t)mapping->it.last, start + max_size - 1);
  784. r = amdgpu_vm_bo_update_mapping(adev, src, pages_addr, vm,
  785. start, last, flags, addr,
  786. fence);
  787. if (r)
  788. return r;
  789. start = last + 1;
  790. addr += max_size * AMDGPU_GPU_PAGE_SIZE;
  791. }
  792. return 0;
  793. }
  794. /**
  795. * amdgpu_vm_bo_update - update all BO mappings in the vm page table
  796. *
  797. * @adev: amdgpu_device pointer
  798. * @bo_va: requested BO and VM object
  799. * @mem: ttm mem
  800. *
  801. * Fill in the page table entries for @bo_va.
  802. * Returns 0 for success, -EINVAL for failure.
  803. *
  804. * Object have to be reserved and mutex must be locked!
  805. */
  806. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  807. struct amdgpu_bo_va *bo_va,
  808. struct ttm_mem_reg *mem)
  809. {
  810. struct amdgpu_vm *vm = bo_va->vm;
  811. struct amdgpu_bo_va_mapping *mapping;
  812. dma_addr_t *pages_addr = NULL;
  813. uint32_t gtt_flags, flags;
  814. uint64_t addr;
  815. int r;
  816. if (mem) {
  817. struct ttm_dma_tt *ttm;
  818. addr = (u64)mem->start << PAGE_SHIFT;
  819. switch (mem->mem_type) {
  820. case TTM_PL_TT:
  821. ttm = container_of(bo_va->bo->tbo.ttm, struct
  822. ttm_dma_tt, ttm);
  823. pages_addr = ttm->dma_address;
  824. break;
  825. case TTM_PL_VRAM:
  826. addr += adev->vm_manager.vram_base_offset;
  827. break;
  828. default:
  829. break;
  830. }
  831. } else {
  832. addr = 0;
  833. }
  834. flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
  835. gtt_flags = (adev == bo_va->bo->adev) ? flags : 0;
  836. spin_lock(&vm->status_lock);
  837. if (!list_empty(&bo_va->vm_status))
  838. list_splice_init(&bo_va->valids, &bo_va->invalids);
  839. spin_unlock(&vm->status_lock);
  840. list_for_each_entry(mapping, &bo_va->invalids, list) {
  841. r = amdgpu_vm_bo_split_mapping(adev, gtt_flags, pages_addr, vm,
  842. mapping, flags, addr,
  843. &bo_va->last_pt_update);
  844. if (r)
  845. return r;
  846. }
  847. if (trace_amdgpu_vm_bo_mapping_enabled()) {
  848. list_for_each_entry(mapping, &bo_va->valids, list)
  849. trace_amdgpu_vm_bo_mapping(mapping);
  850. list_for_each_entry(mapping, &bo_va->invalids, list)
  851. trace_amdgpu_vm_bo_mapping(mapping);
  852. }
  853. spin_lock(&vm->status_lock);
  854. list_splice_init(&bo_va->invalids, &bo_va->valids);
  855. list_del_init(&bo_va->vm_status);
  856. if (!mem)
  857. list_add(&bo_va->vm_status, &vm->cleared);
  858. spin_unlock(&vm->status_lock);
  859. return 0;
  860. }
  861. /**
  862. * amdgpu_vm_clear_freed - clear freed BOs in the PT
  863. *
  864. * @adev: amdgpu_device pointer
  865. * @vm: requested vm
  866. *
  867. * Make sure all freed BOs are cleared in the PT.
  868. * Returns 0 for success.
  869. *
  870. * PTs have to be reserved and mutex must be locked!
  871. */
  872. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  873. struct amdgpu_vm *vm)
  874. {
  875. struct amdgpu_bo_va_mapping *mapping;
  876. int r;
  877. while (!list_empty(&vm->freed)) {
  878. mapping = list_first_entry(&vm->freed,
  879. struct amdgpu_bo_va_mapping, list);
  880. list_del(&mapping->list);
  881. r = amdgpu_vm_bo_split_mapping(adev, 0, NULL, vm, mapping,
  882. 0, 0, NULL);
  883. kfree(mapping);
  884. if (r)
  885. return r;
  886. }
  887. return 0;
  888. }
  889. /**
  890. * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
  891. *
  892. * @adev: amdgpu_device pointer
  893. * @vm: requested vm
  894. *
  895. * Make sure all invalidated BOs are cleared in the PT.
  896. * Returns 0 for success.
  897. *
  898. * PTs have to be reserved and mutex must be locked!
  899. */
  900. int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
  901. struct amdgpu_vm *vm, struct amdgpu_sync *sync)
  902. {
  903. struct amdgpu_bo_va *bo_va = NULL;
  904. int r = 0;
  905. spin_lock(&vm->status_lock);
  906. while (!list_empty(&vm->invalidated)) {
  907. bo_va = list_first_entry(&vm->invalidated,
  908. struct amdgpu_bo_va, vm_status);
  909. spin_unlock(&vm->status_lock);
  910. r = amdgpu_vm_bo_update(adev, bo_va, NULL);
  911. if (r)
  912. return r;
  913. spin_lock(&vm->status_lock);
  914. }
  915. spin_unlock(&vm->status_lock);
  916. if (bo_va)
  917. r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
  918. return r;
  919. }
  920. /**
  921. * amdgpu_vm_bo_add - add a bo to a specific vm
  922. *
  923. * @adev: amdgpu_device pointer
  924. * @vm: requested vm
  925. * @bo: amdgpu buffer object
  926. *
  927. * Add @bo into the requested vm.
  928. * Add @bo to the list of bos associated with the vm
  929. * Returns newly added bo_va or NULL for failure
  930. *
  931. * Object has to be reserved!
  932. */
  933. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  934. struct amdgpu_vm *vm,
  935. struct amdgpu_bo *bo)
  936. {
  937. struct amdgpu_bo_va *bo_va;
  938. bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
  939. if (bo_va == NULL) {
  940. return NULL;
  941. }
  942. bo_va->vm = vm;
  943. bo_va->bo = bo;
  944. bo_va->ref_count = 1;
  945. INIT_LIST_HEAD(&bo_va->bo_list);
  946. INIT_LIST_HEAD(&bo_va->valids);
  947. INIT_LIST_HEAD(&bo_va->invalids);
  948. INIT_LIST_HEAD(&bo_va->vm_status);
  949. list_add_tail(&bo_va->bo_list, &bo->va);
  950. return bo_va;
  951. }
  952. /**
  953. * amdgpu_vm_bo_map - map bo inside a vm
  954. *
  955. * @adev: amdgpu_device pointer
  956. * @bo_va: bo_va to store the address
  957. * @saddr: where to map the BO
  958. * @offset: requested offset in the BO
  959. * @flags: attributes of pages (read/write/valid/etc.)
  960. *
  961. * Add a mapping of the BO at the specefied addr into the VM.
  962. * Returns 0 for success, error for failure.
  963. *
  964. * Object has to be reserved and unreserved outside!
  965. */
  966. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  967. struct amdgpu_bo_va *bo_va,
  968. uint64_t saddr, uint64_t offset,
  969. uint64_t size, uint32_t flags)
  970. {
  971. struct amdgpu_bo_va_mapping *mapping;
  972. struct amdgpu_vm *vm = bo_va->vm;
  973. struct interval_tree_node *it;
  974. unsigned last_pfn, pt_idx;
  975. uint64_t eaddr;
  976. int r;
  977. /* validate the parameters */
  978. if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
  979. size == 0 || size & AMDGPU_GPU_PAGE_MASK)
  980. return -EINVAL;
  981. /* make sure object fit at this offset */
  982. eaddr = saddr + size - 1;
  983. if ((saddr >= eaddr) || (offset + size > amdgpu_bo_size(bo_va->bo)))
  984. return -EINVAL;
  985. last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
  986. if (last_pfn >= adev->vm_manager.max_pfn) {
  987. dev_err(adev->dev, "va above limit (0x%08X >= 0x%08X)\n",
  988. last_pfn, adev->vm_manager.max_pfn);
  989. return -EINVAL;
  990. }
  991. saddr /= AMDGPU_GPU_PAGE_SIZE;
  992. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  993. it = interval_tree_iter_first(&vm->va, saddr, eaddr);
  994. if (it) {
  995. struct amdgpu_bo_va_mapping *tmp;
  996. tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
  997. /* bo and tmp overlap, invalid addr */
  998. dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
  999. "0x%010lx-0x%010lx\n", bo_va->bo, saddr, eaddr,
  1000. tmp->it.start, tmp->it.last + 1);
  1001. r = -EINVAL;
  1002. goto error;
  1003. }
  1004. mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
  1005. if (!mapping) {
  1006. r = -ENOMEM;
  1007. goto error;
  1008. }
  1009. INIT_LIST_HEAD(&mapping->list);
  1010. mapping->it.start = saddr;
  1011. mapping->it.last = eaddr;
  1012. mapping->offset = offset;
  1013. mapping->flags = flags;
  1014. list_add(&mapping->list, &bo_va->invalids);
  1015. interval_tree_insert(&mapping->it, &vm->va);
  1016. /* Make sure the page tables are allocated */
  1017. saddr >>= amdgpu_vm_block_size;
  1018. eaddr >>= amdgpu_vm_block_size;
  1019. BUG_ON(eaddr >= amdgpu_vm_num_pdes(adev));
  1020. if (eaddr > vm->max_pde_used)
  1021. vm->max_pde_used = eaddr;
  1022. /* walk over the address space and allocate the page tables */
  1023. for (pt_idx = saddr; pt_idx <= eaddr; ++pt_idx) {
  1024. struct reservation_object *resv = vm->page_directory->tbo.resv;
  1025. struct amdgpu_bo_list_entry *entry;
  1026. struct amdgpu_bo *pt;
  1027. entry = &vm->page_tables[pt_idx].entry;
  1028. if (entry->robj)
  1029. continue;
  1030. r = amdgpu_bo_create(adev, AMDGPU_VM_PTE_COUNT * 8,
  1031. AMDGPU_GPU_PAGE_SIZE, true,
  1032. AMDGPU_GEM_DOMAIN_VRAM,
  1033. AMDGPU_GEM_CREATE_NO_CPU_ACCESS,
  1034. NULL, resv, &pt);
  1035. if (r)
  1036. goto error_free;
  1037. /* Keep a reference to the page table to avoid freeing
  1038. * them up in the wrong order.
  1039. */
  1040. pt->parent = amdgpu_bo_ref(vm->page_directory);
  1041. r = amdgpu_vm_clear_bo(adev, vm, pt);
  1042. if (r) {
  1043. amdgpu_bo_unref(&pt);
  1044. goto error_free;
  1045. }
  1046. entry->robj = pt;
  1047. entry->priority = 0;
  1048. entry->tv.bo = &entry->robj->tbo;
  1049. entry->tv.shared = true;
  1050. entry->user_pages = NULL;
  1051. vm->page_tables[pt_idx].addr = 0;
  1052. }
  1053. return 0;
  1054. error_free:
  1055. list_del(&mapping->list);
  1056. interval_tree_remove(&mapping->it, &vm->va);
  1057. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1058. kfree(mapping);
  1059. error:
  1060. return r;
  1061. }
  1062. /**
  1063. * amdgpu_vm_bo_unmap - remove bo mapping from vm
  1064. *
  1065. * @adev: amdgpu_device pointer
  1066. * @bo_va: bo_va to remove the address from
  1067. * @saddr: where to the BO is mapped
  1068. *
  1069. * Remove a mapping of the BO at the specefied addr from the VM.
  1070. * Returns 0 for success, error for failure.
  1071. *
  1072. * Object has to be reserved and unreserved outside!
  1073. */
  1074. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  1075. struct amdgpu_bo_va *bo_va,
  1076. uint64_t saddr)
  1077. {
  1078. struct amdgpu_bo_va_mapping *mapping;
  1079. struct amdgpu_vm *vm = bo_va->vm;
  1080. bool valid = true;
  1081. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1082. list_for_each_entry(mapping, &bo_va->valids, list) {
  1083. if (mapping->it.start == saddr)
  1084. break;
  1085. }
  1086. if (&mapping->list == &bo_va->valids) {
  1087. valid = false;
  1088. list_for_each_entry(mapping, &bo_va->invalids, list) {
  1089. if (mapping->it.start == saddr)
  1090. break;
  1091. }
  1092. if (&mapping->list == &bo_va->invalids)
  1093. return -ENOENT;
  1094. }
  1095. list_del(&mapping->list);
  1096. interval_tree_remove(&mapping->it, &vm->va);
  1097. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1098. if (valid)
  1099. list_add(&mapping->list, &vm->freed);
  1100. else
  1101. kfree(mapping);
  1102. return 0;
  1103. }
  1104. /**
  1105. * amdgpu_vm_bo_rmv - remove a bo to a specific vm
  1106. *
  1107. * @adev: amdgpu_device pointer
  1108. * @bo_va: requested bo_va
  1109. *
  1110. * Remove @bo_va->bo from the requested vm.
  1111. *
  1112. * Object have to be reserved!
  1113. */
  1114. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  1115. struct amdgpu_bo_va *bo_va)
  1116. {
  1117. struct amdgpu_bo_va_mapping *mapping, *next;
  1118. struct amdgpu_vm *vm = bo_va->vm;
  1119. list_del(&bo_va->bo_list);
  1120. spin_lock(&vm->status_lock);
  1121. list_del(&bo_va->vm_status);
  1122. spin_unlock(&vm->status_lock);
  1123. list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
  1124. list_del(&mapping->list);
  1125. interval_tree_remove(&mapping->it, &vm->va);
  1126. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1127. list_add(&mapping->list, &vm->freed);
  1128. }
  1129. list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
  1130. list_del(&mapping->list);
  1131. interval_tree_remove(&mapping->it, &vm->va);
  1132. kfree(mapping);
  1133. }
  1134. fence_put(bo_va->last_pt_update);
  1135. kfree(bo_va);
  1136. }
  1137. /**
  1138. * amdgpu_vm_bo_invalidate - mark the bo as invalid
  1139. *
  1140. * @adev: amdgpu_device pointer
  1141. * @vm: requested vm
  1142. * @bo: amdgpu buffer object
  1143. *
  1144. * Mark @bo as invalid.
  1145. */
  1146. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  1147. struct amdgpu_bo *bo)
  1148. {
  1149. struct amdgpu_bo_va *bo_va;
  1150. list_for_each_entry(bo_va, &bo->va, bo_list) {
  1151. spin_lock(&bo_va->vm->status_lock);
  1152. if (list_empty(&bo_va->vm_status))
  1153. list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
  1154. spin_unlock(&bo_va->vm->status_lock);
  1155. }
  1156. }
  1157. /**
  1158. * amdgpu_vm_init - initialize a vm instance
  1159. *
  1160. * @adev: amdgpu_device pointer
  1161. * @vm: requested vm
  1162. *
  1163. * Init @vm fields.
  1164. */
  1165. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  1166. {
  1167. const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
  1168. AMDGPU_VM_PTE_COUNT * 8);
  1169. unsigned pd_size, pd_entries;
  1170. unsigned ring_instance;
  1171. struct amdgpu_ring *ring;
  1172. struct amd_sched_rq *rq;
  1173. int i, r;
  1174. for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
  1175. vm->ids[i] = NULL;
  1176. vm->va = RB_ROOT;
  1177. spin_lock_init(&vm->status_lock);
  1178. INIT_LIST_HEAD(&vm->invalidated);
  1179. INIT_LIST_HEAD(&vm->cleared);
  1180. INIT_LIST_HEAD(&vm->freed);
  1181. pd_size = amdgpu_vm_directory_size(adev);
  1182. pd_entries = amdgpu_vm_num_pdes(adev);
  1183. /* allocate page table array */
  1184. vm->page_tables = drm_calloc_large(pd_entries, sizeof(struct amdgpu_vm_pt));
  1185. if (vm->page_tables == NULL) {
  1186. DRM_ERROR("Cannot allocate memory for page table array\n");
  1187. return -ENOMEM;
  1188. }
  1189. /* create scheduler entity for page table updates */
  1190. ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
  1191. ring_instance %= adev->vm_manager.vm_pte_num_rings;
  1192. ring = adev->vm_manager.vm_pte_rings[ring_instance];
  1193. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
  1194. r = amd_sched_entity_init(&ring->sched, &vm->entity,
  1195. rq, amdgpu_sched_jobs);
  1196. if (r)
  1197. return r;
  1198. vm->page_directory_fence = NULL;
  1199. r = amdgpu_bo_create(adev, pd_size, align, true,
  1200. AMDGPU_GEM_DOMAIN_VRAM,
  1201. AMDGPU_GEM_CREATE_NO_CPU_ACCESS,
  1202. NULL, NULL, &vm->page_directory);
  1203. if (r)
  1204. goto error_free_sched_entity;
  1205. r = amdgpu_bo_reserve(vm->page_directory, false);
  1206. if (r)
  1207. goto error_free_page_directory;
  1208. r = amdgpu_vm_clear_bo(adev, vm, vm->page_directory);
  1209. amdgpu_bo_unreserve(vm->page_directory);
  1210. if (r)
  1211. goto error_free_page_directory;
  1212. return 0;
  1213. error_free_page_directory:
  1214. amdgpu_bo_unref(&vm->page_directory);
  1215. vm->page_directory = NULL;
  1216. error_free_sched_entity:
  1217. amd_sched_entity_fini(&ring->sched, &vm->entity);
  1218. return r;
  1219. }
  1220. /**
  1221. * amdgpu_vm_fini - tear down a vm instance
  1222. *
  1223. * @adev: amdgpu_device pointer
  1224. * @vm: requested vm
  1225. *
  1226. * Tear down @vm.
  1227. * Unbind the VM and remove all bos from the vm bo list
  1228. */
  1229. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  1230. {
  1231. struct amdgpu_bo_va_mapping *mapping, *tmp;
  1232. int i;
  1233. amd_sched_entity_fini(vm->entity.sched, &vm->entity);
  1234. if (!RB_EMPTY_ROOT(&vm->va)) {
  1235. dev_err(adev->dev, "still active bo inside vm\n");
  1236. }
  1237. rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, it.rb) {
  1238. list_del(&mapping->list);
  1239. interval_tree_remove(&mapping->it, &vm->va);
  1240. kfree(mapping);
  1241. }
  1242. list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
  1243. list_del(&mapping->list);
  1244. kfree(mapping);
  1245. }
  1246. for (i = 0; i < amdgpu_vm_num_pdes(adev); i++)
  1247. amdgpu_bo_unref(&vm->page_tables[i].entry.robj);
  1248. drm_free_large(vm->page_tables);
  1249. amdgpu_bo_unref(&vm->page_directory);
  1250. fence_put(vm->page_directory_fence);
  1251. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  1252. struct amdgpu_vm_id *id = vm->ids[i];
  1253. if (!id)
  1254. continue;
  1255. atomic_long_cmpxchg(&id->owner, (long)vm, 0);
  1256. }
  1257. }
  1258. /**
  1259. * amdgpu_vm_manager_init - init the VM manager
  1260. *
  1261. * @adev: amdgpu_device pointer
  1262. *
  1263. * Initialize the VM manager structures
  1264. */
  1265. void amdgpu_vm_manager_init(struct amdgpu_device *adev)
  1266. {
  1267. unsigned i;
  1268. INIT_LIST_HEAD(&adev->vm_manager.ids_lru);
  1269. /* skip over VMID 0, since it is the system VM */
  1270. for (i = 1; i < adev->vm_manager.num_ids; ++i) {
  1271. amdgpu_vm_reset_id(adev, i);
  1272. amdgpu_sync_create(&adev->vm_manager.ids[i].active);
  1273. list_add_tail(&adev->vm_manager.ids[i].list,
  1274. &adev->vm_manager.ids_lru);
  1275. }
  1276. atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
  1277. }
  1278. /**
  1279. * amdgpu_vm_manager_fini - cleanup VM manager
  1280. *
  1281. * @adev: amdgpu_device pointer
  1282. *
  1283. * Cleanup the VM manager and free resources.
  1284. */
  1285. void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
  1286. {
  1287. unsigned i;
  1288. for (i = 0; i < AMDGPU_NUM_VM; ++i) {
  1289. struct amdgpu_vm_id *id = &adev->vm_manager.ids[i];
  1290. fence_put(adev->vm_manager.ids[i].first);
  1291. amdgpu_sync_free(&adev->vm_manager.ids[i].active);
  1292. fence_put(id->flushed_updates);
  1293. }
  1294. }