si_dpm.c 254 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_dpm.h"
  27. #include "amdgpu_atombios.h"
  28. #include "si/sid.h"
  29. #include "r600_dpm.h"
  30. #include "si_dpm.h"
  31. #include "atom.h"
  32. #include "../include/pptable.h"
  33. #include <linux/math64.h>
  34. #include <linux/seq_file.h>
  35. #include <linux/firmware.h>
  36. #define MC_CG_ARB_FREQ_F0 0x0a
  37. #define MC_CG_ARB_FREQ_F1 0x0b
  38. #define MC_CG_ARB_FREQ_F2 0x0c
  39. #define MC_CG_ARB_FREQ_F3 0x0d
  40. #define SMC_RAM_END 0x20000
  41. #define SCLK_MIN_DEEPSLEEP_FREQ 1350
  42. /* sizeof(ATOM_PPLIB_EXTENDEDHEADER) */
  43. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V2 12
  44. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V3 14
  45. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V4 16
  46. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V5 18
  47. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V6 20
  48. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V7 22
  49. #define BIOS_SCRATCH_4 0x5cd
  50. MODULE_FIRMWARE("radeon/tahiti_smc.bin");
  51. MODULE_FIRMWARE("radeon/tahiti_k_smc.bin");
  52. MODULE_FIRMWARE("radeon/pitcairn_smc.bin");
  53. MODULE_FIRMWARE("radeon/pitcairn_k_smc.bin");
  54. MODULE_FIRMWARE("radeon/verde_smc.bin");
  55. MODULE_FIRMWARE("radeon/verde_k_smc.bin");
  56. MODULE_FIRMWARE("radeon/oland_smc.bin");
  57. MODULE_FIRMWARE("radeon/oland_k_smc.bin");
  58. MODULE_FIRMWARE("radeon/hainan_smc.bin");
  59. MODULE_FIRMWARE("radeon/hainan_k_smc.bin");
  60. union power_info {
  61. struct _ATOM_POWERPLAY_INFO info;
  62. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  63. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  64. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  65. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  66. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  67. struct _ATOM_PPLIB_POWERPLAYTABLE4 pplib4;
  68. struct _ATOM_PPLIB_POWERPLAYTABLE5 pplib5;
  69. };
  70. union fan_info {
  71. struct _ATOM_PPLIB_FANTABLE fan;
  72. struct _ATOM_PPLIB_FANTABLE2 fan2;
  73. struct _ATOM_PPLIB_FANTABLE3 fan3;
  74. };
  75. union pplib_clock_info {
  76. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  77. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  78. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  79. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  80. struct _ATOM_PPLIB_SI_CLOCK_INFO si;
  81. };
  82. const u32 r600_utc[R600_PM_NUMBER_OF_TC] =
  83. {
  84. R600_UTC_DFLT_00,
  85. R600_UTC_DFLT_01,
  86. R600_UTC_DFLT_02,
  87. R600_UTC_DFLT_03,
  88. R600_UTC_DFLT_04,
  89. R600_UTC_DFLT_05,
  90. R600_UTC_DFLT_06,
  91. R600_UTC_DFLT_07,
  92. R600_UTC_DFLT_08,
  93. R600_UTC_DFLT_09,
  94. R600_UTC_DFLT_10,
  95. R600_UTC_DFLT_11,
  96. R600_UTC_DFLT_12,
  97. R600_UTC_DFLT_13,
  98. R600_UTC_DFLT_14,
  99. };
  100. const u32 r600_dtc[R600_PM_NUMBER_OF_TC] =
  101. {
  102. R600_DTC_DFLT_00,
  103. R600_DTC_DFLT_01,
  104. R600_DTC_DFLT_02,
  105. R600_DTC_DFLT_03,
  106. R600_DTC_DFLT_04,
  107. R600_DTC_DFLT_05,
  108. R600_DTC_DFLT_06,
  109. R600_DTC_DFLT_07,
  110. R600_DTC_DFLT_08,
  111. R600_DTC_DFLT_09,
  112. R600_DTC_DFLT_10,
  113. R600_DTC_DFLT_11,
  114. R600_DTC_DFLT_12,
  115. R600_DTC_DFLT_13,
  116. R600_DTC_DFLT_14,
  117. };
  118. static const struct si_cac_config_reg cac_weights_tahiti[] =
  119. {
  120. { 0x0, 0x0000ffff, 0, 0xc, SISLANDS_CACCONFIG_CGIND },
  121. { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  122. { 0x1, 0x0000ffff, 0, 0x101, SISLANDS_CACCONFIG_CGIND },
  123. { 0x1, 0xffff0000, 16, 0xc, SISLANDS_CACCONFIG_CGIND },
  124. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  125. { 0x3, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  126. { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  127. { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  128. { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  129. { 0x5, 0x0000ffff, 0, 0x8fc, SISLANDS_CACCONFIG_CGIND },
  130. { 0x5, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  131. { 0x6, 0x0000ffff, 0, 0x95, SISLANDS_CACCONFIG_CGIND },
  132. { 0x6, 0xffff0000, 16, 0x34e, SISLANDS_CACCONFIG_CGIND },
  133. { 0x18f, 0x0000ffff, 0, 0x1a1, SISLANDS_CACCONFIG_CGIND },
  134. { 0x7, 0x0000ffff, 0, 0xda, SISLANDS_CACCONFIG_CGIND },
  135. { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  136. { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  137. { 0x8, 0xffff0000, 16, 0x46, SISLANDS_CACCONFIG_CGIND },
  138. { 0x9, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  139. { 0xa, 0x0000ffff, 0, 0x208, SISLANDS_CACCONFIG_CGIND },
  140. { 0xb, 0x0000ffff, 0, 0xe7, SISLANDS_CACCONFIG_CGIND },
  141. { 0xb, 0xffff0000, 16, 0x948, SISLANDS_CACCONFIG_CGIND },
  142. { 0xc, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  143. { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  144. { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  145. { 0xe, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  146. { 0xf, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  147. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  148. { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  149. { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  150. { 0x11, 0x0000ffff, 0, 0x167, SISLANDS_CACCONFIG_CGIND },
  151. { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  152. { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  153. { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  154. { 0x13, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  155. { 0x14, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  156. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  157. { 0x15, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  158. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  159. { 0x16, 0x0000ffff, 0, 0x31, SISLANDS_CACCONFIG_CGIND },
  160. { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  161. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  162. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  163. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  164. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  165. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  166. { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  167. { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  168. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  169. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  170. { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  171. { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  172. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  173. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  174. { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  175. { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  176. { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  177. { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  178. { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  179. { 0x6d, 0x0000ffff, 0, 0x18e, SISLANDS_CACCONFIG_CGIND },
  180. { 0xFFFFFFFF }
  181. };
  182. static const struct si_cac_config_reg lcac_tahiti[] =
  183. {
  184. { 0x143, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  185. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  186. { 0x146, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  187. { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  188. { 0x149, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  189. { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  190. { 0x14c, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  191. { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  192. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  193. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  194. { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  195. { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  196. { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  197. { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  198. { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  199. { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  200. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  201. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  202. { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  203. { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  204. { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  205. { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  206. { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  207. { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  208. { 0x8c, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  209. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  210. { 0x8f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  211. { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  212. { 0x92, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  213. { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  214. { 0x95, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  215. { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  216. { 0x14f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  217. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  218. { 0x152, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  219. { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  220. { 0x155, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  221. { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  222. { 0x158, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  223. { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  224. { 0x110, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  225. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  226. { 0x113, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  227. { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  228. { 0x116, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  229. { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  230. { 0x119, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  231. { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  232. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  233. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  234. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  235. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  236. { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  237. { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  238. { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  239. { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  240. { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  241. { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  242. { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  243. { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  244. { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  245. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  246. { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  247. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  248. { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  249. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  250. { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  251. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  252. { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  253. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  254. { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  255. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  256. { 0x16d, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  257. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  258. { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  259. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  260. { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  261. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  262. { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  263. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  264. { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  265. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  266. { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  267. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  268. { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  269. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  270. { 0xFFFFFFFF }
  271. };
  272. static const struct si_cac_config_reg cac_override_tahiti[] =
  273. {
  274. { 0xFFFFFFFF }
  275. };
  276. static const struct si_powertune_data powertune_data_tahiti =
  277. {
  278. ((1 << 16) | 27027),
  279. 6,
  280. 0,
  281. 4,
  282. 95,
  283. {
  284. 0UL,
  285. 0UL,
  286. 4521550UL,
  287. 309631529UL,
  288. -1270850L,
  289. 4513710L,
  290. 40
  291. },
  292. 595000000UL,
  293. 12,
  294. {
  295. 0,
  296. 0,
  297. 0,
  298. 0,
  299. 0,
  300. 0,
  301. 0,
  302. 0
  303. },
  304. true
  305. };
  306. static const struct si_dte_data dte_data_tahiti =
  307. {
  308. { 1159409, 0, 0, 0, 0 },
  309. { 777, 0, 0, 0, 0 },
  310. 2,
  311. 54000,
  312. 127000,
  313. 25,
  314. 2,
  315. 10,
  316. 13,
  317. { 27, 31, 35, 39, 43, 47, 54, 61, 67, 74, 81, 88, 95, 0, 0, 0 },
  318. { 240888759, 221057860, 235370597, 162287531, 158510299, 131423027, 116673180, 103067515, 87941937, 76209048, 68209175, 64090048, 58301890, 0, 0, 0 },
  319. { 12024, 11189, 11451, 8411, 7939, 6666, 5681, 4905, 4241, 3720, 3354, 3122, 2890, 0, 0, 0 },
  320. 85,
  321. false
  322. };
  323. static const struct si_dte_data dte_data_tahiti_le =
  324. {
  325. { 0x1E8480, 0x7A1200, 0x2160EC0, 0x3938700, 0 },
  326. { 0x7D, 0x7D, 0x4E4, 0xB00, 0 },
  327. 0x5,
  328. 0xAFC8,
  329. 0x64,
  330. 0x32,
  331. 1,
  332. 0,
  333. 0x10,
  334. { 0x78, 0x7C, 0x82, 0x88, 0x8E, 0x94, 0x9A, 0xA0, 0xA6, 0xAC, 0xB0, 0xB4, 0xB8, 0xBC, 0xC0, 0xC4 },
  335. { 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700 },
  336. { 0x2AF8, 0x2AF8, 0x29BB, 0x27F9, 0x2637, 0x2475, 0x22B3, 0x20F1, 0x1F2F, 0x1D6D, 0x1734, 0x1414, 0x10F4, 0xDD4, 0xAB4, 0x794 },
  337. 85,
  338. true
  339. };
  340. static const struct si_dte_data dte_data_tahiti_pro =
  341. {
  342. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  343. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  344. 5,
  345. 45000,
  346. 100,
  347. 0xA,
  348. 1,
  349. 0,
  350. 0x10,
  351. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  352. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  353. { 0x7D0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  354. 90,
  355. true
  356. };
  357. static const struct si_dte_data dte_data_new_zealand =
  358. {
  359. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0 },
  360. { 0x29B, 0x3E9, 0x537, 0x7D2, 0 },
  361. 0x5,
  362. 0xAFC8,
  363. 0x69,
  364. 0x32,
  365. 1,
  366. 0,
  367. 0x10,
  368. { 0x82, 0xA0, 0xB4, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE },
  369. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  370. { 0xDAC, 0x1388, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685 },
  371. 85,
  372. true
  373. };
  374. static const struct si_dte_data dte_data_aruba_pro =
  375. {
  376. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  377. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  378. 5,
  379. 45000,
  380. 100,
  381. 0xA,
  382. 1,
  383. 0,
  384. 0x10,
  385. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  386. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  387. { 0x1000, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  388. 90,
  389. true
  390. };
  391. static const struct si_dte_data dte_data_malta =
  392. {
  393. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  394. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  395. 5,
  396. 45000,
  397. 100,
  398. 0xA,
  399. 1,
  400. 0,
  401. 0x10,
  402. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  403. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  404. { 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  405. 90,
  406. true
  407. };
  408. struct si_cac_config_reg cac_weights_pitcairn[] =
  409. {
  410. { 0x0, 0x0000ffff, 0, 0x8a, SISLANDS_CACCONFIG_CGIND },
  411. { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  412. { 0x1, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  413. { 0x1, 0xffff0000, 16, 0x24d, SISLANDS_CACCONFIG_CGIND },
  414. { 0x2, 0x0000ffff, 0, 0x19, SISLANDS_CACCONFIG_CGIND },
  415. { 0x3, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  416. { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  417. { 0x4, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  418. { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  419. { 0x5, 0x0000ffff, 0, 0xc11, SISLANDS_CACCONFIG_CGIND },
  420. { 0x5, 0xffff0000, 16, 0x7f3, SISLANDS_CACCONFIG_CGIND },
  421. { 0x6, 0x0000ffff, 0, 0x403, SISLANDS_CACCONFIG_CGIND },
  422. { 0x6, 0xffff0000, 16, 0x367, SISLANDS_CACCONFIG_CGIND },
  423. { 0x18f, 0x0000ffff, 0, 0x4c9, SISLANDS_CACCONFIG_CGIND },
  424. { 0x7, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  425. { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  426. { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  427. { 0x8, 0xffff0000, 16, 0x45d, SISLANDS_CACCONFIG_CGIND },
  428. { 0x9, 0x0000ffff, 0, 0x36d, SISLANDS_CACCONFIG_CGIND },
  429. { 0xa, 0x0000ffff, 0, 0x534, SISLANDS_CACCONFIG_CGIND },
  430. { 0xb, 0x0000ffff, 0, 0x5da, SISLANDS_CACCONFIG_CGIND },
  431. { 0xb, 0xffff0000, 16, 0x880, SISLANDS_CACCONFIG_CGIND },
  432. { 0xc, 0x0000ffff, 0, 0x201, SISLANDS_CACCONFIG_CGIND },
  433. { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  434. { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  435. { 0xe, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
  436. { 0xf, 0x0000ffff, 0, 0x1f, SISLANDS_CACCONFIG_CGIND },
  437. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  438. { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  439. { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  440. { 0x11, 0x0000ffff, 0, 0x5de, SISLANDS_CACCONFIG_CGIND },
  441. { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  442. { 0x12, 0x0000ffff, 0, 0x7b, SISLANDS_CACCONFIG_CGIND },
  443. { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  444. { 0x13, 0xffff0000, 16, 0x13, SISLANDS_CACCONFIG_CGIND },
  445. { 0x14, 0x0000ffff, 0, 0xf9, SISLANDS_CACCONFIG_CGIND },
  446. { 0x15, 0x0000ffff, 0, 0x66, SISLANDS_CACCONFIG_CGIND },
  447. { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  448. { 0x4e, 0x0000ffff, 0, 0x13, SISLANDS_CACCONFIG_CGIND },
  449. { 0x16, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  450. { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  451. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  452. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  453. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  454. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  455. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  456. { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  457. { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  458. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  459. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  460. { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  461. { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  462. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  463. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  464. { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  465. { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  466. { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  467. { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  468. { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  469. { 0x6d, 0x0000ffff, 0, 0x186, SISLANDS_CACCONFIG_CGIND },
  470. { 0xFFFFFFFF }
  471. };
  472. static const struct si_cac_config_reg lcac_pitcairn[] =
  473. {
  474. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  475. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  476. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  477. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  478. { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  479. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  480. { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  481. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  482. { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  483. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  484. { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  485. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  486. { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  487. { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  488. { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  489. { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  490. { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  491. { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  492. { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  493. { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  494. { 0x8f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  495. { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  496. { 0x146, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  497. { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  498. { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  499. { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  500. { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  501. { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  502. { 0x116, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  503. { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  504. { 0x155, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  505. { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  506. { 0x92, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  507. { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  508. { 0x149, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  509. { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  510. { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  511. { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  512. { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  513. { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  514. { 0x119, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  515. { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  516. { 0x158, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  517. { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  518. { 0x95, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  519. { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  520. { 0x14c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  521. { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  522. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  523. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  524. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  525. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  526. { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  527. { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  528. { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  529. { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  530. { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  531. { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  532. { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  533. { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  534. { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  535. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  536. { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  537. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  538. { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  539. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  540. { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  541. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  542. { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  543. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  544. { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  545. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  546. { 0x16d, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  547. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  548. { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  549. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  550. { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  551. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  552. { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  553. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  554. { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  555. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  556. { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  557. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  558. { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  559. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  560. { 0xFFFFFFFF }
  561. };
  562. static const struct si_cac_config_reg cac_override_pitcairn[] =
  563. {
  564. { 0xFFFFFFFF }
  565. };
  566. static const struct si_powertune_data powertune_data_pitcairn =
  567. {
  568. ((1 << 16) | 27027),
  569. 5,
  570. 0,
  571. 6,
  572. 100,
  573. {
  574. 51600000UL,
  575. 1800000UL,
  576. 7194395UL,
  577. 309631529UL,
  578. -1270850L,
  579. 4513710L,
  580. 100
  581. },
  582. 117830498UL,
  583. 12,
  584. {
  585. 0,
  586. 0,
  587. 0,
  588. 0,
  589. 0,
  590. 0,
  591. 0,
  592. 0
  593. },
  594. true
  595. };
  596. static const struct si_dte_data dte_data_pitcairn =
  597. {
  598. { 0, 0, 0, 0, 0 },
  599. { 0, 0, 0, 0, 0 },
  600. 0,
  601. 0,
  602. 0,
  603. 0,
  604. 0,
  605. 0,
  606. 0,
  607. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  608. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  609. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  610. 0,
  611. false
  612. };
  613. static const struct si_dte_data dte_data_curacao_xt =
  614. {
  615. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  616. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  617. 5,
  618. 45000,
  619. 100,
  620. 0xA,
  621. 1,
  622. 0,
  623. 0x10,
  624. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  625. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  626. { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  627. 90,
  628. true
  629. };
  630. static const struct si_dte_data dte_data_curacao_pro =
  631. {
  632. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  633. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  634. 5,
  635. 45000,
  636. 100,
  637. 0xA,
  638. 1,
  639. 0,
  640. 0x10,
  641. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  642. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  643. { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  644. 90,
  645. true
  646. };
  647. static const struct si_dte_data dte_data_neptune_xt =
  648. {
  649. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  650. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  651. 5,
  652. 45000,
  653. 100,
  654. 0xA,
  655. 1,
  656. 0,
  657. 0x10,
  658. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  659. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  660. { 0x3A2F, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  661. 90,
  662. true
  663. };
  664. static const struct si_cac_config_reg cac_weights_chelsea_pro[] =
  665. {
  666. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  667. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  668. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  669. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  670. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  671. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  672. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  673. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  674. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  675. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  676. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  677. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  678. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  679. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  680. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  681. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  682. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  683. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  684. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  685. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  686. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  687. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  688. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  689. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  690. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  691. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  692. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  693. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  694. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  695. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  696. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  697. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  698. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  699. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  700. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  701. { 0x14, 0x0000ffff, 0, 0x2BD, SISLANDS_CACCONFIG_CGIND },
  702. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  703. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  704. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  705. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  706. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  707. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  708. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  709. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  710. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  711. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  712. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  713. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  714. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  715. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  716. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  717. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  718. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  719. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  720. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  721. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  722. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  723. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  724. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  725. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  726. { 0xFFFFFFFF }
  727. };
  728. static const struct si_cac_config_reg cac_weights_chelsea_xt[] =
  729. {
  730. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  731. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  732. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  733. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  734. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  735. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  736. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  737. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  738. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  739. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  740. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  741. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  742. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  743. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  744. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  745. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  746. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  747. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  748. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  749. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  750. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  751. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  752. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  753. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  754. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  755. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  756. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  757. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  758. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  759. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  760. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  761. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  762. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  763. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  764. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  765. { 0x14, 0x0000ffff, 0, 0x30A, SISLANDS_CACCONFIG_CGIND },
  766. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  767. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  768. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  769. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  770. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  771. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  772. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  773. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  774. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  775. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  776. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  777. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  778. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  779. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  780. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  781. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  782. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  783. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  784. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  785. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  786. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  787. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  788. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  789. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  790. { 0xFFFFFFFF }
  791. };
  792. static const struct si_cac_config_reg cac_weights_heathrow[] =
  793. {
  794. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  795. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  796. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  797. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  798. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  799. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  800. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  801. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  802. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  803. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  804. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  805. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  806. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  807. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  808. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  809. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  810. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  811. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  812. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  813. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  814. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  815. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  816. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  817. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  818. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  819. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  820. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  821. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  822. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  823. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  824. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  825. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  826. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  827. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  828. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  829. { 0x14, 0x0000ffff, 0, 0x362, SISLANDS_CACCONFIG_CGIND },
  830. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  831. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  832. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  833. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  834. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  835. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  836. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  837. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  838. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  839. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  840. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  841. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  842. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  843. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  844. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  845. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  846. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  847. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  848. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  849. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  850. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  851. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  852. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  853. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  854. { 0xFFFFFFFF }
  855. };
  856. static const struct si_cac_config_reg cac_weights_cape_verde_pro[] =
  857. {
  858. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  859. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  860. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  861. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  862. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  863. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  864. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  865. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  866. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  867. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  868. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  869. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  870. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  871. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  872. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  873. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  874. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  875. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  876. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  877. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  878. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  879. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  880. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  881. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  882. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  883. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  884. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  885. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  886. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  887. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  888. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  889. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  890. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  891. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  892. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  893. { 0x14, 0x0000ffff, 0, 0x315, SISLANDS_CACCONFIG_CGIND },
  894. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  895. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  896. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  897. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  898. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  899. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  900. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  901. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  902. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  903. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  904. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  905. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  906. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  907. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  908. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  909. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  910. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  911. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  912. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  913. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  914. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  915. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  916. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  917. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  918. { 0xFFFFFFFF }
  919. };
  920. static const struct si_cac_config_reg cac_weights_cape_verde[] =
  921. {
  922. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  923. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  924. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  925. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  926. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  927. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  928. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  929. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  930. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  931. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  932. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  933. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  934. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  935. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  936. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  937. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  938. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  939. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  940. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  941. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  942. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  943. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  944. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  945. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  946. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  947. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  948. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  949. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  950. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  951. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  952. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  953. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  954. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  955. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  956. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  957. { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
  958. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  959. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  960. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  961. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  962. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  963. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  964. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  965. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  966. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  967. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  968. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  969. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  970. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  971. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  972. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  973. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  974. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  975. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  976. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  977. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  978. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  979. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  980. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  981. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  982. { 0xFFFFFFFF }
  983. };
  984. static const struct si_cac_config_reg lcac_cape_verde[] =
  985. {
  986. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  987. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  988. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  989. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  990. { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  991. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  992. { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  993. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  994. { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  995. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  996. { 0x143, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  997. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  998. { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  999. { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1000. { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1001. { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1002. { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  1003. { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1004. { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  1005. { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1006. { 0x8f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1007. { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1008. { 0x146, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1009. { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1010. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1011. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1012. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1013. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1014. { 0x164, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1015. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1016. { 0x167, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1017. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1018. { 0x16a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1019. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1020. { 0x15e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1021. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1022. { 0x161, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1023. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1024. { 0x15b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1025. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1026. { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1027. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1028. { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1029. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1030. { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1031. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1032. { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1033. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1034. { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1035. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1036. { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1037. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1038. { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1039. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1040. { 0xFFFFFFFF }
  1041. };
  1042. static const struct si_cac_config_reg cac_override_cape_verde[] =
  1043. {
  1044. { 0xFFFFFFFF }
  1045. };
  1046. static const struct si_powertune_data powertune_data_cape_verde =
  1047. {
  1048. ((1 << 16) | 0x6993),
  1049. 5,
  1050. 0,
  1051. 7,
  1052. 105,
  1053. {
  1054. 0UL,
  1055. 0UL,
  1056. 7194395UL,
  1057. 309631529UL,
  1058. -1270850L,
  1059. 4513710L,
  1060. 100
  1061. },
  1062. 117830498UL,
  1063. 12,
  1064. {
  1065. 0,
  1066. 0,
  1067. 0,
  1068. 0,
  1069. 0,
  1070. 0,
  1071. 0,
  1072. 0
  1073. },
  1074. true
  1075. };
  1076. static const struct si_dte_data dte_data_cape_verde =
  1077. {
  1078. { 0, 0, 0, 0, 0 },
  1079. { 0, 0, 0, 0, 0 },
  1080. 0,
  1081. 0,
  1082. 0,
  1083. 0,
  1084. 0,
  1085. 0,
  1086. 0,
  1087. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1088. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1089. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1090. 0,
  1091. false
  1092. };
  1093. static const struct si_dte_data dte_data_venus_xtx =
  1094. {
  1095. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1096. { 0x71C, 0xAAB, 0xE39, 0x11C7, 0x0 },
  1097. 5,
  1098. 55000,
  1099. 0x69,
  1100. 0xA,
  1101. 1,
  1102. 0,
  1103. 0x3,
  1104. { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1105. { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1106. { 0xD6D8, 0x88B8, 0x1555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1107. 90,
  1108. true
  1109. };
  1110. static const struct si_dte_data dte_data_venus_xt =
  1111. {
  1112. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1113. { 0xBDA, 0x11C7, 0x17B4, 0x1DA1, 0x0 },
  1114. 5,
  1115. 55000,
  1116. 0x69,
  1117. 0xA,
  1118. 1,
  1119. 0,
  1120. 0x3,
  1121. { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1122. { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1123. { 0xAFC8, 0x88B8, 0x238E, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1124. 90,
  1125. true
  1126. };
  1127. static const struct si_dte_data dte_data_venus_pro =
  1128. {
  1129. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1130. { 0x11C7, 0x1AAB, 0x238E, 0x2C72, 0x0 },
  1131. 5,
  1132. 55000,
  1133. 0x69,
  1134. 0xA,
  1135. 1,
  1136. 0,
  1137. 0x3,
  1138. { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1139. { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1140. { 0x88B8, 0x88B8, 0x3555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1141. 90,
  1142. true
  1143. };
  1144. struct si_cac_config_reg cac_weights_oland[] =
  1145. {
  1146. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  1147. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  1148. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  1149. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  1150. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1151. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  1152. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  1153. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  1154. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  1155. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  1156. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  1157. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  1158. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  1159. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  1160. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  1161. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  1162. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  1163. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  1164. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  1165. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  1166. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  1167. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  1168. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  1169. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  1170. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  1171. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1172. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1173. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1174. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1175. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  1176. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1177. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  1178. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  1179. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  1180. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1181. { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
  1182. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1183. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1184. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1185. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  1186. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  1187. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1188. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1189. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1190. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1191. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1192. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1193. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1194. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1195. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1196. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1197. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1198. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1199. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1200. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1201. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1202. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1203. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1204. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1205. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  1206. { 0xFFFFFFFF }
  1207. };
  1208. static const struct si_cac_config_reg cac_weights_mars_pro[] =
  1209. {
  1210. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1211. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1212. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1213. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1214. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1215. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1216. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1217. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1218. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1219. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1220. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1221. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1222. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1223. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1224. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1225. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1226. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1227. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1228. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1229. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1230. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1231. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1232. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1233. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1234. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1235. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1236. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1237. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1238. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1239. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1240. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1241. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1242. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1243. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1244. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1245. { 0x14, 0x0000ffff, 0, 0x2, SISLANDS_CACCONFIG_CGIND },
  1246. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1247. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1248. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1249. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1250. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1251. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1252. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1253. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1254. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1255. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1256. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1257. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1258. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1259. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1260. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1261. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1262. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1263. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1264. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1265. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1266. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1267. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1268. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1269. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1270. { 0xFFFFFFFF }
  1271. };
  1272. static const struct si_cac_config_reg cac_weights_mars_xt[] =
  1273. {
  1274. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1275. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1276. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1277. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1278. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1279. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1280. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1281. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1282. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1283. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1284. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1285. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1286. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1287. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1288. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1289. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1290. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1291. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1292. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1293. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1294. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1295. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1296. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1297. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1298. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1299. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1300. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1301. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1302. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1303. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1304. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1305. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1306. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1307. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1308. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1309. { 0x14, 0x0000ffff, 0, 0x60, SISLANDS_CACCONFIG_CGIND },
  1310. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1311. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1312. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1313. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1314. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1315. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1316. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1317. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1318. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1319. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1320. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1321. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1322. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1323. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1324. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1325. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1326. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1327. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1328. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1329. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1330. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1331. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1332. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1333. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1334. { 0xFFFFFFFF }
  1335. };
  1336. static const struct si_cac_config_reg cac_weights_oland_pro[] =
  1337. {
  1338. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1339. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1340. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1341. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1342. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1343. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1344. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1345. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1346. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1347. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1348. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1349. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1350. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1351. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1352. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1353. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1354. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1355. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1356. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1357. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1358. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1359. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1360. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1361. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1362. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1363. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1364. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1365. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1366. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1367. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1368. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1369. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1370. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1371. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1372. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1373. { 0x14, 0x0000ffff, 0, 0x90, SISLANDS_CACCONFIG_CGIND },
  1374. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1375. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1376. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1377. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1378. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1379. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1380. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1381. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1382. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1383. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1384. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1385. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1386. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1387. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1388. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1389. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1390. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1391. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1392. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1393. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1394. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1395. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1396. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1397. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1398. { 0xFFFFFFFF }
  1399. };
  1400. static const struct si_cac_config_reg cac_weights_oland_xt[] =
  1401. {
  1402. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1403. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1404. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1405. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1406. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1407. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1408. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1409. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1410. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1411. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1412. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1413. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1414. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1415. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1416. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1417. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1418. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1419. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1420. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1421. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1422. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1423. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1424. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1425. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1426. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1427. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1428. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1429. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1430. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1431. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1432. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1433. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1434. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1435. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1436. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1437. { 0x14, 0x0000ffff, 0, 0x120, SISLANDS_CACCONFIG_CGIND },
  1438. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1439. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1440. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1441. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1442. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1443. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1444. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1445. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1446. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1447. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1448. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1449. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1450. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1451. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1452. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1453. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1454. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1455. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1456. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1457. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1458. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1459. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1460. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1461. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1462. { 0xFFFFFFFF }
  1463. };
  1464. static const struct si_cac_config_reg lcac_oland[] =
  1465. {
  1466. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1467. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1468. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1469. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1470. { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1471. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1472. { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1473. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1474. { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1475. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1476. { 0x143, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  1477. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1478. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1479. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1480. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1481. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1482. { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1483. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1484. { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1485. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1486. { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1487. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1488. { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1489. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1490. { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1491. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1492. { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1493. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1494. { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1495. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1496. { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1497. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1498. { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1499. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1500. { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1501. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1502. { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1503. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1504. { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1505. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1506. { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1507. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1508. { 0xFFFFFFFF }
  1509. };
  1510. static const struct si_cac_config_reg lcac_mars_pro[] =
  1511. {
  1512. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1513. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1514. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1515. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1516. { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1517. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1518. { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1519. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1520. { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1521. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1522. { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1523. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1524. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1525. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1526. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1527. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1528. { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1529. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1530. { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1531. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1532. { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1533. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1534. { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1535. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1536. { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1537. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1538. { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1539. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1540. { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1541. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1542. { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1543. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1544. { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1545. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1546. { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1547. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1548. { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1549. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1550. { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1551. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1552. { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1553. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1554. { 0xFFFFFFFF }
  1555. };
  1556. static const struct si_cac_config_reg cac_override_oland[] =
  1557. {
  1558. { 0xFFFFFFFF }
  1559. };
  1560. static const struct si_powertune_data powertune_data_oland =
  1561. {
  1562. ((1 << 16) | 0x6993),
  1563. 5,
  1564. 0,
  1565. 7,
  1566. 105,
  1567. {
  1568. 0UL,
  1569. 0UL,
  1570. 7194395UL,
  1571. 309631529UL,
  1572. -1270850L,
  1573. 4513710L,
  1574. 100
  1575. },
  1576. 117830498UL,
  1577. 12,
  1578. {
  1579. 0,
  1580. 0,
  1581. 0,
  1582. 0,
  1583. 0,
  1584. 0,
  1585. 0,
  1586. 0
  1587. },
  1588. true
  1589. };
  1590. static const struct si_powertune_data powertune_data_mars_pro =
  1591. {
  1592. ((1 << 16) | 0x6993),
  1593. 5,
  1594. 0,
  1595. 7,
  1596. 105,
  1597. {
  1598. 0UL,
  1599. 0UL,
  1600. 7194395UL,
  1601. 309631529UL,
  1602. -1270850L,
  1603. 4513710L,
  1604. 100
  1605. },
  1606. 117830498UL,
  1607. 12,
  1608. {
  1609. 0,
  1610. 0,
  1611. 0,
  1612. 0,
  1613. 0,
  1614. 0,
  1615. 0,
  1616. 0
  1617. },
  1618. true
  1619. };
  1620. static const struct si_dte_data dte_data_oland =
  1621. {
  1622. { 0, 0, 0, 0, 0 },
  1623. { 0, 0, 0, 0, 0 },
  1624. 0,
  1625. 0,
  1626. 0,
  1627. 0,
  1628. 0,
  1629. 0,
  1630. 0,
  1631. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1632. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1633. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1634. 0,
  1635. false
  1636. };
  1637. static const struct si_dte_data dte_data_mars_pro =
  1638. {
  1639. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1640. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  1641. 5,
  1642. 55000,
  1643. 105,
  1644. 0xA,
  1645. 1,
  1646. 0,
  1647. 0x10,
  1648. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  1649. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  1650. { 0xF627, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1651. 90,
  1652. true
  1653. };
  1654. static const struct si_dte_data dte_data_sun_xt =
  1655. {
  1656. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1657. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  1658. 5,
  1659. 55000,
  1660. 105,
  1661. 0xA,
  1662. 1,
  1663. 0,
  1664. 0x10,
  1665. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  1666. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  1667. { 0xD555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1668. 90,
  1669. true
  1670. };
  1671. static const struct si_cac_config_reg cac_weights_hainan[] =
  1672. {
  1673. { 0x0, 0x0000ffff, 0, 0x2d9, SISLANDS_CACCONFIG_CGIND },
  1674. { 0x0, 0xffff0000, 16, 0x22b, SISLANDS_CACCONFIG_CGIND },
  1675. { 0x1, 0x0000ffff, 0, 0x21c, SISLANDS_CACCONFIG_CGIND },
  1676. { 0x1, 0xffff0000, 16, 0x1dc, SISLANDS_CACCONFIG_CGIND },
  1677. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1678. { 0x3, 0x0000ffff, 0, 0x24e, SISLANDS_CACCONFIG_CGIND },
  1679. { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1680. { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1681. { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1682. { 0x5, 0x0000ffff, 0, 0x35e, SISLANDS_CACCONFIG_CGIND },
  1683. { 0x5, 0xffff0000, 16, 0x1143, SISLANDS_CACCONFIG_CGIND },
  1684. { 0x6, 0x0000ffff, 0, 0xe17, SISLANDS_CACCONFIG_CGIND },
  1685. { 0x6, 0xffff0000, 16, 0x441, SISLANDS_CACCONFIG_CGIND },
  1686. { 0x18f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1687. { 0x7, 0x0000ffff, 0, 0x28b, SISLANDS_CACCONFIG_CGIND },
  1688. { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1689. { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1690. { 0x8, 0xffff0000, 16, 0xabe, SISLANDS_CACCONFIG_CGIND },
  1691. { 0x9, 0x0000ffff, 0, 0xf11, SISLANDS_CACCONFIG_CGIND },
  1692. { 0xa, 0x0000ffff, 0, 0x907, SISLANDS_CACCONFIG_CGIND },
  1693. { 0xb, 0x0000ffff, 0, 0xb45, SISLANDS_CACCONFIG_CGIND },
  1694. { 0xb, 0xffff0000, 16, 0xd1e, SISLANDS_CACCONFIG_CGIND },
  1695. { 0xc, 0x0000ffff, 0, 0xa2c, SISLANDS_CACCONFIG_CGIND },
  1696. { 0xd, 0x0000ffff, 0, 0x62, SISLANDS_CACCONFIG_CGIND },
  1697. { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1698. { 0xe, 0x0000ffff, 0, 0x1f3, SISLANDS_CACCONFIG_CGIND },
  1699. { 0xf, 0x0000ffff, 0, 0x42, SISLANDS_CACCONFIG_CGIND },
  1700. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1701. { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1702. { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1703. { 0x11, 0x0000ffff, 0, 0x709, SISLANDS_CACCONFIG_CGIND },
  1704. { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1705. { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1706. { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1707. { 0x13, 0xffff0000, 16, 0x3a, SISLANDS_CACCONFIG_CGIND },
  1708. { 0x14, 0x0000ffff, 0, 0x357, SISLANDS_CACCONFIG_CGIND },
  1709. { 0x15, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
  1710. { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1711. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1712. { 0x16, 0x0000ffff, 0, 0x314, SISLANDS_CACCONFIG_CGIND },
  1713. { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1714. { 0x17, 0x0000ffff, 0, 0x6d, SISLANDS_CACCONFIG_CGIND },
  1715. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1716. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1717. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1718. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1719. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1720. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1721. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1722. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1723. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1724. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1725. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1726. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1727. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1728. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1729. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1730. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1731. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1732. { 0x6d, 0x0000ffff, 0, 0x1b9, SISLANDS_CACCONFIG_CGIND },
  1733. { 0xFFFFFFFF }
  1734. };
  1735. static const struct si_powertune_data powertune_data_hainan =
  1736. {
  1737. ((1 << 16) | 0x6993),
  1738. 5,
  1739. 0,
  1740. 9,
  1741. 105,
  1742. {
  1743. 0UL,
  1744. 0UL,
  1745. 7194395UL,
  1746. 309631529UL,
  1747. -1270850L,
  1748. 4513710L,
  1749. 100
  1750. },
  1751. 117830498UL,
  1752. 12,
  1753. {
  1754. 0,
  1755. 0,
  1756. 0,
  1757. 0,
  1758. 0,
  1759. 0,
  1760. 0,
  1761. 0
  1762. },
  1763. true
  1764. };
  1765. struct rv7xx_power_info *rv770_get_pi(struct amdgpu_device *adev);
  1766. struct evergreen_power_info *evergreen_get_pi(struct amdgpu_device *adev);
  1767. struct ni_power_info *ni_get_pi(struct amdgpu_device *adev);
  1768. struct si_ps *si_get_ps(struct amdgpu_ps *rps);
  1769. static int si_populate_voltage_value(struct amdgpu_device *adev,
  1770. const struct atom_voltage_table *table,
  1771. u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage);
  1772. static int si_get_std_voltage_value(struct amdgpu_device *adev,
  1773. SISLANDS_SMC_VOLTAGE_VALUE *voltage,
  1774. u16 *std_voltage);
  1775. static int si_write_smc_soft_register(struct amdgpu_device *adev,
  1776. u16 reg_offset, u32 value);
  1777. static int si_convert_power_level_to_smc(struct amdgpu_device *adev,
  1778. struct rv7xx_pl *pl,
  1779. SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level);
  1780. static int si_calculate_sclk_params(struct amdgpu_device *adev,
  1781. u32 engine_clock,
  1782. SISLANDS_SMC_SCLK_VALUE *sclk);
  1783. static void si_thermal_start_smc_fan_control(struct amdgpu_device *adev);
  1784. static void si_fan_ctrl_set_default_mode(struct amdgpu_device *adev);
  1785. static void si_dpm_set_dpm_funcs(struct amdgpu_device *adev);
  1786. static void si_dpm_set_irq_funcs(struct amdgpu_device *adev);
  1787. extern u32 si_pciep_rreg(struct amdgpu_device *adev, u32 reg);
  1788. static struct si_power_info *si_get_pi(struct amdgpu_device *adev)
  1789. {
  1790. struct si_power_info *pi = adev->pm.dpm.priv;
  1791. return pi;
  1792. }
  1793. static void si_calculate_leakage_for_v_and_t_formula(const struct ni_leakage_coeffients *coeff,
  1794. u16 v, s32 t, u32 ileakage, u32 *leakage)
  1795. {
  1796. s64 kt, kv, leakage_w, i_leakage, vddc;
  1797. s64 temperature, t_slope, t_intercept, av, bv, t_ref;
  1798. s64 tmp;
  1799. i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
  1800. vddc = div64_s64(drm_int2fixp(v), 1000);
  1801. temperature = div64_s64(drm_int2fixp(t), 1000);
  1802. t_slope = div64_s64(drm_int2fixp(coeff->t_slope), 100000000);
  1803. t_intercept = div64_s64(drm_int2fixp(coeff->t_intercept), 100000000);
  1804. av = div64_s64(drm_int2fixp(coeff->av), 100000000);
  1805. bv = div64_s64(drm_int2fixp(coeff->bv), 100000000);
  1806. t_ref = drm_int2fixp(coeff->t_ref);
  1807. tmp = drm_fixp_mul(t_slope, vddc) + t_intercept;
  1808. kt = drm_fixp_exp(drm_fixp_mul(tmp, temperature));
  1809. kt = drm_fixp_div(kt, drm_fixp_exp(drm_fixp_mul(tmp, t_ref)));
  1810. kv = drm_fixp_mul(av, drm_fixp_exp(drm_fixp_mul(bv, vddc)));
  1811. leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
  1812. *leakage = drm_fixp2int(leakage_w * 1000);
  1813. }
  1814. static void si_calculate_leakage_for_v_and_t(struct amdgpu_device *adev,
  1815. const struct ni_leakage_coeffients *coeff,
  1816. u16 v,
  1817. s32 t,
  1818. u32 i_leakage,
  1819. u32 *leakage)
  1820. {
  1821. si_calculate_leakage_for_v_and_t_formula(coeff, v, t, i_leakage, leakage);
  1822. }
  1823. static void si_calculate_leakage_for_v_formula(const struct ni_leakage_coeffients *coeff,
  1824. const u32 fixed_kt, u16 v,
  1825. u32 ileakage, u32 *leakage)
  1826. {
  1827. s64 kt, kv, leakage_w, i_leakage, vddc;
  1828. i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
  1829. vddc = div64_s64(drm_int2fixp(v), 1000);
  1830. kt = div64_s64(drm_int2fixp(fixed_kt), 100000000);
  1831. kv = drm_fixp_mul(div64_s64(drm_int2fixp(coeff->av), 100000000),
  1832. drm_fixp_exp(drm_fixp_mul(div64_s64(drm_int2fixp(coeff->bv), 100000000), vddc)));
  1833. leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
  1834. *leakage = drm_fixp2int(leakage_w * 1000);
  1835. }
  1836. static void si_calculate_leakage_for_v(struct amdgpu_device *adev,
  1837. const struct ni_leakage_coeffients *coeff,
  1838. const u32 fixed_kt,
  1839. u16 v,
  1840. u32 i_leakage,
  1841. u32 *leakage)
  1842. {
  1843. si_calculate_leakage_for_v_formula(coeff, fixed_kt, v, i_leakage, leakage);
  1844. }
  1845. static void si_update_dte_from_pl2(struct amdgpu_device *adev,
  1846. struct si_dte_data *dte_data)
  1847. {
  1848. u32 p_limit1 = adev->pm.dpm.tdp_limit;
  1849. u32 p_limit2 = adev->pm.dpm.near_tdp_limit;
  1850. u32 k = dte_data->k;
  1851. u32 t_max = dte_data->max_t;
  1852. u32 t_split[5] = { 10, 15, 20, 25, 30 };
  1853. u32 t_0 = dte_data->t0;
  1854. u32 i;
  1855. if (p_limit2 != 0 && p_limit2 <= p_limit1) {
  1856. dte_data->tdep_count = 3;
  1857. for (i = 0; i < k; i++) {
  1858. dte_data->r[i] =
  1859. (t_split[i] * (t_max - t_0/(u32)1000) * (1 << 14)) /
  1860. (p_limit2 * (u32)100);
  1861. }
  1862. dte_data->tdep_r[1] = dte_data->r[4] * 2;
  1863. for (i = 2; i < SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE; i++) {
  1864. dte_data->tdep_r[i] = dte_data->r[4];
  1865. }
  1866. } else {
  1867. DRM_ERROR("Invalid PL2! DTE will not be updated.\n");
  1868. }
  1869. }
  1870. struct rv7xx_power_info *rv770_get_pi(struct amdgpu_device *adev)
  1871. {
  1872. struct rv7xx_power_info *pi = adev->pm.dpm.priv;
  1873. return pi;
  1874. }
  1875. struct ni_power_info *ni_get_pi(struct amdgpu_device *adev)
  1876. {
  1877. struct ni_power_info *pi = adev->pm.dpm.priv;
  1878. return pi;
  1879. }
  1880. struct si_ps *si_get_ps(struct amdgpu_ps *aps)
  1881. {
  1882. struct si_ps *ps = aps->ps_priv;
  1883. return ps;
  1884. }
  1885. static void si_initialize_powertune_defaults(struct amdgpu_device *adev)
  1886. {
  1887. struct ni_power_info *ni_pi = ni_get_pi(adev);
  1888. struct si_power_info *si_pi = si_get_pi(adev);
  1889. bool update_dte_from_pl2 = false;
  1890. if (adev->asic_type == CHIP_TAHITI) {
  1891. si_pi->cac_weights = cac_weights_tahiti;
  1892. si_pi->lcac_config = lcac_tahiti;
  1893. si_pi->cac_override = cac_override_tahiti;
  1894. si_pi->powertune_data = &powertune_data_tahiti;
  1895. si_pi->dte_data = dte_data_tahiti;
  1896. switch (adev->pdev->device) {
  1897. case 0x6798:
  1898. si_pi->dte_data.enable_dte_by_default = true;
  1899. break;
  1900. case 0x6799:
  1901. si_pi->dte_data = dte_data_new_zealand;
  1902. break;
  1903. case 0x6790:
  1904. case 0x6791:
  1905. case 0x6792:
  1906. case 0x679E:
  1907. si_pi->dte_data = dte_data_aruba_pro;
  1908. update_dte_from_pl2 = true;
  1909. break;
  1910. case 0x679B:
  1911. si_pi->dte_data = dte_data_malta;
  1912. update_dte_from_pl2 = true;
  1913. break;
  1914. case 0x679A:
  1915. si_pi->dte_data = dte_data_tahiti_pro;
  1916. update_dte_from_pl2 = true;
  1917. break;
  1918. default:
  1919. if (si_pi->dte_data.enable_dte_by_default == true)
  1920. DRM_ERROR("DTE is not enabled!\n");
  1921. break;
  1922. }
  1923. } else if (adev->asic_type == CHIP_PITCAIRN) {
  1924. switch (adev->pdev->device) {
  1925. case 0x6810:
  1926. case 0x6818:
  1927. si_pi->cac_weights = cac_weights_pitcairn;
  1928. si_pi->lcac_config = lcac_pitcairn;
  1929. si_pi->cac_override = cac_override_pitcairn;
  1930. si_pi->powertune_data = &powertune_data_pitcairn;
  1931. si_pi->dte_data = dte_data_curacao_xt;
  1932. update_dte_from_pl2 = true;
  1933. break;
  1934. case 0x6819:
  1935. case 0x6811:
  1936. si_pi->cac_weights = cac_weights_pitcairn;
  1937. si_pi->lcac_config = lcac_pitcairn;
  1938. si_pi->cac_override = cac_override_pitcairn;
  1939. si_pi->powertune_data = &powertune_data_pitcairn;
  1940. si_pi->dte_data = dte_data_curacao_pro;
  1941. update_dte_from_pl2 = true;
  1942. break;
  1943. case 0x6800:
  1944. case 0x6806:
  1945. si_pi->cac_weights = cac_weights_pitcairn;
  1946. si_pi->lcac_config = lcac_pitcairn;
  1947. si_pi->cac_override = cac_override_pitcairn;
  1948. si_pi->powertune_data = &powertune_data_pitcairn;
  1949. si_pi->dte_data = dte_data_neptune_xt;
  1950. update_dte_from_pl2 = true;
  1951. break;
  1952. default:
  1953. si_pi->cac_weights = cac_weights_pitcairn;
  1954. si_pi->lcac_config = lcac_pitcairn;
  1955. si_pi->cac_override = cac_override_pitcairn;
  1956. si_pi->powertune_data = &powertune_data_pitcairn;
  1957. si_pi->dte_data = dte_data_pitcairn;
  1958. break;
  1959. }
  1960. } else if (adev->asic_type == CHIP_VERDE) {
  1961. si_pi->lcac_config = lcac_cape_verde;
  1962. si_pi->cac_override = cac_override_cape_verde;
  1963. si_pi->powertune_data = &powertune_data_cape_verde;
  1964. switch (adev->pdev->device) {
  1965. case 0x683B:
  1966. case 0x683F:
  1967. case 0x6829:
  1968. case 0x6835:
  1969. si_pi->cac_weights = cac_weights_cape_verde_pro;
  1970. si_pi->dte_data = dte_data_cape_verde;
  1971. break;
  1972. case 0x682C:
  1973. si_pi->cac_weights = cac_weights_cape_verde_pro;
  1974. si_pi->dte_data = dte_data_sun_xt;
  1975. break;
  1976. case 0x6825:
  1977. case 0x6827:
  1978. si_pi->cac_weights = cac_weights_heathrow;
  1979. si_pi->dte_data = dte_data_cape_verde;
  1980. break;
  1981. case 0x6824:
  1982. case 0x682D:
  1983. si_pi->cac_weights = cac_weights_chelsea_xt;
  1984. si_pi->dte_data = dte_data_cape_verde;
  1985. break;
  1986. case 0x682F:
  1987. si_pi->cac_weights = cac_weights_chelsea_pro;
  1988. si_pi->dte_data = dte_data_cape_verde;
  1989. break;
  1990. case 0x6820:
  1991. si_pi->cac_weights = cac_weights_heathrow;
  1992. si_pi->dte_data = dte_data_venus_xtx;
  1993. break;
  1994. case 0x6821:
  1995. si_pi->cac_weights = cac_weights_heathrow;
  1996. si_pi->dte_data = dte_data_venus_xt;
  1997. break;
  1998. case 0x6823:
  1999. case 0x682B:
  2000. case 0x6822:
  2001. case 0x682A:
  2002. si_pi->cac_weights = cac_weights_chelsea_pro;
  2003. si_pi->dte_data = dte_data_venus_pro;
  2004. break;
  2005. default:
  2006. si_pi->cac_weights = cac_weights_cape_verde;
  2007. si_pi->dte_data = dte_data_cape_verde;
  2008. break;
  2009. }
  2010. } else if (adev->asic_type == CHIP_OLAND) {
  2011. switch (adev->pdev->device) {
  2012. case 0x6601:
  2013. case 0x6621:
  2014. case 0x6603:
  2015. case 0x6605:
  2016. si_pi->cac_weights = cac_weights_mars_pro;
  2017. si_pi->lcac_config = lcac_mars_pro;
  2018. si_pi->cac_override = cac_override_oland;
  2019. si_pi->powertune_data = &powertune_data_mars_pro;
  2020. si_pi->dte_data = dte_data_mars_pro;
  2021. update_dte_from_pl2 = true;
  2022. break;
  2023. case 0x6600:
  2024. case 0x6606:
  2025. case 0x6620:
  2026. case 0x6604:
  2027. si_pi->cac_weights = cac_weights_mars_xt;
  2028. si_pi->lcac_config = lcac_mars_pro;
  2029. si_pi->cac_override = cac_override_oland;
  2030. si_pi->powertune_data = &powertune_data_mars_pro;
  2031. si_pi->dte_data = dte_data_mars_pro;
  2032. update_dte_from_pl2 = true;
  2033. break;
  2034. case 0x6611:
  2035. case 0x6613:
  2036. case 0x6608:
  2037. si_pi->cac_weights = cac_weights_oland_pro;
  2038. si_pi->lcac_config = lcac_mars_pro;
  2039. si_pi->cac_override = cac_override_oland;
  2040. si_pi->powertune_data = &powertune_data_mars_pro;
  2041. si_pi->dte_data = dte_data_mars_pro;
  2042. update_dte_from_pl2 = true;
  2043. break;
  2044. case 0x6610:
  2045. si_pi->cac_weights = cac_weights_oland_xt;
  2046. si_pi->lcac_config = lcac_mars_pro;
  2047. si_pi->cac_override = cac_override_oland;
  2048. si_pi->powertune_data = &powertune_data_mars_pro;
  2049. si_pi->dte_data = dte_data_mars_pro;
  2050. update_dte_from_pl2 = true;
  2051. break;
  2052. default:
  2053. si_pi->cac_weights = cac_weights_oland;
  2054. si_pi->lcac_config = lcac_oland;
  2055. si_pi->cac_override = cac_override_oland;
  2056. si_pi->powertune_data = &powertune_data_oland;
  2057. si_pi->dte_data = dte_data_oland;
  2058. break;
  2059. }
  2060. } else if (adev->asic_type == CHIP_HAINAN) {
  2061. si_pi->cac_weights = cac_weights_hainan;
  2062. si_pi->lcac_config = lcac_oland;
  2063. si_pi->cac_override = cac_override_oland;
  2064. si_pi->powertune_data = &powertune_data_hainan;
  2065. si_pi->dte_data = dte_data_sun_xt;
  2066. update_dte_from_pl2 = true;
  2067. } else {
  2068. DRM_ERROR("Unknown SI asic revision, failed to initialize PowerTune!\n");
  2069. return;
  2070. }
  2071. ni_pi->enable_power_containment = false;
  2072. ni_pi->enable_cac = false;
  2073. ni_pi->enable_sq_ramping = false;
  2074. si_pi->enable_dte = false;
  2075. if (si_pi->powertune_data->enable_powertune_by_default) {
  2076. ni_pi->enable_power_containment= true;
  2077. ni_pi->enable_cac = true;
  2078. if (si_pi->dte_data.enable_dte_by_default) {
  2079. si_pi->enable_dte = true;
  2080. if (update_dte_from_pl2)
  2081. si_update_dte_from_pl2(adev, &si_pi->dte_data);
  2082. }
  2083. ni_pi->enable_sq_ramping = true;
  2084. }
  2085. ni_pi->driver_calculate_cac_leakage = true;
  2086. ni_pi->cac_configuration_required = true;
  2087. if (ni_pi->cac_configuration_required) {
  2088. ni_pi->support_cac_long_term_average = true;
  2089. si_pi->dyn_powertune_data.l2_lta_window_size =
  2090. si_pi->powertune_data->l2_lta_window_size_default;
  2091. si_pi->dyn_powertune_data.lts_truncate =
  2092. si_pi->powertune_data->lts_truncate_default;
  2093. } else {
  2094. ni_pi->support_cac_long_term_average = false;
  2095. si_pi->dyn_powertune_data.l2_lta_window_size = 0;
  2096. si_pi->dyn_powertune_data.lts_truncate = 0;
  2097. }
  2098. si_pi->dyn_powertune_data.disable_uvd_powertune = false;
  2099. }
  2100. static u32 si_get_smc_power_scaling_factor(struct amdgpu_device *adev)
  2101. {
  2102. return 1;
  2103. }
  2104. static u32 si_calculate_cac_wintime(struct amdgpu_device *adev)
  2105. {
  2106. u32 xclk;
  2107. u32 wintime;
  2108. u32 cac_window;
  2109. u32 cac_window_size;
  2110. xclk = amdgpu_asic_get_xclk(adev);
  2111. if (xclk == 0)
  2112. return 0;
  2113. cac_window = RREG32(CG_CAC_CTRL) & CAC_WINDOW_MASK;
  2114. cac_window_size = ((cac_window & 0xFFFF0000) >> 16) * (cac_window & 0x0000FFFF);
  2115. wintime = (cac_window_size * 100) / xclk;
  2116. return wintime;
  2117. }
  2118. static u32 si_scale_power_for_smc(u32 power_in_watts, u32 scaling_factor)
  2119. {
  2120. return power_in_watts;
  2121. }
  2122. static int si_calculate_adjusted_tdp_limits(struct amdgpu_device *adev,
  2123. bool adjust_polarity,
  2124. u32 tdp_adjustment,
  2125. u32 *tdp_limit,
  2126. u32 *near_tdp_limit)
  2127. {
  2128. u32 adjustment_delta, max_tdp_limit;
  2129. if (tdp_adjustment > (u32)adev->pm.dpm.tdp_od_limit)
  2130. return -EINVAL;
  2131. max_tdp_limit = ((100 + 100) * adev->pm.dpm.tdp_limit) / 100;
  2132. if (adjust_polarity) {
  2133. *tdp_limit = ((100 + tdp_adjustment) * adev->pm.dpm.tdp_limit) / 100;
  2134. *near_tdp_limit = adev->pm.dpm.near_tdp_limit_adjusted + (*tdp_limit - adev->pm.dpm.tdp_limit);
  2135. } else {
  2136. *tdp_limit = ((100 - tdp_adjustment) * adev->pm.dpm.tdp_limit) / 100;
  2137. adjustment_delta = adev->pm.dpm.tdp_limit - *tdp_limit;
  2138. if (adjustment_delta < adev->pm.dpm.near_tdp_limit_adjusted)
  2139. *near_tdp_limit = adev->pm.dpm.near_tdp_limit_adjusted - adjustment_delta;
  2140. else
  2141. *near_tdp_limit = 0;
  2142. }
  2143. if ((*tdp_limit <= 0) || (*tdp_limit > max_tdp_limit))
  2144. return -EINVAL;
  2145. if ((*near_tdp_limit <= 0) || (*near_tdp_limit > *tdp_limit))
  2146. return -EINVAL;
  2147. return 0;
  2148. }
  2149. static int si_populate_smc_tdp_limits(struct amdgpu_device *adev,
  2150. struct amdgpu_ps *amdgpu_state)
  2151. {
  2152. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2153. struct si_power_info *si_pi = si_get_pi(adev);
  2154. if (ni_pi->enable_power_containment) {
  2155. SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
  2156. PP_SIslands_PAPMParameters *papm_parm;
  2157. struct amdgpu_ppm_table *ppm = adev->pm.dpm.dyn_state.ppm_table;
  2158. u32 scaling_factor = si_get_smc_power_scaling_factor(adev);
  2159. u32 tdp_limit;
  2160. u32 near_tdp_limit;
  2161. int ret;
  2162. if (scaling_factor == 0)
  2163. return -EINVAL;
  2164. memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
  2165. ret = si_calculate_adjusted_tdp_limits(adev,
  2166. false, /* ??? */
  2167. adev->pm.dpm.tdp_adjustment,
  2168. &tdp_limit,
  2169. &near_tdp_limit);
  2170. if (ret)
  2171. return ret;
  2172. smc_table->dpm2Params.TDPLimit =
  2173. cpu_to_be32(si_scale_power_for_smc(tdp_limit, scaling_factor) * 1000);
  2174. smc_table->dpm2Params.NearTDPLimit =
  2175. cpu_to_be32(si_scale_power_for_smc(near_tdp_limit, scaling_factor) * 1000);
  2176. smc_table->dpm2Params.SafePowerLimit =
  2177. cpu_to_be32(si_scale_power_for_smc((near_tdp_limit * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
  2178. ret = si_copy_bytes_to_smc(adev,
  2179. (si_pi->state_table_start + offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
  2180. offsetof(PP_SIslands_DPM2Parameters, TDPLimit)),
  2181. (u8 *)(&(smc_table->dpm2Params.TDPLimit)),
  2182. sizeof(u32) * 3,
  2183. si_pi->sram_end);
  2184. if (ret)
  2185. return ret;
  2186. if (si_pi->enable_ppm) {
  2187. papm_parm = &si_pi->papm_parm;
  2188. memset(papm_parm, 0, sizeof(PP_SIslands_PAPMParameters));
  2189. papm_parm->NearTDPLimitTherm = cpu_to_be32(ppm->dgpu_tdp);
  2190. papm_parm->dGPU_T_Limit = cpu_to_be32(ppm->tj_max);
  2191. papm_parm->dGPU_T_Warning = cpu_to_be32(95);
  2192. papm_parm->dGPU_T_Hysteresis = cpu_to_be32(5);
  2193. papm_parm->PlatformPowerLimit = 0xffffffff;
  2194. papm_parm->NearTDPLimitPAPM = 0xffffffff;
  2195. ret = si_copy_bytes_to_smc(adev, si_pi->papm_cfg_table_start,
  2196. (u8 *)papm_parm,
  2197. sizeof(PP_SIslands_PAPMParameters),
  2198. si_pi->sram_end);
  2199. if (ret)
  2200. return ret;
  2201. }
  2202. }
  2203. return 0;
  2204. }
  2205. static int si_populate_smc_tdp_limits_2(struct amdgpu_device *adev,
  2206. struct amdgpu_ps *amdgpu_state)
  2207. {
  2208. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2209. struct si_power_info *si_pi = si_get_pi(adev);
  2210. if (ni_pi->enable_power_containment) {
  2211. SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
  2212. u32 scaling_factor = si_get_smc_power_scaling_factor(adev);
  2213. int ret;
  2214. memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
  2215. smc_table->dpm2Params.NearTDPLimit =
  2216. cpu_to_be32(si_scale_power_for_smc(adev->pm.dpm.near_tdp_limit_adjusted, scaling_factor) * 1000);
  2217. smc_table->dpm2Params.SafePowerLimit =
  2218. cpu_to_be32(si_scale_power_for_smc((adev->pm.dpm.near_tdp_limit_adjusted * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
  2219. ret = si_copy_bytes_to_smc(adev,
  2220. (si_pi->state_table_start +
  2221. offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
  2222. offsetof(PP_SIslands_DPM2Parameters, NearTDPLimit)),
  2223. (u8 *)(&(smc_table->dpm2Params.NearTDPLimit)),
  2224. sizeof(u32) * 2,
  2225. si_pi->sram_end);
  2226. if (ret)
  2227. return ret;
  2228. }
  2229. return 0;
  2230. }
  2231. static u16 si_calculate_power_efficiency_ratio(struct amdgpu_device *adev,
  2232. const u16 prev_std_vddc,
  2233. const u16 curr_std_vddc)
  2234. {
  2235. u64 margin = (u64)SISLANDS_DPM2_PWREFFICIENCYRATIO_MARGIN;
  2236. u64 prev_vddc = (u64)prev_std_vddc;
  2237. u64 curr_vddc = (u64)curr_std_vddc;
  2238. u64 pwr_efficiency_ratio, n, d;
  2239. if ((prev_vddc == 0) || (curr_vddc == 0))
  2240. return 0;
  2241. n = div64_u64((u64)1024 * curr_vddc * curr_vddc * ((u64)1000 + margin), (u64)1000);
  2242. d = prev_vddc * prev_vddc;
  2243. pwr_efficiency_ratio = div64_u64(n, d);
  2244. if (pwr_efficiency_ratio > (u64)0xFFFF)
  2245. return 0;
  2246. return (u16)pwr_efficiency_ratio;
  2247. }
  2248. static bool si_should_disable_uvd_powertune(struct amdgpu_device *adev,
  2249. struct amdgpu_ps *amdgpu_state)
  2250. {
  2251. struct si_power_info *si_pi = si_get_pi(adev);
  2252. if (si_pi->dyn_powertune_data.disable_uvd_powertune &&
  2253. amdgpu_state->vclk && amdgpu_state->dclk)
  2254. return true;
  2255. return false;
  2256. }
  2257. struct evergreen_power_info *evergreen_get_pi(struct amdgpu_device *adev)
  2258. {
  2259. struct evergreen_power_info *pi = adev->pm.dpm.priv;
  2260. return pi;
  2261. }
  2262. static int si_populate_power_containment_values(struct amdgpu_device *adev,
  2263. struct amdgpu_ps *amdgpu_state,
  2264. SISLANDS_SMC_SWSTATE *smc_state)
  2265. {
  2266. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  2267. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2268. struct si_ps *state = si_get_ps(amdgpu_state);
  2269. SISLANDS_SMC_VOLTAGE_VALUE vddc;
  2270. u32 prev_sclk;
  2271. u32 max_sclk;
  2272. u32 min_sclk;
  2273. u16 prev_std_vddc;
  2274. u16 curr_std_vddc;
  2275. int i;
  2276. u16 pwr_efficiency_ratio;
  2277. u8 max_ps_percent;
  2278. bool disable_uvd_power_tune;
  2279. int ret;
  2280. if (ni_pi->enable_power_containment == false)
  2281. return 0;
  2282. if (state->performance_level_count == 0)
  2283. return -EINVAL;
  2284. if (smc_state->levelCount != state->performance_level_count)
  2285. return -EINVAL;
  2286. disable_uvd_power_tune = si_should_disable_uvd_powertune(adev, amdgpu_state);
  2287. smc_state->levels[0].dpm2.MaxPS = 0;
  2288. smc_state->levels[0].dpm2.NearTDPDec = 0;
  2289. smc_state->levels[0].dpm2.AboveSafeInc = 0;
  2290. smc_state->levels[0].dpm2.BelowSafeInc = 0;
  2291. smc_state->levels[0].dpm2.PwrEfficiencyRatio = 0;
  2292. for (i = 1; i < state->performance_level_count; i++) {
  2293. prev_sclk = state->performance_levels[i-1].sclk;
  2294. max_sclk = state->performance_levels[i].sclk;
  2295. if (i == 1)
  2296. max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_M;
  2297. else
  2298. max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_H;
  2299. if (prev_sclk > max_sclk)
  2300. return -EINVAL;
  2301. if ((max_ps_percent == 0) ||
  2302. (prev_sclk == max_sclk) ||
  2303. disable_uvd_power_tune) {
  2304. min_sclk = max_sclk;
  2305. } else if (i == 1) {
  2306. min_sclk = prev_sclk;
  2307. } else {
  2308. min_sclk = (prev_sclk * (u32)max_ps_percent) / 100;
  2309. }
  2310. if (min_sclk < state->performance_levels[0].sclk)
  2311. min_sclk = state->performance_levels[0].sclk;
  2312. if (min_sclk == 0)
  2313. return -EINVAL;
  2314. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  2315. state->performance_levels[i-1].vddc, &vddc);
  2316. if (ret)
  2317. return ret;
  2318. ret = si_get_std_voltage_value(adev, &vddc, &prev_std_vddc);
  2319. if (ret)
  2320. return ret;
  2321. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  2322. state->performance_levels[i].vddc, &vddc);
  2323. if (ret)
  2324. return ret;
  2325. ret = si_get_std_voltage_value(adev, &vddc, &curr_std_vddc);
  2326. if (ret)
  2327. return ret;
  2328. pwr_efficiency_ratio = si_calculate_power_efficiency_ratio(adev,
  2329. prev_std_vddc, curr_std_vddc);
  2330. smc_state->levels[i].dpm2.MaxPS = (u8)((SISLANDS_DPM2_MAX_PULSE_SKIP * (max_sclk - min_sclk)) / max_sclk);
  2331. smc_state->levels[i].dpm2.NearTDPDec = SISLANDS_DPM2_NEAR_TDP_DEC;
  2332. smc_state->levels[i].dpm2.AboveSafeInc = SISLANDS_DPM2_ABOVE_SAFE_INC;
  2333. smc_state->levels[i].dpm2.BelowSafeInc = SISLANDS_DPM2_BELOW_SAFE_INC;
  2334. smc_state->levels[i].dpm2.PwrEfficiencyRatio = cpu_to_be16(pwr_efficiency_ratio);
  2335. }
  2336. return 0;
  2337. }
  2338. static int si_populate_sq_ramping_values(struct amdgpu_device *adev,
  2339. struct amdgpu_ps *amdgpu_state,
  2340. SISLANDS_SMC_SWSTATE *smc_state)
  2341. {
  2342. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2343. struct si_ps *state = si_get_ps(amdgpu_state);
  2344. u32 sq_power_throttle, sq_power_throttle2;
  2345. bool enable_sq_ramping = ni_pi->enable_sq_ramping;
  2346. int i;
  2347. if (state->performance_level_count == 0)
  2348. return -EINVAL;
  2349. if (smc_state->levelCount != state->performance_level_count)
  2350. return -EINVAL;
  2351. if (adev->pm.dpm.sq_ramping_threshold == 0)
  2352. return -EINVAL;
  2353. if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER > (MAX_POWER_MASK >> MAX_POWER_SHIFT))
  2354. enable_sq_ramping = false;
  2355. if (SISLANDS_DPM2_SQ_RAMP_MIN_POWER > (MIN_POWER_MASK >> MIN_POWER_SHIFT))
  2356. enable_sq_ramping = false;
  2357. if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA > (MAX_POWER_DELTA_MASK >> MAX_POWER_DELTA_SHIFT))
  2358. enable_sq_ramping = false;
  2359. if (SISLANDS_DPM2_SQ_RAMP_STI_SIZE > (STI_SIZE_MASK >> STI_SIZE_SHIFT))
  2360. enable_sq_ramping = false;
  2361. if (SISLANDS_DPM2_SQ_RAMP_LTI_RATIO > (LTI_RATIO_MASK >> LTI_RATIO_SHIFT))
  2362. enable_sq_ramping = false;
  2363. for (i = 0; i < state->performance_level_count; i++) {
  2364. sq_power_throttle = 0;
  2365. sq_power_throttle2 = 0;
  2366. if ((state->performance_levels[i].sclk >= adev->pm.dpm.sq_ramping_threshold) &&
  2367. enable_sq_ramping) {
  2368. sq_power_throttle |= MAX_POWER(SISLANDS_DPM2_SQ_RAMP_MAX_POWER);
  2369. sq_power_throttle |= MIN_POWER(SISLANDS_DPM2_SQ_RAMP_MIN_POWER);
  2370. sq_power_throttle2 |= MAX_POWER_DELTA(SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA);
  2371. sq_power_throttle2 |= STI_SIZE(SISLANDS_DPM2_SQ_RAMP_STI_SIZE);
  2372. sq_power_throttle2 |= LTI_RATIO(SISLANDS_DPM2_SQ_RAMP_LTI_RATIO);
  2373. } else {
  2374. sq_power_throttle |= MAX_POWER_MASK | MIN_POWER_MASK;
  2375. sq_power_throttle2 |= MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  2376. }
  2377. smc_state->levels[i].SQPowerThrottle = cpu_to_be32(sq_power_throttle);
  2378. smc_state->levels[i].SQPowerThrottle_2 = cpu_to_be32(sq_power_throttle2);
  2379. }
  2380. return 0;
  2381. }
  2382. static int si_enable_power_containment(struct amdgpu_device *adev,
  2383. struct amdgpu_ps *amdgpu_new_state,
  2384. bool enable)
  2385. {
  2386. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2387. PPSMC_Result smc_result;
  2388. int ret = 0;
  2389. if (ni_pi->enable_power_containment) {
  2390. if (enable) {
  2391. if (!si_should_disable_uvd_powertune(adev, amdgpu_new_state)) {
  2392. smc_result = si_send_msg_to_smc(adev, PPSMC_TDPClampingActive);
  2393. if (smc_result != PPSMC_Result_OK) {
  2394. ret = -EINVAL;
  2395. ni_pi->pc_enabled = false;
  2396. } else {
  2397. ni_pi->pc_enabled = true;
  2398. }
  2399. }
  2400. } else {
  2401. smc_result = si_send_msg_to_smc(adev, PPSMC_TDPClampingInactive);
  2402. if (smc_result != PPSMC_Result_OK)
  2403. ret = -EINVAL;
  2404. ni_pi->pc_enabled = false;
  2405. }
  2406. }
  2407. return ret;
  2408. }
  2409. static int si_initialize_smc_dte_tables(struct amdgpu_device *adev)
  2410. {
  2411. struct si_power_info *si_pi = si_get_pi(adev);
  2412. int ret = 0;
  2413. struct si_dte_data *dte_data = &si_pi->dte_data;
  2414. Smc_SIslands_DTE_Configuration *dte_tables = NULL;
  2415. u32 table_size;
  2416. u8 tdep_count;
  2417. u32 i;
  2418. if (dte_data == NULL)
  2419. si_pi->enable_dte = false;
  2420. if (si_pi->enable_dte == false)
  2421. return 0;
  2422. if (dte_data->k <= 0)
  2423. return -EINVAL;
  2424. dte_tables = kzalloc(sizeof(Smc_SIslands_DTE_Configuration), GFP_KERNEL);
  2425. if (dte_tables == NULL) {
  2426. si_pi->enable_dte = false;
  2427. return -ENOMEM;
  2428. }
  2429. table_size = dte_data->k;
  2430. if (table_size > SMC_SISLANDS_DTE_MAX_FILTER_STAGES)
  2431. table_size = SMC_SISLANDS_DTE_MAX_FILTER_STAGES;
  2432. tdep_count = dte_data->tdep_count;
  2433. if (tdep_count > SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE)
  2434. tdep_count = SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE;
  2435. dte_tables->K = cpu_to_be32(table_size);
  2436. dte_tables->T0 = cpu_to_be32(dte_data->t0);
  2437. dte_tables->MaxT = cpu_to_be32(dte_data->max_t);
  2438. dte_tables->WindowSize = dte_data->window_size;
  2439. dte_tables->temp_select = dte_data->temp_select;
  2440. dte_tables->DTE_mode = dte_data->dte_mode;
  2441. dte_tables->Tthreshold = cpu_to_be32(dte_data->t_threshold);
  2442. if (tdep_count > 0)
  2443. table_size--;
  2444. for (i = 0; i < table_size; i++) {
  2445. dte_tables->tau[i] = cpu_to_be32(dte_data->tau[i]);
  2446. dte_tables->R[i] = cpu_to_be32(dte_data->r[i]);
  2447. }
  2448. dte_tables->Tdep_count = tdep_count;
  2449. for (i = 0; i < (u32)tdep_count; i++) {
  2450. dte_tables->T_limits[i] = dte_data->t_limits[i];
  2451. dte_tables->Tdep_tau[i] = cpu_to_be32(dte_data->tdep_tau[i]);
  2452. dte_tables->Tdep_R[i] = cpu_to_be32(dte_data->tdep_r[i]);
  2453. }
  2454. ret = si_copy_bytes_to_smc(adev, si_pi->dte_table_start, (u8 *)dte_tables,
  2455. sizeof(Smc_SIslands_DTE_Configuration), si_pi->sram_end);
  2456. kfree(dte_tables);
  2457. return ret;
  2458. }
  2459. static int si_get_cac_std_voltage_max_min(struct amdgpu_device *adev,
  2460. u16 *max, u16 *min)
  2461. {
  2462. struct si_power_info *si_pi = si_get_pi(adev);
  2463. struct amdgpu_cac_leakage_table *table =
  2464. &adev->pm.dpm.dyn_state.cac_leakage_table;
  2465. u32 i;
  2466. u32 v0_loadline;
  2467. if (table == NULL)
  2468. return -EINVAL;
  2469. *max = 0;
  2470. *min = 0xFFFF;
  2471. for (i = 0; i < table->count; i++) {
  2472. if (table->entries[i].vddc > *max)
  2473. *max = table->entries[i].vddc;
  2474. if (table->entries[i].vddc < *min)
  2475. *min = table->entries[i].vddc;
  2476. }
  2477. if (si_pi->powertune_data->lkge_lut_v0_percent > 100)
  2478. return -EINVAL;
  2479. v0_loadline = (*min) * (100 - si_pi->powertune_data->lkge_lut_v0_percent) / 100;
  2480. if (v0_loadline > 0xFFFFUL)
  2481. return -EINVAL;
  2482. *min = (u16)v0_loadline;
  2483. if ((*min > *max) || (*max == 0) || (*min == 0))
  2484. return -EINVAL;
  2485. return 0;
  2486. }
  2487. static u16 si_get_cac_std_voltage_step(u16 max, u16 min)
  2488. {
  2489. return ((max - min) + (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1)) /
  2490. SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
  2491. }
  2492. static int si_init_dte_leakage_table(struct amdgpu_device *adev,
  2493. PP_SIslands_CacConfig *cac_tables,
  2494. u16 vddc_max, u16 vddc_min, u16 vddc_step,
  2495. u16 t0, u16 t_step)
  2496. {
  2497. struct si_power_info *si_pi = si_get_pi(adev);
  2498. u32 leakage;
  2499. unsigned int i, j;
  2500. s32 t;
  2501. u32 smc_leakage;
  2502. u32 scaling_factor;
  2503. u16 voltage;
  2504. scaling_factor = si_get_smc_power_scaling_factor(adev);
  2505. for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++) {
  2506. t = (1000 * (i * t_step + t0));
  2507. for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
  2508. voltage = vddc_max - (vddc_step * j);
  2509. si_calculate_leakage_for_v_and_t(adev,
  2510. &si_pi->powertune_data->leakage_coefficients,
  2511. voltage,
  2512. t,
  2513. si_pi->dyn_powertune_data.cac_leakage,
  2514. &leakage);
  2515. smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
  2516. if (smc_leakage > 0xFFFF)
  2517. smc_leakage = 0xFFFF;
  2518. cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
  2519. cpu_to_be16((u16)smc_leakage);
  2520. }
  2521. }
  2522. return 0;
  2523. }
  2524. static int si_init_simplified_leakage_table(struct amdgpu_device *adev,
  2525. PP_SIslands_CacConfig *cac_tables,
  2526. u16 vddc_max, u16 vddc_min, u16 vddc_step)
  2527. {
  2528. struct si_power_info *si_pi = si_get_pi(adev);
  2529. u32 leakage;
  2530. unsigned int i, j;
  2531. u32 smc_leakage;
  2532. u32 scaling_factor;
  2533. u16 voltage;
  2534. scaling_factor = si_get_smc_power_scaling_factor(adev);
  2535. for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
  2536. voltage = vddc_max - (vddc_step * j);
  2537. si_calculate_leakage_for_v(adev,
  2538. &si_pi->powertune_data->leakage_coefficients,
  2539. si_pi->powertune_data->fixed_kt,
  2540. voltage,
  2541. si_pi->dyn_powertune_data.cac_leakage,
  2542. &leakage);
  2543. smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
  2544. if (smc_leakage > 0xFFFF)
  2545. smc_leakage = 0xFFFF;
  2546. for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++)
  2547. cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
  2548. cpu_to_be16((u16)smc_leakage);
  2549. }
  2550. return 0;
  2551. }
  2552. static int si_initialize_smc_cac_tables(struct amdgpu_device *adev)
  2553. {
  2554. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2555. struct si_power_info *si_pi = si_get_pi(adev);
  2556. PP_SIslands_CacConfig *cac_tables = NULL;
  2557. u16 vddc_max, vddc_min, vddc_step;
  2558. u16 t0, t_step;
  2559. u32 load_line_slope, reg;
  2560. int ret = 0;
  2561. u32 ticks_per_us = amdgpu_asic_get_xclk(adev) / 100;
  2562. if (ni_pi->enable_cac == false)
  2563. return 0;
  2564. cac_tables = kzalloc(sizeof(PP_SIslands_CacConfig), GFP_KERNEL);
  2565. if (!cac_tables)
  2566. return -ENOMEM;
  2567. reg = RREG32(CG_CAC_CTRL) & ~CAC_WINDOW_MASK;
  2568. reg |= CAC_WINDOW(si_pi->powertune_data->cac_window);
  2569. WREG32(CG_CAC_CTRL, reg);
  2570. si_pi->dyn_powertune_data.cac_leakage = adev->pm.dpm.cac_leakage;
  2571. si_pi->dyn_powertune_data.dc_pwr_value =
  2572. si_pi->powertune_data->dc_cac[NISLANDS_DCCAC_LEVEL_0];
  2573. si_pi->dyn_powertune_data.wintime = si_calculate_cac_wintime(adev);
  2574. si_pi->dyn_powertune_data.shift_n = si_pi->powertune_data->shift_n_default;
  2575. si_pi->dyn_powertune_data.leakage_minimum_temperature = 80 * 1000;
  2576. ret = si_get_cac_std_voltage_max_min(adev, &vddc_max, &vddc_min);
  2577. if (ret)
  2578. goto done_free;
  2579. vddc_step = si_get_cac_std_voltage_step(vddc_max, vddc_min);
  2580. vddc_min = vddc_max - (vddc_step * (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1));
  2581. t_step = 4;
  2582. t0 = 60;
  2583. if (si_pi->enable_dte || ni_pi->driver_calculate_cac_leakage)
  2584. ret = si_init_dte_leakage_table(adev, cac_tables,
  2585. vddc_max, vddc_min, vddc_step,
  2586. t0, t_step);
  2587. else
  2588. ret = si_init_simplified_leakage_table(adev, cac_tables,
  2589. vddc_max, vddc_min, vddc_step);
  2590. if (ret)
  2591. goto done_free;
  2592. load_line_slope = ((u32)adev->pm.dpm.load_line_slope << SMC_SISLANDS_SCALE_R) / 100;
  2593. cac_tables->l2numWin_TDP = cpu_to_be32(si_pi->dyn_powertune_data.l2_lta_window_size);
  2594. cac_tables->lts_truncate_n = si_pi->dyn_powertune_data.lts_truncate;
  2595. cac_tables->SHIFT_N = si_pi->dyn_powertune_data.shift_n;
  2596. cac_tables->lkge_lut_V0 = cpu_to_be32((u32)vddc_min);
  2597. cac_tables->lkge_lut_Vstep = cpu_to_be32((u32)vddc_step);
  2598. cac_tables->R_LL = cpu_to_be32(load_line_slope);
  2599. cac_tables->WinTime = cpu_to_be32(si_pi->dyn_powertune_data.wintime);
  2600. cac_tables->calculation_repeats = cpu_to_be32(2);
  2601. cac_tables->dc_cac = cpu_to_be32(0);
  2602. cac_tables->log2_PG_LKG_SCALE = 12;
  2603. cac_tables->cac_temp = si_pi->powertune_data->operating_temp;
  2604. cac_tables->lkge_lut_T0 = cpu_to_be32((u32)t0);
  2605. cac_tables->lkge_lut_Tstep = cpu_to_be32((u32)t_step);
  2606. ret = si_copy_bytes_to_smc(adev, si_pi->cac_table_start, (u8 *)cac_tables,
  2607. sizeof(PP_SIslands_CacConfig), si_pi->sram_end);
  2608. if (ret)
  2609. goto done_free;
  2610. ret = si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_ticks_per_us, ticks_per_us);
  2611. done_free:
  2612. if (ret) {
  2613. ni_pi->enable_cac = false;
  2614. ni_pi->enable_power_containment = false;
  2615. }
  2616. kfree(cac_tables);
  2617. return 0;
  2618. }
  2619. static int si_program_cac_config_registers(struct amdgpu_device *adev,
  2620. const struct si_cac_config_reg *cac_config_regs)
  2621. {
  2622. const struct si_cac_config_reg *config_regs = cac_config_regs;
  2623. u32 data = 0, offset;
  2624. if (!config_regs)
  2625. return -EINVAL;
  2626. while (config_regs->offset != 0xFFFFFFFF) {
  2627. switch (config_regs->type) {
  2628. case SISLANDS_CACCONFIG_CGIND:
  2629. offset = SMC_CG_IND_START + config_regs->offset;
  2630. if (offset < SMC_CG_IND_END)
  2631. data = RREG32_SMC(offset);
  2632. break;
  2633. default:
  2634. data = RREG32(config_regs->offset);
  2635. break;
  2636. }
  2637. data &= ~config_regs->mask;
  2638. data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  2639. switch (config_regs->type) {
  2640. case SISLANDS_CACCONFIG_CGIND:
  2641. offset = SMC_CG_IND_START + config_regs->offset;
  2642. if (offset < SMC_CG_IND_END)
  2643. WREG32_SMC(offset, data);
  2644. break;
  2645. default:
  2646. WREG32(config_regs->offset, data);
  2647. break;
  2648. }
  2649. config_regs++;
  2650. }
  2651. return 0;
  2652. }
  2653. static int si_initialize_hardware_cac_manager(struct amdgpu_device *adev)
  2654. {
  2655. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2656. struct si_power_info *si_pi = si_get_pi(adev);
  2657. int ret;
  2658. if ((ni_pi->enable_cac == false) ||
  2659. (ni_pi->cac_configuration_required == false))
  2660. return 0;
  2661. ret = si_program_cac_config_registers(adev, si_pi->lcac_config);
  2662. if (ret)
  2663. return ret;
  2664. ret = si_program_cac_config_registers(adev, si_pi->cac_override);
  2665. if (ret)
  2666. return ret;
  2667. ret = si_program_cac_config_registers(adev, si_pi->cac_weights);
  2668. if (ret)
  2669. return ret;
  2670. return 0;
  2671. }
  2672. static int si_enable_smc_cac(struct amdgpu_device *adev,
  2673. struct amdgpu_ps *amdgpu_new_state,
  2674. bool enable)
  2675. {
  2676. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2677. struct si_power_info *si_pi = si_get_pi(adev);
  2678. PPSMC_Result smc_result;
  2679. int ret = 0;
  2680. if (ni_pi->enable_cac) {
  2681. if (enable) {
  2682. if (!si_should_disable_uvd_powertune(adev, amdgpu_new_state)) {
  2683. if (ni_pi->support_cac_long_term_average) {
  2684. smc_result = si_send_msg_to_smc(adev, PPSMC_CACLongTermAvgEnable);
  2685. if (smc_result != PPSMC_Result_OK)
  2686. ni_pi->support_cac_long_term_average = false;
  2687. }
  2688. smc_result = si_send_msg_to_smc(adev, PPSMC_MSG_EnableCac);
  2689. if (smc_result != PPSMC_Result_OK) {
  2690. ret = -EINVAL;
  2691. ni_pi->cac_enabled = false;
  2692. } else {
  2693. ni_pi->cac_enabled = true;
  2694. }
  2695. if (si_pi->enable_dte) {
  2696. smc_result = si_send_msg_to_smc(adev, PPSMC_MSG_EnableDTE);
  2697. if (smc_result != PPSMC_Result_OK)
  2698. ret = -EINVAL;
  2699. }
  2700. }
  2701. } else if (ni_pi->cac_enabled) {
  2702. if (si_pi->enable_dte)
  2703. smc_result = si_send_msg_to_smc(adev, PPSMC_MSG_DisableDTE);
  2704. smc_result = si_send_msg_to_smc(adev, PPSMC_MSG_DisableCac);
  2705. ni_pi->cac_enabled = false;
  2706. if (ni_pi->support_cac_long_term_average)
  2707. smc_result = si_send_msg_to_smc(adev, PPSMC_CACLongTermAvgDisable);
  2708. }
  2709. }
  2710. return ret;
  2711. }
  2712. static int si_init_smc_spll_table(struct amdgpu_device *adev)
  2713. {
  2714. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2715. struct si_power_info *si_pi = si_get_pi(adev);
  2716. SMC_SISLANDS_SPLL_DIV_TABLE *spll_table;
  2717. SISLANDS_SMC_SCLK_VALUE sclk_params;
  2718. u32 fb_div, p_div;
  2719. u32 clk_s, clk_v;
  2720. u32 sclk = 0;
  2721. int ret = 0;
  2722. u32 tmp;
  2723. int i;
  2724. if (si_pi->spll_table_start == 0)
  2725. return -EINVAL;
  2726. spll_table = kzalloc(sizeof(SMC_SISLANDS_SPLL_DIV_TABLE), GFP_KERNEL);
  2727. if (spll_table == NULL)
  2728. return -ENOMEM;
  2729. for (i = 0; i < 256; i++) {
  2730. ret = si_calculate_sclk_params(adev, sclk, &sclk_params);
  2731. if (ret)
  2732. break;
  2733. p_div = (sclk_params.vCG_SPLL_FUNC_CNTL & SPLL_PDIV_A_MASK) >> SPLL_PDIV_A_SHIFT;
  2734. fb_div = (sclk_params.vCG_SPLL_FUNC_CNTL_3 & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
  2735. clk_s = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM & CLK_S_MASK) >> CLK_S_SHIFT;
  2736. clk_v = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM_2 & CLK_V_MASK) >> CLK_V_SHIFT;
  2737. fb_div &= ~0x00001FFF;
  2738. fb_div >>= 1;
  2739. clk_v >>= 6;
  2740. if (p_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT))
  2741. ret = -EINVAL;
  2742. if (fb_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT))
  2743. ret = -EINVAL;
  2744. if (clk_s & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
  2745. ret = -EINVAL;
  2746. if (clk_v & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT))
  2747. ret = -EINVAL;
  2748. if (ret)
  2749. break;
  2750. tmp = ((fb_div << SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK) |
  2751. ((p_div << SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK);
  2752. spll_table->freq[i] = cpu_to_be32(tmp);
  2753. tmp = ((clk_v << SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK) |
  2754. ((clk_s << SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK);
  2755. spll_table->ss[i] = cpu_to_be32(tmp);
  2756. sclk += 512;
  2757. }
  2758. if (!ret)
  2759. ret = si_copy_bytes_to_smc(adev, si_pi->spll_table_start,
  2760. (u8 *)spll_table, sizeof(SMC_SISLANDS_SPLL_DIV_TABLE),
  2761. si_pi->sram_end);
  2762. if (ret)
  2763. ni_pi->enable_power_containment = false;
  2764. kfree(spll_table);
  2765. return ret;
  2766. }
  2767. struct si_dpm_quirk {
  2768. u32 chip_vendor;
  2769. u32 chip_device;
  2770. u32 subsys_vendor;
  2771. u32 subsys_device;
  2772. u32 max_sclk;
  2773. u32 max_mclk;
  2774. };
  2775. /* cards with dpm stability problems */
  2776. static struct si_dpm_quirk si_dpm_quirk_list[] = {
  2777. /* PITCAIRN - https://bugs.freedesktop.org/show_bug.cgi?id=76490 */
  2778. { PCI_VENDOR_ID_ATI, 0x6810, 0x1462, 0x3036, 0, 120000 },
  2779. { PCI_VENDOR_ID_ATI, 0x6811, 0x174b, 0xe271, 0, 120000 },
  2780. { PCI_VENDOR_ID_ATI, 0x6810, 0x174b, 0xe271, 85000, 90000 },
  2781. { PCI_VENDOR_ID_ATI, 0x6811, 0x1462, 0x2015, 0, 120000 },
  2782. { PCI_VENDOR_ID_ATI, 0x6811, 0x1043, 0x2015, 0, 120000 },
  2783. { 0, 0, 0, 0 },
  2784. };
  2785. static u16 si_get_lower_of_leakage_and_vce_voltage(struct amdgpu_device *adev,
  2786. u16 vce_voltage)
  2787. {
  2788. u16 highest_leakage = 0;
  2789. struct si_power_info *si_pi = si_get_pi(adev);
  2790. int i;
  2791. for (i = 0; i < si_pi->leakage_voltage.count; i++){
  2792. if (highest_leakage < si_pi->leakage_voltage.entries[i].voltage)
  2793. highest_leakage = si_pi->leakage_voltage.entries[i].voltage;
  2794. }
  2795. if (si_pi->leakage_voltage.count && (highest_leakage < vce_voltage))
  2796. return highest_leakage;
  2797. return vce_voltage;
  2798. }
  2799. static int si_get_vce_clock_voltage(struct amdgpu_device *adev,
  2800. u32 evclk, u32 ecclk, u16 *voltage)
  2801. {
  2802. u32 i;
  2803. int ret = -EINVAL;
  2804. struct amdgpu_vce_clock_voltage_dependency_table *table =
  2805. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  2806. if (((evclk == 0) && (ecclk == 0)) ||
  2807. (table && (table->count == 0))) {
  2808. *voltage = 0;
  2809. return 0;
  2810. }
  2811. for (i = 0; i < table->count; i++) {
  2812. if ((evclk <= table->entries[i].evclk) &&
  2813. (ecclk <= table->entries[i].ecclk)) {
  2814. *voltage = table->entries[i].v;
  2815. ret = 0;
  2816. break;
  2817. }
  2818. }
  2819. /* if no match return the highest voltage */
  2820. if (ret)
  2821. *voltage = table->entries[table->count - 1].v;
  2822. *voltage = si_get_lower_of_leakage_and_vce_voltage(adev, *voltage);
  2823. return ret;
  2824. }
  2825. static bool si_dpm_vblank_too_short(struct amdgpu_device *adev)
  2826. {
  2827. u32 vblank_time = amdgpu_dpm_get_vblank_time(adev);
  2828. /* we never hit the non-gddr5 limit so disable it */
  2829. u32 switch_limit = adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5 ? 450 : 0;
  2830. if (vblank_time < switch_limit)
  2831. return true;
  2832. else
  2833. return false;
  2834. }
  2835. static int ni_copy_and_switch_arb_sets(struct amdgpu_device *adev,
  2836. u32 arb_freq_src, u32 arb_freq_dest)
  2837. {
  2838. u32 mc_arb_dram_timing;
  2839. u32 mc_arb_dram_timing2;
  2840. u32 burst_time;
  2841. u32 mc_cg_config;
  2842. switch (arb_freq_src) {
  2843. case MC_CG_ARB_FREQ_F0:
  2844. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  2845. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  2846. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE0_MASK) >> STATE0_SHIFT;
  2847. break;
  2848. case MC_CG_ARB_FREQ_F1:
  2849. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_1);
  2850. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_1);
  2851. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE1_MASK) >> STATE1_SHIFT;
  2852. break;
  2853. case MC_CG_ARB_FREQ_F2:
  2854. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_2);
  2855. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_2);
  2856. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE2_MASK) >> STATE2_SHIFT;
  2857. break;
  2858. case MC_CG_ARB_FREQ_F3:
  2859. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_3);
  2860. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_3);
  2861. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE3_MASK) >> STATE3_SHIFT;
  2862. break;
  2863. default:
  2864. return -EINVAL;
  2865. }
  2866. switch (arb_freq_dest) {
  2867. case MC_CG_ARB_FREQ_F0:
  2868. WREG32(MC_ARB_DRAM_TIMING, mc_arb_dram_timing);
  2869. WREG32(MC_ARB_DRAM_TIMING2, mc_arb_dram_timing2);
  2870. WREG32_P(MC_ARB_BURST_TIME, STATE0(burst_time), ~STATE0_MASK);
  2871. break;
  2872. case MC_CG_ARB_FREQ_F1:
  2873. WREG32(MC_ARB_DRAM_TIMING_1, mc_arb_dram_timing);
  2874. WREG32(MC_ARB_DRAM_TIMING2_1, mc_arb_dram_timing2);
  2875. WREG32_P(MC_ARB_BURST_TIME, STATE1(burst_time), ~STATE1_MASK);
  2876. break;
  2877. case MC_CG_ARB_FREQ_F2:
  2878. WREG32(MC_ARB_DRAM_TIMING_2, mc_arb_dram_timing);
  2879. WREG32(MC_ARB_DRAM_TIMING2_2, mc_arb_dram_timing2);
  2880. WREG32_P(MC_ARB_BURST_TIME, STATE2(burst_time), ~STATE2_MASK);
  2881. break;
  2882. case MC_CG_ARB_FREQ_F3:
  2883. WREG32(MC_ARB_DRAM_TIMING_3, mc_arb_dram_timing);
  2884. WREG32(MC_ARB_DRAM_TIMING2_3, mc_arb_dram_timing2);
  2885. WREG32_P(MC_ARB_BURST_TIME, STATE3(burst_time), ~STATE3_MASK);
  2886. break;
  2887. default:
  2888. return -EINVAL;
  2889. }
  2890. mc_cg_config = RREG32(MC_CG_CONFIG) | 0x0000000F;
  2891. WREG32(MC_CG_CONFIG, mc_cg_config);
  2892. WREG32_P(MC_ARB_CG, CG_ARB_REQ(arb_freq_dest), ~CG_ARB_REQ_MASK);
  2893. return 0;
  2894. }
  2895. static void ni_update_current_ps(struct amdgpu_device *adev,
  2896. struct amdgpu_ps *rps)
  2897. {
  2898. struct si_ps *new_ps = si_get_ps(rps);
  2899. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  2900. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2901. eg_pi->current_rps = *rps;
  2902. ni_pi->current_ps = *new_ps;
  2903. eg_pi->current_rps.ps_priv = &ni_pi->current_ps;
  2904. }
  2905. static void ni_update_requested_ps(struct amdgpu_device *adev,
  2906. struct amdgpu_ps *rps)
  2907. {
  2908. struct si_ps *new_ps = si_get_ps(rps);
  2909. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  2910. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2911. eg_pi->requested_rps = *rps;
  2912. ni_pi->requested_ps = *new_ps;
  2913. eg_pi->requested_rps.ps_priv = &ni_pi->requested_ps;
  2914. }
  2915. static void ni_set_uvd_clock_before_set_eng_clock(struct amdgpu_device *adev,
  2916. struct amdgpu_ps *new_ps,
  2917. struct amdgpu_ps *old_ps)
  2918. {
  2919. struct si_ps *new_state = si_get_ps(new_ps);
  2920. struct si_ps *current_state = si_get_ps(old_ps);
  2921. if ((new_ps->vclk == old_ps->vclk) &&
  2922. (new_ps->dclk == old_ps->dclk))
  2923. return;
  2924. if (new_state->performance_levels[new_state->performance_level_count - 1].sclk >=
  2925. current_state->performance_levels[current_state->performance_level_count - 1].sclk)
  2926. return;
  2927. amdgpu_asic_set_uvd_clocks(adev, new_ps->vclk, new_ps->dclk);
  2928. }
  2929. static void ni_set_uvd_clock_after_set_eng_clock(struct amdgpu_device *adev,
  2930. struct amdgpu_ps *new_ps,
  2931. struct amdgpu_ps *old_ps)
  2932. {
  2933. struct si_ps *new_state = si_get_ps(new_ps);
  2934. struct si_ps *current_state = si_get_ps(old_ps);
  2935. if ((new_ps->vclk == old_ps->vclk) &&
  2936. (new_ps->dclk == old_ps->dclk))
  2937. return;
  2938. if (new_state->performance_levels[new_state->performance_level_count - 1].sclk <
  2939. current_state->performance_levels[current_state->performance_level_count - 1].sclk)
  2940. return;
  2941. amdgpu_asic_set_uvd_clocks(adev, new_ps->vclk, new_ps->dclk);
  2942. }
  2943. static u16 btc_find_voltage(struct atom_voltage_table *table, u16 voltage)
  2944. {
  2945. unsigned int i;
  2946. for (i = 0; i < table->count; i++) {
  2947. if (voltage <= table->entries[i].value)
  2948. return table->entries[i].value;
  2949. }
  2950. return table->entries[table->count - 1].value;
  2951. }
  2952. static u32 btc_find_valid_clock(struct amdgpu_clock_array *clocks,
  2953. u32 max_clock, u32 requested_clock)
  2954. {
  2955. unsigned int i;
  2956. if ((clocks == NULL) || (clocks->count == 0))
  2957. return (requested_clock < max_clock) ? requested_clock : max_clock;
  2958. for (i = 0; i < clocks->count; i++) {
  2959. if (clocks->values[i] >= requested_clock)
  2960. return (clocks->values[i] < max_clock) ? clocks->values[i] : max_clock;
  2961. }
  2962. return (clocks->values[clocks->count - 1] < max_clock) ?
  2963. clocks->values[clocks->count - 1] : max_clock;
  2964. }
  2965. static u32 btc_get_valid_mclk(struct amdgpu_device *adev,
  2966. u32 max_mclk, u32 requested_mclk)
  2967. {
  2968. return btc_find_valid_clock(&adev->pm.dpm.dyn_state.valid_mclk_values,
  2969. max_mclk, requested_mclk);
  2970. }
  2971. static u32 btc_get_valid_sclk(struct amdgpu_device *adev,
  2972. u32 max_sclk, u32 requested_sclk)
  2973. {
  2974. return btc_find_valid_clock(&adev->pm.dpm.dyn_state.valid_sclk_values,
  2975. max_sclk, requested_sclk);
  2976. }
  2977. void btc_get_max_clock_from_voltage_dependency_table(struct amdgpu_clock_voltage_dependency_table *table,
  2978. u32 *max_clock)
  2979. {
  2980. u32 i, clock = 0;
  2981. if ((table == NULL) || (table->count == 0)) {
  2982. *max_clock = clock;
  2983. return;
  2984. }
  2985. for (i = 0; i < table->count; i++) {
  2986. if (clock < table->entries[i].clk)
  2987. clock = table->entries[i].clk;
  2988. }
  2989. *max_clock = clock;
  2990. }
  2991. static void btc_apply_voltage_dependency_rules(struct amdgpu_clock_voltage_dependency_table *table,
  2992. u32 clock, u16 max_voltage, u16 *voltage)
  2993. {
  2994. u32 i;
  2995. if ((table == NULL) || (table->count == 0))
  2996. return;
  2997. for (i= 0; i < table->count; i++) {
  2998. if (clock <= table->entries[i].clk) {
  2999. if (*voltage < table->entries[i].v)
  3000. *voltage = (u16)((table->entries[i].v < max_voltage) ?
  3001. table->entries[i].v : max_voltage);
  3002. return;
  3003. }
  3004. }
  3005. *voltage = (*voltage > max_voltage) ? *voltage : max_voltage;
  3006. }
  3007. static void btc_adjust_clock_combinations(struct amdgpu_device *adev,
  3008. const struct amdgpu_clock_and_voltage_limits *max_limits,
  3009. struct rv7xx_pl *pl)
  3010. {
  3011. if ((pl->mclk == 0) || (pl->sclk == 0))
  3012. return;
  3013. if (pl->mclk == pl->sclk)
  3014. return;
  3015. if (pl->mclk > pl->sclk) {
  3016. if (((pl->mclk + (pl->sclk - 1)) / pl->sclk) > adev->pm.dpm.dyn_state.mclk_sclk_ratio)
  3017. pl->sclk = btc_get_valid_sclk(adev,
  3018. max_limits->sclk,
  3019. (pl->mclk +
  3020. (adev->pm.dpm.dyn_state.mclk_sclk_ratio - 1)) /
  3021. adev->pm.dpm.dyn_state.mclk_sclk_ratio);
  3022. } else {
  3023. if ((pl->sclk - pl->mclk) > adev->pm.dpm.dyn_state.sclk_mclk_delta)
  3024. pl->mclk = btc_get_valid_mclk(adev,
  3025. max_limits->mclk,
  3026. pl->sclk -
  3027. adev->pm.dpm.dyn_state.sclk_mclk_delta);
  3028. }
  3029. }
  3030. static void btc_apply_voltage_delta_rules(struct amdgpu_device *adev,
  3031. u16 max_vddc, u16 max_vddci,
  3032. u16 *vddc, u16 *vddci)
  3033. {
  3034. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  3035. u16 new_voltage;
  3036. if ((0 == *vddc) || (0 == *vddci))
  3037. return;
  3038. if (*vddc > *vddci) {
  3039. if ((*vddc - *vddci) > adev->pm.dpm.dyn_state.vddc_vddci_delta) {
  3040. new_voltage = btc_find_voltage(&eg_pi->vddci_voltage_table,
  3041. (*vddc - adev->pm.dpm.dyn_state.vddc_vddci_delta));
  3042. *vddci = (new_voltage < max_vddci) ? new_voltage : max_vddci;
  3043. }
  3044. } else {
  3045. if ((*vddci - *vddc) > adev->pm.dpm.dyn_state.vddc_vddci_delta) {
  3046. new_voltage = btc_find_voltage(&eg_pi->vddc_voltage_table,
  3047. (*vddci - adev->pm.dpm.dyn_state.vddc_vddci_delta));
  3048. *vddc = (new_voltage < max_vddc) ? new_voltage : max_vddc;
  3049. }
  3050. }
  3051. }
  3052. static enum amdgpu_pcie_gen r600_get_pcie_gen_support(struct amdgpu_device *adev,
  3053. u32 sys_mask,
  3054. enum amdgpu_pcie_gen asic_gen,
  3055. enum amdgpu_pcie_gen default_gen)
  3056. {
  3057. switch (asic_gen) {
  3058. case AMDGPU_PCIE_GEN1:
  3059. return AMDGPU_PCIE_GEN1;
  3060. case AMDGPU_PCIE_GEN2:
  3061. return AMDGPU_PCIE_GEN2;
  3062. case AMDGPU_PCIE_GEN3:
  3063. return AMDGPU_PCIE_GEN3;
  3064. default:
  3065. if ((sys_mask & DRM_PCIE_SPEED_80) && (default_gen == AMDGPU_PCIE_GEN3))
  3066. return AMDGPU_PCIE_GEN3;
  3067. else if ((sys_mask & DRM_PCIE_SPEED_50) && (default_gen == AMDGPU_PCIE_GEN2))
  3068. return AMDGPU_PCIE_GEN2;
  3069. else
  3070. return AMDGPU_PCIE_GEN1;
  3071. }
  3072. return AMDGPU_PCIE_GEN1;
  3073. }
  3074. static void r600_calculate_u_and_p(u32 i, u32 r_c, u32 p_b,
  3075. u32 *p, u32 *u)
  3076. {
  3077. u32 b_c = 0;
  3078. u32 i_c;
  3079. u32 tmp;
  3080. i_c = (i * r_c) / 100;
  3081. tmp = i_c >> p_b;
  3082. while (tmp) {
  3083. b_c++;
  3084. tmp >>= 1;
  3085. }
  3086. *u = (b_c + 1) / 2;
  3087. *p = i_c / (1 << (2 * (*u)));
  3088. }
  3089. static int r600_calculate_at(u32 t, u32 h, u32 fh, u32 fl, u32 *tl, u32 *th)
  3090. {
  3091. u32 k, a, ah, al;
  3092. u32 t1;
  3093. if ((fl == 0) || (fh == 0) || (fl > fh))
  3094. return -EINVAL;
  3095. k = (100 * fh) / fl;
  3096. t1 = (t * (k - 100));
  3097. a = (1000 * (100 * h + t1)) / (10000 + (t1 / 100));
  3098. a = (a + 5) / 10;
  3099. ah = ((a * t) + 5000) / 10000;
  3100. al = a - ah;
  3101. *th = t - ah;
  3102. *tl = t + al;
  3103. return 0;
  3104. }
  3105. static bool r600_is_uvd_state(u32 class, u32 class2)
  3106. {
  3107. if (class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  3108. return true;
  3109. if (class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  3110. return true;
  3111. if (class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  3112. return true;
  3113. if (class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  3114. return true;
  3115. if (class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  3116. return true;
  3117. return false;
  3118. }
  3119. static u8 rv770_get_memory_module_index(struct amdgpu_device *adev)
  3120. {
  3121. return (u8) ((RREG32(BIOS_SCRATCH_4) >> 16) & 0xff);
  3122. }
  3123. static void rv770_get_max_vddc(struct amdgpu_device *adev)
  3124. {
  3125. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3126. u16 vddc;
  3127. if (amdgpu_atombios_get_max_vddc(adev, 0, 0, &vddc))
  3128. pi->max_vddc = 0;
  3129. else
  3130. pi->max_vddc = vddc;
  3131. }
  3132. static void rv770_get_engine_memory_ss(struct amdgpu_device *adev)
  3133. {
  3134. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3135. struct amdgpu_atom_ss ss;
  3136. pi->sclk_ss = amdgpu_atombios_get_asic_ss_info(adev, &ss,
  3137. ASIC_INTERNAL_ENGINE_SS, 0);
  3138. pi->mclk_ss = amdgpu_atombios_get_asic_ss_info(adev, &ss,
  3139. ASIC_INTERNAL_MEMORY_SS, 0);
  3140. if (pi->sclk_ss || pi->mclk_ss)
  3141. pi->dynamic_ss = true;
  3142. else
  3143. pi->dynamic_ss = false;
  3144. }
  3145. static void si_apply_state_adjust_rules(struct amdgpu_device *adev,
  3146. struct amdgpu_ps *rps)
  3147. {
  3148. struct si_ps *ps = si_get_ps(rps);
  3149. struct amdgpu_clock_and_voltage_limits *max_limits;
  3150. bool disable_mclk_switching = false;
  3151. bool disable_sclk_switching = false;
  3152. u32 mclk, sclk;
  3153. u16 vddc, vddci, min_vce_voltage = 0;
  3154. u32 max_sclk_vddc, max_mclk_vddci, max_mclk_vddc;
  3155. u32 max_sclk = 0, max_mclk = 0;
  3156. int i;
  3157. struct si_dpm_quirk *p = si_dpm_quirk_list;
  3158. /* Apply dpm quirks */
  3159. while (p && p->chip_device != 0) {
  3160. if (adev->pdev->vendor == p->chip_vendor &&
  3161. adev->pdev->device == p->chip_device &&
  3162. adev->pdev->subsystem_vendor == p->subsys_vendor &&
  3163. adev->pdev->subsystem_device == p->subsys_device) {
  3164. max_sclk = p->max_sclk;
  3165. max_mclk = p->max_mclk;
  3166. break;
  3167. }
  3168. ++p;
  3169. }
  3170. if (rps->vce_active) {
  3171. rps->evclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].evclk;
  3172. rps->ecclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].ecclk;
  3173. si_get_vce_clock_voltage(adev, rps->evclk, rps->ecclk,
  3174. &min_vce_voltage);
  3175. } else {
  3176. rps->evclk = 0;
  3177. rps->ecclk = 0;
  3178. }
  3179. if ((adev->pm.dpm.new_active_crtc_count > 1) ||
  3180. si_dpm_vblank_too_short(adev))
  3181. disable_mclk_switching = true;
  3182. if (rps->vclk || rps->dclk) {
  3183. disable_mclk_switching = true;
  3184. disable_sclk_switching = true;
  3185. }
  3186. if (adev->pm.dpm.ac_power)
  3187. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3188. else
  3189. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3190. for (i = ps->performance_level_count - 2; i >= 0; i--) {
  3191. if (ps->performance_levels[i].vddc > ps->performance_levels[i+1].vddc)
  3192. ps->performance_levels[i].vddc = ps->performance_levels[i+1].vddc;
  3193. }
  3194. if (adev->pm.dpm.ac_power == false) {
  3195. for (i = 0; i < ps->performance_level_count; i++) {
  3196. if (ps->performance_levels[i].mclk > max_limits->mclk)
  3197. ps->performance_levels[i].mclk = max_limits->mclk;
  3198. if (ps->performance_levels[i].sclk > max_limits->sclk)
  3199. ps->performance_levels[i].sclk = max_limits->sclk;
  3200. if (ps->performance_levels[i].vddc > max_limits->vddc)
  3201. ps->performance_levels[i].vddc = max_limits->vddc;
  3202. if (ps->performance_levels[i].vddci > max_limits->vddci)
  3203. ps->performance_levels[i].vddci = max_limits->vddci;
  3204. }
  3205. }
  3206. /* limit clocks to max supported clocks based on voltage dependency tables */
  3207. btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  3208. &max_sclk_vddc);
  3209. btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  3210. &max_mclk_vddci);
  3211. btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  3212. &max_mclk_vddc);
  3213. for (i = 0; i < ps->performance_level_count; i++) {
  3214. if (max_sclk_vddc) {
  3215. if (ps->performance_levels[i].sclk > max_sclk_vddc)
  3216. ps->performance_levels[i].sclk = max_sclk_vddc;
  3217. }
  3218. if (max_mclk_vddci) {
  3219. if (ps->performance_levels[i].mclk > max_mclk_vddci)
  3220. ps->performance_levels[i].mclk = max_mclk_vddci;
  3221. }
  3222. if (max_mclk_vddc) {
  3223. if (ps->performance_levels[i].mclk > max_mclk_vddc)
  3224. ps->performance_levels[i].mclk = max_mclk_vddc;
  3225. }
  3226. if (max_mclk) {
  3227. if (ps->performance_levels[i].mclk > max_mclk)
  3228. ps->performance_levels[i].mclk = max_mclk;
  3229. }
  3230. if (max_sclk) {
  3231. if (ps->performance_levels[i].sclk > max_sclk)
  3232. ps->performance_levels[i].sclk = max_sclk;
  3233. }
  3234. }
  3235. /* XXX validate the min clocks required for display */
  3236. if (disable_mclk_switching) {
  3237. mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
  3238. vddci = ps->performance_levels[ps->performance_level_count - 1].vddci;
  3239. } else {
  3240. mclk = ps->performance_levels[0].mclk;
  3241. vddci = ps->performance_levels[0].vddci;
  3242. }
  3243. if (disable_sclk_switching) {
  3244. sclk = ps->performance_levels[ps->performance_level_count - 1].sclk;
  3245. vddc = ps->performance_levels[ps->performance_level_count - 1].vddc;
  3246. } else {
  3247. sclk = ps->performance_levels[0].sclk;
  3248. vddc = ps->performance_levels[0].vddc;
  3249. }
  3250. if (rps->vce_active) {
  3251. if (sclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk)
  3252. sclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk;
  3253. if (mclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk)
  3254. mclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk;
  3255. }
  3256. /* adjusted low state */
  3257. ps->performance_levels[0].sclk = sclk;
  3258. ps->performance_levels[0].mclk = mclk;
  3259. ps->performance_levels[0].vddc = vddc;
  3260. ps->performance_levels[0].vddci = vddci;
  3261. if (disable_sclk_switching) {
  3262. sclk = ps->performance_levels[0].sclk;
  3263. for (i = 1; i < ps->performance_level_count; i++) {
  3264. if (sclk < ps->performance_levels[i].sclk)
  3265. sclk = ps->performance_levels[i].sclk;
  3266. }
  3267. for (i = 0; i < ps->performance_level_count; i++) {
  3268. ps->performance_levels[i].sclk = sclk;
  3269. ps->performance_levels[i].vddc = vddc;
  3270. }
  3271. } else {
  3272. for (i = 1; i < ps->performance_level_count; i++) {
  3273. if (ps->performance_levels[i].sclk < ps->performance_levels[i - 1].sclk)
  3274. ps->performance_levels[i].sclk = ps->performance_levels[i - 1].sclk;
  3275. if (ps->performance_levels[i].vddc < ps->performance_levels[i - 1].vddc)
  3276. ps->performance_levels[i].vddc = ps->performance_levels[i - 1].vddc;
  3277. }
  3278. }
  3279. if (disable_mclk_switching) {
  3280. mclk = ps->performance_levels[0].mclk;
  3281. for (i = 1; i < ps->performance_level_count; i++) {
  3282. if (mclk < ps->performance_levels[i].mclk)
  3283. mclk = ps->performance_levels[i].mclk;
  3284. }
  3285. for (i = 0; i < ps->performance_level_count; i++) {
  3286. ps->performance_levels[i].mclk = mclk;
  3287. ps->performance_levels[i].vddci = vddci;
  3288. }
  3289. } else {
  3290. for (i = 1; i < ps->performance_level_count; i++) {
  3291. if (ps->performance_levels[i].mclk < ps->performance_levels[i - 1].mclk)
  3292. ps->performance_levels[i].mclk = ps->performance_levels[i - 1].mclk;
  3293. if (ps->performance_levels[i].vddci < ps->performance_levels[i - 1].vddci)
  3294. ps->performance_levels[i].vddci = ps->performance_levels[i - 1].vddci;
  3295. }
  3296. }
  3297. for (i = 0; i < ps->performance_level_count; i++)
  3298. btc_adjust_clock_combinations(adev, max_limits,
  3299. &ps->performance_levels[i]);
  3300. for (i = 0; i < ps->performance_level_count; i++) {
  3301. if (ps->performance_levels[i].vddc < min_vce_voltage)
  3302. ps->performance_levels[i].vddc = min_vce_voltage;
  3303. btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  3304. ps->performance_levels[i].sclk,
  3305. max_limits->vddc, &ps->performance_levels[i].vddc);
  3306. btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  3307. ps->performance_levels[i].mclk,
  3308. max_limits->vddci, &ps->performance_levels[i].vddci);
  3309. btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  3310. ps->performance_levels[i].mclk,
  3311. max_limits->vddc, &ps->performance_levels[i].vddc);
  3312. btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
  3313. adev->clock.current_dispclk,
  3314. max_limits->vddc, &ps->performance_levels[i].vddc);
  3315. }
  3316. for (i = 0; i < ps->performance_level_count; i++) {
  3317. btc_apply_voltage_delta_rules(adev,
  3318. max_limits->vddc, max_limits->vddci,
  3319. &ps->performance_levels[i].vddc,
  3320. &ps->performance_levels[i].vddci);
  3321. }
  3322. ps->dc_compatible = true;
  3323. for (i = 0; i < ps->performance_level_count; i++) {
  3324. if (ps->performance_levels[i].vddc > adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc)
  3325. ps->dc_compatible = false;
  3326. }
  3327. }
  3328. #if 0
  3329. static int si_read_smc_soft_register(struct amdgpu_device *adev,
  3330. u16 reg_offset, u32 *value)
  3331. {
  3332. struct si_power_info *si_pi = si_get_pi(adev);
  3333. return si_read_smc_sram_dword(adev,
  3334. si_pi->soft_regs_start + reg_offset, value,
  3335. si_pi->sram_end);
  3336. }
  3337. #endif
  3338. static int si_write_smc_soft_register(struct amdgpu_device *adev,
  3339. u16 reg_offset, u32 value)
  3340. {
  3341. struct si_power_info *si_pi = si_get_pi(adev);
  3342. return si_write_smc_sram_dword(adev,
  3343. si_pi->soft_regs_start + reg_offset,
  3344. value, si_pi->sram_end);
  3345. }
  3346. static bool si_is_special_1gb_platform(struct amdgpu_device *adev)
  3347. {
  3348. bool ret = false;
  3349. u32 tmp, width, row, column, bank, density;
  3350. bool is_memory_gddr5, is_special;
  3351. tmp = RREG32(MC_SEQ_MISC0);
  3352. is_memory_gddr5 = (MC_SEQ_MISC0_GDDR5_VALUE == ((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT));
  3353. is_special = (MC_SEQ_MISC0_REV_ID_VALUE == ((tmp & MC_SEQ_MISC0_REV_ID_MASK) >> MC_SEQ_MISC0_REV_ID_SHIFT))
  3354. & (MC_SEQ_MISC0_VEN_ID_VALUE == ((tmp & MC_SEQ_MISC0_VEN_ID_MASK) >> MC_SEQ_MISC0_VEN_ID_SHIFT));
  3355. WREG32(MC_SEQ_IO_DEBUG_INDEX, 0xb);
  3356. width = ((RREG32(MC_SEQ_IO_DEBUG_DATA) >> 1) & 1) ? 16 : 32;
  3357. tmp = RREG32(MC_ARB_RAMCFG);
  3358. row = ((tmp & NOOFROWS_MASK) >> NOOFROWS_SHIFT) + 10;
  3359. column = ((tmp & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) + 8;
  3360. bank = ((tmp & NOOFBANK_MASK) >> NOOFBANK_SHIFT) + 2;
  3361. density = (1 << (row + column - 20 + bank)) * width;
  3362. if ((adev->pdev->device == 0x6819) &&
  3363. is_memory_gddr5 && is_special && (density == 0x400))
  3364. ret = true;
  3365. return ret;
  3366. }
  3367. static void si_get_leakage_vddc(struct amdgpu_device *adev)
  3368. {
  3369. struct si_power_info *si_pi = si_get_pi(adev);
  3370. u16 vddc, count = 0;
  3371. int i, ret;
  3372. for (i = 0; i < SISLANDS_MAX_LEAKAGE_COUNT; i++) {
  3373. ret = amdgpu_atombios_get_leakage_vddc_based_on_leakage_idx(adev, &vddc, SISLANDS_LEAKAGE_INDEX0 + i);
  3374. if (!ret && (vddc > 0) && (vddc != (SISLANDS_LEAKAGE_INDEX0 + i))) {
  3375. si_pi->leakage_voltage.entries[count].voltage = vddc;
  3376. si_pi->leakage_voltage.entries[count].leakage_index =
  3377. SISLANDS_LEAKAGE_INDEX0 + i;
  3378. count++;
  3379. }
  3380. }
  3381. si_pi->leakage_voltage.count = count;
  3382. }
  3383. static int si_get_leakage_voltage_from_leakage_index(struct amdgpu_device *adev,
  3384. u32 index, u16 *leakage_voltage)
  3385. {
  3386. struct si_power_info *si_pi = si_get_pi(adev);
  3387. int i;
  3388. if (leakage_voltage == NULL)
  3389. return -EINVAL;
  3390. if ((index & 0xff00) != 0xff00)
  3391. return -EINVAL;
  3392. if ((index & 0xff) > SISLANDS_MAX_LEAKAGE_COUNT + 1)
  3393. return -EINVAL;
  3394. if (index < SISLANDS_LEAKAGE_INDEX0)
  3395. return -EINVAL;
  3396. for (i = 0; i < si_pi->leakage_voltage.count; i++) {
  3397. if (si_pi->leakage_voltage.entries[i].leakage_index == index) {
  3398. *leakage_voltage = si_pi->leakage_voltage.entries[i].voltage;
  3399. return 0;
  3400. }
  3401. }
  3402. return -EAGAIN;
  3403. }
  3404. static void si_set_dpm_event_sources(struct amdgpu_device *adev, u32 sources)
  3405. {
  3406. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3407. bool want_thermal_protection;
  3408. enum amdgpu_dpm_event_src dpm_event_src;
  3409. switch (sources) {
  3410. case 0:
  3411. default:
  3412. want_thermal_protection = false;
  3413. break;
  3414. case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL):
  3415. want_thermal_protection = true;
  3416. dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGITAL;
  3417. break;
  3418. case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
  3419. want_thermal_protection = true;
  3420. dpm_event_src = AMDGPU_DPM_EVENT_SRC_EXTERNAL;
  3421. break;
  3422. case ((1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
  3423. (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL)):
  3424. want_thermal_protection = true;
  3425. dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
  3426. break;
  3427. }
  3428. if (want_thermal_protection) {
  3429. WREG32_P(CG_THERMAL_CTRL, DPM_EVENT_SRC(dpm_event_src), ~DPM_EVENT_SRC_MASK);
  3430. if (pi->thermal_protection)
  3431. WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
  3432. } else {
  3433. WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
  3434. }
  3435. }
  3436. static void si_enable_auto_throttle_source(struct amdgpu_device *adev,
  3437. enum amdgpu_dpm_auto_throttle_src source,
  3438. bool enable)
  3439. {
  3440. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3441. if (enable) {
  3442. if (!(pi->active_auto_throttle_sources & (1 << source))) {
  3443. pi->active_auto_throttle_sources |= 1 << source;
  3444. si_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
  3445. }
  3446. } else {
  3447. if (pi->active_auto_throttle_sources & (1 << source)) {
  3448. pi->active_auto_throttle_sources &= ~(1 << source);
  3449. si_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
  3450. }
  3451. }
  3452. }
  3453. static void si_start_dpm(struct amdgpu_device *adev)
  3454. {
  3455. WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
  3456. }
  3457. static void si_stop_dpm(struct amdgpu_device *adev)
  3458. {
  3459. WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
  3460. }
  3461. static void si_enable_sclk_control(struct amdgpu_device *adev, bool enable)
  3462. {
  3463. if (enable)
  3464. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
  3465. else
  3466. WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
  3467. }
  3468. #if 0
  3469. static int si_notify_hardware_of_thermal_state(struct amdgpu_device *adev,
  3470. u32 thermal_level)
  3471. {
  3472. PPSMC_Result ret;
  3473. if (thermal_level == 0) {
  3474. ret = si_send_msg_to_smc(adev, PPSMC_MSG_EnableThermalInterrupt);
  3475. if (ret == PPSMC_Result_OK)
  3476. return 0;
  3477. else
  3478. return -EINVAL;
  3479. }
  3480. return 0;
  3481. }
  3482. static void si_notify_hardware_vpu_recovery_event(struct amdgpu_device *adev)
  3483. {
  3484. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_tdr_is_about_to_happen, true);
  3485. }
  3486. #endif
  3487. #if 0
  3488. static int si_notify_hw_of_powersource(struct amdgpu_device *adev, bool ac_power)
  3489. {
  3490. if (ac_power)
  3491. return (si_send_msg_to_smc(adev, PPSMC_MSG_RunningOnAC) == PPSMC_Result_OK) ?
  3492. 0 : -EINVAL;
  3493. return 0;
  3494. }
  3495. #endif
  3496. static PPSMC_Result si_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
  3497. PPSMC_Msg msg, u32 parameter)
  3498. {
  3499. WREG32(SMC_SCRATCH0, parameter);
  3500. return si_send_msg_to_smc(adev, msg);
  3501. }
  3502. static int si_restrict_performance_levels_before_switch(struct amdgpu_device *adev)
  3503. {
  3504. if (si_send_msg_to_smc(adev, PPSMC_MSG_NoForcedLevel) != PPSMC_Result_OK)
  3505. return -EINVAL;
  3506. return (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, 1) == PPSMC_Result_OK) ?
  3507. 0 : -EINVAL;
  3508. }
  3509. static int si_dpm_force_performance_level(struct amdgpu_device *adev,
  3510. enum amdgpu_dpm_forced_level level)
  3511. {
  3512. struct amdgpu_ps *rps = adev->pm.dpm.current_ps;
  3513. struct si_ps *ps = si_get_ps(rps);
  3514. u32 levels = ps->performance_level_count;
  3515. if (level == AMDGPU_DPM_FORCED_LEVEL_HIGH) {
  3516. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
  3517. return -EINVAL;
  3518. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 1) != PPSMC_Result_OK)
  3519. return -EINVAL;
  3520. } else if (level == AMDGPU_DPM_FORCED_LEVEL_LOW) {
  3521. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
  3522. return -EINVAL;
  3523. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, 1) != PPSMC_Result_OK)
  3524. return -EINVAL;
  3525. } else if (level == AMDGPU_DPM_FORCED_LEVEL_AUTO) {
  3526. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
  3527. return -EINVAL;
  3528. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
  3529. return -EINVAL;
  3530. }
  3531. adev->pm.dpm.forced_level = level;
  3532. return 0;
  3533. }
  3534. #if 0
  3535. static int si_set_boot_state(struct amdgpu_device *adev)
  3536. {
  3537. return (si_send_msg_to_smc(adev, PPSMC_MSG_SwitchToInitialState) == PPSMC_Result_OK) ?
  3538. 0 : -EINVAL;
  3539. }
  3540. #endif
  3541. static int si_set_sw_state(struct amdgpu_device *adev)
  3542. {
  3543. return (si_send_msg_to_smc(adev, PPSMC_MSG_SwitchToSwState) == PPSMC_Result_OK) ?
  3544. 0 : -EINVAL;
  3545. }
  3546. static int si_halt_smc(struct amdgpu_device *adev)
  3547. {
  3548. if (si_send_msg_to_smc(adev, PPSMC_MSG_Halt) != PPSMC_Result_OK)
  3549. return -EINVAL;
  3550. return (si_wait_for_smc_inactive(adev) == PPSMC_Result_OK) ?
  3551. 0 : -EINVAL;
  3552. }
  3553. static int si_resume_smc(struct amdgpu_device *adev)
  3554. {
  3555. if (si_send_msg_to_smc(adev, PPSMC_FlushDataCache) != PPSMC_Result_OK)
  3556. return -EINVAL;
  3557. return (si_send_msg_to_smc(adev, PPSMC_MSG_Resume) == PPSMC_Result_OK) ?
  3558. 0 : -EINVAL;
  3559. }
  3560. static void si_dpm_start_smc(struct amdgpu_device *adev)
  3561. {
  3562. si_program_jump_on_start(adev);
  3563. si_start_smc(adev);
  3564. si_start_smc_clock(adev);
  3565. }
  3566. static void si_dpm_stop_smc(struct amdgpu_device *adev)
  3567. {
  3568. si_reset_smc(adev);
  3569. si_stop_smc_clock(adev);
  3570. }
  3571. static int si_process_firmware_header(struct amdgpu_device *adev)
  3572. {
  3573. struct si_power_info *si_pi = si_get_pi(adev);
  3574. u32 tmp;
  3575. int ret;
  3576. ret = si_read_smc_sram_dword(adev,
  3577. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3578. SISLANDS_SMC_FIRMWARE_HEADER_stateTable,
  3579. &tmp, si_pi->sram_end);
  3580. if (ret)
  3581. return ret;
  3582. si_pi->state_table_start = tmp;
  3583. ret = si_read_smc_sram_dword(adev,
  3584. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3585. SISLANDS_SMC_FIRMWARE_HEADER_softRegisters,
  3586. &tmp, si_pi->sram_end);
  3587. if (ret)
  3588. return ret;
  3589. si_pi->soft_regs_start = tmp;
  3590. ret = si_read_smc_sram_dword(adev,
  3591. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3592. SISLANDS_SMC_FIRMWARE_HEADER_mcRegisterTable,
  3593. &tmp, si_pi->sram_end);
  3594. if (ret)
  3595. return ret;
  3596. si_pi->mc_reg_table_start = tmp;
  3597. ret = si_read_smc_sram_dword(adev,
  3598. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3599. SISLANDS_SMC_FIRMWARE_HEADER_fanTable,
  3600. &tmp, si_pi->sram_end);
  3601. if (ret)
  3602. return ret;
  3603. si_pi->fan_table_start = tmp;
  3604. ret = si_read_smc_sram_dword(adev,
  3605. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3606. SISLANDS_SMC_FIRMWARE_HEADER_mcArbDramAutoRefreshTable,
  3607. &tmp, si_pi->sram_end);
  3608. if (ret)
  3609. return ret;
  3610. si_pi->arb_table_start = tmp;
  3611. ret = si_read_smc_sram_dword(adev,
  3612. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3613. SISLANDS_SMC_FIRMWARE_HEADER_CacConfigTable,
  3614. &tmp, si_pi->sram_end);
  3615. if (ret)
  3616. return ret;
  3617. si_pi->cac_table_start = tmp;
  3618. ret = si_read_smc_sram_dword(adev,
  3619. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3620. SISLANDS_SMC_FIRMWARE_HEADER_DteConfiguration,
  3621. &tmp, si_pi->sram_end);
  3622. if (ret)
  3623. return ret;
  3624. si_pi->dte_table_start = tmp;
  3625. ret = si_read_smc_sram_dword(adev,
  3626. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3627. SISLANDS_SMC_FIRMWARE_HEADER_spllTable,
  3628. &tmp, si_pi->sram_end);
  3629. if (ret)
  3630. return ret;
  3631. si_pi->spll_table_start = tmp;
  3632. ret = si_read_smc_sram_dword(adev,
  3633. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3634. SISLANDS_SMC_FIRMWARE_HEADER_PAPMParameters,
  3635. &tmp, si_pi->sram_end);
  3636. if (ret)
  3637. return ret;
  3638. si_pi->papm_cfg_table_start = tmp;
  3639. return ret;
  3640. }
  3641. static void si_read_clock_registers(struct amdgpu_device *adev)
  3642. {
  3643. struct si_power_info *si_pi = si_get_pi(adev);
  3644. si_pi->clock_registers.cg_spll_func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
  3645. si_pi->clock_registers.cg_spll_func_cntl_2 = RREG32(CG_SPLL_FUNC_CNTL_2);
  3646. si_pi->clock_registers.cg_spll_func_cntl_3 = RREG32(CG_SPLL_FUNC_CNTL_3);
  3647. si_pi->clock_registers.cg_spll_func_cntl_4 = RREG32(CG_SPLL_FUNC_CNTL_4);
  3648. si_pi->clock_registers.cg_spll_spread_spectrum = RREG32(CG_SPLL_SPREAD_SPECTRUM);
  3649. si_pi->clock_registers.cg_spll_spread_spectrum_2 = RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
  3650. si_pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
  3651. si_pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
  3652. si_pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
  3653. si_pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
  3654. si_pi->clock_registers.mpll_func_cntl = RREG32(MPLL_FUNC_CNTL);
  3655. si_pi->clock_registers.mpll_func_cntl_1 = RREG32(MPLL_FUNC_CNTL_1);
  3656. si_pi->clock_registers.mpll_func_cntl_2 = RREG32(MPLL_FUNC_CNTL_2);
  3657. si_pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
  3658. si_pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
  3659. }
  3660. static void si_enable_thermal_protection(struct amdgpu_device *adev,
  3661. bool enable)
  3662. {
  3663. if (enable)
  3664. WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
  3665. else
  3666. WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
  3667. }
  3668. static void si_enable_acpi_power_management(struct amdgpu_device *adev)
  3669. {
  3670. WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
  3671. }
  3672. #if 0
  3673. static int si_enter_ulp_state(struct amdgpu_device *adev)
  3674. {
  3675. WREG32(SMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
  3676. udelay(25000);
  3677. return 0;
  3678. }
  3679. static int si_exit_ulp_state(struct amdgpu_device *adev)
  3680. {
  3681. int i;
  3682. WREG32(SMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
  3683. udelay(7000);
  3684. for (i = 0; i < adev->usec_timeout; i++) {
  3685. if (RREG32(SMC_RESP_0) == 1)
  3686. break;
  3687. udelay(1000);
  3688. }
  3689. return 0;
  3690. }
  3691. #endif
  3692. static int si_notify_smc_display_change(struct amdgpu_device *adev,
  3693. bool has_display)
  3694. {
  3695. PPSMC_Msg msg = has_display ?
  3696. PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
  3697. return (si_send_msg_to_smc(adev, msg) == PPSMC_Result_OK) ?
  3698. 0 : -EINVAL;
  3699. }
  3700. static void si_program_response_times(struct amdgpu_device *adev)
  3701. {
  3702. u32 voltage_response_time, backbias_response_time, acpi_delay_time, vbi_time_out;
  3703. u32 vddc_dly, acpi_dly, vbi_dly;
  3704. u32 reference_clock;
  3705. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
  3706. voltage_response_time = (u32)adev->pm.dpm.voltage_response_time;
  3707. backbias_response_time = (u32)adev->pm.dpm.backbias_response_time;
  3708. if (voltage_response_time == 0)
  3709. voltage_response_time = 1000;
  3710. acpi_delay_time = 15000;
  3711. vbi_time_out = 100000;
  3712. reference_clock = amdgpu_asic_get_xclk(adev);
  3713. vddc_dly = (voltage_response_time * reference_clock) / 100;
  3714. acpi_dly = (acpi_delay_time * reference_clock) / 100;
  3715. vbi_dly = (vbi_time_out * reference_clock) / 100;
  3716. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_delay_vreg, vddc_dly);
  3717. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_delay_acpi, acpi_dly);
  3718. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mclk_chg_timeout, vbi_dly);
  3719. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
  3720. }
  3721. static void si_program_ds_registers(struct amdgpu_device *adev)
  3722. {
  3723. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  3724. u32 tmp;
  3725. /* DEEP_SLEEP_CLK_SEL field should be 0x10 on tahiti A0 */
  3726. if (adev->asic_type == CHIP_TAHITI && adev->rev_id == 0x0)
  3727. tmp = 0x10;
  3728. else
  3729. tmp = 0x1;
  3730. if (eg_pi->sclk_deep_sleep) {
  3731. WREG32_P(MISC_CLK_CNTL, DEEP_SLEEP_CLK_SEL(tmp), ~DEEP_SLEEP_CLK_SEL_MASK);
  3732. WREG32_P(CG_SPLL_AUTOSCALE_CNTL, AUTOSCALE_ON_SS_CLEAR,
  3733. ~AUTOSCALE_ON_SS_CLEAR);
  3734. }
  3735. }
  3736. static void si_program_display_gap(struct amdgpu_device *adev)
  3737. {
  3738. u32 tmp, pipe;
  3739. int i;
  3740. tmp = RREG32(CG_DISPLAY_GAP_CNTL) & ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
  3741. if (adev->pm.dpm.new_active_crtc_count > 0)
  3742. tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  3743. else
  3744. tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  3745. if (adev->pm.dpm.new_active_crtc_count > 1)
  3746. tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  3747. else
  3748. tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  3749. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  3750. tmp = RREG32(DCCG_DISP_SLOW_SELECT_REG);
  3751. pipe = (tmp & DCCG_DISP1_SLOW_SELECT_MASK) >> DCCG_DISP1_SLOW_SELECT_SHIFT;
  3752. if ((adev->pm.dpm.new_active_crtc_count > 0) &&
  3753. (!(adev->pm.dpm.new_active_crtcs & (1 << pipe)))) {
  3754. /* find the first active crtc */
  3755. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  3756. if (adev->pm.dpm.new_active_crtcs & (1 << i))
  3757. break;
  3758. }
  3759. if (i == adev->mode_info.num_crtc)
  3760. pipe = 0;
  3761. else
  3762. pipe = i;
  3763. tmp &= ~DCCG_DISP1_SLOW_SELECT_MASK;
  3764. tmp |= DCCG_DISP1_SLOW_SELECT(pipe);
  3765. WREG32(DCCG_DISP_SLOW_SELECT_REG, tmp);
  3766. }
  3767. /* Setting this to false forces the performance state to low if the crtcs are disabled.
  3768. * This can be a problem on PowerXpress systems or if you want to use the card
  3769. * for offscreen rendering or compute if there are no crtcs enabled.
  3770. */
  3771. si_notify_smc_display_change(adev, adev->pm.dpm.new_active_crtc_count > 0);
  3772. }
  3773. static void si_enable_spread_spectrum(struct amdgpu_device *adev, bool enable)
  3774. {
  3775. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3776. if (enable) {
  3777. if (pi->sclk_ss)
  3778. WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
  3779. } else {
  3780. WREG32_P(CG_SPLL_SPREAD_SPECTRUM, 0, ~SSEN);
  3781. WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
  3782. }
  3783. }
  3784. static void si_setup_bsp(struct amdgpu_device *adev)
  3785. {
  3786. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3787. u32 xclk = amdgpu_asic_get_xclk(adev);
  3788. r600_calculate_u_and_p(pi->asi,
  3789. xclk,
  3790. 16,
  3791. &pi->bsp,
  3792. &pi->bsu);
  3793. r600_calculate_u_and_p(pi->pasi,
  3794. xclk,
  3795. 16,
  3796. &pi->pbsp,
  3797. &pi->pbsu);
  3798. pi->dsp = BSP(pi->bsp) | BSU(pi->bsu);
  3799. pi->psp = BSP(pi->pbsp) | BSU(pi->pbsu);
  3800. WREG32(CG_BSP, pi->dsp);
  3801. }
  3802. static void si_program_git(struct amdgpu_device *adev)
  3803. {
  3804. WREG32_P(CG_GIT, CG_GICST(R600_GICST_DFLT), ~CG_GICST_MASK);
  3805. }
  3806. static void si_program_tp(struct amdgpu_device *adev)
  3807. {
  3808. int i;
  3809. enum r600_td td = R600_TD_DFLT;
  3810. for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
  3811. WREG32(CG_FFCT_0 + i, (UTC_0(r600_utc[i]) | DTC_0(r600_dtc[i])));
  3812. if (td == R600_TD_AUTO)
  3813. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
  3814. else
  3815. WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
  3816. if (td == R600_TD_UP)
  3817. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
  3818. if (td == R600_TD_DOWN)
  3819. WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
  3820. }
  3821. static void si_program_tpp(struct amdgpu_device *adev)
  3822. {
  3823. WREG32(CG_TPC, R600_TPC_DFLT);
  3824. }
  3825. static void si_program_sstp(struct amdgpu_device *adev)
  3826. {
  3827. WREG32(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
  3828. }
  3829. static void si_enable_display_gap(struct amdgpu_device *adev)
  3830. {
  3831. u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
  3832. tmp &= ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
  3833. tmp |= (DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
  3834. DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE));
  3835. tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
  3836. tmp |= (DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK) |
  3837. DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE));
  3838. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  3839. }
  3840. static void si_program_vc(struct amdgpu_device *adev)
  3841. {
  3842. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3843. WREG32(CG_FTV, pi->vrc);
  3844. }
  3845. static void si_clear_vc(struct amdgpu_device *adev)
  3846. {
  3847. WREG32(CG_FTV, 0);
  3848. }
  3849. u8 si_get_ddr3_mclk_frequency_ratio(u32 memory_clock)
  3850. {
  3851. u8 mc_para_index;
  3852. if (memory_clock < 10000)
  3853. mc_para_index = 0;
  3854. else if (memory_clock >= 80000)
  3855. mc_para_index = 0x0f;
  3856. else
  3857. mc_para_index = (u8)((memory_clock - 10000) / 5000 + 1);
  3858. return mc_para_index;
  3859. }
  3860. u8 si_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode)
  3861. {
  3862. u8 mc_para_index;
  3863. if (strobe_mode) {
  3864. if (memory_clock < 12500)
  3865. mc_para_index = 0x00;
  3866. else if (memory_clock > 47500)
  3867. mc_para_index = 0x0f;
  3868. else
  3869. mc_para_index = (u8)((memory_clock - 10000) / 2500);
  3870. } else {
  3871. if (memory_clock < 65000)
  3872. mc_para_index = 0x00;
  3873. else if (memory_clock > 135000)
  3874. mc_para_index = 0x0f;
  3875. else
  3876. mc_para_index = (u8)((memory_clock - 60000) / 5000);
  3877. }
  3878. return mc_para_index;
  3879. }
  3880. static u8 si_get_strobe_mode_settings(struct amdgpu_device *adev, u32 mclk)
  3881. {
  3882. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3883. bool strobe_mode = false;
  3884. u8 result = 0;
  3885. if (mclk <= pi->mclk_strobe_mode_threshold)
  3886. strobe_mode = true;
  3887. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
  3888. result = si_get_mclk_frequency_ratio(mclk, strobe_mode);
  3889. else
  3890. result = si_get_ddr3_mclk_frequency_ratio(mclk);
  3891. if (strobe_mode)
  3892. result |= SISLANDS_SMC_STROBE_ENABLE;
  3893. return result;
  3894. }
  3895. static int si_upload_firmware(struct amdgpu_device *adev)
  3896. {
  3897. struct si_power_info *si_pi = si_get_pi(adev);
  3898. int ret;
  3899. si_reset_smc(adev);
  3900. si_stop_smc_clock(adev);
  3901. ret = si_load_smc_ucode(adev, si_pi->sram_end);
  3902. return ret;
  3903. }
  3904. static bool si_validate_phase_shedding_tables(struct amdgpu_device *adev,
  3905. const struct atom_voltage_table *table,
  3906. const struct amdgpu_phase_shedding_limits_table *limits)
  3907. {
  3908. u32 data, num_bits, num_levels;
  3909. if ((table == NULL) || (limits == NULL))
  3910. return false;
  3911. data = table->mask_low;
  3912. num_bits = hweight32(data);
  3913. if (num_bits == 0)
  3914. return false;
  3915. num_levels = (1 << num_bits);
  3916. if (table->count != num_levels)
  3917. return false;
  3918. if (limits->count != (num_levels - 1))
  3919. return false;
  3920. return true;
  3921. }
  3922. static void si_trim_voltage_table_to_fit_state_table(struct amdgpu_device *adev,
  3923. u32 max_voltage_steps,
  3924. struct atom_voltage_table *voltage_table)
  3925. {
  3926. unsigned int i, diff;
  3927. if (voltage_table->count <= max_voltage_steps)
  3928. return;
  3929. diff = voltage_table->count - max_voltage_steps;
  3930. for (i= 0; i < max_voltage_steps; i++)
  3931. voltage_table->entries[i] = voltage_table->entries[i + diff];
  3932. voltage_table->count = max_voltage_steps;
  3933. }
  3934. static int si_get_svi2_voltage_table(struct amdgpu_device *adev,
  3935. struct amdgpu_clock_voltage_dependency_table *voltage_dependency_table,
  3936. struct atom_voltage_table *voltage_table)
  3937. {
  3938. u32 i;
  3939. if (voltage_dependency_table == NULL)
  3940. return -EINVAL;
  3941. voltage_table->mask_low = 0;
  3942. voltage_table->phase_delay = 0;
  3943. voltage_table->count = voltage_dependency_table->count;
  3944. for (i = 0; i < voltage_table->count; i++) {
  3945. voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
  3946. voltage_table->entries[i].smio_low = 0;
  3947. }
  3948. return 0;
  3949. }
  3950. static int si_construct_voltage_tables(struct amdgpu_device *adev)
  3951. {
  3952. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3953. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  3954. struct si_power_info *si_pi = si_get_pi(adev);
  3955. int ret;
  3956. if (pi->voltage_control) {
  3957. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
  3958. VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddc_voltage_table);
  3959. if (ret)
  3960. return ret;
  3961. if (eg_pi->vddc_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
  3962. si_trim_voltage_table_to_fit_state_table(adev,
  3963. SISLANDS_MAX_NO_VREG_STEPS,
  3964. &eg_pi->vddc_voltage_table);
  3965. } else if (si_pi->voltage_control_svi2) {
  3966. ret = si_get_svi2_voltage_table(adev,
  3967. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  3968. &eg_pi->vddc_voltage_table);
  3969. if (ret)
  3970. return ret;
  3971. } else {
  3972. return -EINVAL;
  3973. }
  3974. if (eg_pi->vddci_control) {
  3975. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDCI,
  3976. VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddci_voltage_table);
  3977. if (ret)
  3978. return ret;
  3979. if (eg_pi->vddci_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
  3980. si_trim_voltage_table_to_fit_state_table(adev,
  3981. SISLANDS_MAX_NO_VREG_STEPS,
  3982. &eg_pi->vddci_voltage_table);
  3983. }
  3984. if (si_pi->vddci_control_svi2) {
  3985. ret = si_get_svi2_voltage_table(adev,
  3986. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  3987. &eg_pi->vddci_voltage_table);
  3988. if (ret)
  3989. return ret;
  3990. }
  3991. if (pi->mvdd_control) {
  3992. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_MVDDC,
  3993. VOLTAGE_OBJ_GPIO_LUT, &si_pi->mvdd_voltage_table);
  3994. if (ret) {
  3995. pi->mvdd_control = false;
  3996. return ret;
  3997. }
  3998. if (si_pi->mvdd_voltage_table.count == 0) {
  3999. pi->mvdd_control = false;
  4000. return -EINVAL;
  4001. }
  4002. if (si_pi->mvdd_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
  4003. si_trim_voltage_table_to_fit_state_table(adev,
  4004. SISLANDS_MAX_NO_VREG_STEPS,
  4005. &si_pi->mvdd_voltage_table);
  4006. }
  4007. if (si_pi->vddc_phase_shed_control) {
  4008. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
  4009. VOLTAGE_OBJ_PHASE_LUT, &si_pi->vddc_phase_shed_table);
  4010. if (ret)
  4011. si_pi->vddc_phase_shed_control = false;
  4012. if ((si_pi->vddc_phase_shed_table.count == 0) ||
  4013. (si_pi->vddc_phase_shed_table.count > SISLANDS_MAX_NO_VREG_STEPS))
  4014. si_pi->vddc_phase_shed_control = false;
  4015. }
  4016. return 0;
  4017. }
  4018. static void si_populate_smc_voltage_table(struct amdgpu_device *adev,
  4019. const struct atom_voltage_table *voltage_table,
  4020. SISLANDS_SMC_STATETABLE *table)
  4021. {
  4022. unsigned int i;
  4023. for (i = 0; i < voltage_table->count; i++)
  4024. table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
  4025. }
  4026. static int si_populate_smc_voltage_tables(struct amdgpu_device *adev,
  4027. SISLANDS_SMC_STATETABLE *table)
  4028. {
  4029. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4030. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4031. struct si_power_info *si_pi = si_get_pi(adev);
  4032. u8 i;
  4033. if (si_pi->voltage_control_svi2) {
  4034. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svc,
  4035. si_pi->svc_gpio_id);
  4036. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svd,
  4037. si_pi->svd_gpio_id);
  4038. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_plat_type,
  4039. 2);
  4040. } else {
  4041. if (eg_pi->vddc_voltage_table.count) {
  4042. si_populate_smc_voltage_table(adev, &eg_pi->vddc_voltage_table, table);
  4043. table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC] =
  4044. cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
  4045. for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
  4046. if (pi->max_vddc_in_table <= eg_pi->vddc_voltage_table.entries[i].value) {
  4047. table->maxVDDCIndexInPPTable = i;
  4048. break;
  4049. }
  4050. }
  4051. }
  4052. if (eg_pi->vddci_voltage_table.count) {
  4053. si_populate_smc_voltage_table(adev, &eg_pi->vddci_voltage_table, table);
  4054. table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDCI] =
  4055. cpu_to_be32(eg_pi->vddci_voltage_table.mask_low);
  4056. }
  4057. if (si_pi->mvdd_voltage_table.count) {
  4058. si_populate_smc_voltage_table(adev, &si_pi->mvdd_voltage_table, table);
  4059. table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_MVDD] =
  4060. cpu_to_be32(si_pi->mvdd_voltage_table.mask_low);
  4061. }
  4062. if (si_pi->vddc_phase_shed_control) {
  4063. if (si_validate_phase_shedding_tables(adev, &si_pi->vddc_phase_shed_table,
  4064. &adev->pm.dpm.dyn_state.phase_shedding_limits_table)) {
  4065. si_populate_smc_voltage_table(adev, &si_pi->vddc_phase_shed_table, table);
  4066. table->phaseMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC] =
  4067. cpu_to_be32(si_pi->vddc_phase_shed_table.mask_low);
  4068. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_phase_shedding_delay,
  4069. (u32)si_pi->vddc_phase_shed_table.phase_delay);
  4070. } else {
  4071. si_pi->vddc_phase_shed_control = false;
  4072. }
  4073. }
  4074. }
  4075. return 0;
  4076. }
  4077. static int si_populate_voltage_value(struct amdgpu_device *adev,
  4078. const struct atom_voltage_table *table,
  4079. u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  4080. {
  4081. unsigned int i;
  4082. for (i = 0; i < table->count; i++) {
  4083. if (value <= table->entries[i].value) {
  4084. voltage->index = (u8)i;
  4085. voltage->value = cpu_to_be16(table->entries[i].value);
  4086. break;
  4087. }
  4088. }
  4089. if (i >= table->count)
  4090. return -EINVAL;
  4091. return 0;
  4092. }
  4093. static int si_populate_mvdd_value(struct amdgpu_device *adev, u32 mclk,
  4094. SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  4095. {
  4096. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4097. struct si_power_info *si_pi = si_get_pi(adev);
  4098. if (pi->mvdd_control) {
  4099. if (mclk <= pi->mvdd_split_frequency)
  4100. voltage->index = 0;
  4101. else
  4102. voltage->index = (u8)(si_pi->mvdd_voltage_table.count) - 1;
  4103. voltage->value = cpu_to_be16(si_pi->mvdd_voltage_table.entries[voltage->index].value);
  4104. }
  4105. return 0;
  4106. }
  4107. static int si_get_std_voltage_value(struct amdgpu_device *adev,
  4108. SISLANDS_SMC_VOLTAGE_VALUE *voltage,
  4109. u16 *std_voltage)
  4110. {
  4111. u16 v_index;
  4112. bool voltage_found = false;
  4113. *std_voltage = be16_to_cpu(voltage->value);
  4114. if (adev->pm.dpm.dyn_state.cac_leakage_table.entries) {
  4115. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_NEW_CAC_VOLTAGE) {
  4116. if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
  4117. return -EINVAL;
  4118. for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  4119. if (be16_to_cpu(voltage->value) ==
  4120. (u16)adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  4121. voltage_found = true;
  4122. if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  4123. *std_voltage =
  4124. adev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
  4125. else
  4126. *std_voltage =
  4127. adev->pm.dpm.dyn_state.cac_leakage_table.entries[adev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
  4128. break;
  4129. }
  4130. }
  4131. if (!voltage_found) {
  4132. for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  4133. if (be16_to_cpu(voltage->value) <=
  4134. (u16)adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  4135. voltage_found = true;
  4136. if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  4137. *std_voltage =
  4138. adev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
  4139. else
  4140. *std_voltage =
  4141. adev->pm.dpm.dyn_state.cac_leakage_table.entries[adev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
  4142. break;
  4143. }
  4144. }
  4145. }
  4146. } else {
  4147. if ((u32)voltage->index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  4148. *std_voltage = adev->pm.dpm.dyn_state.cac_leakage_table.entries[voltage->index].vddc;
  4149. }
  4150. }
  4151. return 0;
  4152. }
  4153. static int si_populate_std_voltage_value(struct amdgpu_device *adev,
  4154. u16 value, u8 index,
  4155. SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  4156. {
  4157. voltage->index = index;
  4158. voltage->value = cpu_to_be16(value);
  4159. return 0;
  4160. }
  4161. static int si_populate_phase_shedding_value(struct amdgpu_device *adev,
  4162. const struct amdgpu_phase_shedding_limits_table *limits,
  4163. u16 voltage, u32 sclk, u32 mclk,
  4164. SISLANDS_SMC_VOLTAGE_VALUE *smc_voltage)
  4165. {
  4166. unsigned int i;
  4167. for (i = 0; i < limits->count; i++) {
  4168. if ((voltage <= limits->entries[i].voltage) &&
  4169. (sclk <= limits->entries[i].sclk) &&
  4170. (mclk <= limits->entries[i].mclk))
  4171. break;
  4172. }
  4173. smc_voltage->phase_settings = (u8)i;
  4174. return 0;
  4175. }
  4176. static int si_init_arb_table_index(struct amdgpu_device *adev)
  4177. {
  4178. struct si_power_info *si_pi = si_get_pi(adev);
  4179. u32 tmp;
  4180. int ret;
  4181. ret = si_read_smc_sram_dword(adev, si_pi->arb_table_start, &tmp, si_pi->sram_end);
  4182. if (ret)
  4183. return ret;
  4184. tmp &= 0x00FFFFFF;
  4185. tmp |= MC_CG_ARB_FREQ_F1 << 24;
  4186. return si_write_smc_sram_dword(adev, si_pi->arb_table_start, tmp, si_pi->sram_end);
  4187. }
  4188. static int si_initial_switch_from_arb_f0_to_f1(struct amdgpu_device *adev)
  4189. {
  4190. return ni_copy_and_switch_arb_sets(adev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
  4191. }
  4192. static int si_reset_to_default(struct amdgpu_device *adev)
  4193. {
  4194. return (si_send_msg_to_smc(adev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
  4195. 0 : -EINVAL;
  4196. }
  4197. static int si_force_switch_to_arb_f0(struct amdgpu_device *adev)
  4198. {
  4199. struct si_power_info *si_pi = si_get_pi(adev);
  4200. u32 tmp;
  4201. int ret;
  4202. ret = si_read_smc_sram_dword(adev, si_pi->arb_table_start,
  4203. &tmp, si_pi->sram_end);
  4204. if (ret)
  4205. return ret;
  4206. tmp = (tmp >> 24) & 0xff;
  4207. if (tmp == MC_CG_ARB_FREQ_F0)
  4208. return 0;
  4209. return ni_copy_and_switch_arb_sets(adev, tmp, MC_CG_ARB_FREQ_F0);
  4210. }
  4211. static u32 si_calculate_memory_refresh_rate(struct amdgpu_device *adev,
  4212. u32 engine_clock)
  4213. {
  4214. u32 dram_rows;
  4215. u32 dram_refresh_rate;
  4216. u32 mc_arb_rfsh_rate;
  4217. u32 tmp = (RREG32(MC_ARB_RAMCFG) & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  4218. if (tmp >= 4)
  4219. dram_rows = 16384;
  4220. else
  4221. dram_rows = 1 << (tmp + 10);
  4222. dram_refresh_rate = 1 << ((RREG32(MC_SEQ_MISC0) & 0x3) + 3);
  4223. mc_arb_rfsh_rate = ((engine_clock * 10) * dram_refresh_rate / dram_rows - 32) / 64;
  4224. return mc_arb_rfsh_rate;
  4225. }
  4226. static int si_populate_memory_timing_parameters(struct amdgpu_device *adev,
  4227. struct rv7xx_pl *pl,
  4228. SMC_SIslands_MCArbDramTimingRegisterSet *arb_regs)
  4229. {
  4230. u32 dram_timing;
  4231. u32 dram_timing2;
  4232. u32 burst_time;
  4233. arb_regs->mc_arb_rfsh_rate =
  4234. (u8)si_calculate_memory_refresh_rate(adev, pl->sclk);
  4235. amdgpu_atombios_set_engine_dram_timings(adev,
  4236. pl->sclk,
  4237. pl->mclk);
  4238. dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  4239. dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  4240. burst_time = RREG32(MC_ARB_BURST_TIME) & STATE0_MASK;
  4241. arb_regs->mc_arb_dram_timing = cpu_to_be32(dram_timing);
  4242. arb_regs->mc_arb_dram_timing2 = cpu_to_be32(dram_timing2);
  4243. arb_regs->mc_arb_burst_time = (u8)burst_time;
  4244. return 0;
  4245. }
  4246. static int si_do_program_memory_timing_parameters(struct amdgpu_device *adev,
  4247. struct amdgpu_ps *amdgpu_state,
  4248. unsigned int first_arb_set)
  4249. {
  4250. struct si_power_info *si_pi = si_get_pi(adev);
  4251. struct si_ps *state = si_get_ps(amdgpu_state);
  4252. SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
  4253. int i, ret = 0;
  4254. for (i = 0; i < state->performance_level_count; i++) {
  4255. ret = si_populate_memory_timing_parameters(adev, &state->performance_levels[i], &arb_regs);
  4256. if (ret)
  4257. break;
  4258. ret = si_copy_bytes_to_smc(adev,
  4259. si_pi->arb_table_start +
  4260. offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
  4261. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * (first_arb_set + i),
  4262. (u8 *)&arb_regs,
  4263. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
  4264. si_pi->sram_end);
  4265. if (ret)
  4266. break;
  4267. }
  4268. return ret;
  4269. }
  4270. static int si_program_memory_timing_parameters(struct amdgpu_device *adev,
  4271. struct amdgpu_ps *amdgpu_new_state)
  4272. {
  4273. return si_do_program_memory_timing_parameters(adev, amdgpu_new_state,
  4274. SISLANDS_DRIVER_STATE_ARB_INDEX);
  4275. }
  4276. static int si_populate_initial_mvdd_value(struct amdgpu_device *adev,
  4277. struct SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  4278. {
  4279. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4280. struct si_power_info *si_pi = si_get_pi(adev);
  4281. if (pi->mvdd_control)
  4282. return si_populate_voltage_value(adev, &si_pi->mvdd_voltage_table,
  4283. si_pi->mvdd_bootup_value, voltage);
  4284. return 0;
  4285. }
  4286. static int si_populate_smc_initial_state(struct amdgpu_device *adev,
  4287. struct amdgpu_ps *amdgpu_initial_state,
  4288. SISLANDS_SMC_STATETABLE *table)
  4289. {
  4290. struct si_ps *initial_state = si_get_ps(amdgpu_initial_state);
  4291. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4292. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4293. struct si_power_info *si_pi = si_get_pi(adev);
  4294. u32 reg;
  4295. int ret;
  4296. table->initialState.levels[0].mclk.vDLL_CNTL =
  4297. cpu_to_be32(si_pi->clock_registers.dll_cntl);
  4298. table->initialState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
  4299. cpu_to_be32(si_pi->clock_registers.mclk_pwrmgt_cntl);
  4300. table->initialState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
  4301. cpu_to_be32(si_pi->clock_registers.mpll_ad_func_cntl);
  4302. table->initialState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
  4303. cpu_to_be32(si_pi->clock_registers.mpll_dq_func_cntl);
  4304. table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL =
  4305. cpu_to_be32(si_pi->clock_registers.mpll_func_cntl);
  4306. table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
  4307. cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_1);
  4308. table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
  4309. cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_2);
  4310. table->initialState.levels[0].mclk.vMPLL_SS =
  4311. cpu_to_be32(si_pi->clock_registers.mpll_ss1);
  4312. table->initialState.levels[0].mclk.vMPLL_SS2 =
  4313. cpu_to_be32(si_pi->clock_registers.mpll_ss2);
  4314. table->initialState.levels[0].mclk.mclk_value =
  4315. cpu_to_be32(initial_state->performance_levels[0].mclk);
  4316. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
  4317. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl);
  4318. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
  4319. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_2);
  4320. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
  4321. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_3);
  4322. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
  4323. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_4);
  4324. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
  4325. cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum);
  4326. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
  4327. cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum_2);
  4328. table->initialState.levels[0].sclk.sclk_value =
  4329. cpu_to_be32(initial_state->performance_levels[0].sclk);
  4330. table->initialState.levels[0].arbRefreshState =
  4331. SISLANDS_INITIAL_STATE_ARB_INDEX;
  4332. table->initialState.levels[0].ACIndex = 0;
  4333. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  4334. initial_state->performance_levels[0].vddc,
  4335. &table->initialState.levels[0].vddc);
  4336. if (!ret) {
  4337. u16 std_vddc;
  4338. ret = si_get_std_voltage_value(adev,
  4339. &table->initialState.levels[0].vddc,
  4340. &std_vddc);
  4341. if (!ret)
  4342. si_populate_std_voltage_value(adev, std_vddc,
  4343. table->initialState.levels[0].vddc.index,
  4344. &table->initialState.levels[0].std_vddc);
  4345. }
  4346. if (eg_pi->vddci_control)
  4347. si_populate_voltage_value(adev,
  4348. &eg_pi->vddci_voltage_table,
  4349. initial_state->performance_levels[0].vddci,
  4350. &table->initialState.levels[0].vddci);
  4351. if (si_pi->vddc_phase_shed_control)
  4352. si_populate_phase_shedding_value(adev,
  4353. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  4354. initial_state->performance_levels[0].vddc,
  4355. initial_state->performance_levels[0].sclk,
  4356. initial_state->performance_levels[0].mclk,
  4357. &table->initialState.levels[0].vddc);
  4358. si_populate_initial_mvdd_value(adev, &table->initialState.levels[0].mvdd);
  4359. reg = CG_R(0xffff) | CG_L(0);
  4360. table->initialState.levels[0].aT = cpu_to_be32(reg);
  4361. table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
  4362. table->initialState.levels[0].gen2PCIE = (u8)si_pi->boot_pcie_gen;
  4363. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  4364. table->initialState.levels[0].strobeMode =
  4365. si_get_strobe_mode_settings(adev,
  4366. initial_state->performance_levels[0].mclk);
  4367. if (initial_state->performance_levels[0].mclk > pi->mclk_edc_enable_threshold)
  4368. table->initialState.levels[0].mcFlags = SISLANDS_SMC_MC_EDC_RD_FLAG | SISLANDS_SMC_MC_EDC_WR_FLAG;
  4369. else
  4370. table->initialState.levels[0].mcFlags = 0;
  4371. }
  4372. table->initialState.levelCount = 1;
  4373. table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
  4374. table->initialState.levels[0].dpm2.MaxPS = 0;
  4375. table->initialState.levels[0].dpm2.NearTDPDec = 0;
  4376. table->initialState.levels[0].dpm2.AboveSafeInc = 0;
  4377. table->initialState.levels[0].dpm2.BelowSafeInc = 0;
  4378. table->initialState.levels[0].dpm2.PwrEfficiencyRatio = 0;
  4379. reg = MIN_POWER_MASK | MAX_POWER_MASK;
  4380. table->initialState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
  4381. reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  4382. table->initialState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
  4383. return 0;
  4384. }
  4385. static int si_populate_smc_acpi_state(struct amdgpu_device *adev,
  4386. SISLANDS_SMC_STATETABLE *table)
  4387. {
  4388. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4389. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4390. struct si_power_info *si_pi = si_get_pi(adev);
  4391. u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
  4392. u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
  4393. u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
  4394. u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
  4395. u32 dll_cntl = si_pi->clock_registers.dll_cntl;
  4396. u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
  4397. u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
  4398. u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
  4399. u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
  4400. u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
  4401. u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
  4402. u32 reg;
  4403. int ret;
  4404. table->ACPIState = table->initialState;
  4405. table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
  4406. if (pi->acpi_vddc) {
  4407. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  4408. pi->acpi_vddc, &table->ACPIState.levels[0].vddc);
  4409. if (!ret) {
  4410. u16 std_vddc;
  4411. ret = si_get_std_voltage_value(adev,
  4412. &table->ACPIState.levels[0].vddc, &std_vddc);
  4413. if (!ret)
  4414. si_populate_std_voltage_value(adev, std_vddc,
  4415. table->ACPIState.levels[0].vddc.index,
  4416. &table->ACPIState.levels[0].std_vddc);
  4417. }
  4418. table->ACPIState.levels[0].gen2PCIE = si_pi->acpi_pcie_gen;
  4419. if (si_pi->vddc_phase_shed_control) {
  4420. si_populate_phase_shedding_value(adev,
  4421. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  4422. pi->acpi_vddc,
  4423. 0,
  4424. 0,
  4425. &table->ACPIState.levels[0].vddc);
  4426. }
  4427. } else {
  4428. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  4429. pi->min_vddc_in_table, &table->ACPIState.levels[0].vddc);
  4430. if (!ret) {
  4431. u16 std_vddc;
  4432. ret = si_get_std_voltage_value(adev,
  4433. &table->ACPIState.levels[0].vddc, &std_vddc);
  4434. if (!ret)
  4435. si_populate_std_voltage_value(adev, std_vddc,
  4436. table->ACPIState.levels[0].vddc.index,
  4437. &table->ACPIState.levels[0].std_vddc);
  4438. }
  4439. table->ACPIState.levels[0].gen2PCIE = (u8)r600_get_pcie_gen_support(adev,
  4440. si_pi->sys_pcie_mask,
  4441. si_pi->boot_pcie_gen,
  4442. AMDGPU_PCIE_GEN1);
  4443. if (si_pi->vddc_phase_shed_control)
  4444. si_populate_phase_shedding_value(adev,
  4445. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  4446. pi->min_vddc_in_table,
  4447. 0,
  4448. 0,
  4449. &table->ACPIState.levels[0].vddc);
  4450. }
  4451. if (pi->acpi_vddc) {
  4452. if (eg_pi->acpi_vddci)
  4453. si_populate_voltage_value(adev, &eg_pi->vddci_voltage_table,
  4454. eg_pi->acpi_vddci,
  4455. &table->ACPIState.levels[0].vddci);
  4456. }
  4457. mclk_pwrmgt_cntl |= MRDCK0_RESET | MRDCK1_RESET;
  4458. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  4459. dll_cntl &= ~(MRDCK0_BYPASS | MRDCK1_BYPASS);
  4460. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  4461. spll_func_cntl_2 |= SCLK_MUX_SEL(4);
  4462. table->ACPIState.levels[0].mclk.vDLL_CNTL =
  4463. cpu_to_be32(dll_cntl);
  4464. table->ACPIState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
  4465. cpu_to_be32(mclk_pwrmgt_cntl);
  4466. table->ACPIState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
  4467. cpu_to_be32(mpll_ad_func_cntl);
  4468. table->ACPIState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
  4469. cpu_to_be32(mpll_dq_func_cntl);
  4470. table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL =
  4471. cpu_to_be32(mpll_func_cntl);
  4472. table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
  4473. cpu_to_be32(mpll_func_cntl_1);
  4474. table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
  4475. cpu_to_be32(mpll_func_cntl_2);
  4476. table->ACPIState.levels[0].mclk.vMPLL_SS =
  4477. cpu_to_be32(si_pi->clock_registers.mpll_ss1);
  4478. table->ACPIState.levels[0].mclk.vMPLL_SS2 =
  4479. cpu_to_be32(si_pi->clock_registers.mpll_ss2);
  4480. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
  4481. cpu_to_be32(spll_func_cntl);
  4482. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
  4483. cpu_to_be32(spll_func_cntl_2);
  4484. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
  4485. cpu_to_be32(spll_func_cntl_3);
  4486. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
  4487. cpu_to_be32(spll_func_cntl_4);
  4488. table->ACPIState.levels[0].mclk.mclk_value = 0;
  4489. table->ACPIState.levels[0].sclk.sclk_value = 0;
  4490. si_populate_mvdd_value(adev, 0, &table->ACPIState.levels[0].mvdd);
  4491. if (eg_pi->dynamic_ac_timing)
  4492. table->ACPIState.levels[0].ACIndex = 0;
  4493. table->ACPIState.levels[0].dpm2.MaxPS = 0;
  4494. table->ACPIState.levels[0].dpm2.NearTDPDec = 0;
  4495. table->ACPIState.levels[0].dpm2.AboveSafeInc = 0;
  4496. table->ACPIState.levels[0].dpm2.BelowSafeInc = 0;
  4497. table->ACPIState.levels[0].dpm2.PwrEfficiencyRatio = 0;
  4498. reg = MIN_POWER_MASK | MAX_POWER_MASK;
  4499. table->ACPIState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
  4500. reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  4501. table->ACPIState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
  4502. return 0;
  4503. }
  4504. static int si_populate_ulv_state(struct amdgpu_device *adev,
  4505. SISLANDS_SMC_SWSTATE *state)
  4506. {
  4507. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4508. struct si_power_info *si_pi = si_get_pi(adev);
  4509. struct si_ulv_param *ulv = &si_pi->ulv;
  4510. u32 sclk_in_sr = 1350; /* ??? */
  4511. int ret;
  4512. ret = si_convert_power_level_to_smc(adev, &ulv->pl,
  4513. &state->levels[0]);
  4514. if (!ret) {
  4515. if (eg_pi->sclk_deep_sleep) {
  4516. if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
  4517. state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
  4518. else
  4519. state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
  4520. }
  4521. if (ulv->one_pcie_lane_in_ulv)
  4522. state->flags |= PPSMC_SWSTATE_FLAG_PCIE_X1;
  4523. state->levels[0].arbRefreshState = (u8)(SISLANDS_ULV_STATE_ARB_INDEX);
  4524. state->levels[0].ACIndex = 1;
  4525. state->levels[0].std_vddc = state->levels[0].vddc;
  4526. state->levelCount = 1;
  4527. state->flags |= PPSMC_SWSTATE_FLAG_DC;
  4528. }
  4529. return ret;
  4530. }
  4531. static int si_program_ulv_memory_timing_parameters(struct amdgpu_device *adev)
  4532. {
  4533. struct si_power_info *si_pi = si_get_pi(adev);
  4534. struct si_ulv_param *ulv = &si_pi->ulv;
  4535. SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
  4536. int ret;
  4537. ret = si_populate_memory_timing_parameters(adev, &ulv->pl,
  4538. &arb_regs);
  4539. if (ret)
  4540. return ret;
  4541. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_ulv_volt_change_delay,
  4542. ulv->volt_change_delay);
  4543. ret = si_copy_bytes_to_smc(adev,
  4544. si_pi->arb_table_start +
  4545. offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
  4546. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * SISLANDS_ULV_STATE_ARB_INDEX,
  4547. (u8 *)&arb_regs,
  4548. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
  4549. si_pi->sram_end);
  4550. return ret;
  4551. }
  4552. static void si_get_mvdd_configuration(struct amdgpu_device *adev)
  4553. {
  4554. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4555. pi->mvdd_split_frequency = 30000;
  4556. }
  4557. static int si_init_smc_table(struct amdgpu_device *adev)
  4558. {
  4559. struct si_power_info *si_pi = si_get_pi(adev);
  4560. struct amdgpu_ps *amdgpu_boot_state = adev->pm.dpm.boot_ps;
  4561. const struct si_ulv_param *ulv = &si_pi->ulv;
  4562. SISLANDS_SMC_STATETABLE *table = &si_pi->smc_statetable;
  4563. int ret;
  4564. u32 lane_width;
  4565. u32 vr_hot_gpio;
  4566. si_populate_smc_voltage_tables(adev, table);
  4567. switch (adev->pm.int_thermal_type) {
  4568. case THERMAL_TYPE_SI:
  4569. case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
  4570. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
  4571. break;
  4572. case THERMAL_TYPE_NONE:
  4573. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
  4574. break;
  4575. default:
  4576. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
  4577. break;
  4578. }
  4579. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  4580. table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  4581. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT) {
  4582. if ((adev->pdev->device != 0x6818) && (adev->pdev->device != 0x6819))
  4583. table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
  4584. }
  4585. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  4586. table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  4587. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
  4588. table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  4589. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REVERT_GPIO5_POLARITY)
  4590. table->extraFlags |= PPSMC_EXTRAFLAGS_AC2DC_GPIO5_POLARITY_HIGH;
  4591. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VRHOT_GPIO_CONFIGURABLE) {
  4592. table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT_PROG_GPIO;
  4593. vr_hot_gpio = adev->pm.dpm.backbias_response_time;
  4594. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_vr_hot_gpio,
  4595. vr_hot_gpio);
  4596. }
  4597. ret = si_populate_smc_initial_state(adev, amdgpu_boot_state, table);
  4598. if (ret)
  4599. return ret;
  4600. ret = si_populate_smc_acpi_state(adev, table);
  4601. if (ret)
  4602. return ret;
  4603. table->driverState = table->initialState;
  4604. ret = si_do_program_memory_timing_parameters(adev, amdgpu_boot_state,
  4605. SISLANDS_INITIAL_STATE_ARB_INDEX);
  4606. if (ret)
  4607. return ret;
  4608. if (ulv->supported && ulv->pl.vddc) {
  4609. ret = si_populate_ulv_state(adev, &table->ULVState);
  4610. if (ret)
  4611. return ret;
  4612. ret = si_program_ulv_memory_timing_parameters(adev);
  4613. if (ret)
  4614. return ret;
  4615. WREG32(CG_ULV_CONTROL, ulv->cg_ulv_control);
  4616. WREG32(CG_ULV_PARAMETER, ulv->cg_ulv_parameter);
  4617. lane_width = amdgpu_get_pcie_lanes(adev);
  4618. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
  4619. } else {
  4620. table->ULVState = table->initialState;
  4621. }
  4622. return si_copy_bytes_to_smc(adev, si_pi->state_table_start,
  4623. (u8 *)table, sizeof(SISLANDS_SMC_STATETABLE),
  4624. si_pi->sram_end);
  4625. }
  4626. static int si_calculate_sclk_params(struct amdgpu_device *adev,
  4627. u32 engine_clock,
  4628. SISLANDS_SMC_SCLK_VALUE *sclk)
  4629. {
  4630. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4631. struct si_power_info *si_pi = si_get_pi(adev);
  4632. struct atom_clock_dividers dividers;
  4633. u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
  4634. u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
  4635. u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
  4636. u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
  4637. u32 cg_spll_spread_spectrum = si_pi->clock_registers.cg_spll_spread_spectrum;
  4638. u32 cg_spll_spread_spectrum_2 = si_pi->clock_registers.cg_spll_spread_spectrum_2;
  4639. u64 tmp;
  4640. u32 reference_clock = adev->clock.spll.reference_freq;
  4641. u32 reference_divider;
  4642. u32 fbdiv;
  4643. int ret;
  4644. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_ENGINE_PLL_PARAM,
  4645. engine_clock, false, &dividers);
  4646. if (ret)
  4647. return ret;
  4648. reference_divider = 1 + dividers.ref_div;
  4649. tmp = (u64) engine_clock * reference_divider * dividers.post_div * 16384;
  4650. do_div(tmp, reference_clock);
  4651. fbdiv = (u32) tmp;
  4652. spll_func_cntl &= ~(SPLL_PDIV_A_MASK | SPLL_REF_DIV_MASK);
  4653. spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
  4654. spll_func_cntl |= SPLL_PDIV_A(dividers.post_div);
  4655. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  4656. spll_func_cntl_2 |= SCLK_MUX_SEL(2);
  4657. spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
  4658. spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
  4659. spll_func_cntl_3 |= SPLL_DITHEN;
  4660. if (pi->sclk_ss) {
  4661. struct amdgpu_atom_ss ss;
  4662. u32 vco_freq = engine_clock * dividers.post_div;
  4663. if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
  4664. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  4665. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  4666. u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
  4667. cg_spll_spread_spectrum &= ~CLK_S_MASK;
  4668. cg_spll_spread_spectrum |= CLK_S(clk_s);
  4669. cg_spll_spread_spectrum |= SSEN;
  4670. cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
  4671. cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
  4672. }
  4673. }
  4674. sclk->sclk_value = engine_clock;
  4675. sclk->vCG_SPLL_FUNC_CNTL = spll_func_cntl;
  4676. sclk->vCG_SPLL_FUNC_CNTL_2 = spll_func_cntl_2;
  4677. sclk->vCG_SPLL_FUNC_CNTL_3 = spll_func_cntl_3;
  4678. sclk->vCG_SPLL_FUNC_CNTL_4 = spll_func_cntl_4;
  4679. sclk->vCG_SPLL_SPREAD_SPECTRUM = cg_spll_spread_spectrum;
  4680. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cg_spll_spread_spectrum_2;
  4681. return 0;
  4682. }
  4683. static int si_populate_sclk_value(struct amdgpu_device *adev,
  4684. u32 engine_clock,
  4685. SISLANDS_SMC_SCLK_VALUE *sclk)
  4686. {
  4687. SISLANDS_SMC_SCLK_VALUE sclk_tmp;
  4688. int ret;
  4689. ret = si_calculate_sclk_params(adev, engine_clock, &sclk_tmp);
  4690. if (!ret) {
  4691. sclk->sclk_value = cpu_to_be32(sclk_tmp.sclk_value);
  4692. sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL);
  4693. sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_2);
  4694. sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_3);
  4695. sclk->vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_4);
  4696. sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM);
  4697. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM_2);
  4698. }
  4699. return ret;
  4700. }
  4701. static int si_populate_mclk_value(struct amdgpu_device *adev,
  4702. u32 engine_clock,
  4703. u32 memory_clock,
  4704. SISLANDS_SMC_MCLK_VALUE *mclk,
  4705. bool strobe_mode,
  4706. bool dll_state_on)
  4707. {
  4708. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4709. struct si_power_info *si_pi = si_get_pi(adev);
  4710. u32 dll_cntl = si_pi->clock_registers.dll_cntl;
  4711. u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
  4712. u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
  4713. u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
  4714. u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
  4715. u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
  4716. u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
  4717. u32 mpll_ss1 = si_pi->clock_registers.mpll_ss1;
  4718. u32 mpll_ss2 = si_pi->clock_registers.mpll_ss2;
  4719. struct atom_mpll_param mpll_param;
  4720. int ret;
  4721. ret = amdgpu_atombios_get_memory_pll_dividers(adev, memory_clock, strobe_mode, &mpll_param);
  4722. if (ret)
  4723. return ret;
  4724. mpll_func_cntl &= ~BWCTRL_MASK;
  4725. mpll_func_cntl |= BWCTRL(mpll_param.bwcntl);
  4726. mpll_func_cntl_1 &= ~(CLKF_MASK | CLKFRAC_MASK | VCO_MODE_MASK);
  4727. mpll_func_cntl_1 |= CLKF(mpll_param.clkf) |
  4728. CLKFRAC(mpll_param.clkfrac) | VCO_MODE(mpll_param.vco_mode);
  4729. mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK;
  4730. mpll_ad_func_cntl |= YCLK_POST_DIV(mpll_param.post_div);
  4731. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  4732. mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK);
  4733. mpll_dq_func_cntl |= YCLK_SEL(mpll_param.yclk_sel) |
  4734. YCLK_POST_DIV(mpll_param.post_div);
  4735. }
  4736. if (pi->mclk_ss) {
  4737. struct amdgpu_atom_ss ss;
  4738. u32 freq_nom;
  4739. u32 tmp;
  4740. u32 reference_clock = adev->clock.mpll.reference_freq;
  4741. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
  4742. freq_nom = memory_clock * 4;
  4743. else
  4744. freq_nom = memory_clock * 2;
  4745. tmp = freq_nom / reference_clock;
  4746. tmp = tmp * tmp;
  4747. if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
  4748. ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
  4749. u32 clks = reference_clock * 5 / ss.rate;
  4750. u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
  4751. mpll_ss1 &= ~CLKV_MASK;
  4752. mpll_ss1 |= CLKV(clkv);
  4753. mpll_ss2 &= ~CLKS_MASK;
  4754. mpll_ss2 |= CLKS(clks);
  4755. }
  4756. }
  4757. mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
  4758. mclk_pwrmgt_cntl |= DLL_SPEED(mpll_param.dll_speed);
  4759. if (dll_state_on)
  4760. mclk_pwrmgt_cntl |= MRDCK0_PDNB | MRDCK1_PDNB;
  4761. else
  4762. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  4763. mclk->mclk_value = cpu_to_be32(memory_clock);
  4764. mclk->vMPLL_FUNC_CNTL = cpu_to_be32(mpll_func_cntl);
  4765. mclk->vMPLL_FUNC_CNTL_1 = cpu_to_be32(mpll_func_cntl_1);
  4766. mclk->vMPLL_FUNC_CNTL_2 = cpu_to_be32(mpll_func_cntl_2);
  4767. mclk->vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
  4768. mclk->vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
  4769. mclk->vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
  4770. mclk->vDLL_CNTL = cpu_to_be32(dll_cntl);
  4771. mclk->vMPLL_SS = cpu_to_be32(mpll_ss1);
  4772. mclk->vMPLL_SS2 = cpu_to_be32(mpll_ss2);
  4773. return 0;
  4774. }
  4775. static void si_populate_smc_sp(struct amdgpu_device *adev,
  4776. struct amdgpu_ps *amdgpu_state,
  4777. SISLANDS_SMC_SWSTATE *smc_state)
  4778. {
  4779. struct si_ps *ps = si_get_ps(amdgpu_state);
  4780. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4781. int i;
  4782. for (i = 0; i < ps->performance_level_count - 1; i++)
  4783. smc_state->levels[i].bSP = cpu_to_be32(pi->dsp);
  4784. smc_state->levels[ps->performance_level_count - 1].bSP =
  4785. cpu_to_be32(pi->psp);
  4786. }
  4787. static int si_convert_power_level_to_smc(struct amdgpu_device *adev,
  4788. struct rv7xx_pl *pl,
  4789. SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level)
  4790. {
  4791. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4792. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4793. struct si_power_info *si_pi = si_get_pi(adev);
  4794. int ret;
  4795. bool dll_state_on;
  4796. u16 std_vddc;
  4797. bool gmc_pg = false;
  4798. if (eg_pi->pcie_performance_request &&
  4799. (si_pi->force_pcie_gen != AMDGPU_PCIE_GEN_INVALID))
  4800. level->gen2PCIE = (u8)si_pi->force_pcie_gen;
  4801. else
  4802. level->gen2PCIE = (u8)pl->pcie_gen;
  4803. ret = si_populate_sclk_value(adev, pl->sclk, &level->sclk);
  4804. if (ret)
  4805. return ret;
  4806. level->mcFlags = 0;
  4807. if (pi->mclk_stutter_mode_threshold &&
  4808. (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
  4809. !eg_pi->uvd_enabled &&
  4810. (RREG32(DPG_PIPE_STUTTER_CONTROL) & STUTTER_ENABLE) &&
  4811. (adev->pm.dpm.new_active_crtc_count <= 2)) {
  4812. level->mcFlags |= SISLANDS_SMC_MC_STUTTER_EN;
  4813. if (gmc_pg)
  4814. level->mcFlags |= SISLANDS_SMC_MC_PG_EN;
  4815. }
  4816. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  4817. if (pl->mclk > pi->mclk_edc_enable_threshold)
  4818. level->mcFlags |= SISLANDS_SMC_MC_EDC_RD_FLAG;
  4819. if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
  4820. level->mcFlags |= SISLANDS_SMC_MC_EDC_WR_FLAG;
  4821. level->strobeMode = si_get_strobe_mode_settings(adev, pl->mclk);
  4822. if (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) {
  4823. if (si_get_mclk_frequency_ratio(pl->mclk, true) >=
  4824. ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
  4825. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  4826. else
  4827. dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  4828. } else {
  4829. dll_state_on = false;
  4830. }
  4831. } else {
  4832. level->strobeMode = si_get_strobe_mode_settings(adev,
  4833. pl->mclk);
  4834. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  4835. }
  4836. ret = si_populate_mclk_value(adev,
  4837. pl->sclk,
  4838. pl->mclk,
  4839. &level->mclk,
  4840. (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) != 0, dll_state_on);
  4841. if (ret)
  4842. return ret;
  4843. ret = si_populate_voltage_value(adev,
  4844. &eg_pi->vddc_voltage_table,
  4845. pl->vddc, &level->vddc);
  4846. if (ret)
  4847. return ret;
  4848. ret = si_get_std_voltage_value(adev, &level->vddc, &std_vddc);
  4849. if (ret)
  4850. return ret;
  4851. ret = si_populate_std_voltage_value(adev, std_vddc,
  4852. level->vddc.index, &level->std_vddc);
  4853. if (ret)
  4854. return ret;
  4855. if (eg_pi->vddci_control) {
  4856. ret = si_populate_voltage_value(adev, &eg_pi->vddci_voltage_table,
  4857. pl->vddci, &level->vddci);
  4858. if (ret)
  4859. return ret;
  4860. }
  4861. if (si_pi->vddc_phase_shed_control) {
  4862. ret = si_populate_phase_shedding_value(adev,
  4863. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  4864. pl->vddc,
  4865. pl->sclk,
  4866. pl->mclk,
  4867. &level->vddc);
  4868. if (ret)
  4869. return ret;
  4870. }
  4871. level->MaxPoweredUpCU = si_pi->max_cu;
  4872. ret = si_populate_mvdd_value(adev, pl->mclk, &level->mvdd);
  4873. return ret;
  4874. }
  4875. static int si_populate_smc_t(struct amdgpu_device *adev,
  4876. struct amdgpu_ps *amdgpu_state,
  4877. SISLANDS_SMC_SWSTATE *smc_state)
  4878. {
  4879. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4880. struct si_ps *state = si_get_ps(amdgpu_state);
  4881. u32 a_t;
  4882. u32 t_l, t_h;
  4883. u32 high_bsp;
  4884. int i, ret;
  4885. if (state->performance_level_count >= 9)
  4886. return -EINVAL;
  4887. if (state->performance_level_count < 2) {
  4888. a_t = CG_R(0xffff) | CG_L(0);
  4889. smc_state->levels[0].aT = cpu_to_be32(a_t);
  4890. return 0;
  4891. }
  4892. smc_state->levels[0].aT = cpu_to_be32(0);
  4893. for (i = 0; i <= state->performance_level_count - 2; i++) {
  4894. ret = r600_calculate_at(
  4895. (50 / SISLANDS_MAX_HARDWARE_POWERLEVELS) * 100 * (i + 1),
  4896. 100 * R600_AH_DFLT,
  4897. state->performance_levels[i + 1].sclk,
  4898. state->performance_levels[i].sclk,
  4899. &t_l,
  4900. &t_h);
  4901. if (ret) {
  4902. t_h = (i + 1) * 1000 - 50 * R600_AH_DFLT;
  4903. t_l = (i + 1) * 1000 + 50 * R600_AH_DFLT;
  4904. }
  4905. a_t = be32_to_cpu(smc_state->levels[i].aT) & ~CG_R_MASK;
  4906. a_t |= CG_R(t_l * pi->bsp / 20000);
  4907. smc_state->levels[i].aT = cpu_to_be32(a_t);
  4908. high_bsp = (i == state->performance_level_count - 2) ?
  4909. pi->pbsp : pi->bsp;
  4910. a_t = CG_R(0xffff) | CG_L(t_h * high_bsp / 20000);
  4911. smc_state->levels[i + 1].aT = cpu_to_be32(a_t);
  4912. }
  4913. return 0;
  4914. }
  4915. static int si_disable_ulv(struct amdgpu_device *adev)
  4916. {
  4917. struct si_power_info *si_pi = si_get_pi(adev);
  4918. struct si_ulv_param *ulv = &si_pi->ulv;
  4919. if (ulv->supported)
  4920. return (si_send_msg_to_smc(adev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
  4921. 0 : -EINVAL;
  4922. return 0;
  4923. }
  4924. static bool si_is_state_ulv_compatible(struct amdgpu_device *adev,
  4925. struct amdgpu_ps *amdgpu_state)
  4926. {
  4927. const struct si_power_info *si_pi = si_get_pi(adev);
  4928. const struct si_ulv_param *ulv = &si_pi->ulv;
  4929. const struct si_ps *state = si_get_ps(amdgpu_state);
  4930. int i;
  4931. if (state->performance_levels[0].mclk != ulv->pl.mclk)
  4932. return false;
  4933. /* XXX validate against display requirements! */
  4934. for (i = 0; i < adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count; i++) {
  4935. if (adev->clock.current_dispclk <=
  4936. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].clk) {
  4937. if (ulv->pl.vddc <
  4938. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].v)
  4939. return false;
  4940. }
  4941. }
  4942. if ((amdgpu_state->vclk != 0) || (amdgpu_state->dclk != 0))
  4943. return false;
  4944. return true;
  4945. }
  4946. static int si_set_power_state_conditionally_enable_ulv(struct amdgpu_device *adev,
  4947. struct amdgpu_ps *amdgpu_new_state)
  4948. {
  4949. const struct si_power_info *si_pi = si_get_pi(adev);
  4950. const struct si_ulv_param *ulv = &si_pi->ulv;
  4951. if (ulv->supported) {
  4952. if (si_is_state_ulv_compatible(adev, amdgpu_new_state))
  4953. return (si_send_msg_to_smc(adev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
  4954. 0 : -EINVAL;
  4955. }
  4956. return 0;
  4957. }
  4958. static int si_convert_power_state_to_smc(struct amdgpu_device *adev,
  4959. struct amdgpu_ps *amdgpu_state,
  4960. SISLANDS_SMC_SWSTATE *smc_state)
  4961. {
  4962. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4963. struct ni_power_info *ni_pi = ni_get_pi(adev);
  4964. struct si_power_info *si_pi = si_get_pi(adev);
  4965. struct si_ps *state = si_get_ps(amdgpu_state);
  4966. int i, ret;
  4967. u32 threshold;
  4968. u32 sclk_in_sr = 1350; /* ??? */
  4969. if (state->performance_level_count > SISLANDS_MAX_HARDWARE_POWERLEVELS)
  4970. return -EINVAL;
  4971. threshold = state->performance_levels[state->performance_level_count-1].sclk * 100 / 100;
  4972. if (amdgpu_state->vclk && amdgpu_state->dclk) {
  4973. eg_pi->uvd_enabled = true;
  4974. if (eg_pi->smu_uvd_hs)
  4975. smc_state->flags |= PPSMC_SWSTATE_FLAG_UVD;
  4976. } else {
  4977. eg_pi->uvd_enabled = false;
  4978. }
  4979. if (state->dc_compatible)
  4980. smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
  4981. smc_state->levelCount = 0;
  4982. for (i = 0; i < state->performance_level_count; i++) {
  4983. if (eg_pi->sclk_deep_sleep) {
  4984. if ((i == 0) || si_pi->sclk_deep_sleep_above_low) {
  4985. if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
  4986. smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
  4987. else
  4988. smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
  4989. }
  4990. }
  4991. ret = si_convert_power_level_to_smc(adev, &state->performance_levels[i],
  4992. &smc_state->levels[i]);
  4993. smc_state->levels[i].arbRefreshState =
  4994. (u8)(SISLANDS_DRIVER_STATE_ARB_INDEX + i);
  4995. if (ret)
  4996. return ret;
  4997. if (ni_pi->enable_power_containment)
  4998. smc_state->levels[i].displayWatermark =
  4999. (state->performance_levels[i].sclk < threshold) ?
  5000. PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
  5001. else
  5002. smc_state->levels[i].displayWatermark = (i < 2) ?
  5003. PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
  5004. if (eg_pi->dynamic_ac_timing)
  5005. smc_state->levels[i].ACIndex = SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i;
  5006. else
  5007. smc_state->levels[i].ACIndex = 0;
  5008. smc_state->levelCount++;
  5009. }
  5010. si_write_smc_soft_register(adev,
  5011. SI_SMC_SOFT_REGISTER_watermark_threshold,
  5012. threshold / 512);
  5013. si_populate_smc_sp(adev, amdgpu_state, smc_state);
  5014. ret = si_populate_power_containment_values(adev, amdgpu_state, smc_state);
  5015. if (ret)
  5016. ni_pi->enable_power_containment = false;
  5017. ret = si_populate_sq_ramping_values(adev, amdgpu_state, smc_state);
  5018. if (ret)
  5019. ni_pi->enable_sq_ramping = false;
  5020. return si_populate_smc_t(adev, amdgpu_state, smc_state);
  5021. }
  5022. static int si_upload_sw_state(struct amdgpu_device *adev,
  5023. struct amdgpu_ps *amdgpu_new_state)
  5024. {
  5025. struct si_power_info *si_pi = si_get_pi(adev);
  5026. struct si_ps *new_state = si_get_ps(amdgpu_new_state);
  5027. int ret;
  5028. u32 address = si_pi->state_table_start +
  5029. offsetof(SISLANDS_SMC_STATETABLE, driverState);
  5030. u32 state_size = sizeof(SISLANDS_SMC_SWSTATE) +
  5031. ((new_state->performance_level_count - 1) *
  5032. sizeof(SISLANDS_SMC_HW_PERFORMANCE_LEVEL));
  5033. SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.driverState;
  5034. memset(smc_state, 0, state_size);
  5035. ret = si_convert_power_state_to_smc(adev, amdgpu_new_state, smc_state);
  5036. if (ret)
  5037. return ret;
  5038. ret = si_copy_bytes_to_smc(adev, address, (u8 *)smc_state,
  5039. state_size, si_pi->sram_end);
  5040. return ret;
  5041. }
  5042. static int si_upload_ulv_state(struct amdgpu_device *adev)
  5043. {
  5044. struct si_power_info *si_pi = si_get_pi(adev);
  5045. struct si_ulv_param *ulv = &si_pi->ulv;
  5046. int ret = 0;
  5047. if (ulv->supported && ulv->pl.vddc) {
  5048. u32 address = si_pi->state_table_start +
  5049. offsetof(SISLANDS_SMC_STATETABLE, ULVState);
  5050. SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.ULVState;
  5051. u32 state_size = sizeof(SISLANDS_SMC_SWSTATE);
  5052. memset(smc_state, 0, state_size);
  5053. ret = si_populate_ulv_state(adev, smc_state);
  5054. if (!ret)
  5055. ret = si_copy_bytes_to_smc(adev, address, (u8 *)smc_state,
  5056. state_size, si_pi->sram_end);
  5057. }
  5058. return ret;
  5059. }
  5060. static int si_upload_smc_data(struct amdgpu_device *adev)
  5061. {
  5062. struct amdgpu_crtc *amdgpu_crtc = NULL;
  5063. int i;
  5064. if (adev->pm.dpm.new_active_crtc_count == 0)
  5065. return 0;
  5066. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  5067. if (adev->pm.dpm.new_active_crtcs & (1 << i)) {
  5068. amdgpu_crtc = adev->mode_info.crtcs[i];
  5069. break;
  5070. }
  5071. }
  5072. if (amdgpu_crtc == NULL)
  5073. return 0;
  5074. if (amdgpu_crtc->line_time <= 0)
  5075. return 0;
  5076. if (si_write_smc_soft_register(adev,
  5077. SI_SMC_SOFT_REGISTER_crtc_index,
  5078. amdgpu_crtc->crtc_id) != PPSMC_Result_OK)
  5079. return 0;
  5080. if (si_write_smc_soft_register(adev,
  5081. SI_SMC_SOFT_REGISTER_mclk_change_block_cp_min,
  5082. amdgpu_crtc->wm_high / amdgpu_crtc->line_time) != PPSMC_Result_OK)
  5083. return 0;
  5084. if (si_write_smc_soft_register(adev,
  5085. SI_SMC_SOFT_REGISTER_mclk_change_block_cp_max,
  5086. amdgpu_crtc->wm_low / amdgpu_crtc->line_time) != PPSMC_Result_OK)
  5087. return 0;
  5088. return 0;
  5089. }
  5090. static int si_set_mc_special_registers(struct amdgpu_device *adev,
  5091. struct si_mc_reg_table *table)
  5092. {
  5093. u8 i, j, k;
  5094. u32 temp_reg;
  5095. for (i = 0, j = table->last; i < table->last; i++) {
  5096. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5097. return -EINVAL;
  5098. switch (table->mc_reg_address[i].s1) {
  5099. case MC_SEQ_MISC1:
  5100. temp_reg = RREG32(MC_PMG_CMD_EMRS);
  5101. table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS;
  5102. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP;
  5103. for (k = 0; k < table->num_entries; k++)
  5104. table->mc_reg_table_entry[k].mc_data[j] =
  5105. ((temp_reg & 0xffff0000)) |
  5106. ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  5107. j++;
  5108. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5109. return -EINVAL;
  5110. temp_reg = RREG32(MC_PMG_CMD_MRS);
  5111. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS;
  5112. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP;
  5113. for (k = 0; k < table->num_entries; k++) {
  5114. table->mc_reg_table_entry[k].mc_data[j] =
  5115. (temp_reg & 0xffff0000) |
  5116. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  5117. if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5)
  5118. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  5119. }
  5120. j++;
  5121. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5122. return -EINVAL;
  5123. if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5) {
  5124. table->mc_reg_address[j].s1 = MC_PMG_AUTO_CMD;
  5125. table->mc_reg_address[j].s0 = MC_PMG_AUTO_CMD;
  5126. for (k = 0; k < table->num_entries; k++)
  5127. table->mc_reg_table_entry[k].mc_data[j] =
  5128. (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
  5129. j++;
  5130. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5131. return -EINVAL;
  5132. }
  5133. break;
  5134. case MC_SEQ_RESERVE_M:
  5135. temp_reg = RREG32(MC_PMG_CMD_MRS1);
  5136. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1;
  5137. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP;
  5138. for(k = 0; k < table->num_entries; k++)
  5139. table->mc_reg_table_entry[k].mc_data[j] =
  5140. (temp_reg & 0xffff0000) |
  5141. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  5142. j++;
  5143. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5144. return -EINVAL;
  5145. break;
  5146. default:
  5147. break;
  5148. }
  5149. }
  5150. table->last = j;
  5151. return 0;
  5152. }
  5153. static bool si_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  5154. {
  5155. bool result = true;
  5156. switch (in_reg) {
  5157. case MC_SEQ_RAS_TIMING:
  5158. *out_reg = MC_SEQ_RAS_TIMING_LP;
  5159. break;
  5160. case MC_SEQ_CAS_TIMING:
  5161. *out_reg = MC_SEQ_CAS_TIMING_LP;
  5162. break;
  5163. case MC_SEQ_MISC_TIMING:
  5164. *out_reg = MC_SEQ_MISC_TIMING_LP;
  5165. break;
  5166. case MC_SEQ_MISC_TIMING2:
  5167. *out_reg = MC_SEQ_MISC_TIMING2_LP;
  5168. break;
  5169. case MC_SEQ_RD_CTL_D0:
  5170. *out_reg = MC_SEQ_RD_CTL_D0_LP;
  5171. break;
  5172. case MC_SEQ_RD_CTL_D1:
  5173. *out_reg = MC_SEQ_RD_CTL_D1_LP;
  5174. break;
  5175. case MC_SEQ_WR_CTL_D0:
  5176. *out_reg = MC_SEQ_WR_CTL_D0_LP;
  5177. break;
  5178. case MC_SEQ_WR_CTL_D1:
  5179. *out_reg = MC_SEQ_WR_CTL_D1_LP;
  5180. break;
  5181. case MC_PMG_CMD_EMRS:
  5182. *out_reg = MC_SEQ_PMG_CMD_EMRS_LP;
  5183. break;
  5184. case MC_PMG_CMD_MRS:
  5185. *out_reg = MC_SEQ_PMG_CMD_MRS_LP;
  5186. break;
  5187. case MC_PMG_CMD_MRS1:
  5188. *out_reg = MC_SEQ_PMG_CMD_MRS1_LP;
  5189. break;
  5190. case MC_SEQ_PMG_TIMING:
  5191. *out_reg = MC_SEQ_PMG_TIMING_LP;
  5192. break;
  5193. case MC_PMG_CMD_MRS2:
  5194. *out_reg = MC_SEQ_PMG_CMD_MRS2_LP;
  5195. break;
  5196. case MC_SEQ_WR_CTL_2:
  5197. *out_reg = MC_SEQ_WR_CTL_2_LP;
  5198. break;
  5199. default:
  5200. result = false;
  5201. break;
  5202. }
  5203. return result;
  5204. }
  5205. static void si_set_valid_flag(struct si_mc_reg_table *table)
  5206. {
  5207. u8 i, j;
  5208. for (i = 0; i < table->last; i++) {
  5209. for (j = 1; j < table->num_entries; j++) {
  5210. if (table->mc_reg_table_entry[j-1].mc_data[i] != table->mc_reg_table_entry[j].mc_data[i]) {
  5211. table->valid_flag |= 1 << i;
  5212. break;
  5213. }
  5214. }
  5215. }
  5216. }
  5217. static void si_set_s0_mc_reg_index(struct si_mc_reg_table *table)
  5218. {
  5219. u32 i;
  5220. u16 address;
  5221. for (i = 0; i < table->last; i++)
  5222. table->mc_reg_address[i].s0 = si_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  5223. address : table->mc_reg_address[i].s1;
  5224. }
  5225. static int si_copy_vbios_mc_reg_table(struct atom_mc_reg_table *table,
  5226. struct si_mc_reg_table *si_table)
  5227. {
  5228. u8 i, j;
  5229. if (table->last > SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5230. return -EINVAL;
  5231. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  5232. return -EINVAL;
  5233. for (i = 0; i < table->last; i++)
  5234. si_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  5235. si_table->last = table->last;
  5236. for (i = 0; i < table->num_entries; i++) {
  5237. si_table->mc_reg_table_entry[i].mclk_max =
  5238. table->mc_reg_table_entry[i].mclk_max;
  5239. for (j = 0; j < table->last; j++) {
  5240. si_table->mc_reg_table_entry[i].mc_data[j] =
  5241. table->mc_reg_table_entry[i].mc_data[j];
  5242. }
  5243. }
  5244. si_table->num_entries = table->num_entries;
  5245. return 0;
  5246. }
  5247. static int si_initialize_mc_reg_table(struct amdgpu_device *adev)
  5248. {
  5249. struct si_power_info *si_pi = si_get_pi(adev);
  5250. struct atom_mc_reg_table *table;
  5251. struct si_mc_reg_table *si_table = &si_pi->mc_reg_table;
  5252. u8 module_index = rv770_get_memory_module_index(adev);
  5253. int ret;
  5254. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  5255. if (!table)
  5256. return -ENOMEM;
  5257. WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
  5258. WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
  5259. WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
  5260. WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
  5261. WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
  5262. WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
  5263. WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
  5264. WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
  5265. WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
  5266. WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
  5267. WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
  5268. WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
  5269. WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
  5270. WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2));
  5271. ret = amdgpu_atombios_init_mc_reg_table(adev, module_index, table);
  5272. if (ret)
  5273. goto init_mc_done;
  5274. ret = si_copy_vbios_mc_reg_table(table, si_table);
  5275. if (ret)
  5276. goto init_mc_done;
  5277. si_set_s0_mc_reg_index(si_table);
  5278. ret = si_set_mc_special_registers(adev, si_table);
  5279. if (ret)
  5280. goto init_mc_done;
  5281. si_set_valid_flag(si_table);
  5282. init_mc_done:
  5283. kfree(table);
  5284. return ret;
  5285. }
  5286. static void si_populate_mc_reg_addresses(struct amdgpu_device *adev,
  5287. SMC_SIslands_MCRegisters *mc_reg_table)
  5288. {
  5289. struct si_power_info *si_pi = si_get_pi(adev);
  5290. u32 i, j;
  5291. for (i = 0, j = 0; j < si_pi->mc_reg_table.last; j++) {
  5292. if (si_pi->mc_reg_table.valid_flag & (1 << j)) {
  5293. if (i >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5294. break;
  5295. mc_reg_table->address[i].s0 =
  5296. cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s0);
  5297. mc_reg_table->address[i].s1 =
  5298. cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s1);
  5299. i++;
  5300. }
  5301. }
  5302. mc_reg_table->last = (u8)i;
  5303. }
  5304. static void si_convert_mc_registers(const struct si_mc_reg_entry *entry,
  5305. SMC_SIslands_MCRegisterSet *data,
  5306. u32 num_entries, u32 valid_flag)
  5307. {
  5308. u32 i, j;
  5309. for(i = 0, j = 0; j < num_entries; j++) {
  5310. if (valid_flag & (1 << j)) {
  5311. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  5312. i++;
  5313. }
  5314. }
  5315. }
  5316. static void si_convert_mc_reg_table_entry_to_smc(struct amdgpu_device *adev,
  5317. struct rv7xx_pl *pl,
  5318. SMC_SIslands_MCRegisterSet *mc_reg_table_data)
  5319. {
  5320. struct si_power_info *si_pi = si_get_pi(adev);
  5321. u32 i = 0;
  5322. for (i = 0; i < si_pi->mc_reg_table.num_entries; i++) {
  5323. if (pl->mclk <= si_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  5324. break;
  5325. }
  5326. if ((i == si_pi->mc_reg_table.num_entries) && (i > 0))
  5327. --i;
  5328. si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[i],
  5329. mc_reg_table_data, si_pi->mc_reg_table.last,
  5330. si_pi->mc_reg_table.valid_flag);
  5331. }
  5332. static void si_convert_mc_reg_table_to_smc(struct amdgpu_device *adev,
  5333. struct amdgpu_ps *amdgpu_state,
  5334. SMC_SIslands_MCRegisters *mc_reg_table)
  5335. {
  5336. struct si_ps *state = si_get_ps(amdgpu_state);
  5337. int i;
  5338. for (i = 0; i < state->performance_level_count; i++) {
  5339. si_convert_mc_reg_table_entry_to_smc(adev,
  5340. &state->performance_levels[i],
  5341. &mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i]);
  5342. }
  5343. }
  5344. static int si_populate_mc_reg_table(struct amdgpu_device *adev,
  5345. struct amdgpu_ps *amdgpu_boot_state)
  5346. {
  5347. struct si_ps *boot_state = si_get_ps(amdgpu_boot_state);
  5348. struct si_power_info *si_pi = si_get_pi(adev);
  5349. struct si_ulv_param *ulv = &si_pi->ulv;
  5350. SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
  5351. memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
  5352. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_seq_index, 1);
  5353. si_populate_mc_reg_addresses(adev, smc_mc_reg_table);
  5354. si_convert_mc_reg_table_entry_to_smc(adev, &boot_state->performance_levels[0],
  5355. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_INITIAL_SLOT]);
  5356. si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
  5357. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ACPI_SLOT],
  5358. si_pi->mc_reg_table.last,
  5359. si_pi->mc_reg_table.valid_flag);
  5360. if (ulv->supported && ulv->pl.vddc != 0)
  5361. si_convert_mc_reg_table_entry_to_smc(adev, &ulv->pl,
  5362. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT]);
  5363. else
  5364. si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
  5365. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT],
  5366. si_pi->mc_reg_table.last,
  5367. si_pi->mc_reg_table.valid_flag);
  5368. si_convert_mc_reg_table_to_smc(adev, amdgpu_boot_state, smc_mc_reg_table);
  5369. return si_copy_bytes_to_smc(adev, si_pi->mc_reg_table_start,
  5370. (u8 *)smc_mc_reg_table,
  5371. sizeof(SMC_SIslands_MCRegisters), si_pi->sram_end);
  5372. }
  5373. static int si_upload_mc_reg_table(struct amdgpu_device *adev,
  5374. struct amdgpu_ps *amdgpu_new_state)
  5375. {
  5376. struct si_ps *new_state = si_get_ps(amdgpu_new_state);
  5377. struct si_power_info *si_pi = si_get_pi(adev);
  5378. u32 address = si_pi->mc_reg_table_start +
  5379. offsetof(SMC_SIslands_MCRegisters,
  5380. data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT]);
  5381. SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
  5382. memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
  5383. si_convert_mc_reg_table_to_smc(adev, amdgpu_new_state, smc_mc_reg_table);
  5384. return si_copy_bytes_to_smc(adev, address,
  5385. (u8 *)&smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT],
  5386. sizeof(SMC_SIslands_MCRegisterSet) * new_state->performance_level_count,
  5387. si_pi->sram_end);
  5388. }
  5389. static void si_enable_voltage_control(struct amdgpu_device *adev, bool enable)
  5390. {
  5391. if (enable)
  5392. WREG32_P(GENERAL_PWRMGT, VOLT_PWRMGT_EN, ~VOLT_PWRMGT_EN);
  5393. else
  5394. WREG32_P(GENERAL_PWRMGT, 0, ~VOLT_PWRMGT_EN);
  5395. }
  5396. static enum amdgpu_pcie_gen si_get_maximum_link_speed(struct amdgpu_device *adev,
  5397. struct amdgpu_ps *amdgpu_state)
  5398. {
  5399. struct si_ps *state = si_get_ps(amdgpu_state);
  5400. int i;
  5401. u16 pcie_speed, max_speed = 0;
  5402. for (i = 0; i < state->performance_level_count; i++) {
  5403. pcie_speed = state->performance_levels[i].pcie_gen;
  5404. if (max_speed < pcie_speed)
  5405. max_speed = pcie_speed;
  5406. }
  5407. return max_speed;
  5408. }
  5409. static u16 si_get_current_pcie_speed(struct amdgpu_device *adev)
  5410. {
  5411. u32 speed_cntl;
  5412. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE_MASK;
  5413. speed_cntl >>= LC_CURRENT_DATA_RATE_SHIFT;
  5414. return (u16)speed_cntl;
  5415. }
  5416. static void si_request_link_speed_change_before_state_change(struct amdgpu_device *adev,
  5417. struct amdgpu_ps *amdgpu_new_state,
  5418. struct amdgpu_ps *amdgpu_current_state)
  5419. {
  5420. struct si_power_info *si_pi = si_get_pi(adev);
  5421. enum amdgpu_pcie_gen target_link_speed = si_get_maximum_link_speed(adev, amdgpu_new_state);
  5422. enum amdgpu_pcie_gen current_link_speed;
  5423. if (si_pi->force_pcie_gen == AMDGPU_PCIE_GEN_INVALID)
  5424. current_link_speed = si_get_maximum_link_speed(adev, amdgpu_current_state);
  5425. else
  5426. current_link_speed = si_pi->force_pcie_gen;
  5427. si_pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
  5428. si_pi->pspp_notify_required = false;
  5429. if (target_link_speed > current_link_speed) {
  5430. switch (target_link_speed) {
  5431. #if defined(CONFIG_ACPI)
  5432. case AMDGPU_PCIE_GEN3:
  5433. if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
  5434. break;
  5435. si_pi->force_pcie_gen = AMDGPU_PCIE_GEN2;
  5436. if (current_link_speed == AMDGPU_PCIE_GEN2)
  5437. break;
  5438. case AMDGPU_PCIE_GEN2:
  5439. if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
  5440. break;
  5441. #endif
  5442. default:
  5443. si_pi->force_pcie_gen = si_get_current_pcie_speed(adev);
  5444. break;
  5445. }
  5446. } else {
  5447. if (target_link_speed < current_link_speed)
  5448. si_pi->pspp_notify_required = true;
  5449. }
  5450. }
  5451. static void si_notify_link_speed_change_after_state_change(struct amdgpu_device *adev,
  5452. struct amdgpu_ps *amdgpu_new_state,
  5453. struct amdgpu_ps *amdgpu_current_state)
  5454. {
  5455. struct si_power_info *si_pi = si_get_pi(adev);
  5456. enum amdgpu_pcie_gen target_link_speed = si_get_maximum_link_speed(adev, amdgpu_new_state);
  5457. u8 request;
  5458. if (si_pi->pspp_notify_required) {
  5459. if (target_link_speed == AMDGPU_PCIE_GEN3)
  5460. request = PCIE_PERF_REQ_PECI_GEN3;
  5461. else if (target_link_speed == AMDGPU_PCIE_GEN2)
  5462. request = PCIE_PERF_REQ_PECI_GEN2;
  5463. else
  5464. request = PCIE_PERF_REQ_PECI_GEN1;
  5465. if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
  5466. (si_get_current_pcie_speed(adev) > 0))
  5467. return;
  5468. #if defined(CONFIG_ACPI)
  5469. amdgpu_acpi_pcie_performance_request(adev, request, false);
  5470. #endif
  5471. }
  5472. }
  5473. #if 0
  5474. static int si_ds_request(struct amdgpu_device *adev,
  5475. bool ds_status_on, u32 count_write)
  5476. {
  5477. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  5478. if (eg_pi->sclk_deep_sleep) {
  5479. if (ds_status_on)
  5480. return (si_send_msg_to_smc(adev, PPSMC_MSG_CancelThrottleOVRDSCLKDS) ==
  5481. PPSMC_Result_OK) ?
  5482. 0 : -EINVAL;
  5483. else
  5484. return (si_send_msg_to_smc(adev, PPSMC_MSG_ThrottleOVRDSCLKDS) ==
  5485. PPSMC_Result_OK) ? 0 : -EINVAL;
  5486. }
  5487. return 0;
  5488. }
  5489. #endif
  5490. static void si_set_max_cu_value(struct amdgpu_device *adev)
  5491. {
  5492. struct si_power_info *si_pi = si_get_pi(adev);
  5493. if (adev->asic_type == CHIP_VERDE) {
  5494. switch (adev->pdev->device) {
  5495. case 0x6820:
  5496. case 0x6825:
  5497. case 0x6821:
  5498. case 0x6823:
  5499. case 0x6827:
  5500. si_pi->max_cu = 10;
  5501. break;
  5502. case 0x682D:
  5503. case 0x6824:
  5504. case 0x682F:
  5505. case 0x6826:
  5506. si_pi->max_cu = 8;
  5507. break;
  5508. case 0x6828:
  5509. case 0x6830:
  5510. case 0x6831:
  5511. case 0x6838:
  5512. case 0x6839:
  5513. case 0x683D:
  5514. si_pi->max_cu = 10;
  5515. break;
  5516. case 0x683B:
  5517. case 0x683F:
  5518. case 0x6829:
  5519. si_pi->max_cu = 8;
  5520. break;
  5521. default:
  5522. si_pi->max_cu = 0;
  5523. break;
  5524. }
  5525. } else {
  5526. si_pi->max_cu = 0;
  5527. }
  5528. }
  5529. static int si_patch_single_dependency_table_based_on_leakage(struct amdgpu_device *adev,
  5530. struct amdgpu_clock_voltage_dependency_table *table)
  5531. {
  5532. u32 i;
  5533. int j;
  5534. u16 leakage_voltage;
  5535. if (table) {
  5536. for (i = 0; i < table->count; i++) {
  5537. switch (si_get_leakage_voltage_from_leakage_index(adev,
  5538. table->entries[i].v,
  5539. &leakage_voltage)) {
  5540. case 0:
  5541. table->entries[i].v = leakage_voltage;
  5542. break;
  5543. case -EAGAIN:
  5544. return -EINVAL;
  5545. case -EINVAL:
  5546. default:
  5547. break;
  5548. }
  5549. }
  5550. for (j = (table->count - 2); j >= 0; j--) {
  5551. table->entries[j].v = (table->entries[j].v <= table->entries[j + 1].v) ?
  5552. table->entries[j].v : table->entries[j + 1].v;
  5553. }
  5554. }
  5555. return 0;
  5556. }
  5557. static int si_patch_dependency_tables_based_on_leakage(struct amdgpu_device *adev)
  5558. {
  5559. int ret = 0;
  5560. ret = si_patch_single_dependency_table_based_on_leakage(adev,
  5561. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
  5562. ret = si_patch_single_dependency_table_based_on_leakage(adev,
  5563. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
  5564. ret = si_patch_single_dependency_table_based_on_leakage(adev,
  5565. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
  5566. return ret;
  5567. }
  5568. static void si_set_pcie_lane_width_in_smc(struct amdgpu_device *adev,
  5569. struct amdgpu_ps *amdgpu_new_state,
  5570. struct amdgpu_ps *amdgpu_current_state)
  5571. {
  5572. u32 lane_width;
  5573. u32 new_lane_width =
  5574. (amdgpu_new_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
  5575. u32 current_lane_width =
  5576. (amdgpu_current_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
  5577. if (new_lane_width != current_lane_width) {
  5578. amdgpu_set_pcie_lanes(adev, new_lane_width);
  5579. lane_width = amdgpu_get_pcie_lanes(adev);
  5580. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
  5581. }
  5582. }
  5583. static void si_dpm_setup_asic(struct amdgpu_device *adev)
  5584. {
  5585. si_read_clock_registers(adev);
  5586. si_enable_acpi_power_management(adev);
  5587. }
  5588. static int si_thermal_enable_alert(struct amdgpu_device *adev,
  5589. bool enable)
  5590. {
  5591. u32 thermal_int = RREG32(CG_THERMAL_INT);
  5592. if (enable) {
  5593. PPSMC_Result result;
  5594. thermal_int &= ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  5595. WREG32(CG_THERMAL_INT, thermal_int);
  5596. result = si_send_msg_to_smc(adev, PPSMC_MSG_EnableThermalInterrupt);
  5597. if (result != PPSMC_Result_OK) {
  5598. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  5599. return -EINVAL;
  5600. }
  5601. } else {
  5602. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  5603. WREG32(CG_THERMAL_INT, thermal_int);
  5604. }
  5605. return 0;
  5606. }
  5607. static int si_thermal_set_temperature_range(struct amdgpu_device *adev,
  5608. int min_temp, int max_temp)
  5609. {
  5610. int low_temp = 0 * 1000;
  5611. int high_temp = 255 * 1000;
  5612. if (low_temp < min_temp)
  5613. low_temp = min_temp;
  5614. if (high_temp > max_temp)
  5615. high_temp = max_temp;
  5616. if (high_temp < low_temp) {
  5617. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  5618. return -EINVAL;
  5619. }
  5620. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(high_temp / 1000), ~DIG_THERM_INTH_MASK);
  5621. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(low_temp / 1000), ~DIG_THERM_INTL_MASK);
  5622. WREG32_P(CG_THERMAL_CTRL, DIG_THERM_DPM(high_temp / 1000), ~DIG_THERM_DPM_MASK);
  5623. adev->pm.dpm.thermal.min_temp = low_temp;
  5624. adev->pm.dpm.thermal.max_temp = high_temp;
  5625. return 0;
  5626. }
  5627. static void si_fan_ctrl_set_static_mode(struct amdgpu_device *adev, u32 mode)
  5628. {
  5629. struct si_power_info *si_pi = si_get_pi(adev);
  5630. u32 tmp;
  5631. if (si_pi->fan_ctrl_is_in_default_mode) {
  5632. tmp = (RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK) >> FDO_PWM_MODE_SHIFT;
  5633. si_pi->fan_ctrl_default_mode = tmp;
  5634. tmp = (RREG32(CG_FDO_CTRL2) & TMIN_MASK) >> TMIN_SHIFT;
  5635. si_pi->t_min = tmp;
  5636. si_pi->fan_ctrl_is_in_default_mode = false;
  5637. }
  5638. tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
  5639. tmp |= TMIN(0);
  5640. WREG32(CG_FDO_CTRL2, tmp);
  5641. tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
  5642. tmp |= FDO_PWM_MODE(mode);
  5643. WREG32(CG_FDO_CTRL2, tmp);
  5644. }
  5645. static int si_thermal_setup_fan_table(struct amdgpu_device *adev)
  5646. {
  5647. struct si_power_info *si_pi = si_get_pi(adev);
  5648. PP_SIslands_FanTable fan_table = { FDO_MODE_HARDWARE };
  5649. u32 duty100;
  5650. u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
  5651. u16 fdo_min, slope1, slope2;
  5652. u32 reference_clock, tmp;
  5653. int ret;
  5654. u64 tmp64;
  5655. if (!si_pi->fan_table_start) {
  5656. adev->pm.dpm.fan.ucode_fan_control = false;
  5657. return 0;
  5658. }
  5659. duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  5660. if (duty100 == 0) {
  5661. adev->pm.dpm.fan.ucode_fan_control = false;
  5662. return 0;
  5663. }
  5664. tmp64 = (u64)adev->pm.dpm.fan.pwm_min * duty100;
  5665. do_div(tmp64, 10000);
  5666. fdo_min = (u16)tmp64;
  5667. t_diff1 = adev->pm.dpm.fan.t_med - adev->pm.dpm.fan.t_min;
  5668. t_diff2 = adev->pm.dpm.fan.t_high - adev->pm.dpm.fan.t_med;
  5669. pwm_diff1 = adev->pm.dpm.fan.pwm_med - adev->pm.dpm.fan.pwm_min;
  5670. pwm_diff2 = adev->pm.dpm.fan.pwm_high - adev->pm.dpm.fan.pwm_med;
  5671. slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
  5672. slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
  5673. fan_table.temp_min = cpu_to_be16((50 + adev->pm.dpm.fan.t_min) / 100);
  5674. fan_table.temp_med = cpu_to_be16((50 + adev->pm.dpm.fan.t_med) / 100);
  5675. fan_table.temp_max = cpu_to_be16((50 + adev->pm.dpm.fan.t_max) / 100);
  5676. fan_table.slope1 = cpu_to_be16(slope1);
  5677. fan_table.slope2 = cpu_to_be16(slope2);
  5678. fan_table.fdo_min = cpu_to_be16(fdo_min);
  5679. fan_table.hys_down = cpu_to_be16(adev->pm.dpm.fan.t_hyst);
  5680. fan_table.hys_up = cpu_to_be16(1);
  5681. fan_table.hys_slope = cpu_to_be16(1);
  5682. fan_table.temp_resp_lim = cpu_to_be16(5);
  5683. reference_clock = amdgpu_asic_get_xclk(adev);
  5684. fan_table.refresh_period = cpu_to_be32((adev->pm.dpm.fan.cycle_delay *
  5685. reference_clock) / 1600);
  5686. fan_table.fdo_max = cpu_to_be16((u16)duty100);
  5687. tmp = (RREG32(CG_MULT_THERMAL_CTRL) & TEMP_SEL_MASK) >> TEMP_SEL_SHIFT;
  5688. fan_table.temp_src = (uint8_t)tmp;
  5689. ret = si_copy_bytes_to_smc(adev,
  5690. si_pi->fan_table_start,
  5691. (u8 *)(&fan_table),
  5692. sizeof(fan_table),
  5693. si_pi->sram_end);
  5694. if (ret) {
  5695. DRM_ERROR("Failed to load fan table to the SMC.");
  5696. adev->pm.dpm.fan.ucode_fan_control = false;
  5697. }
  5698. return 0;
  5699. }
  5700. static int si_fan_ctrl_start_smc_fan_control(struct amdgpu_device *adev)
  5701. {
  5702. struct si_power_info *si_pi = si_get_pi(adev);
  5703. PPSMC_Result ret;
  5704. ret = si_send_msg_to_smc(adev, PPSMC_StartFanControl);
  5705. if (ret == PPSMC_Result_OK) {
  5706. si_pi->fan_is_controlled_by_smc = true;
  5707. return 0;
  5708. } else {
  5709. return -EINVAL;
  5710. }
  5711. }
  5712. static int si_fan_ctrl_stop_smc_fan_control(struct amdgpu_device *adev)
  5713. {
  5714. struct si_power_info *si_pi = si_get_pi(adev);
  5715. PPSMC_Result ret;
  5716. ret = si_send_msg_to_smc(adev, PPSMC_StopFanControl);
  5717. if (ret == PPSMC_Result_OK) {
  5718. si_pi->fan_is_controlled_by_smc = false;
  5719. return 0;
  5720. } else {
  5721. return -EINVAL;
  5722. }
  5723. }
  5724. static int si_dpm_get_fan_speed_percent(struct amdgpu_device *adev,
  5725. u32 *speed)
  5726. {
  5727. u32 duty, duty100;
  5728. u64 tmp64;
  5729. if (adev->pm.no_fan)
  5730. return -ENOENT;
  5731. duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  5732. duty = (RREG32(CG_THERMAL_STATUS) & FDO_PWM_DUTY_MASK) >> FDO_PWM_DUTY_SHIFT;
  5733. if (duty100 == 0)
  5734. return -EINVAL;
  5735. tmp64 = (u64)duty * 100;
  5736. do_div(tmp64, duty100);
  5737. *speed = (u32)tmp64;
  5738. if (*speed > 100)
  5739. *speed = 100;
  5740. return 0;
  5741. }
  5742. static int si_dpm_set_fan_speed_percent(struct amdgpu_device *adev,
  5743. u32 speed)
  5744. {
  5745. struct si_power_info *si_pi = si_get_pi(adev);
  5746. u32 tmp;
  5747. u32 duty, duty100;
  5748. u64 tmp64;
  5749. if (adev->pm.no_fan)
  5750. return -ENOENT;
  5751. if (si_pi->fan_is_controlled_by_smc)
  5752. return -EINVAL;
  5753. if (speed > 100)
  5754. return -EINVAL;
  5755. duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  5756. if (duty100 == 0)
  5757. return -EINVAL;
  5758. tmp64 = (u64)speed * duty100;
  5759. do_div(tmp64, 100);
  5760. duty = (u32)tmp64;
  5761. tmp = RREG32(CG_FDO_CTRL0) & ~FDO_STATIC_DUTY_MASK;
  5762. tmp |= FDO_STATIC_DUTY(duty);
  5763. WREG32(CG_FDO_CTRL0, tmp);
  5764. return 0;
  5765. }
  5766. static void si_dpm_set_fan_control_mode(struct amdgpu_device *adev, u32 mode)
  5767. {
  5768. if (mode) {
  5769. /* stop auto-manage */
  5770. if (adev->pm.dpm.fan.ucode_fan_control)
  5771. si_fan_ctrl_stop_smc_fan_control(adev);
  5772. si_fan_ctrl_set_static_mode(adev, mode);
  5773. } else {
  5774. /* restart auto-manage */
  5775. if (adev->pm.dpm.fan.ucode_fan_control)
  5776. si_thermal_start_smc_fan_control(adev);
  5777. else
  5778. si_fan_ctrl_set_default_mode(adev);
  5779. }
  5780. }
  5781. static u32 si_dpm_get_fan_control_mode(struct amdgpu_device *adev)
  5782. {
  5783. struct si_power_info *si_pi = si_get_pi(adev);
  5784. u32 tmp;
  5785. if (si_pi->fan_is_controlled_by_smc)
  5786. return 0;
  5787. tmp = RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK;
  5788. return (tmp >> FDO_PWM_MODE_SHIFT);
  5789. }
  5790. #if 0
  5791. static int si_fan_ctrl_get_fan_speed_rpm(struct amdgpu_device *adev,
  5792. u32 *speed)
  5793. {
  5794. u32 tach_period;
  5795. u32 xclk = amdgpu_asic_get_xclk(adev);
  5796. if (adev->pm.no_fan)
  5797. return -ENOENT;
  5798. if (adev->pm.fan_pulses_per_revolution == 0)
  5799. return -ENOENT;
  5800. tach_period = (RREG32(CG_TACH_STATUS) & TACH_PERIOD_MASK) >> TACH_PERIOD_SHIFT;
  5801. if (tach_period == 0)
  5802. return -ENOENT;
  5803. *speed = 60 * xclk * 10000 / tach_period;
  5804. return 0;
  5805. }
  5806. static int si_fan_ctrl_set_fan_speed_rpm(struct amdgpu_device *adev,
  5807. u32 speed)
  5808. {
  5809. u32 tach_period, tmp;
  5810. u32 xclk = amdgpu_asic_get_xclk(adev);
  5811. if (adev->pm.no_fan)
  5812. return -ENOENT;
  5813. if (adev->pm.fan_pulses_per_revolution == 0)
  5814. return -ENOENT;
  5815. if ((speed < adev->pm.fan_min_rpm) ||
  5816. (speed > adev->pm.fan_max_rpm))
  5817. return -EINVAL;
  5818. if (adev->pm.dpm.fan.ucode_fan_control)
  5819. si_fan_ctrl_stop_smc_fan_control(adev);
  5820. tach_period = 60 * xclk * 10000 / (8 * speed);
  5821. tmp = RREG32(CG_TACH_CTRL) & ~TARGET_PERIOD_MASK;
  5822. tmp |= TARGET_PERIOD(tach_period);
  5823. WREG32(CG_TACH_CTRL, tmp);
  5824. si_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC_RPM);
  5825. return 0;
  5826. }
  5827. #endif
  5828. static void si_fan_ctrl_set_default_mode(struct amdgpu_device *adev)
  5829. {
  5830. struct si_power_info *si_pi = si_get_pi(adev);
  5831. u32 tmp;
  5832. if (!si_pi->fan_ctrl_is_in_default_mode) {
  5833. tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
  5834. tmp |= FDO_PWM_MODE(si_pi->fan_ctrl_default_mode);
  5835. WREG32(CG_FDO_CTRL2, tmp);
  5836. tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
  5837. tmp |= TMIN(si_pi->t_min);
  5838. WREG32(CG_FDO_CTRL2, tmp);
  5839. si_pi->fan_ctrl_is_in_default_mode = true;
  5840. }
  5841. }
  5842. static void si_thermal_start_smc_fan_control(struct amdgpu_device *adev)
  5843. {
  5844. if (adev->pm.dpm.fan.ucode_fan_control) {
  5845. si_fan_ctrl_start_smc_fan_control(adev);
  5846. si_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC);
  5847. }
  5848. }
  5849. static void si_thermal_initialize(struct amdgpu_device *adev)
  5850. {
  5851. u32 tmp;
  5852. if (adev->pm.fan_pulses_per_revolution) {
  5853. tmp = RREG32(CG_TACH_CTRL) & ~EDGE_PER_REV_MASK;
  5854. tmp |= EDGE_PER_REV(adev->pm.fan_pulses_per_revolution -1);
  5855. WREG32(CG_TACH_CTRL, tmp);
  5856. }
  5857. tmp = RREG32(CG_FDO_CTRL2) & ~TACH_PWM_RESP_RATE_MASK;
  5858. tmp |= TACH_PWM_RESP_RATE(0x28);
  5859. WREG32(CG_FDO_CTRL2, tmp);
  5860. }
  5861. static int si_thermal_start_thermal_controller(struct amdgpu_device *adev)
  5862. {
  5863. int ret;
  5864. si_thermal_initialize(adev);
  5865. ret = si_thermal_set_temperature_range(adev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  5866. if (ret)
  5867. return ret;
  5868. ret = si_thermal_enable_alert(adev, true);
  5869. if (ret)
  5870. return ret;
  5871. if (adev->pm.dpm.fan.ucode_fan_control) {
  5872. ret = si_halt_smc(adev);
  5873. if (ret)
  5874. return ret;
  5875. ret = si_thermal_setup_fan_table(adev);
  5876. if (ret)
  5877. return ret;
  5878. ret = si_resume_smc(adev);
  5879. if (ret)
  5880. return ret;
  5881. si_thermal_start_smc_fan_control(adev);
  5882. }
  5883. return 0;
  5884. }
  5885. static void si_thermal_stop_thermal_controller(struct amdgpu_device *adev)
  5886. {
  5887. if (!adev->pm.no_fan) {
  5888. si_fan_ctrl_set_default_mode(adev);
  5889. si_fan_ctrl_stop_smc_fan_control(adev);
  5890. }
  5891. }
  5892. static int si_dpm_enable(struct amdgpu_device *adev)
  5893. {
  5894. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  5895. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  5896. struct si_power_info *si_pi = si_get_pi(adev);
  5897. struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
  5898. int ret;
  5899. if (si_is_smc_running(adev))
  5900. return -EINVAL;
  5901. if (pi->voltage_control || si_pi->voltage_control_svi2)
  5902. si_enable_voltage_control(adev, true);
  5903. if (pi->mvdd_control)
  5904. si_get_mvdd_configuration(adev);
  5905. if (pi->voltage_control || si_pi->voltage_control_svi2) {
  5906. ret = si_construct_voltage_tables(adev);
  5907. if (ret) {
  5908. DRM_ERROR("si_construct_voltage_tables failed\n");
  5909. return ret;
  5910. }
  5911. }
  5912. if (eg_pi->dynamic_ac_timing) {
  5913. ret = si_initialize_mc_reg_table(adev);
  5914. if (ret)
  5915. eg_pi->dynamic_ac_timing = false;
  5916. }
  5917. if (pi->dynamic_ss)
  5918. si_enable_spread_spectrum(adev, true);
  5919. if (pi->thermal_protection)
  5920. si_enable_thermal_protection(adev, true);
  5921. si_setup_bsp(adev);
  5922. si_program_git(adev);
  5923. si_program_tp(adev);
  5924. si_program_tpp(adev);
  5925. si_program_sstp(adev);
  5926. si_enable_display_gap(adev);
  5927. si_program_vc(adev);
  5928. ret = si_upload_firmware(adev);
  5929. if (ret) {
  5930. DRM_ERROR("si_upload_firmware failed\n");
  5931. return ret;
  5932. }
  5933. ret = si_process_firmware_header(adev);
  5934. if (ret) {
  5935. DRM_ERROR("si_process_firmware_header failed\n");
  5936. return ret;
  5937. }
  5938. ret = si_initial_switch_from_arb_f0_to_f1(adev);
  5939. if (ret) {
  5940. DRM_ERROR("si_initial_switch_from_arb_f0_to_f1 failed\n");
  5941. return ret;
  5942. }
  5943. ret = si_init_smc_table(adev);
  5944. if (ret) {
  5945. DRM_ERROR("si_init_smc_table failed\n");
  5946. return ret;
  5947. }
  5948. ret = si_init_smc_spll_table(adev);
  5949. if (ret) {
  5950. DRM_ERROR("si_init_smc_spll_table failed\n");
  5951. return ret;
  5952. }
  5953. ret = si_init_arb_table_index(adev);
  5954. if (ret) {
  5955. DRM_ERROR("si_init_arb_table_index failed\n");
  5956. return ret;
  5957. }
  5958. if (eg_pi->dynamic_ac_timing) {
  5959. ret = si_populate_mc_reg_table(adev, boot_ps);
  5960. if (ret) {
  5961. DRM_ERROR("si_populate_mc_reg_table failed\n");
  5962. return ret;
  5963. }
  5964. }
  5965. ret = si_initialize_smc_cac_tables(adev);
  5966. if (ret) {
  5967. DRM_ERROR("si_initialize_smc_cac_tables failed\n");
  5968. return ret;
  5969. }
  5970. ret = si_initialize_hardware_cac_manager(adev);
  5971. if (ret) {
  5972. DRM_ERROR("si_initialize_hardware_cac_manager failed\n");
  5973. return ret;
  5974. }
  5975. ret = si_initialize_smc_dte_tables(adev);
  5976. if (ret) {
  5977. DRM_ERROR("si_initialize_smc_dte_tables failed\n");
  5978. return ret;
  5979. }
  5980. ret = si_populate_smc_tdp_limits(adev, boot_ps);
  5981. if (ret) {
  5982. DRM_ERROR("si_populate_smc_tdp_limits failed\n");
  5983. return ret;
  5984. }
  5985. ret = si_populate_smc_tdp_limits_2(adev, boot_ps);
  5986. if (ret) {
  5987. DRM_ERROR("si_populate_smc_tdp_limits_2 failed\n");
  5988. return ret;
  5989. }
  5990. si_program_response_times(adev);
  5991. si_program_ds_registers(adev);
  5992. si_dpm_start_smc(adev);
  5993. ret = si_notify_smc_display_change(adev, false);
  5994. if (ret) {
  5995. DRM_ERROR("si_notify_smc_display_change failed\n");
  5996. return ret;
  5997. }
  5998. si_enable_sclk_control(adev, true);
  5999. si_start_dpm(adev);
  6000. si_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  6001. si_thermal_start_thermal_controller(adev);
  6002. ni_update_current_ps(adev, boot_ps);
  6003. return 0;
  6004. }
  6005. static int si_set_temperature_range(struct amdgpu_device *adev)
  6006. {
  6007. int ret;
  6008. ret = si_thermal_enable_alert(adev, false);
  6009. if (ret)
  6010. return ret;
  6011. ret = si_thermal_set_temperature_range(adev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  6012. if (ret)
  6013. return ret;
  6014. ret = si_thermal_enable_alert(adev, true);
  6015. if (ret)
  6016. return ret;
  6017. return ret;
  6018. }
  6019. static void si_dpm_disable(struct amdgpu_device *adev)
  6020. {
  6021. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  6022. struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
  6023. if (!si_is_smc_running(adev))
  6024. return;
  6025. si_thermal_stop_thermal_controller(adev);
  6026. si_disable_ulv(adev);
  6027. si_clear_vc(adev);
  6028. if (pi->thermal_protection)
  6029. si_enable_thermal_protection(adev, false);
  6030. si_enable_power_containment(adev, boot_ps, false);
  6031. si_enable_smc_cac(adev, boot_ps, false);
  6032. si_enable_spread_spectrum(adev, false);
  6033. si_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
  6034. si_stop_dpm(adev);
  6035. si_reset_to_default(adev);
  6036. si_dpm_stop_smc(adev);
  6037. si_force_switch_to_arb_f0(adev);
  6038. ni_update_current_ps(adev, boot_ps);
  6039. }
  6040. static int si_dpm_pre_set_power_state(struct amdgpu_device *adev)
  6041. {
  6042. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6043. struct amdgpu_ps requested_ps = *adev->pm.dpm.requested_ps;
  6044. struct amdgpu_ps *new_ps = &requested_ps;
  6045. ni_update_requested_ps(adev, new_ps);
  6046. si_apply_state_adjust_rules(adev, &eg_pi->requested_rps);
  6047. return 0;
  6048. }
  6049. static int si_power_control_set_level(struct amdgpu_device *adev)
  6050. {
  6051. struct amdgpu_ps *new_ps = adev->pm.dpm.requested_ps;
  6052. int ret;
  6053. ret = si_restrict_performance_levels_before_switch(adev);
  6054. if (ret)
  6055. return ret;
  6056. ret = si_halt_smc(adev);
  6057. if (ret)
  6058. return ret;
  6059. ret = si_populate_smc_tdp_limits(adev, new_ps);
  6060. if (ret)
  6061. return ret;
  6062. ret = si_populate_smc_tdp_limits_2(adev, new_ps);
  6063. if (ret)
  6064. return ret;
  6065. ret = si_resume_smc(adev);
  6066. if (ret)
  6067. return ret;
  6068. ret = si_set_sw_state(adev);
  6069. if (ret)
  6070. return ret;
  6071. return 0;
  6072. }
  6073. static int si_dpm_set_power_state(struct amdgpu_device *adev)
  6074. {
  6075. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6076. struct amdgpu_ps *new_ps = &eg_pi->requested_rps;
  6077. struct amdgpu_ps *old_ps = &eg_pi->current_rps;
  6078. int ret;
  6079. ret = si_disable_ulv(adev);
  6080. if (ret) {
  6081. DRM_ERROR("si_disable_ulv failed\n");
  6082. return ret;
  6083. }
  6084. ret = si_restrict_performance_levels_before_switch(adev);
  6085. if (ret) {
  6086. DRM_ERROR("si_restrict_performance_levels_before_switch failed\n");
  6087. return ret;
  6088. }
  6089. if (eg_pi->pcie_performance_request)
  6090. si_request_link_speed_change_before_state_change(adev, new_ps, old_ps);
  6091. ni_set_uvd_clock_before_set_eng_clock(adev, new_ps, old_ps);
  6092. ret = si_enable_power_containment(adev, new_ps, false);
  6093. if (ret) {
  6094. DRM_ERROR("si_enable_power_containment failed\n");
  6095. return ret;
  6096. }
  6097. ret = si_enable_smc_cac(adev, new_ps, false);
  6098. if (ret) {
  6099. DRM_ERROR("si_enable_smc_cac failed\n");
  6100. return ret;
  6101. }
  6102. ret = si_halt_smc(adev);
  6103. if (ret) {
  6104. DRM_ERROR("si_halt_smc failed\n");
  6105. return ret;
  6106. }
  6107. ret = si_upload_sw_state(adev, new_ps);
  6108. if (ret) {
  6109. DRM_ERROR("si_upload_sw_state failed\n");
  6110. return ret;
  6111. }
  6112. ret = si_upload_smc_data(adev);
  6113. if (ret) {
  6114. DRM_ERROR("si_upload_smc_data failed\n");
  6115. return ret;
  6116. }
  6117. ret = si_upload_ulv_state(adev);
  6118. if (ret) {
  6119. DRM_ERROR("si_upload_ulv_state failed\n");
  6120. return ret;
  6121. }
  6122. if (eg_pi->dynamic_ac_timing) {
  6123. ret = si_upload_mc_reg_table(adev, new_ps);
  6124. if (ret) {
  6125. DRM_ERROR("si_upload_mc_reg_table failed\n");
  6126. return ret;
  6127. }
  6128. }
  6129. ret = si_program_memory_timing_parameters(adev, new_ps);
  6130. if (ret) {
  6131. DRM_ERROR("si_program_memory_timing_parameters failed\n");
  6132. return ret;
  6133. }
  6134. si_set_pcie_lane_width_in_smc(adev, new_ps, old_ps);
  6135. ret = si_resume_smc(adev);
  6136. if (ret) {
  6137. DRM_ERROR("si_resume_smc failed\n");
  6138. return ret;
  6139. }
  6140. ret = si_set_sw_state(adev);
  6141. if (ret) {
  6142. DRM_ERROR("si_set_sw_state failed\n");
  6143. return ret;
  6144. }
  6145. ni_set_uvd_clock_after_set_eng_clock(adev, new_ps, old_ps);
  6146. if (eg_pi->pcie_performance_request)
  6147. si_notify_link_speed_change_after_state_change(adev, new_ps, old_ps);
  6148. ret = si_set_power_state_conditionally_enable_ulv(adev, new_ps);
  6149. if (ret) {
  6150. DRM_ERROR("si_set_power_state_conditionally_enable_ulv failed\n");
  6151. return ret;
  6152. }
  6153. ret = si_enable_smc_cac(adev, new_ps, true);
  6154. if (ret) {
  6155. DRM_ERROR("si_enable_smc_cac failed\n");
  6156. return ret;
  6157. }
  6158. ret = si_enable_power_containment(adev, new_ps, true);
  6159. if (ret) {
  6160. DRM_ERROR("si_enable_power_containment failed\n");
  6161. return ret;
  6162. }
  6163. ret = si_power_control_set_level(adev);
  6164. if (ret) {
  6165. DRM_ERROR("si_power_control_set_level failed\n");
  6166. return ret;
  6167. }
  6168. return 0;
  6169. }
  6170. static void si_dpm_post_set_power_state(struct amdgpu_device *adev)
  6171. {
  6172. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6173. struct amdgpu_ps *new_ps = &eg_pi->requested_rps;
  6174. ni_update_current_ps(adev, new_ps);
  6175. }
  6176. #if 0
  6177. void si_dpm_reset_asic(struct amdgpu_device *adev)
  6178. {
  6179. si_restrict_performance_levels_before_switch(adev);
  6180. si_disable_ulv(adev);
  6181. si_set_boot_state(adev);
  6182. }
  6183. #endif
  6184. static void si_dpm_display_configuration_changed(struct amdgpu_device *adev)
  6185. {
  6186. si_program_display_gap(adev);
  6187. }
  6188. static void si_parse_pplib_non_clock_info(struct amdgpu_device *adev,
  6189. struct amdgpu_ps *rps,
  6190. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  6191. u8 table_rev)
  6192. {
  6193. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  6194. rps->class = le16_to_cpu(non_clock_info->usClassification);
  6195. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  6196. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  6197. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  6198. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  6199. } else if (r600_is_uvd_state(rps->class, rps->class2)) {
  6200. rps->vclk = RV770_DEFAULT_VCLK_FREQ;
  6201. rps->dclk = RV770_DEFAULT_DCLK_FREQ;
  6202. } else {
  6203. rps->vclk = 0;
  6204. rps->dclk = 0;
  6205. }
  6206. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  6207. adev->pm.dpm.boot_ps = rps;
  6208. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  6209. adev->pm.dpm.uvd_ps = rps;
  6210. }
  6211. static void si_parse_pplib_clock_info(struct amdgpu_device *adev,
  6212. struct amdgpu_ps *rps, int index,
  6213. union pplib_clock_info *clock_info)
  6214. {
  6215. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  6216. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6217. struct si_power_info *si_pi = si_get_pi(adev);
  6218. struct si_ps *ps = si_get_ps(rps);
  6219. u16 leakage_voltage;
  6220. struct rv7xx_pl *pl = &ps->performance_levels[index];
  6221. int ret;
  6222. ps->performance_level_count = index + 1;
  6223. pl->sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
  6224. pl->sclk |= clock_info->si.ucEngineClockHigh << 16;
  6225. pl->mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
  6226. pl->mclk |= clock_info->si.ucMemoryClockHigh << 16;
  6227. pl->vddc = le16_to_cpu(clock_info->si.usVDDC);
  6228. pl->vddci = le16_to_cpu(clock_info->si.usVDDCI);
  6229. pl->flags = le32_to_cpu(clock_info->si.ulFlags);
  6230. pl->pcie_gen = r600_get_pcie_gen_support(adev,
  6231. si_pi->sys_pcie_mask,
  6232. si_pi->boot_pcie_gen,
  6233. clock_info->si.ucPCIEGen);
  6234. /* patch up vddc if necessary */
  6235. ret = si_get_leakage_voltage_from_leakage_index(adev, pl->vddc,
  6236. &leakage_voltage);
  6237. if (ret == 0)
  6238. pl->vddc = leakage_voltage;
  6239. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  6240. pi->acpi_vddc = pl->vddc;
  6241. eg_pi->acpi_vddci = pl->vddci;
  6242. si_pi->acpi_pcie_gen = pl->pcie_gen;
  6243. }
  6244. if ((rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) &&
  6245. index == 0) {
  6246. /* XXX disable for A0 tahiti */
  6247. si_pi->ulv.supported = false;
  6248. si_pi->ulv.pl = *pl;
  6249. si_pi->ulv.one_pcie_lane_in_ulv = false;
  6250. si_pi->ulv.volt_change_delay = SISLANDS_ULVVOLTAGECHANGEDELAY_DFLT;
  6251. si_pi->ulv.cg_ulv_parameter = SISLANDS_CGULVPARAMETER_DFLT;
  6252. si_pi->ulv.cg_ulv_control = SISLANDS_CGULVCONTROL_DFLT;
  6253. }
  6254. if (pi->min_vddc_in_table > pl->vddc)
  6255. pi->min_vddc_in_table = pl->vddc;
  6256. if (pi->max_vddc_in_table < pl->vddc)
  6257. pi->max_vddc_in_table = pl->vddc;
  6258. /* patch up boot state */
  6259. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  6260. u16 vddc, vddci, mvdd;
  6261. amdgpu_atombios_get_default_voltages(adev, &vddc, &vddci, &mvdd);
  6262. pl->mclk = adev->clock.default_mclk;
  6263. pl->sclk = adev->clock.default_sclk;
  6264. pl->vddc = vddc;
  6265. pl->vddci = vddci;
  6266. si_pi->mvdd_bootup_value = mvdd;
  6267. }
  6268. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
  6269. ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  6270. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk = pl->sclk;
  6271. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk = pl->mclk;
  6272. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc = pl->vddc;
  6273. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci = pl->vddci;
  6274. }
  6275. }
  6276. union pplib_power_state {
  6277. struct _ATOM_PPLIB_STATE v1;
  6278. struct _ATOM_PPLIB_STATE_V2 v2;
  6279. };
  6280. static int si_parse_power_table(struct amdgpu_device *adev)
  6281. {
  6282. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  6283. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  6284. union pplib_power_state *power_state;
  6285. int i, j, k, non_clock_array_index, clock_array_index;
  6286. union pplib_clock_info *clock_info;
  6287. struct _StateArray *state_array;
  6288. struct _ClockInfoArray *clock_info_array;
  6289. struct _NonClockInfoArray *non_clock_info_array;
  6290. union power_info *power_info;
  6291. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  6292. u16 data_offset;
  6293. u8 frev, crev;
  6294. u8 *power_state_offset;
  6295. struct si_ps *ps;
  6296. if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  6297. &frev, &crev, &data_offset))
  6298. return -EINVAL;
  6299. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  6300. amdgpu_add_thermal_controller(adev);
  6301. state_array = (struct _StateArray *)
  6302. (mode_info->atom_context->bios + data_offset +
  6303. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  6304. clock_info_array = (struct _ClockInfoArray *)
  6305. (mode_info->atom_context->bios + data_offset +
  6306. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  6307. non_clock_info_array = (struct _NonClockInfoArray *)
  6308. (mode_info->atom_context->bios + data_offset +
  6309. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  6310. adev->pm.dpm.ps = kzalloc(sizeof(struct amdgpu_ps) *
  6311. state_array->ucNumEntries, GFP_KERNEL);
  6312. if (!adev->pm.dpm.ps)
  6313. return -ENOMEM;
  6314. power_state_offset = (u8 *)state_array->states;
  6315. for (i = 0; i < state_array->ucNumEntries; i++) {
  6316. u8 *idx;
  6317. power_state = (union pplib_power_state *)power_state_offset;
  6318. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  6319. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  6320. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  6321. ps = kzalloc(sizeof(struct si_ps), GFP_KERNEL);
  6322. if (ps == NULL) {
  6323. kfree(adev->pm.dpm.ps);
  6324. return -ENOMEM;
  6325. }
  6326. adev->pm.dpm.ps[i].ps_priv = ps;
  6327. si_parse_pplib_non_clock_info(adev, &adev->pm.dpm.ps[i],
  6328. non_clock_info,
  6329. non_clock_info_array->ucEntrySize);
  6330. k = 0;
  6331. idx = (u8 *)&power_state->v2.clockInfoIndex[0];
  6332. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  6333. clock_array_index = idx[j];
  6334. if (clock_array_index >= clock_info_array->ucNumEntries)
  6335. continue;
  6336. if (k >= SISLANDS_MAX_HARDWARE_POWERLEVELS)
  6337. break;
  6338. clock_info = (union pplib_clock_info *)
  6339. ((u8 *)&clock_info_array->clockInfo[0] +
  6340. (clock_array_index * clock_info_array->ucEntrySize));
  6341. si_parse_pplib_clock_info(adev,
  6342. &adev->pm.dpm.ps[i], k,
  6343. clock_info);
  6344. k++;
  6345. }
  6346. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  6347. }
  6348. adev->pm.dpm.num_ps = state_array->ucNumEntries;
  6349. /* fill in the vce power states */
  6350. for (i = 0; i < AMDGPU_MAX_VCE_LEVELS; i++) {
  6351. u32 sclk, mclk;
  6352. clock_array_index = adev->pm.dpm.vce_states[i].clk_idx;
  6353. clock_info = (union pplib_clock_info *)
  6354. &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
  6355. sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
  6356. sclk |= clock_info->si.ucEngineClockHigh << 16;
  6357. mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
  6358. mclk |= clock_info->si.ucMemoryClockHigh << 16;
  6359. adev->pm.dpm.vce_states[i].sclk = sclk;
  6360. adev->pm.dpm.vce_states[i].mclk = mclk;
  6361. }
  6362. return 0;
  6363. }
  6364. static int si_dpm_init(struct amdgpu_device *adev)
  6365. {
  6366. struct rv7xx_power_info *pi;
  6367. struct evergreen_power_info *eg_pi;
  6368. struct ni_power_info *ni_pi;
  6369. struct si_power_info *si_pi;
  6370. struct atom_clock_dividers dividers;
  6371. int ret;
  6372. u32 mask;
  6373. si_pi = kzalloc(sizeof(struct si_power_info), GFP_KERNEL);
  6374. if (si_pi == NULL)
  6375. return -ENOMEM;
  6376. adev->pm.dpm.priv = si_pi;
  6377. ni_pi = &si_pi->ni;
  6378. eg_pi = &ni_pi->eg;
  6379. pi = &eg_pi->rv7xx;
  6380. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  6381. if (ret)
  6382. si_pi->sys_pcie_mask = 0;
  6383. else
  6384. si_pi->sys_pcie_mask = mask;
  6385. si_pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
  6386. si_pi->boot_pcie_gen = si_get_current_pcie_speed(adev);
  6387. si_set_max_cu_value(adev);
  6388. rv770_get_max_vddc(adev);
  6389. si_get_leakage_vddc(adev);
  6390. si_patch_dependency_tables_based_on_leakage(adev);
  6391. pi->acpi_vddc = 0;
  6392. eg_pi->acpi_vddci = 0;
  6393. pi->min_vddc_in_table = 0;
  6394. pi->max_vddc_in_table = 0;
  6395. ret = amdgpu_get_platform_caps(adev);
  6396. if (ret)
  6397. return ret;
  6398. ret = amdgpu_parse_extended_power_table(adev);
  6399. if (ret)
  6400. return ret;
  6401. ret = si_parse_power_table(adev);
  6402. if (ret)
  6403. return ret;
  6404. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  6405. kzalloc(4 * sizeof(struct amdgpu_clock_voltage_dependency_entry), GFP_KERNEL);
  6406. if (!adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  6407. amdgpu_free_extended_power_table(adev);
  6408. return -ENOMEM;
  6409. }
  6410. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  6411. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  6412. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  6413. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  6414. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
  6415. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  6416. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
  6417. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  6418. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
  6419. if (adev->pm.dpm.voltage_response_time == 0)
  6420. adev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
  6421. if (adev->pm.dpm.backbias_response_time == 0)
  6422. adev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
  6423. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_ENGINE_PLL_PARAM,
  6424. 0, false, &dividers);
  6425. if (ret)
  6426. pi->ref_div = dividers.ref_div + 1;
  6427. else
  6428. pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
  6429. eg_pi->smu_uvd_hs = false;
  6430. pi->mclk_strobe_mode_threshold = 40000;
  6431. if (si_is_special_1gb_platform(adev))
  6432. pi->mclk_stutter_mode_threshold = 0;
  6433. else
  6434. pi->mclk_stutter_mode_threshold = pi->mclk_strobe_mode_threshold;
  6435. pi->mclk_edc_enable_threshold = 40000;
  6436. eg_pi->mclk_edc_wr_enable_threshold = 40000;
  6437. ni_pi->mclk_rtt_mode_threshold = eg_pi->mclk_edc_wr_enable_threshold;
  6438. pi->voltage_control =
  6439. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6440. VOLTAGE_OBJ_GPIO_LUT);
  6441. if (!pi->voltage_control) {
  6442. si_pi->voltage_control_svi2 =
  6443. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6444. VOLTAGE_OBJ_SVID2);
  6445. if (si_pi->voltage_control_svi2)
  6446. amdgpu_atombios_get_svi2_info(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6447. &si_pi->svd_gpio_id, &si_pi->svc_gpio_id);
  6448. }
  6449. pi->mvdd_control =
  6450. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_MVDDC,
  6451. VOLTAGE_OBJ_GPIO_LUT);
  6452. eg_pi->vddci_control =
  6453. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
  6454. VOLTAGE_OBJ_GPIO_LUT);
  6455. if (!eg_pi->vddci_control)
  6456. si_pi->vddci_control_svi2 =
  6457. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
  6458. VOLTAGE_OBJ_SVID2);
  6459. si_pi->vddc_phase_shed_control =
  6460. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6461. VOLTAGE_OBJ_PHASE_LUT);
  6462. rv770_get_engine_memory_ss(adev);
  6463. pi->asi = RV770_ASI_DFLT;
  6464. pi->pasi = CYPRESS_HASI_DFLT;
  6465. pi->vrc = SISLANDS_VRC_DFLT;
  6466. pi->gfx_clock_gating = true;
  6467. eg_pi->sclk_deep_sleep = true;
  6468. si_pi->sclk_deep_sleep_above_low = false;
  6469. if (adev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  6470. pi->thermal_protection = true;
  6471. else
  6472. pi->thermal_protection = false;
  6473. eg_pi->dynamic_ac_timing = true;
  6474. eg_pi->light_sleep = true;
  6475. #if defined(CONFIG_ACPI)
  6476. eg_pi->pcie_performance_request =
  6477. amdgpu_acpi_is_pcie_performance_request_supported(adev);
  6478. #else
  6479. eg_pi->pcie_performance_request = false;
  6480. #endif
  6481. si_pi->sram_end = SMC_RAM_END;
  6482. adev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
  6483. adev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
  6484. adev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  6485. adev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
  6486. adev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
  6487. adev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  6488. adev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  6489. si_initialize_powertune_defaults(adev);
  6490. /* make sure dc limits are valid */
  6491. if ((adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
  6492. (adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
  6493. adev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
  6494. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  6495. si_pi->fan_ctrl_is_in_default_mode = true;
  6496. return 0;
  6497. }
  6498. static void si_dpm_fini(struct amdgpu_device *adev)
  6499. {
  6500. int i;
  6501. for (i = 0; i < adev->pm.dpm.num_ps; i++) {
  6502. kfree(adev->pm.dpm.ps[i].ps_priv);
  6503. }
  6504. kfree(adev->pm.dpm.ps);
  6505. kfree(adev->pm.dpm.priv);
  6506. kfree(adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  6507. amdgpu_free_extended_power_table(adev);
  6508. }
  6509. static void si_dpm_debugfs_print_current_performance_level(struct amdgpu_device *adev,
  6510. struct seq_file *m)
  6511. {
  6512. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6513. struct amdgpu_ps *rps = &eg_pi->current_rps;
  6514. struct si_ps *ps = si_get_ps(rps);
  6515. struct rv7xx_pl *pl;
  6516. u32 current_index =
  6517. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
  6518. CURRENT_STATE_INDEX_SHIFT;
  6519. if (current_index >= ps->performance_level_count) {
  6520. seq_printf(m, "invalid dpm profile %d\n", current_index);
  6521. } else {
  6522. pl = &ps->performance_levels[current_index];
  6523. seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  6524. seq_printf(m, "power level %d sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
  6525. current_index, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
  6526. }
  6527. }
  6528. static int si_dpm_set_interrupt_state(struct amdgpu_device *adev,
  6529. struct amdgpu_irq_src *source,
  6530. unsigned type,
  6531. enum amdgpu_interrupt_state state)
  6532. {
  6533. u32 cg_thermal_int;
  6534. switch (type) {
  6535. case AMDGPU_THERMAL_IRQ_LOW_TO_HIGH:
  6536. switch (state) {
  6537. case AMDGPU_IRQ_STATE_DISABLE:
  6538. cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
  6539. cg_thermal_int |= THERM_INT_MASK_HIGH;
  6540. WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
  6541. break;
  6542. case AMDGPU_IRQ_STATE_ENABLE:
  6543. cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
  6544. cg_thermal_int &= ~THERM_INT_MASK_HIGH;
  6545. WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
  6546. break;
  6547. default:
  6548. break;
  6549. }
  6550. break;
  6551. case AMDGPU_THERMAL_IRQ_HIGH_TO_LOW:
  6552. switch (state) {
  6553. case AMDGPU_IRQ_STATE_DISABLE:
  6554. cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
  6555. cg_thermal_int |= THERM_INT_MASK_LOW;
  6556. WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
  6557. break;
  6558. case AMDGPU_IRQ_STATE_ENABLE:
  6559. cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
  6560. cg_thermal_int &= ~THERM_INT_MASK_LOW;
  6561. WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
  6562. break;
  6563. default:
  6564. break;
  6565. }
  6566. break;
  6567. default:
  6568. break;
  6569. }
  6570. return 0;
  6571. }
  6572. static int si_dpm_process_interrupt(struct amdgpu_device *adev,
  6573. struct amdgpu_irq_src *source,
  6574. struct amdgpu_iv_entry *entry)
  6575. {
  6576. bool queue_thermal = false;
  6577. if (entry == NULL)
  6578. return -EINVAL;
  6579. switch (entry->src_id) {
  6580. case 230: /* thermal low to high */
  6581. DRM_DEBUG("IH: thermal low to high\n");
  6582. adev->pm.dpm.thermal.high_to_low = false;
  6583. queue_thermal = true;
  6584. break;
  6585. case 231: /* thermal high to low */
  6586. DRM_DEBUG("IH: thermal high to low\n");
  6587. adev->pm.dpm.thermal.high_to_low = true;
  6588. queue_thermal = true;
  6589. break;
  6590. default:
  6591. break;
  6592. }
  6593. if (queue_thermal)
  6594. schedule_work(&adev->pm.dpm.thermal.work);
  6595. return 0;
  6596. }
  6597. static int si_dpm_late_init(void *handle)
  6598. {
  6599. int ret;
  6600. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6601. if (!amdgpu_dpm)
  6602. return 0;
  6603. /* init the sysfs and debugfs files late */
  6604. ret = amdgpu_pm_sysfs_init(adev);
  6605. if (ret)
  6606. return ret;
  6607. ret = si_set_temperature_range(adev);
  6608. if (ret)
  6609. return ret;
  6610. #if 0 //TODO ?
  6611. si_dpm_powergate_uvd(adev, true);
  6612. #endif
  6613. return 0;
  6614. }
  6615. /**
  6616. * si_dpm_init_microcode - load ucode images from disk
  6617. *
  6618. * @adev: amdgpu_device pointer
  6619. *
  6620. * Use the firmware interface to load the ucode images into
  6621. * the driver (not loaded into hw).
  6622. * Returns 0 on success, error on failure.
  6623. */
  6624. static int si_dpm_init_microcode(struct amdgpu_device *adev)
  6625. {
  6626. const char *chip_name;
  6627. char fw_name[30];
  6628. int err;
  6629. DRM_DEBUG("\n");
  6630. switch (adev->asic_type) {
  6631. case CHIP_TAHITI:
  6632. chip_name = "tahiti";
  6633. break;
  6634. case CHIP_PITCAIRN:
  6635. if ((adev->pdev->revision == 0x81) ||
  6636. (adev->pdev->device == 0x6810) ||
  6637. (adev->pdev->device == 0x6811) ||
  6638. (adev->pdev->device == 0x6816) ||
  6639. (adev->pdev->device == 0x6817) ||
  6640. (adev->pdev->device == 0x6806))
  6641. chip_name = "pitcairn_k";
  6642. else
  6643. chip_name = "pitcairn";
  6644. break;
  6645. case CHIP_VERDE:
  6646. if ((adev->pdev->revision == 0x81) ||
  6647. (adev->pdev->revision == 0x83) ||
  6648. (adev->pdev->revision == 0x87) ||
  6649. (adev->pdev->device == 0x6820) ||
  6650. (adev->pdev->device == 0x6821) ||
  6651. (adev->pdev->device == 0x6822) ||
  6652. (adev->pdev->device == 0x6823) ||
  6653. (adev->pdev->device == 0x682A) ||
  6654. (adev->pdev->device == 0x682B))
  6655. chip_name = "verde_k";
  6656. else
  6657. chip_name = "verde";
  6658. break;
  6659. case CHIP_OLAND:
  6660. if ((adev->pdev->revision == 0xC7) ||
  6661. (adev->pdev->revision == 0x80) ||
  6662. (adev->pdev->revision == 0x81) ||
  6663. (adev->pdev->revision == 0x83) ||
  6664. (adev->pdev->device == 0x6604) ||
  6665. (adev->pdev->device == 0x6605))
  6666. chip_name = "oland_k";
  6667. else
  6668. chip_name = "oland";
  6669. break;
  6670. case CHIP_HAINAN:
  6671. if ((adev->pdev->revision == 0x81) ||
  6672. (adev->pdev->revision == 0x83) ||
  6673. (adev->pdev->revision == 0xC3) ||
  6674. (adev->pdev->device == 0x6664) ||
  6675. (adev->pdev->device == 0x6665) ||
  6676. (adev->pdev->device == 0x6667))
  6677. chip_name = "hainan_k";
  6678. else
  6679. chip_name = "hainan";
  6680. break;
  6681. default: BUG();
  6682. }
  6683. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  6684. err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
  6685. if (err)
  6686. goto out;
  6687. err = amdgpu_ucode_validate(adev->pm.fw);
  6688. out:
  6689. if (err) {
  6690. DRM_ERROR("si_smc: Failed to load firmware. err = %d\"%s\"\n",
  6691. err, fw_name);
  6692. release_firmware(adev->pm.fw);
  6693. adev->pm.fw = NULL;
  6694. }
  6695. return err;
  6696. }
  6697. static int si_dpm_sw_init(void *handle)
  6698. {
  6699. int ret;
  6700. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6701. ret = amdgpu_irq_add_id(adev, 230, &adev->pm.dpm.thermal.irq);
  6702. if (ret)
  6703. return ret;
  6704. ret = amdgpu_irq_add_id(adev, 231, &adev->pm.dpm.thermal.irq);
  6705. if (ret)
  6706. return ret;
  6707. /* default to balanced state */
  6708. adev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
  6709. adev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  6710. adev->pm.dpm.forced_level = AMDGPU_DPM_FORCED_LEVEL_AUTO;
  6711. adev->pm.default_sclk = adev->clock.default_sclk;
  6712. adev->pm.default_mclk = adev->clock.default_mclk;
  6713. adev->pm.current_sclk = adev->clock.default_sclk;
  6714. adev->pm.current_mclk = adev->clock.default_mclk;
  6715. adev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  6716. if (amdgpu_dpm == 0)
  6717. return 0;
  6718. ret = si_dpm_init_microcode(adev);
  6719. if (ret)
  6720. return ret;
  6721. INIT_WORK(&adev->pm.dpm.thermal.work, amdgpu_dpm_thermal_work_handler);
  6722. mutex_lock(&adev->pm.mutex);
  6723. ret = si_dpm_init(adev);
  6724. if (ret)
  6725. goto dpm_failed;
  6726. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  6727. if (amdgpu_dpm == 1)
  6728. amdgpu_pm_print_power_states(adev);
  6729. mutex_unlock(&adev->pm.mutex);
  6730. DRM_INFO("amdgpu: dpm initialized\n");
  6731. return 0;
  6732. dpm_failed:
  6733. si_dpm_fini(adev);
  6734. mutex_unlock(&adev->pm.mutex);
  6735. DRM_ERROR("amdgpu: dpm initialization failed\n");
  6736. return ret;
  6737. }
  6738. static int si_dpm_sw_fini(void *handle)
  6739. {
  6740. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6741. mutex_lock(&adev->pm.mutex);
  6742. amdgpu_pm_sysfs_fini(adev);
  6743. si_dpm_fini(adev);
  6744. mutex_unlock(&adev->pm.mutex);
  6745. return 0;
  6746. }
  6747. static int si_dpm_hw_init(void *handle)
  6748. {
  6749. int ret;
  6750. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6751. if (!amdgpu_dpm)
  6752. return 0;
  6753. mutex_lock(&adev->pm.mutex);
  6754. si_dpm_setup_asic(adev);
  6755. ret = si_dpm_enable(adev);
  6756. if (ret)
  6757. adev->pm.dpm_enabled = false;
  6758. else
  6759. adev->pm.dpm_enabled = true;
  6760. mutex_unlock(&adev->pm.mutex);
  6761. return ret;
  6762. }
  6763. static int si_dpm_hw_fini(void *handle)
  6764. {
  6765. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6766. if (adev->pm.dpm_enabled) {
  6767. mutex_lock(&adev->pm.mutex);
  6768. si_dpm_disable(adev);
  6769. mutex_unlock(&adev->pm.mutex);
  6770. }
  6771. return 0;
  6772. }
  6773. static int si_dpm_suspend(void *handle)
  6774. {
  6775. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6776. if (adev->pm.dpm_enabled) {
  6777. mutex_lock(&adev->pm.mutex);
  6778. /* disable dpm */
  6779. si_dpm_disable(adev);
  6780. /* reset the power state */
  6781. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  6782. mutex_unlock(&adev->pm.mutex);
  6783. }
  6784. return 0;
  6785. }
  6786. static int si_dpm_resume(void *handle)
  6787. {
  6788. int ret;
  6789. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6790. if (adev->pm.dpm_enabled) {
  6791. /* asic init will reset to the boot state */
  6792. mutex_lock(&adev->pm.mutex);
  6793. si_dpm_setup_asic(adev);
  6794. ret = si_dpm_enable(adev);
  6795. if (ret)
  6796. adev->pm.dpm_enabled = false;
  6797. else
  6798. adev->pm.dpm_enabled = true;
  6799. mutex_unlock(&adev->pm.mutex);
  6800. if (adev->pm.dpm_enabled)
  6801. amdgpu_pm_compute_clocks(adev);
  6802. }
  6803. return 0;
  6804. }
  6805. static bool si_dpm_is_idle(void *handle)
  6806. {
  6807. /* XXX */
  6808. return true;
  6809. }
  6810. static int si_dpm_wait_for_idle(void *handle)
  6811. {
  6812. /* XXX */
  6813. return 0;
  6814. }
  6815. static int si_dpm_soft_reset(void *handle)
  6816. {
  6817. return 0;
  6818. }
  6819. static int si_dpm_set_clockgating_state(void *handle,
  6820. enum amd_clockgating_state state)
  6821. {
  6822. return 0;
  6823. }
  6824. static int si_dpm_set_powergating_state(void *handle,
  6825. enum amd_powergating_state state)
  6826. {
  6827. return 0;
  6828. }
  6829. /* get temperature in millidegrees */
  6830. static int si_dpm_get_temp(struct amdgpu_device *adev)
  6831. {
  6832. u32 temp;
  6833. int actual_temp = 0;
  6834. temp = (RREG32(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  6835. CTF_TEMP_SHIFT;
  6836. if (temp & 0x200)
  6837. actual_temp = 255;
  6838. else
  6839. actual_temp = temp & 0x1ff;
  6840. actual_temp = (actual_temp * 1000);
  6841. return actual_temp;
  6842. }
  6843. static u32 si_dpm_get_sclk(struct amdgpu_device *adev, bool low)
  6844. {
  6845. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6846. struct si_ps *requested_state = si_get_ps(&eg_pi->requested_rps);
  6847. if (low)
  6848. return requested_state->performance_levels[0].sclk;
  6849. else
  6850. return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
  6851. }
  6852. static u32 si_dpm_get_mclk(struct amdgpu_device *adev, bool low)
  6853. {
  6854. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6855. struct si_ps *requested_state = si_get_ps(&eg_pi->requested_rps);
  6856. if (low)
  6857. return requested_state->performance_levels[0].mclk;
  6858. else
  6859. return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
  6860. }
  6861. static void si_dpm_print_power_state(struct amdgpu_device *adev,
  6862. struct amdgpu_ps *rps)
  6863. {
  6864. struct si_ps *ps = si_get_ps(rps);
  6865. struct rv7xx_pl *pl;
  6866. int i;
  6867. amdgpu_dpm_print_class_info(rps->class, rps->class2);
  6868. amdgpu_dpm_print_cap_info(rps->caps);
  6869. DRM_INFO("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  6870. for (i = 0; i < ps->performance_level_count; i++) {
  6871. pl = &ps->performance_levels[i];
  6872. if (adev->asic_type >= CHIP_TAHITI)
  6873. DRM_INFO("\t\tpower level %d sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
  6874. i, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
  6875. else
  6876. DRM_INFO("\t\tpower level %d sclk: %u mclk: %u vddc: %u vddci: %u\n",
  6877. i, pl->sclk, pl->mclk, pl->vddc, pl->vddci);
  6878. }
  6879. amdgpu_dpm_print_ps_status(adev, rps);
  6880. }
  6881. static int si_dpm_early_init(void *handle)
  6882. {
  6883. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6884. si_dpm_set_dpm_funcs(adev);
  6885. si_dpm_set_irq_funcs(adev);
  6886. return 0;
  6887. }
  6888. const struct amd_ip_funcs si_dpm_ip_funcs = {
  6889. .name = "si_dpm",
  6890. .early_init = si_dpm_early_init,
  6891. .late_init = si_dpm_late_init,
  6892. .sw_init = si_dpm_sw_init,
  6893. .sw_fini = si_dpm_sw_fini,
  6894. .hw_init = si_dpm_hw_init,
  6895. .hw_fini = si_dpm_hw_fini,
  6896. .suspend = si_dpm_suspend,
  6897. .resume = si_dpm_resume,
  6898. .is_idle = si_dpm_is_idle,
  6899. .wait_for_idle = si_dpm_wait_for_idle,
  6900. .soft_reset = si_dpm_soft_reset,
  6901. .set_clockgating_state = si_dpm_set_clockgating_state,
  6902. .set_powergating_state = si_dpm_set_powergating_state,
  6903. };
  6904. static const struct amdgpu_dpm_funcs si_dpm_funcs = {
  6905. .get_temperature = &si_dpm_get_temp,
  6906. .pre_set_power_state = &si_dpm_pre_set_power_state,
  6907. .set_power_state = &si_dpm_set_power_state,
  6908. .post_set_power_state = &si_dpm_post_set_power_state,
  6909. .display_configuration_changed = &si_dpm_display_configuration_changed,
  6910. .get_sclk = &si_dpm_get_sclk,
  6911. .get_mclk = &si_dpm_get_mclk,
  6912. .print_power_state = &si_dpm_print_power_state,
  6913. .debugfs_print_current_performance_level = &si_dpm_debugfs_print_current_performance_level,
  6914. .force_performance_level = &si_dpm_force_performance_level,
  6915. .vblank_too_short = &si_dpm_vblank_too_short,
  6916. .set_fan_control_mode = &si_dpm_set_fan_control_mode,
  6917. .get_fan_control_mode = &si_dpm_get_fan_control_mode,
  6918. .set_fan_speed_percent = &si_dpm_set_fan_speed_percent,
  6919. .get_fan_speed_percent = &si_dpm_get_fan_speed_percent,
  6920. };
  6921. static void si_dpm_set_dpm_funcs(struct amdgpu_device *adev)
  6922. {
  6923. if (adev->pm.funcs == NULL)
  6924. adev->pm.funcs = &si_dpm_funcs;
  6925. }
  6926. static const struct amdgpu_irq_src_funcs si_dpm_irq_funcs = {
  6927. .set = si_dpm_set_interrupt_state,
  6928. .process = si_dpm_process_interrupt,
  6929. };
  6930. static void si_dpm_set_irq_funcs(struct amdgpu_device *adev)
  6931. {
  6932. adev->pm.dpm.thermal.irq.num_types = AMDGPU_THERMAL_IRQ_LAST;
  6933. adev->pm.dpm.thermal.irq.funcs = &si_dpm_irq_funcs;
  6934. }