si_dma.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_trace.h"
  27. #include "si/sid.h"
  28. const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  29. {
  30. DMA0_REGISTER_OFFSET,
  31. DMA1_REGISTER_OFFSET
  32. };
  33. static void si_dma_set_ring_funcs(struct amdgpu_device *adev);
  34. static void si_dma_set_buffer_funcs(struct amdgpu_device *adev);
  35. static void si_dma_set_vm_pte_funcs(struct amdgpu_device *adev);
  36. static void si_dma_set_irq_funcs(struct amdgpu_device *adev);
  37. static uint32_t si_dma_ring_get_rptr(struct amdgpu_ring *ring)
  38. {
  39. u32 rptr;
  40. rptr = ring->adev->wb.wb[ring->rptr_offs/4];
  41. return rptr;
  42. }
  43. static uint32_t si_dma_ring_get_wptr(struct amdgpu_ring *ring)
  44. {
  45. struct amdgpu_device *adev = ring->adev;
  46. u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  47. return (RREG32(DMA_RB_WPTR + sdma_offsets[me]) & 0x3fffc) >> 2;
  48. }
  49. static void si_dma_ring_set_wptr(struct amdgpu_ring *ring)
  50. {
  51. struct amdgpu_device *adev = ring->adev;
  52. u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  53. WREG32(DMA_RB_WPTR + sdma_offsets[me], (ring->wptr << 2) & 0x3fffc);
  54. }
  55. static void si_dma_ring_emit_ib(struct amdgpu_ring *ring,
  56. struct amdgpu_ib *ib,
  57. unsigned vm_id, bool ctx_switch)
  58. {
  59. /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
  60. * Pad as necessary with NOPs.
  61. */
  62. while ((ring->wptr & 7) != 5)
  63. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0));
  64. amdgpu_ring_write(ring, DMA_IB_PACKET(DMA_PACKET_INDIRECT_BUFFER, vm_id, 0));
  65. amdgpu_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
  66. amdgpu_ring_write(ring, (ib->length_dw << 12) | (upper_32_bits(ib->gpu_addr) & 0xFF));
  67. }
  68. static void si_dma_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  69. {
  70. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  71. amdgpu_ring_write(ring, (0xf << 16) | (HDP_MEM_COHERENCY_FLUSH_CNTL));
  72. amdgpu_ring_write(ring, 1);
  73. }
  74. static void si_dma_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  75. {
  76. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  77. amdgpu_ring_write(ring, (0xf << 16) | (HDP_DEBUG0));
  78. amdgpu_ring_write(ring, 1);
  79. }
  80. /**
  81. * si_dma_ring_emit_fence - emit a fence on the DMA ring
  82. *
  83. * @ring: amdgpu ring pointer
  84. * @fence: amdgpu fence object
  85. *
  86. * Add a DMA fence packet to the ring to write
  87. * the fence seq number and DMA trap packet to generate
  88. * an interrupt if needed (VI).
  89. */
  90. static void si_dma_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  91. unsigned flags)
  92. {
  93. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  94. /* write the fence */
  95. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0, 0));
  96. amdgpu_ring_write(ring, addr & 0xfffffffc);
  97. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xff));
  98. amdgpu_ring_write(ring, seq);
  99. /* optionally write high bits as well */
  100. if (write64bit) {
  101. addr += 4;
  102. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0, 0));
  103. amdgpu_ring_write(ring, addr & 0xfffffffc);
  104. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xff));
  105. amdgpu_ring_write(ring, upper_32_bits(seq));
  106. }
  107. /* generate an interrupt */
  108. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0, 0, 0));
  109. }
  110. static void si_dma_stop(struct amdgpu_device *adev)
  111. {
  112. struct amdgpu_ring *ring;
  113. u32 rb_cntl;
  114. unsigned i;
  115. for (i = 0; i < adev->sdma.num_instances; i++) {
  116. ring = &adev->sdma.instance[i].ring;
  117. /* dma0 */
  118. rb_cntl = RREG32(DMA_RB_CNTL + sdma_offsets[i]);
  119. rb_cntl &= ~DMA_RB_ENABLE;
  120. WREG32(DMA_RB_CNTL + sdma_offsets[i], rb_cntl);
  121. ring->ready = false;
  122. }
  123. }
  124. static int si_dma_start(struct amdgpu_device *adev)
  125. {
  126. struct amdgpu_ring *ring;
  127. u32 rb_cntl, dma_cntl, ib_cntl, rb_bufsz;
  128. int i, r;
  129. uint64_t rptr_addr;
  130. for (i = 0; i < adev->sdma.num_instances; i++) {
  131. ring = &adev->sdma.instance[i].ring;
  132. WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i], 0);
  133. WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  134. /* Set ring buffer size in dwords */
  135. rb_bufsz = order_base_2(ring->ring_size / 4);
  136. rb_cntl = rb_bufsz << 1;
  137. #ifdef __BIG_ENDIAN
  138. rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
  139. #endif
  140. WREG32(DMA_RB_CNTL + sdma_offsets[i], rb_cntl);
  141. /* Initialize the ring buffer's read and write pointers */
  142. WREG32(DMA_RB_RPTR + sdma_offsets[i], 0);
  143. WREG32(DMA_RB_WPTR + sdma_offsets[i], 0);
  144. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  145. WREG32(DMA_RB_RPTR_ADDR_LO + sdma_offsets[i], lower_32_bits(rptr_addr));
  146. WREG32(DMA_RB_RPTR_ADDR_HI + sdma_offsets[i], upper_32_bits(rptr_addr) & 0xFF);
  147. rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
  148. WREG32(DMA_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  149. /* enable DMA IBs */
  150. ib_cntl = DMA_IB_ENABLE | CMD_VMID_FORCE;
  151. #ifdef __BIG_ENDIAN
  152. ib_cntl |= DMA_IB_SWAP_ENABLE;
  153. #endif
  154. WREG32(DMA_IB_CNTL + sdma_offsets[i], ib_cntl);
  155. dma_cntl = RREG32(DMA_CNTL + sdma_offsets[i]);
  156. dma_cntl &= ~CTXEMPTY_INT_ENABLE;
  157. WREG32(DMA_CNTL + sdma_offsets[i], dma_cntl);
  158. ring->wptr = 0;
  159. WREG32(DMA_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
  160. WREG32(DMA_RB_CNTL + sdma_offsets[i], rb_cntl | DMA_RB_ENABLE);
  161. ring->ready = true;
  162. r = amdgpu_ring_test_ring(ring);
  163. if (r) {
  164. ring->ready = false;
  165. return r;
  166. }
  167. }
  168. return 0;
  169. }
  170. /**
  171. * si_dma_ring_test_ring - simple async dma engine test
  172. *
  173. * @ring: amdgpu_ring structure holding ring information
  174. *
  175. * Test the DMA engine by writing using it to write an
  176. * value to memory. (VI).
  177. * Returns 0 for success, error for failure.
  178. */
  179. static int si_dma_ring_test_ring(struct amdgpu_ring *ring)
  180. {
  181. struct amdgpu_device *adev = ring->adev;
  182. unsigned i;
  183. unsigned index;
  184. int r;
  185. u32 tmp;
  186. u64 gpu_addr;
  187. r = amdgpu_wb_get(adev, &index);
  188. if (r) {
  189. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  190. return r;
  191. }
  192. gpu_addr = adev->wb.gpu_addr + (index * 4);
  193. tmp = 0xCAFEDEAD;
  194. adev->wb.wb[index] = cpu_to_le32(tmp);
  195. r = amdgpu_ring_alloc(ring, 4);
  196. if (r) {
  197. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  198. amdgpu_wb_free(adev, index);
  199. return r;
  200. }
  201. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 0, 1));
  202. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  203. amdgpu_ring_write(ring, upper_32_bits(gpu_addr) & 0xff);
  204. amdgpu_ring_write(ring, 0xDEADBEEF);
  205. amdgpu_ring_commit(ring);
  206. for (i = 0; i < adev->usec_timeout; i++) {
  207. tmp = le32_to_cpu(adev->wb.wb[index]);
  208. if (tmp == 0xDEADBEEF)
  209. break;
  210. DRM_UDELAY(1);
  211. }
  212. if (i < adev->usec_timeout) {
  213. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  214. } else {
  215. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  216. ring->idx, tmp);
  217. r = -EINVAL;
  218. }
  219. amdgpu_wb_free(adev, index);
  220. return r;
  221. }
  222. /**
  223. * si_dma_ring_test_ib - test an IB on the DMA engine
  224. *
  225. * @ring: amdgpu_ring structure holding ring information
  226. *
  227. * Test a simple IB in the DMA ring (VI).
  228. * Returns 0 on success, error on failure.
  229. */
  230. static int si_dma_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  231. {
  232. struct amdgpu_device *adev = ring->adev;
  233. struct amdgpu_ib ib;
  234. struct fence *f = NULL;
  235. unsigned index;
  236. u32 tmp = 0;
  237. u64 gpu_addr;
  238. long r;
  239. r = amdgpu_wb_get(adev, &index);
  240. if (r) {
  241. dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
  242. return r;
  243. }
  244. gpu_addr = adev->wb.gpu_addr + (index * 4);
  245. tmp = 0xCAFEDEAD;
  246. adev->wb.wb[index] = cpu_to_le32(tmp);
  247. memset(&ib, 0, sizeof(ib));
  248. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  249. if (r) {
  250. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  251. goto err0;
  252. }
  253. ib.ptr[0] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 0, 1);
  254. ib.ptr[1] = lower_32_bits(gpu_addr);
  255. ib.ptr[2] = upper_32_bits(gpu_addr) & 0xff;
  256. ib.ptr[3] = 0xDEADBEEF;
  257. ib.length_dw = 4;
  258. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  259. if (r)
  260. goto err1;
  261. r = fence_wait_timeout(f, false, timeout);
  262. if (r == 0) {
  263. DRM_ERROR("amdgpu: IB test timed out\n");
  264. r = -ETIMEDOUT;
  265. goto err1;
  266. } else if (r < 0) {
  267. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  268. goto err1;
  269. }
  270. tmp = le32_to_cpu(adev->wb.wb[index]);
  271. if (tmp == 0xDEADBEEF) {
  272. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  273. r = 0;
  274. } else {
  275. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  276. r = -EINVAL;
  277. }
  278. err1:
  279. amdgpu_ib_free(adev, &ib, NULL);
  280. fence_put(f);
  281. err0:
  282. amdgpu_wb_free(adev, index);
  283. return r;
  284. }
  285. /**
  286. * cik_dma_vm_copy_pte - update PTEs by copying them from the GART
  287. *
  288. * @ib: indirect buffer to fill with commands
  289. * @pe: addr of the page entry
  290. * @src: src addr to copy from
  291. * @count: number of page entries to update
  292. *
  293. * Update PTEs by copying them from the GART using DMA (SI).
  294. */
  295. static void si_dma_vm_copy_pte(struct amdgpu_ib *ib,
  296. uint64_t pe, uint64_t src,
  297. unsigned count)
  298. {
  299. unsigned bytes = count * 8;
  300. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_COPY,
  301. 1, 0, 0, bytes);
  302. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  303. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  304. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  305. ib->ptr[ib->length_dw++] = upper_32_bits(src) & 0xff;
  306. }
  307. /**
  308. * si_dma_vm_write_pte - update PTEs by writing them manually
  309. *
  310. * @ib: indirect buffer to fill with commands
  311. * @pe: addr of the page entry
  312. * @value: dst addr to write into pe
  313. * @count: number of page entries to update
  314. * @incr: increase next addr by incr bytes
  315. *
  316. * Update PTEs by writing them manually using DMA (SI).
  317. */
  318. static void si_dma_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
  319. uint64_t value, unsigned count,
  320. uint32_t incr)
  321. {
  322. unsigned ndw = count * 2;
  323. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 0, ndw);
  324. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  325. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  326. for (; ndw > 0; ndw -= 2) {
  327. ib->ptr[ib->length_dw++] = lower_32_bits(value);
  328. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  329. value += incr;
  330. }
  331. }
  332. /**
  333. * si_dma_vm_set_pte_pde - update the page tables using sDMA
  334. *
  335. * @ib: indirect buffer to fill with commands
  336. * @pe: addr of the page entry
  337. * @addr: dst addr to write into pe
  338. * @count: number of page entries to update
  339. * @incr: increase next addr by incr bytes
  340. * @flags: access flags
  341. *
  342. * Update the page tables using sDMA (CIK).
  343. */
  344. static void si_dma_vm_set_pte_pde(struct amdgpu_ib *ib,
  345. uint64_t pe,
  346. uint64_t addr, unsigned count,
  347. uint32_t incr, uint32_t flags)
  348. {
  349. uint64_t value;
  350. unsigned ndw;
  351. while (count) {
  352. ndw = count * 2;
  353. if (ndw > 0xFFFFE)
  354. ndw = 0xFFFFE;
  355. if (flags & AMDGPU_PTE_VALID)
  356. value = addr;
  357. else
  358. value = 0;
  359. /* for physically contiguous pages (vram) */
  360. ib->ptr[ib->length_dw++] = DMA_PTE_PDE_PACKET(ndw);
  361. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  362. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  363. ib->ptr[ib->length_dw++] = flags; /* mask */
  364. ib->ptr[ib->length_dw++] = 0;
  365. ib->ptr[ib->length_dw++] = value; /* value */
  366. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  367. ib->ptr[ib->length_dw++] = incr; /* increment size */
  368. ib->ptr[ib->length_dw++] = 0;
  369. pe += ndw * 4;
  370. addr += (ndw / 2) * incr;
  371. count -= ndw / 2;
  372. }
  373. }
  374. /**
  375. * si_dma_pad_ib - pad the IB to the required number of dw
  376. *
  377. * @ib: indirect buffer to fill with padding
  378. *
  379. */
  380. static void si_dma_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
  381. {
  382. while (ib->length_dw & 0x7)
  383. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0);
  384. }
  385. /**
  386. * cik_sdma_ring_emit_pipeline_sync - sync the pipeline
  387. *
  388. * @ring: amdgpu_ring pointer
  389. *
  390. * Make sure all previous operations are completed (CIK).
  391. */
  392. static void si_dma_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  393. {
  394. uint32_t seq = ring->fence_drv.sync_seq;
  395. uint64_t addr = ring->fence_drv.gpu_addr;
  396. /* wait for idle */
  397. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_POLL_REG_MEM, 0, 0, 0, 0) |
  398. (1 << 27)); /* Poll memory */
  399. amdgpu_ring_write(ring, lower_32_bits(addr));
  400. amdgpu_ring_write(ring, (0xff << 16) | upper_32_bits(addr)); /* retry, addr_hi */
  401. amdgpu_ring_write(ring, 0xffffffff); /* mask */
  402. amdgpu_ring_write(ring, seq); /* value */
  403. amdgpu_ring_write(ring, (3 << 28) | 0x20); /* func(equal) | poll interval */
  404. }
  405. /**
  406. * si_dma_ring_emit_vm_flush - cik vm flush using sDMA
  407. *
  408. * @ring: amdgpu_ring pointer
  409. * @vm: amdgpu_vm pointer
  410. *
  411. * Update the page table base and flush the VM TLB
  412. * using sDMA (VI).
  413. */
  414. static void si_dma_ring_emit_vm_flush(struct amdgpu_ring *ring,
  415. unsigned vm_id, uint64_t pd_addr)
  416. {
  417. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  418. if (vm_id < 8) {
  419. amdgpu_ring_write(ring, (0xf << 16) | (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  420. } else {
  421. amdgpu_ring_write(ring, (0xf << 16) | (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + (vm_id - 8)));
  422. }
  423. amdgpu_ring_write(ring, pd_addr >> 12);
  424. /* bits 0-7 are the VM contexts0-7 */
  425. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  426. amdgpu_ring_write(ring, (0xf << 16) | (VM_INVALIDATE_REQUEST));
  427. amdgpu_ring_write(ring, 1 << vm_id);
  428. /* wait for invalidate to complete */
  429. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_POLL_REG_MEM, 0, 0, 0, 0));
  430. amdgpu_ring_write(ring, VM_INVALIDATE_REQUEST);
  431. amdgpu_ring_write(ring, 0xff << 16); /* retry */
  432. amdgpu_ring_write(ring, 1 << vm_id); /* mask */
  433. amdgpu_ring_write(ring, 0); /* value */
  434. amdgpu_ring_write(ring, (0 << 28) | 0x20); /* func(always) | poll interval */
  435. }
  436. static int si_dma_early_init(void *handle)
  437. {
  438. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  439. adev->sdma.num_instances = 2;
  440. si_dma_set_ring_funcs(adev);
  441. si_dma_set_buffer_funcs(adev);
  442. si_dma_set_vm_pte_funcs(adev);
  443. si_dma_set_irq_funcs(adev);
  444. return 0;
  445. }
  446. static int si_dma_sw_init(void *handle)
  447. {
  448. struct amdgpu_ring *ring;
  449. int r, i;
  450. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  451. /* DMA0 trap event */
  452. r = amdgpu_irq_add_id(adev, 224, &adev->sdma.trap_irq);
  453. if (r)
  454. return r;
  455. /* DMA1 trap event */
  456. r = amdgpu_irq_add_id(adev, 244, &adev->sdma.trap_irq_1);
  457. if (r)
  458. return r;
  459. for (i = 0; i < adev->sdma.num_instances; i++) {
  460. ring = &adev->sdma.instance[i].ring;
  461. ring->ring_obj = NULL;
  462. ring->use_doorbell = false;
  463. sprintf(ring->name, "sdma%d", i);
  464. r = amdgpu_ring_init(adev, ring, 1024,
  465. DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0), 0xf,
  466. &adev->sdma.trap_irq,
  467. (i == 0) ?
  468. AMDGPU_SDMA_IRQ_TRAP0 : AMDGPU_SDMA_IRQ_TRAP1,
  469. AMDGPU_RING_TYPE_SDMA);
  470. if (r)
  471. return r;
  472. }
  473. return r;
  474. }
  475. static int si_dma_sw_fini(void *handle)
  476. {
  477. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  478. int i;
  479. for (i = 0; i < adev->sdma.num_instances; i++)
  480. amdgpu_ring_fini(&adev->sdma.instance[i].ring);
  481. return 0;
  482. }
  483. static int si_dma_hw_init(void *handle)
  484. {
  485. int r;
  486. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  487. r = si_dma_start(adev);
  488. if (r)
  489. return r;
  490. return r;
  491. }
  492. static int si_dma_hw_fini(void *handle)
  493. {
  494. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  495. si_dma_stop(adev);
  496. return 0;
  497. }
  498. static int si_dma_suspend(void *handle)
  499. {
  500. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  501. return si_dma_hw_fini(adev);
  502. }
  503. static int si_dma_resume(void *handle)
  504. {
  505. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  506. return si_dma_hw_init(adev);
  507. }
  508. static bool si_dma_is_idle(void *handle)
  509. {
  510. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  511. u32 tmp = RREG32(SRBM_STATUS2);
  512. if (tmp & (DMA_BUSY_MASK | DMA1_BUSY_MASK))
  513. return false;
  514. return true;
  515. }
  516. static int si_dma_wait_for_idle(void *handle)
  517. {
  518. unsigned i;
  519. u32 tmp;
  520. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  521. for (i = 0; i < adev->usec_timeout; i++) {
  522. tmp = RREG32(SRBM_STATUS2) & (DMA_BUSY_MASK | DMA1_BUSY_MASK);
  523. if (!tmp)
  524. return 0;
  525. udelay(1);
  526. }
  527. return -ETIMEDOUT;
  528. }
  529. static int si_dma_soft_reset(void *handle)
  530. {
  531. DRM_INFO("si_dma_soft_reset --- not implemented !!!!!!!\n");
  532. return 0;
  533. }
  534. static int si_dma_set_trap_irq_state(struct amdgpu_device *adev,
  535. struct amdgpu_irq_src *src,
  536. unsigned type,
  537. enum amdgpu_interrupt_state state)
  538. {
  539. u32 sdma_cntl;
  540. switch (type) {
  541. case AMDGPU_SDMA_IRQ_TRAP0:
  542. switch (state) {
  543. case AMDGPU_IRQ_STATE_DISABLE:
  544. sdma_cntl = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET);
  545. sdma_cntl &= ~TRAP_ENABLE;
  546. WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, sdma_cntl);
  547. break;
  548. case AMDGPU_IRQ_STATE_ENABLE:
  549. sdma_cntl = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET);
  550. sdma_cntl |= TRAP_ENABLE;
  551. WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, sdma_cntl);
  552. break;
  553. default:
  554. break;
  555. }
  556. break;
  557. case AMDGPU_SDMA_IRQ_TRAP1:
  558. switch (state) {
  559. case AMDGPU_IRQ_STATE_DISABLE:
  560. sdma_cntl = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET);
  561. sdma_cntl &= ~TRAP_ENABLE;
  562. WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, sdma_cntl);
  563. break;
  564. case AMDGPU_IRQ_STATE_ENABLE:
  565. sdma_cntl = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET);
  566. sdma_cntl |= TRAP_ENABLE;
  567. WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, sdma_cntl);
  568. break;
  569. default:
  570. break;
  571. }
  572. break;
  573. default:
  574. break;
  575. }
  576. return 0;
  577. }
  578. static int si_dma_process_trap_irq(struct amdgpu_device *adev,
  579. struct amdgpu_irq_src *source,
  580. struct amdgpu_iv_entry *entry)
  581. {
  582. u8 instance_id, queue_id;
  583. instance_id = (entry->ring_id & 0x3) >> 0;
  584. queue_id = (entry->ring_id & 0xc) >> 2;
  585. amdgpu_fence_process(&adev->sdma.instance[0].ring);
  586. return 0;
  587. }
  588. static int si_dma_process_trap_irq_1(struct amdgpu_device *adev,
  589. struct amdgpu_irq_src *source,
  590. struct amdgpu_iv_entry *entry)
  591. {
  592. u8 instance_id, queue_id;
  593. instance_id = (entry->ring_id & 0x3) >> 0;
  594. queue_id = (entry->ring_id & 0xc) >> 2;
  595. amdgpu_fence_process(&adev->sdma.instance[1].ring);
  596. return 0;
  597. }
  598. static int si_dma_process_illegal_inst_irq(struct amdgpu_device *adev,
  599. struct amdgpu_irq_src *source,
  600. struct amdgpu_iv_entry *entry)
  601. {
  602. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  603. schedule_work(&adev->reset_work);
  604. return 0;
  605. }
  606. static int si_dma_set_clockgating_state(void *handle,
  607. enum amd_clockgating_state state)
  608. {
  609. u32 orig, data, offset;
  610. int i;
  611. bool enable;
  612. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  613. enable = (state == AMD_CG_STATE_GATE) ? true : false;
  614. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
  615. for (i = 0; i < adev->sdma.num_instances; i++) {
  616. if (i == 0)
  617. offset = DMA0_REGISTER_OFFSET;
  618. else
  619. offset = DMA1_REGISTER_OFFSET;
  620. orig = data = RREG32(DMA_POWER_CNTL + offset);
  621. data &= ~MEM_POWER_OVERRIDE;
  622. if (data != orig)
  623. WREG32(DMA_POWER_CNTL + offset, data);
  624. WREG32(DMA_CLK_CTRL + offset, 0x00000100);
  625. }
  626. } else {
  627. for (i = 0; i < adev->sdma.num_instances; i++) {
  628. if (i == 0)
  629. offset = DMA0_REGISTER_OFFSET;
  630. else
  631. offset = DMA1_REGISTER_OFFSET;
  632. orig = data = RREG32(DMA_POWER_CNTL + offset);
  633. data |= MEM_POWER_OVERRIDE;
  634. if (data != orig)
  635. WREG32(DMA_POWER_CNTL + offset, data);
  636. orig = data = RREG32(DMA_CLK_CTRL + offset);
  637. data = 0xff000000;
  638. if (data != orig)
  639. WREG32(DMA_CLK_CTRL + offset, data);
  640. }
  641. }
  642. return 0;
  643. }
  644. static int si_dma_set_powergating_state(void *handle,
  645. enum amd_powergating_state state)
  646. {
  647. u32 tmp;
  648. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  649. WREG32(DMA_PGFSM_WRITE, 0x00002000);
  650. WREG32(DMA_PGFSM_CONFIG, 0x100010ff);
  651. for (tmp = 0; tmp < 5; tmp++)
  652. WREG32(DMA_PGFSM_WRITE, 0);
  653. return 0;
  654. }
  655. const struct amd_ip_funcs si_dma_ip_funcs = {
  656. .name = "si_dma",
  657. .early_init = si_dma_early_init,
  658. .late_init = NULL,
  659. .sw_init = si_dma_sw_init,
  660. .sw_fini = si_dma_sw_fini,
  661. .hw_init = si_dma_hw_init,
  662. .hw_fini = si_dma_hw_fini,
  663. .suspend = si_dma_suspend,
  664. .resume = si_dma_resume,
  665. .is_idle = si_dma_is_idle,
  666. .wait_for_idle = si_dma_wait_for_idle,
  667. .soft_reset = si_dma_soft_reset,
  668. .set_clockgating_state = si_dma_set_clockgating_state,
  669. .set_powergating_state = si_dma_set_powergating_state,
  670. };
  671. static const struct amdgpu_ring_funcs si_dma_ring_funcs = {
  672. .get_rptr = si_dma_ring_get_rptr,
  673. .get_wptr = si_dma_ring_get_wptr,
  674. .set_wptr = si_dma_ring_set_wptr,
  675. .parse_cs = NULL,
  676. .emit_ib = si_dma_ring_emit_ib,
  677. .emit_fence = si_dma_ring_emit_fence,
  678. .emit_pipeline_sync = si_dma_ring_emit_pipeline_sync,
  679. .emit_vm_flush = si_dma_ring_emit_vm_flush,
  680. .emit_hdp_flush = si_dma_ring_emit_hdp_flush,
  681. .emit_hdp_invalidate = si_dma_ring_emit_hdp_invalidate,
  682. .test_ring = si_dma_ring_test_ring,
  683. .test_ib = si_dma_ring_test_ib,
  684. .insert_nop = amdgpu_ring_insert_nop,
  685. .pad_ib = si_dma_ring_pad_ib,
  686. };
  687. static void si_dma_set_ring_funcs(struct amdgpu_device *adev)
  688. {
  689. int i;
  690. for (i = 0; i < adev->sdma.num_instances; i++)
  691. adev->sdma.instance[i].ring.funcs = &si_dma_ring_funcs;
  692. }
  693. static const struct amdgpu_irq_src_funcs si_dma_trap_irq_funcs = {
  694. .set = si_dma_set_trap_irq_state,
  695. .process = si_dma_process_trap_irq,
  696. };
  697. static const struct amdgpu_irq_src_funcs si_dma_trap_irq_funcs_1 = {
  698. .set = si_dma_set_trap_irq_state,
  699. .process = si_dma_process_trap_irq_1,
  700. };
  701. static const struct amdgpu_irq_src_funcs si_dma_illegal_inst_irq_funcs = {
  702. .process = si_dma_process_illegal_inst_irq,
  703. };
  704. static void si_dma_set_irq_funcs(struct amdgpu_device *adev)
  705. {
  706. adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  707. adev->sdma.trap_irq.funcs = &si_dma_trap_irq_funcs;
  708. adev->sdma.trap_irq_1.funcs = &si_dma_trap_irq_funcs_1;
  709. adev->sdma.illegal_inst_irq.funcs = &si_dma_illegal_inst_irq_funcs;
  710. }
  711. /**
  712. * si_dma_emit_copy_buffer - copy buffer using the sDMA engine
  713. *
  714. * @ring: amdgpu_ring structure holding ring information
  715. * @src_offset: src GPU address
  716. * @dst_offset: dst GPU address
  717. * @byte_count: number of bytes to xfer
  718. *
  719. * Copy GPU buffers using the DMA engine (VI).
  720. * Used by the amdgpu ttm implementation to move pages if
  721. * registered as the asic copy callback.
  722. */
  723. static void si_dma_emit_copy_buffer(struct amdgpu_ib *ib,
  724. uint64_t src_offset,
  725. uint64_t dst_offset,
  726. uint32_t byte_count)
  727. {
  728. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_COPY,
  729. 1, 0, 0, byte_count);
  730. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  731. ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
  732. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset) & 0xff;
  733. ib->ptr[ib->length_dw++] = upper_32_bits(src_offset) & 0xff;
  734. }
  735. /**
  736. * si_dma_emit_fill_buffer - fill buffer using the sDMA engine
  737. *
  738. * @ring: amdgpu_ring structure holding ring information
  739. * @src_data: value to write to buffer
  740. * @dst_offset: dst GPU address
  741. * @byte_count: number of bytes to xfer
  742. *
  743. * Fill GPU buffers using the DMA engine (VI).
  744. */
  745. static void si_dma_emit_fill_buffer(struct amdgpu_ib *ib,
  746. uint32_t src_data,
  747. uint64_t dst_offset,
  748. uint32_t byte_count)
  749. {
  750. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_CONSTANT_FILL,
  751. 0, 0, 0, byte_count / 4);
  752. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  753. ib->ptr[ib->length_dw++] = src_data;
  754. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset) << 16;
  755. }
  756. static const struct amdgpu_buffer_funcs si_dma_buffer_funcs = {
  757. .copy_max_bytes = 0xffff8,
  758. .copy_num_dw = 5,
  759. .emit_copy_buffer = si_dma_emit_copy_buffer,
  760. .fill_max_bytes = 0xffff8,
  761. .fill_num_dw = 4,
  762. .emit_fill_buffer = si_dma_emit_fill_buffer,
  763. };
  764. static void si_dma_set_buffer_funcs(struct amdgpu_device *adev)
  765. {
  766. if (adev->mman.buffer_funcs == NULL) {
  767. adev->mman.buffer_funcs = &si_dma_buffer_funcs;
  768. adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
  769. }
  770. }
  771. static const struct amdgpu_vm_pte_funcs si_dma_vm_pte_funcs = {
  772. .copy_pte = si_dma_vm_copy_pte,
  773. .write_pte = si_dma_vm_write_pte,
  774. .set_pte_pde = si_dma_vm_set_pte_pde,
  775. };
  776. static void si_dma_set_vm_pte_funcs(struct amdgpu_device *adev)
  777. {
  778. unsigned i;
  779. if (adev->vm_manager.vm_pte_funcs == NULL) {
  780. adev->vm_manager.vm_pte_funcs = &si_dma_vm_pte_funcs;
  781. for (i = 0; i < adev->sdma.num_instances; i++)
  782. adev->vm_manager.vm_pte_rings[i] =
  783. &adev->sdma.instance[i].ring;
  784. adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
  785. }
  786. }