amdgpu_ttm.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <ttm/ttm_bo_api.h>
  33. #include <ttm/ttm_bo_driver.h>
  34. #include <ttm/ttm_placement.h>
  35. #include <ttm/ttm_module.h>
  36. #include <ttm/ttm_page_alloc.h>
  37. #include <ttm/ttm_memory.h>
  38. #include <drm/drmP.h>
  39. #include <drm/amdgpu_drm.h>
  40. #include <linux/seq_file.h>
  41. #include <linux/slab.h>
  42. #include <linux/swiotlb.h>
  43. #include <linux/swap.h>
  44. #include <linux/pagemap.h>
  45. #include <linux/debugfs.h>
  46. #include "amdgpu.h"
  47. #include "bif/bif_4_1_d.h"
  48. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  49. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
  50. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
  51. static struct amdgpu_device *amdgpu_get_adev(struct ttm_bo_device *bdev)
  52. {
  53. struct amdgpu_mman *mman;
  54. struct amdgpu_device *adev;
  55. mman = container_of(bdev, struct amdgpu_mman, bdev);
  56. adev = container_of(mman, struct amdgpu_device, mman);
  57. return adev;
  58. }
  59. /*
  60. * Global memory.
  61. */
  62. static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
  63. {
  64. return ttm_mem_global_init(ref->object);
  65. }
  66. static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
  67. {
  68. ttm_mem_global_release(ref->object);
  69. }
  70. int amdgpu_ttm_global_init(struct amdgpu_device *adev)
  71. {
  72. struct drm_global_reference *global_ref;
  73. struct amdgpu_ring *ring;
  74. struct amd_sched_rq *rq;
  75. int r;
  76. adev->mman.mem_global_referenced = false;
  77. global_ref = &adev->mman.mem_global_ref;
  78. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  79. global_ref->size = sizeof(struct ttm_mem_global);
  80. global_ref->init = &amdgpu_ttm_mem_global_init;
  81. global_ref->release = &amdgpu_ttm_mem_global_release;
  82. r = drm_global_item_ref(global_ref);
  83. if (r != 0) {
  84. DRM_ERROR("Failed setting up TTM memory accounting "
  85. "subsystem.\n");
  86. return r;
  87. }
  88. adev->mman.bo_global_ref.mem_glob =
  89. adev->mman.mem_global_ref.object;
  90. global_ref = &adev->mman.bo_global_ref.ref;
  91. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  92. global_ref->size = sizeof(struct ttm_bo_global);
  93. global_ref->init = &ttm_bo_global_init;
  94. global_ref->release = &ttm_bo_global_release;
  95. r = drm_global_item_ref(global_ref);
  96. if (r != 0) {
  97. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  98. drm_global_item_unref(&adev->mman.mem_global_ref);
  99. return r;
  100. }
  101. ring = adev->mman.buffer_funcs_ring;
  102. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
  103. r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
  104. rq, amdgpu_sched_jobs);
  105. if (r != 0) {
  106. DRM_ERROR("Failed setting up TTM BO move run queue.\n");
  107. drm_global_item_unref(&adev->mman.mem_global_ref);
  108. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  109. return r;
  110. }
  111. adev->mman.mem_global_referenced = true;
  112. return 0;
  113. }
  114. static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
  115. {
  116. if (adev->mman.mem_global_referenced) {
  117. amd_sched_entity_fini(adev->mman.entity.sched,
  118. &adev->mman.entity);
  119. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  120. drm_global_item_unref(&adev->mman.mem_global_ref);
  121. adev->mman.mem_global_referenced = false;
  122. }
  123. }
  124. static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  125. {
  126. return 0;
  127. }
  128. static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  129. struct ttm_mem_type_manager *man)
  130. {
  131. struct amdgpu_device *adev;
  132. adev = amdgpu_get_adev(bdev);
  133. switch (type) {
  134. case TTM_PL_SYSTEM:
  135. /* System memory */
  136. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  137. man->available_caching = TTM_PL_MASK_CACHING;
  138. man->default_caching = TTM_PL_FLAG_CACHED;
  139. break;
  140. case TTM_PL_TT:
  141. man->func = &ttm_bo_manager_func;
  142. man->gpu_offset = adev->mc.gtt_start;
  143. man->available_caching = TTM_PL_MASK_CACHING;
  144. man->default_caching = TTM_PL_FLAG_CACHED;
  145. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  146. break;
  147. case TTM_PL_VRAM:
  148. /* "On-card" video ram */
  149. man->func = &ttm_bo_manager_func;
  150. man->gpu_offset = adev->mc.vram_start;
  151. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  152. TTM_MEMTYPE_FLAG_MAPPABLE;
  153. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  154. man->default_caching = TTM_PL_FLAG_WC;
  155. break;
  156. case AMDGPU_PL_GDS:
  157. case AMDGPU_PL_GWS:
  158. case AMDGPU_PL_OA:
  159. /* On-chip GDS memory*/
  160. man->func = &ttm_bo_manager_func;
  161. man->gpu_offset = 0;
  162. man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
  163. man->available_caching = TTM_PL_FLAG_UNCACHED;
  164. man->default_caching = TTM_PL_FLAG_UNCACHED;
  165. break;
  166. default:
  167. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  168. return -EINVAL;
  169. }
  170. return 0;
  171. }
  172. static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  173. struct ttm_placement *placement)
  174. {
  175. struct amdgpu_bo *rbo;
  176. static struct ttm_place placements = {
  177. .fpfn = 0,
  178. .lpfn = 0,
  179. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  180. };
  181. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
  182. placement->placement = &placements;
  183. placement->busy_placement = &placements;
  184. placement->num_placement = 1;
  185. placement->num_busy_placement = 1;
  186. return;
  187. }
  188. rbo = container_of(bo, struct amdgpu_bo, tbo);
  189. switch (bo->mem.mem_type) {
  190. case TTM_PL_VRAM:
  191. if (rbo->adev->mman.buffer_funcs_ring->ready == false)
  192. amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_CPU);
  193. else
  194. amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_GTT);
  195. break;
  196. case TTM_PL_TT:
  197. default:
  198. amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_CPU);
  199. }
  200. *placement = rbo->placement;
  201. }
  202. static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  203. {
  204. struct amdgpu_bo *rbo = container_of(bo, struct amdgpu_bo, tbo);
  205. if (amdgpu_ttm_tt_get_usermm(bo->ttm))
  206. return -EPERM;
  207. return drm_vma_node_verify_access(&rbo->gem_base.vma_node, filp);
  208. }
  209. static void amdgpu_move_null(struct ttm_buffer_object *bo,
  210. struct ttm_mem_reg *new_mem)
  211. {
  212. struct ttm_mem_reg *old_mem = &bo->mem;
  213. BUG_ON(old_mem->mm_node != NULL);
  214. *old_mem = *new_mem;
  215. new_mem->mm_node = NULL;
  216. }
  217. static int amdgpu_move_blit(struct ttm_buffer_object *bo,
  218. bool evict, bool no_wait_gpu,
  219. struct ttm_mem_reg *new_mem,
  220. struct ttm_mem_reg *old_mem)
  221. {
  222. struct amdgpu_device *adev;
  223. struct amdgpu_ring *ring;
  224. uint64_t old_start, new_start;
  225. struct fence *fence;
  226. int r;
  227. adev = amdgpu_get_adev(bo->bdev);
  228. ring = adev->mman.buffer_funcs_ring;
  229. old_start = old_mem->start << PAGE_SHIFT;
  230. new_start = new_mem->start << PAGE_SHIFT;
  231. switch (old_mem->mem_type) {
  232. case TTM_PL_VRAM:
  233. case TTM_PL_TT:
  234. old_start += bo->bdev->man[old_mem->mem_type].gpu_offset;
  235. break;
  236. default:
  237. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  238. return -EINVAL;
  239. }
  240. switch (new_mem->mem_type) {
  241. case TTM_PL_VRAM:
  242. case TTM_PL_TT:
  243. new_start += bo->bdev->man[new_mem->mem_type].gpu_offset;
  244. break;
  245. default:
  246. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  247. return -EINVAL;
  248. }
  249. if (!ring->ready) {
  250. DRM_ERROR("Trying to move memory with ring turned off.\n");
  251. return -EINVAL;
  252. }
  253. BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
  254. r = amdgpu_copy_buffer(ring, old_start, new_start,
  255. new_mem->num_pages * PAGE_SIZE, /* bytes */
  256. bo->resv, &fence, false);
  257. if (r)
  258. return r;
  259. r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
  260. fence_put(fence);
  261. return r;
  262. }
  263. static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
  264. bool evict, bool interruptible,
  265. bool no_wait_gpu,
  266. struct ttm_mem_reg *new_mem)
  267. {
  268. struct amdgpu_device *adev;
  269. struct ttm_mem_reg *old_mem = &bo->mem;
  270. struct ttm_mem_reg tmp_mem;
  271. struct ttm_place placements;
  272. struct ttm_placement placement;
  273. int r;
  274. adev = amdgpu_get_adev(bo->bdev);
  275. tmp_mem = *new_mem;
  276. tmp_mem.mm_node = NULL;
  277. placement.num_placement = 1;
  278. placement.placement = &placements;
  279. placement.num_busy_placement = 1;
  280. placement.busy_placement = &placements;
  281. placements.fpfn = 0;
  282. placements.lpfn = 0;
  283. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  284. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  285. interruptible, no_wait_gpu);
  286. if (unlikely(r)) {
  287. return r;
  288. }
  289. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  290. if (unlikely(r)) {
  291. goto out_cleanup;
  292. }
  293. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  294. if (unlikely(r)) {
  295. goto out_cleanup;
  296. }
  297. r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
  298. if (unlikely(r)) {
  299. goto out_cleanup;
  300. }
  301. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, new_mem);
  302. out_cleanup:
  303. ttm_bo_mem_put(bo, &tmp_mem);
  304. return r;
  305. }
  306. static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
  307. bool evict, bool interruptible,
  308. bool no_wait_gpu,
  309. struct ttm_mem_reg *new_mem)
  310. {
  311. struct amdgpu_device *adev;
  312. struct ttm_mem_reg *old_mem = &bo->mem;
  313. struct ttm_mem_reg tmp_mem;
  314. struct ttm_placement placement;
  315. struct ttm_place placements;
  316. int r;
  317. adev = amdgpu_get_adev(bo->bdev);
  318. tmp_mem = *new_mem;
  319. tmp_mem.mm_node = NULL;
  320. placement.num_placement = 1;
  321. placement.placement = &placements;
  322. placement.num_busy_placement = 1;
  323. placement.busy_placement = &placements;
  324. placements.fpfn = 0;
  325. placements.lpfn = 0;
  326. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  327. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  328. interruptible, no_wait_gpu);
  329. if (unlikely(r)) {
  330. return r;
  331. }
  332. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, &tmp_mem);
  333. if (unlikely(r)) {
  334. goto out_cleanup;
  335. }
  336. r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
  337. if (unlikely(r)) {
  338. goto out_cleanup;
  339. }
  340. out_cleanup:
  341. ttm_bo_mem_put(bo, &tmp_mem);
  342. return r;
  343. }
  344. static int amdgpu_bo_move(struct ttm_buffer_object *bo,
  345. bool evict, bool interruptible,
  346. bool no_wait_gpu,
  347. struct ttm_mem_reg *new_mem)
  348. {
  349. struct amdgpu_device *adev;
  350. struct amdgpu_bo *abo;
  351. struct ttm_mem_reg *old_mem = &bo->mem;
  352. int r;
  353. /* Can't move a pinned BO */
  354. abo = container_of(bo, struct amdgpu_bo, tbo);
  355. if (WARN_ON_ONCE(abo->pin_count > 0))
  356. return -EINVAL;
  357. adev = amdgpu_get_adev(bo->bdev);
  358. /* remember the eviction */
  359. if (evict)
  360. atomic64_inc(&adev->num_evictions);
  361. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  362. amdgpu_move_null(bo, new_mem);
  363. return 0;
  364. }
  365. if ((old_mem->mem_type == TTM_PL_TT &&
  366. new_mem->mem_type == TTM_PL_SYSTEM) ||
  367. (old_mem->mem_type == TTM_PL_SYSTEM &&
  368. new_mem->mem_type == TTM_PL_TT)) {
  369. /* bind is enough */
  370. amdgpu_move_null(bo, new_mem);
  371. return 0;
  372. }
  373. if (adev->mman.buffer_funcs == NULL ||
  374. adev->mman.buffer_funcs_ring == NULL ||
  375. !adev->mman.buffer_funcs_ring->ready) {
  376. /* use memcpy */
  377. goto memcpy;
  378. }
  379. if (old_mem->mem_type == TTM_PL_VRAM &&
  380. new_mem->mem_type == TTM_PL_SYSTEM) {
  381. r = amdgpu_move_vram_ram(bo, evict, interruptible,
  382. no_wait_gpu, new_mem);
  383. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  384. new_mem->mem_type == TTM_PL_VRAM) {
  385. r = amdgpu_move_ram_vram(bo, evict, interruptible,
  386. no_wait_gpu, new_mem);
  387. } else {
  388. r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
  389. }
  390. if (r) {
  391. memcpy:
  392. r = ttm_bo_move_memcpy(bo, interruptible, no_wait_gpu, new_mem);
  393. if (r) {
  394. return r;
  395. }
  396. }
  397. /* update statistics */
  398. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
  399. return 0;
  400. }
  401. static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  402. {
  403. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  404. struct amdgpu_device *adev = amdgpu_get_adev(bdev);
  405. mem->bus.addr = NULL;
  406. mem->bus.offset = 0;
  407. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  408. mem->bus.base = 0;
  409. mem->bus.is_iomem = false;
  410. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  411. return -EINVAL;
  412. switch (mem->mem_type) {
  413. case TTM_PL_SYSTEM:
  414. /* system memory */
  415. return 0;
  416. case TTM_PL_TT:
  417. break;
  418. case TTM_PL_VRAM:
  419. mem->bus.offset = mem->start << PAGE_SHIFT;
  420. /* check if it's visible */
  421. if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
  422. return -EINVAL;
  423. mem->bus.base = adev->mc.aper_base;
  424. mem->bus.is_iomem = true;
  425. #ifdef __alpha__
  426. /*
  427. * Alpha: use bus.addr to hold the ioremap() return,
  428. * so we can modify bus.base below.
  429. */
  430. if (mem->placement & TTM_PL_FLAG_WC)
  431. mem->bus.addr =
  432. ioremap_wc(mem->bus.base + mem->bus.offset,
  433. mem->bus.size);
  434. else
  435. mem->bus.addr =
  436. ioremap_nocache(mem->bus.base + mem->bus.offset,
  437. mem->bus.size);
  438. /*
  439. * Alpha: Use just the bus offset plus
  440. * the hose/domain memory base for bus.base.
  441. * It then can be used to build PTEs for VRAM
  442. * access, as done in ttm_bo_vm_fault().
  443. */
  444. mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
  445. adev->ddev->hose->dense_mem_base;
  446. #endif
  447. break;
  448. default:
  449. return -EINVAL;
  450. }
  451. return 0;
  452. }
  453. static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  454. {
  455. }
  456. /*
  457. * TTM backend functions.
  458. */
  459. struct amdgpu_ttm_gup_task_list {
  460. struct list_head list;
  461. struct task_struct *task;
  462. };
  463. struct amdgpu_ttm_tt {
  464. struct ttm_dma_tt ttm;
  465. struct amdgpu_device *adev;
  466. u64 offset;
  467. uint64_t userptr;
  468. struct mm_struct *usermm;
  469. uint32_t userflags;
  470. spinlock_t guptasklock;
  471. struct list_head guptasks;
  472. atomic_t mmu_invalidations;
  473. };
  474. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
  475. {
  476. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  477. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  478. unsigned pinned = 0;
  479. int r;
  480. if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
  481. /* check that we only use anonymous memory
  482. to prevent problems with writeback */
  483. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  484. struct vm_area_struct *vma;
  485. vma = find_vma(gtt->usermm, gtt->userptr);
  486. if (!vma || vma->vm_file || vma->vm_end < end)
  487. return -EPERM;
  488. }
  489. do {
  490. unsigned num_pages = ttm->num_pages - pinned;
  491. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  492. struct page **p = pages + pinned;
  493. struct amdgpu_ttm_gup_task_list guptask;
  494. guptask.task = current;
  495. spin_lock(&gtt->guptasklock);
  496. list_add(&guptask.list, &gtt->guptasks);
  497. spin_unlock(&gtt->guptasklock);
  498. r = get_user_pages(userptr, num_pages, write, 0, p, NULL);
  499. spin_lock(&gtt->guptasklock);
  500. list_del(&guptask.list);
  501. spin_unlock(&gtt->guptasklock);
  502. if (r < 0)
  503. goto release_pages;
  504. pinned += r;
  505. } while (pinned < ttm->num_pages);
  506. return 0;
  507. release_pages:
  508. release_pages(pages, pinned, 0);
  509. return r;
  510. }
  511. /* prepare the sg table with the user pages */
  512. static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  513. {
  514. struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
  515. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  516. unsigned nents;
  517. int r;
  518. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  519. enum dma_data_direction direction = write ?
  520. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  521. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  522. ttm->num_pages << PAGE_SHIFT,
  523. GFP_KERNEL);
  524. if (r)
  525. goto release_sg;
  526. r = -ENOMEM;
  527. nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  528. if (nents != ttm->sg->nents)
  529. goto release_sg;
  530. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  531. gtt->ttm.dma_address, ttm->num_pages);
  532. return 0;
  533. release_sg:
  534. kfree(ttm->sg);
  535. return r;
  536. }
  537. static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  538. {
  539. struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
  540. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  541. struct sg_page_iter sg_iter;
  542. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  543. enum dma_data_direction direction = write ?
  544. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  545. /* double check that we don't free the table twice */
  546. if (!ttm->sg->sgl)
  547. return;
  548. /* free the sg table and pages again */
  549. dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  550. for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
  551. struct page *page = sg_page_iter_page(&sg_iter);
  552. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  553. set_page_dirty(page);
  554. mark_page_accessed(page);
  555. put_page(page);
  556. }
  557. sg_free_table(ttm->sg);
  558. }
  559. static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
  560. struct ttm_mem_reg *bo_mem)
  561. {
  562. struct amdgpu_ttm_tt *gtt = (void*)ttm;
  563. uint32_t flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
  564. int r;
  565. if (gtt->userptr) {
  566. r = amdgpu_ttm_tt_pin_userptr(ttm);
  567. if (r) {
  568. DRM_ERROR("failed to pin userptr\n");
  569. return r;
  570. }
  571. }
  572. gtt->offset = (unsigned long)(bo_mem->start << PAGE_SHIFT);
  573. if (!ttm->num_pages) {
  574. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  575. ttm->num_pages, bo_mem, ttm);
  576. }
  577. if (bo_mem->mem_type == AMDGPU_PL_GDS ||
  578. bo_mem->mem_type == AMDGPU_PL_GWS ||
  579. bo_mem->mem_type == AMDGPU_PL_OA)
  580. return -EINVAL;
  581. r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
  582. ttm->pages, gtt->ttm.dma_address, flags);
  583. if (r) {
  584. DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
  585. ttm->num_pages, (unsigned)gtt->offset);
  586. return r;
  587. }
  588. return 0;
  589. }
  590. static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
  591. {
  592. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  593. /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
  594. if (gtt->adev->gart.ready)
  595. amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
  596. if (gtt->userptr)
  597. amdgpu_ttm_tt_unpin_userptr(ttm);
  598. return 0;
  599. }
  600. static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
  601. {
  602. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  603. ttm_dma_tt_fini(&gtt->ttm);
  604. kfree(gtt);
  605. }
  606. static struct ttm_backend_func amdgpu_backend_func = {
  607. .bind = &amdgpu_ttm_backend_bind,
  608. .unbind = &amdgpu_ttm_backend_unbind,
  609. .destroy = &amdgpu_ttm_backend_destroy,
  610. };
  611. static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
  612. unsigned long size, uint32_t page_flags,
  613. struct page *dummy_read_page)
  614. {
  615. struct amdgpu_device *adev;
  616. struct amdgpu_ttm_tt *gtt;
  617. adev = amdgpu_get_adev(bdev);
  618. gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
  619. if (gtt == NULL) {
  620. return NULL;
  621. }
  622. gtt->ttm.ttm.func = &amdgpu_backend_func;
  623. gtt->adev = adev;
  624. if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
  625. kfree(gtt);
  626. return NULL;
  627. }
  628. return &gtt->ttm.ttm;
  629. }
  630. static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
  631. {
  632. struct amdgpu_device *adev;
  633. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  634. unsigned i;
  635. int r;
  636. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  637. if (ttm->state != tt_unpopulated)
  638. return 0;
  639. if (gtt && gtt->userptr) {
  640. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  641. if (!ttm->sg)
  642. return -ENOMEM;
  643. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  644. ttm->state = tt_unbound;
  645. return 0;
  646. }
  647. if (slave && ttm->sg) {
  648. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  649. gtt->ttm.dma_address, ttm->num_pages);
  650. ttm->state = tt_unbound;
  651. return 0;
  652. }
  653. adev = amdgpu_get_adev(ttm->bdev);
  654. #ifdef CONFIG_SWIOTLB
  655. if (swiotlb_nr_tbl()) {
  656. return ttm_dma_populate(&gtt->ttm, adev->dev);
  657. }
  658. #endif
  659. r = ttm_pool_populate(ttm);
  660. if (r) {
  661. return r;
  662. }
  663. for (i = 0; i < ttm->num_pages; i++) {
  664. gtt->ttm.dma_address[i] = pci_map_page(adev->pdev, ttm->pages[i],
  665. 0, PAGE_SIZE,
  666. PCI_DMA_BIDIRECTIONAL);
  667. if (pci_dma_mapping_error(adev->pdev, gtt->ttm.dma_address[i])) {
  668. while (i--) {
  669. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  670. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  671. gtt->ttm.dma_address[i] = 0;
  672. }
  673. ttm_pool_unpopulate(ttm);
  674. return -EFAULT;
  675. }
  676. }
  677. return 0;
  678. }
  679. static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
  680. {
  681. struct amdgpu_device *adev;
  682. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  683. unsigned i;
  684. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  685. if (gtt && gtt->userptr) {
  686. kfree(ttm->sg);
  687. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  688. return;
  689. }
  690. if (slave)
  691. return;
  692. adev = amdgpu_get_adev(ttm->bdev);
  693. #ifdef CONFIG_SWIOTLB
  694. if (swiotlb_nr_tbl()) {
  695. ttm_dma_unpopulate(&gtt->ttm, adev->dev);
  696. return;
  697. }
  698. #endif
  699. for (i = 0; i < ttm->num_pages; i++) {
  700. if (gtt->ttm.dma_address[i]) {
  701. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  702. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  703. }
  704. }
  705. ttm_pool_unpopulate(ttm);
  706. }
  707. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  708. uint32_t flags)
  709. {
  710. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  711. if (gtt == NULL)
  712. return -EINVAL;
  713. gtt->userptr = addr;
  714. gtt->usermm = current->mm;
  715. gtt->userflags = flags;
  716. spin_lock_init(&gtt->guptasklock);
  717. INIT_LIST_HEAD(&gtt->guptasks);
  718. atomic_set(&gtt->mmu_invalidations, 0);
  719. return 0;
  720. }
  721. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
  722. {
  723. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  724. if (gtt == NULL)
  725. return NULL;
  726. return gtt->usermm;
  727. }
  728. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  729. unsigned long end)
  730. {
  731. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  732. struct amdgpu_ttm_gup_task_list *entry;
  733. unsigned long size;
  734. if (gtt == NULL || !gtt->userptr)
  735. return false;
  736. size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
  737. if (gtt->userptr > end || gtt->userptr + size <= start)
  738. return false;
  739. spin_lock(&gtt->guptasklock);
  740. list_for_each_entry(entry, &gtt->guptasks, list) {
  741. if (entry->task == current) {
  742. spin_unlock(&gtt->guptasklock);
  743. return false;
  744. }
  745. }
  746. spin_unlock(&gtt->guptasklock);
  747. atomic_inc(&gtt->mmu_invalidations);
  748. return true;
  749. }
  750. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  751. int *last_invalidated)
  752. {
  753. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  754. int prev_invalidated = *last_invalidated;
  755. *last_invalidated = atomic_read(&gtt->mmu_invalidations);
  756. return prev_invalidated != *last_invalidated;
  757. }
  758. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
  759. {
  760. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  761. if (gtt == NULL)
  762. return false;
  763. return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  764. }
  765. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  766. struct ttm_mem_reg *mem)
  767. {
  768. uint32_t flags = 0;
  769. if (mem && mem->mem_type != TTM_PL_SYSTEM)
  770. flags |= AMDGPU_PTE_VALID;
  771. if (mem && mem->mem_type == TTM_PL_TT) {
  772. flags |= AMDGPU_PTE_SYSTEM;
  773. if (ttm->caching_state == tt_cached)
  774. flags |= AMDGPU_PTE_SNOOPED;
  775. }
  776. if (adev->asic_type >= CHIP_TONGA)
  777. flags |= AMDGPU_PTE_EXECUTABLE;
  778. flags |= AMDGPU_PTE_READABLE;
  779. if (!amdgpu_ttm_tt_is_readonly(ttm))
  780. flags |= AMDGPU_PTE_WRITEABLE;
  781. return flags;
  782. }
  783. static void amdgpu_ttm_lru_removal(struct ttm_buffer_object *tbo)
  784. {
  785. struct amdgpu_device *adev = amdgpu_get_adev(tbo->bdev);
  786. unsigned i, j;
  787. for (i = 0; i < AMDGPU_TTM_LRU_SIZE; ++i) {
  788. struct amdgpu_mman_lru *lru = &adev->mman.log2_size[i];
  789. for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
  790. if (&tbo->lru == lru->lru[j])
  791. lru->lru[j] = tbo->lru.prev;
  792. if (&tbo->swap == lru->swap_lru)
  793. lru->swap_lru = tbo->swap.prev;
  794. }
  795. }
  796. static struct amdgpu_mman_lru *amdgpu_ttm_lru(struct ttm_buffer_object *tbo)
  797. {
  798. struct amdgpu_device *adev = amdgpu_get_adev(tbo->bdev);
  799. unsigned log2_size = min(ilog2(tbo->num_pages),
  800. AMDGPU_TTM_LRU_SIZE - 1);
  801. return &adev->mman.log2_size[log2_size];
  802. }
  803. static struct list_head *amdgpu_ttm_lru_tail(struct ttm_buffer_object *tbo)
  804. {
  805. struct amdgpu_mman_lru *lru = amdgpu_ttm_lru(tbo);
  806. struct list_head *res = lru->lru[tbo->mem.mem_type];
  807. lru->lru[tbo->mem.mem_type] = &tbo->lru;
  808. while ((++lru)->lru[tbo->mem.mem_type] == res)
  809. lru->lru[tbo->mem.mem_type] = &tbo->lru;
  810. return res;
  811. }
  812. static struct list_head *amdgpu_ttm_swap_lru_tail(struct ttm_buffer_object *tbo)
  813. {
  814. struct amdgpu_mman_lru *lru = amdgpu_ttm_lru(tbo);
  815. struct list_head *res = lru->swap_lru;
  816. lru->swap_lru = &tbo->swap;
  817. while ((++lru)->swap_lru == res)
  818. lru->swap_lru = &tbo->swap;
  819. return res;
  820. }
  821. static struct ttm_bo_driver amdgpu_bo_driver = {
  822. .ttm_tt_create = &amdgpu_ttm_tt_create,
  823. .ttm_tt_populate = &amdgpu_ttm_tt_populate,
  824. .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
  825. .invalidate_caches = &amdgpu_invalidate_caches,
  826. .init_mem_type = &amdgpu_init_mem_type,
  827. .evict_flags = &amdgpu_evict_flags,
  828. .move = &amdgpu_bo_move,
  829. .verify_access = &amdgpu_verify_access,
  830. .move_notify = &amdgpu_bo_move_notify,
  831. .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
  832. .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
  833. .io_mem_free = &amdgpu_ttm_io_mem_free,
  834. .lru_removal = &amdgpu_ttm_lru_removal,
  835. .lru_tail = &amdgpu_ttm_lru_tail,
  836. .swap_lru_tail = &amdgpu_ttm_swap_lru_tail,
  837. };
  838. int amdgpu_ttm_init(struct amdgpu_device *adev)
  839. {
  840. unsigned i, j;
  841. int r;
  842. /* No others user of address space so set it to 0 */
  843. r = ttm_bo_device_init(&adev->mman.bdev,
  844. adev->mman.bo_global_ref.ref.object,
  845. &amdgpu_bo_driver,
  846. adev->ddev->anon_inode->i_mapping,
  847. DRM_FILE_PAGE_OFFSET,
  848. adev->need_dma32);
  849. if (r) {
  850. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  851. return r;
  852. }
  853. for (i = 0; i < AMDGPU_TTM_LRU_SIZE; ++i) {
  854. struct amdgpu_mman_lru *lru = &adev->mman.log2_size[i];
  855. for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
  856. lru->lru[j] = &adev->mman.bdev.man[j].lru;
  857. lru->swap_lru = &adev->mman.bdev.glob->swap_lru;
  858. }
  859. for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
  860. adev->mman.guard.lru[j] = NULL;
  861. adev->mman.guard.swap_lru = NULL;
  862. adev->mman.initialized = true;
  863. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
  864. adev->mc.real_vram_size >> PAGE_SHIFT);
  865. if (r) {
  866. DRM_ERROR("Failed initializing VRAM heap.\n");
  867. return r;
  868. }
  869. /* Change the size here instead of the init above so only lpfn is affected */
  870. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  871. r = amdgpu_bo_create(adev, 256 * 1024, PAGE_SIZE, true,
  872. AMDGPU_GEM_DOMAIN_VRAM,
  873. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  874. NULL, NULL, &adev->stollen_vga_memory);
  875. if (r) {
  876. return r;
  877. }
  878. r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
  879. if (r)
  880. return r;
  881. r = amdgpu_bo_pin(adev->stollen_vga_memory, AMDGPU_GEM_DOMAIN_VRAM, NULL);
  882. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  883. if (r) {
  884. amdgpu_bo_unref(&adev->stollen_vga_memory);
  885. return r;
  886. }
  887. DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
  888. (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
  889. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT,
  890. adev->mc.gtt_size >> PAGE_SHIFT);
  891. if (r) {
  892. DRM_ERROR("Failed initializing GTT heap.\n");
  893. return r;
  894. }
  895. DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
  896. (unsigned)(adev->mc.gtt_size / (1024 * 1024)));
  897. adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
  898. adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
  899. adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
  900. adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
  901. adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
  902. adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
  903. adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
  904. adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
  905. adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
  906. /* GDS Memory */
  907. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
  908. adev->gds.mem.total_size >> PAGE_SHIFT);
  909. if (r) {
  910. DRM_ERROR("Failed initializing GDS heap.\n");
  911. return r;
  912. }
  913. /* GWS */
  914. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
  915. adev->gds.gws.total_size >> PAGE_SHIFT);
  916. if (r) {
  917. DRM_ERROR("Failed initializing gws heap.\n");
  918. return r;
  919. }
  920. /* OA */
  921. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
  922. adev->gds.oa.total_size >> PAGE_SHIFT);
  923. if (r) {
  924. DRM_ERROR("Failed initializing oa heap.\n");
  925. return r;
  926. }
  927. r = amdgpu_ttm_debugfs_init(adev);
  928. if (r) {
  929. DRM_ERROR("Failed to init debugfs\n");
  930. return r;
  931. }
  932. return 0;
  933. }
  934. void amdgpu_ttm_fini(struct amdgpu_device *adev)
  935. {
  936. int r;
  937. if (!adev->mman.initialized)
  938. return;
  939. amdgpu_ttm_debugfs_fini(adev);
  940. if (adev->stollen_vga_memory) {
  941. r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
  942. if (r == 0) {
  943. amdgpu_bo_unpin(adev->stollen_vga_memory);
  944. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  945. }
  946. amdgpu_bo_unref(&adev->stollen_vga_memory);
  947. }
  948. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
  949. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
  950. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
  951. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
  952. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
  953. ttm_bo_device_release(&adev->mman.bdev);
  954. amdgpu_gart_fini(adev);
  955. amdgpu_ttm_global_fini(adev);
  956. adev->mman.initialized = false;
  957. DRM_INFO("amdgpu: ttm finalized\n");
  958. }
  959. /* this should only be called at bootup or when userspace
  960. * isn't running */
  961. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
  962. {
  963. struct ttm_mem_type_manager *man;
  964. if (!adev->mman.initialized)
  965. return;
  966. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  967. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  968. man->size = size >> PAGE_SHIFT;
  969. }
  970. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
  971. {
  972. struct drm_file *file_priv;
  973. struct amdgpu_device *adev;
  974. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  975. return -EINVAL;
  976. file_priv = filp->private_data;
  977. adev = file_priv->minor->dev->dev_private;
  978. if (adev == NULL)
  979. return -EINVAL;
  980. return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
  981. }
  982. int amdgpu_copy_buffer(struct amdgpu_ring *ring,
  983. uint64_t src_offset,
  984. uint64_t dst_offset,
  985. uint32_t byte_count,
  986. struct reservation_object *resv,
  987. struct fence **fence, bool direct_submit)
  988. {
  989. struct amdgpu_device *adev = ring->adev;
  990. struct amdgpu_job *job;
  991. uint32_t max_bytes;
  992. unsigned num_loops, num_dw;
  993. unsigned i;
  994. int r;
  995. max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
  996. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  997. num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
  998. /* for IB padding */
  999. while (num_dw & 0x7)
  1000. num_dw++;
  1001. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1002. if (r)
  1003. return r;
  1004. if (resv) {
  1005. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1006. AMDGPU_FENCE_OWNER_UNDEFINED);
  1007. if (r) {
  1008. DRM_ERROR("sync failed (%d).\n", r);
  1009. goto error_free;
  1010. }
  1011. }
  1012. for (i = 0; i < num_loops; i++) {
  1013. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1014. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
  1015. dst_offset, cur_size_in_bytes);
  1016. src_offset += cur_size_in_bytes;
  1017. dst_offset += cur_size_in_bytes;
  1018. byte_count -= cur_size_in_bytes;
  1019. }
  1020. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1021. WARN_ON(job->ibs[0].length_dw > num_dw);
  1022. if (direct_submit) {
  1023. r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
  1024. NULL, NULL, fence);
  1025. job->fence = fence_get(*fence);
  1026. if (r)
  1027. DRM_ERROR("Error scheduling IBs (%d)\n", r);
  1028. amdgpu_job_free(job);
  1029. } else {
  1030. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1031. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1032. if (r)
  1033. goto error_free;
  1034. }
  1035. return r;
  1036. error_free:
  1037. amdgpu_job_free(job);
  1038. return r;
  1039. }
  1040. int amdgpu_fill_buffer(struct amdgpu_bo *bo,
  1041. uint32_t src_data,
  1042. struct reservation_object *resv,
  1043. struct fence **fence)
  1044. {
  1045. struct amdgpu_device *adev = bo->adev;
  1046. struct amdgpu_job *job;
  1047. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  1048. uint32_t max_bytes, byte_count;
  1049. uint64_t dst_offset;
  1050. unsigned int num_loops, num_dw;
  1051. unsigned int i;
  1052. int r;
  1053. byte_count = bo->tbo.num_pages << PAGE_SHIFT;
  1054. max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
  1055. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  1056. num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
  1057. /* for IB padding */
  1058. while (num_dw & 0x7)
  1059. num_dw++;
  1060. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1061. if (r)
  1062. return r;
  1063. if (resv) {
  1064. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1065. AMDGPU_FENCE_OWNER_UNDEFINED);
  1066. if (r) {
  1067. DRM_ERROR("sync failed (%d).\n", r);
  1068. goto error_free;
  1069. }
  1070. }
  1071. dst_offset = bo->tbo.mem.start << PAGE_SHIFT;
  1072. for (i = 0; i < num_loops; i++) {
  1073. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1074. amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
  1075. dst_offset, cur_size_in_bytes);
  1076. dst_offset += cur_size_in_bytes;
  1077. byte_count -= cur_size_in_bytes;
  1078. }
  1079. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1080. WARN_ON(job->ibs[0].length_dw > num_dw);
  1081. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1082. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1083. if (r)
  1084. goto error_free;
  1085. return 0;
  1086. error_free:
  1087. amdgpu_job_free(job);
  1088. return r;
  1089. }
  1090. #if defined(CONFIG_DEBUG_FS)
  1091. static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
  1092. {
  1093. struct drm_info_node *node = (struct drm_info_node *)m->private;
  1094. unsigned ttm_pl = *(int *)node->info_ent->data;
  1095. struct drm_device *dev = node->minor->dev;
  1096. struct amdgpu_device *adev = dev->dev_private;
  1097. struct drm_mm *mm = (struct drm_mm *)adev->mman.bdev.man[ttm_pl].priv;
  1098. int ret;
  1099. struct ttm_bo_global *glob = adev->mman.bdev.glob;
  1100. spin_lock(&glob->lru_lock);
  1101. ret = drm_mm_dump_table(m, mm);
  1102. spin_unlock(&glob->lru_lock);
  1103. if (ttm_pl == TTM_PL_VRAM)
  1104. seq_printf(m, "man size:%llu pages, ram usage:%lluMB, vis usage:%lluMB\n",
  1105. adev->mman.bdev.man[ttm_pl].size,
  1106. (u64)atomic64_read(&adev->vram_usage) >> 20,
  1107. (u64)atomic64_read(&adev->vram_vis_usage) >> 20);
  1108. return ret;
  1109. }
  1110. static int ttm_pl_vram = TTM_PL_VRAM;
  1111. static int ttm_pl_tt = TTM_PL_TT;
  1112. static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
  1113. {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
  1114. {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
  1115. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  1116. #ifdef CONFIG_SWIOTLB
  1117. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  1118. #endif
  1119. };
  1120. static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
  1121. size_t size, loff_t *pos)
  1122. {
  1123. struct amdgpu_device *adev = f->f_inode->i_private;
  1124. ssize_t result = 0;
  1125. int r;
  1126. if (size & 0x3 || *pos & 0x3)
  1127. return -EINVAL;
  1128. while (size) {
  1129. unsigned long flags;
  1130. uint32_t value;
  1131. if (*pos >= adev->mc.mc_vram_size)
  1132. return result;
  1133. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1134. WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1135. WREG32(mmMM_INDEX_HI, *pos >> 31);
  1136. value = RREG32(mmMM_DATA);
  1137. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1138. r = put_user(value, (uint32_t *)buf);
  1139. if (r)
  1140. return r;
  1141. result += 4;
  1142. buf += 4;
  1143. *pos += 4;
  1144. size -= 4;
  1145. }
  1146. return result;
  1147. }
  1148. static const struct file_operations amdgpu_ttm_vram_fops = {
  1149. .owner = THIS_MODULE,
  1150. .read = amdgpu_ttm_vram_read,
  1151. .llseek = default_llseek
  1152. };
  1153. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1154. static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
  1155. size_t size, loff_t *pos)
  1156. {
  1157. struct amdgpu_device *adev = f->f_inode->i_private;
  1158. ssize_t result = 0;
  1159. int r;
  1160. while (size) {
  1161. loff_t p = *pos / PAGE_SIZE;
  1162. unsigned off = *pos & ~PAGE_MASK;
  1163. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  1164. struct page *page;
  1165. void *ptr;
  1166. if (p >= adev->gart.num_cpu_pages)
  1167. return result;
  1168. page = adev->gart.pages[p];
  1169. if (page) {
  1170. ptr = kmap(page);
  1171. ptr += off;
  1172. r = copy_to_user(buf, ptr, cur_size);
  1173. kunmap(adev->gart.pages[p]);
  1174. } else
  1175. r = clear_user(buf, cur_size);
  1176. if (r)
  1177. return -EFAULT;
  1178. result += cur_size;
  1179. buf += cur_size;
  1180. *pos += cur_size;
  1181. size -= cur_size;
  1182. }
  1183. return result;
  1184. }
  1185. static const struct file_operations amdgpu_ttm_gtt_fops = {
  1186. .owner = THIS_MODULE,
  1187. .read = amdgpu_ttm_gtt_read,
  1188. .llseek = default_llseek
  1189. };
  1190. #endif
  1191. #endif
  1192. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
  1193. {
  1194. #if defined(CONFIG_DEBUG_FS)
  1195. unsigned count;
  1196. struct drm_minor *minor = adev->ddev->primary;
  1197. struct dentry *ent, *root = minor->debugfs_root;
  1198. ent = debugfs_create_file("amdgpu_vram", S_IFREG | S_IRUGO, root,
  1199. adev, &amdgpu_ttm_vram_fops);
  1200. if (IS_ERR(ent))
  1201. return PTR_ERR(ent);
  1202. i_size_write(ent->d_inode, adev->mc.mc_vram_size);
  1203. adev->mman.vram = ent;
  1204. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1205. ent = debugfs_create_file("amdgpu_gtt", S_IFREG | S_IRUGO, root,
  1206. adev, &amdgpu_ttm_gtt_fops);
  1207. if (IS_ERR(ent))
  1208. return PTR_ERR(ent);
  1209. i_size_write(ent->d_inode, adev->mc.gtt_size);
  1210. adev->mman.gtt = ent;
  1211. #endif
  1212. count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
  1213. #ifdef CONFIG_SWIOTLB
  1214. if (!swiotlb_nr_tbl())
  1215. --count;
  1216. #endif
  1217. return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
  1218. #else
  1219. return 0;
  1220. #endif
  1221. }
  1222. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
  1223. {
  1224. #if defined(CONFIG_DEBUG_FS)
  1225. debugfs_remove(adev->mman.vram);
  1226. adev->mman.vram = NULL;
  1227. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1228. debugfs_remove(adev->mman.gtt);
  1229. adev->mman.gtt = NULL;
  1230. #endif
  1231. #endif
  1232. }
  1233. u64 amdgpu_ttm_get_gtt_mem_size(struct amdgpu_device *adev)
  1234. {
  1235. return ttm_get_kernel_zone_memory_size(adev->mman.mem_global_ref.object);
  1236. }