soc15.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/slab.h>
  25. #include <linux/module.h>
  26. #include <drm/drmP.h>
  27. #include "amdgpu.h"
  28. #include "amdgpu_atombios.h"
  29. #include "amdgpu_ih.h"
  30. #include "amdgpu_uvd.h"
  31. #include "amdgpu_vce.h"
  32. #include "amdgpu_ucode.h"
  33. #include "amdgpu_psp.h"
  34. #include "atom.h"
  35. #include "amd_pcie.h"
  36. #include "uvd/uvd_7_0_offset.h"
  37. #include "gc/gc_9_0_offset.h"
  38. #include "gc/gc_9_0_sh_mask.h"
  39. #include "sdma0/sdma0_4_0_offset.h"
  40. #include "sdma1/sdma1_4_0_offset.h"
  41. #include "hdp/hdp_4_0_offset.h"
  42. #include "hdp/hdp_4_0_sh_mask.h"
  43. #include "smuio/smuio_9_0_offset.h"
  44. #include "smuio/smuio_9_0_sh_mask.h"
  45. #include "soc15.h"
  46. #include "soc15_common.h"
  47. #include "gfx_v9_0.h"
  48. #include "gmc_v9_0.h"
  49. #include "gfxhub_v1_0.h"
  50. #include "mmhub_v1_0.h"
  51. #include "df_v1_7.h"
  52. #include "df_v3_6.h"
  53. #include "vega10_ih.h"
  54. #include "sdma_v4_0.h"
  55. #include "uvd_v7_0.h"
  56. #include "vce_v4_0.h"
  57. #include "vcn_v1_0.h"
  58. #include "dce_virtual.h"
  59. #include "mxgpu_ai.h"
  60. #define mmMP0_MISC_CGTT_CTRL0 0x01b9
  61. #define mmMP0_MISC_CGTT_CTRL0_BASE_IDX 0
  62. #define mmMP0_MISC_LIGHT_SLEEP_CTRL 0x01ba
  63. #define mmMP0_MISC_LIGHT_SLEEP_CTRL_BASE_IDX 0
  64. /*
  65. * Indirect registers accessor
  66. */
  67. static u32 soc15_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  68. {
  69. unsigned long flags, address, data;
  70. u32 r;
  71. address = adev->nbio_funcs->get_pcie_index_offset(adev);
  72. data = adev->nbio_funcs->get_pcie_data_offset(adev);
  73. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  74. WREG32(address, reg);
  75. (void)RREG32(address);
  76. r = RREG32(data);
  77. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  78. return r;
  79. }
  80. static void soc15_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  81. {
  82. unsigned long flags, address, data;
  83. address = adev->nbio_funcs->get_pcie_index_offset(adev);
  84. data = adev->nbio_funcs->get_pcie_data_offset(adev);
  85. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  86. WREG32(address, reg);
  87. (void)RREG32(address);
  88. WREG32(data, v);
  89. (void)RREG32(data);
  90. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  91. }
  92. static u32 soc15_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  93. {
  94. unsigned long flags, address, data;
  95. u32 r;
  96. address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
  97. data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
  98. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  99. WREG32(address, ((reg) & 0x1ff));
  100. r = RREG32(data);
  101. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  102. return r;
  103. }
  104. static void soc15_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  105. {
  106. unsigned long flags, address, data;
  107. address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
  108. data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
  109. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  110. WREG32(address, ((reg) & 0x1ff));
  111. WREG32(data, (v));
  112. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  113. }
  114. static u32 soc15_didt_rreg(struct amdgpu_device *adev, u32 reg)
  115. {
  116. unsigned long flags, address, data;
  117. u32 r;
  118. address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
  119. data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
  120. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  121. WREG32(address, (reg));
  122. r = RREG32(data);
  123. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  124. return r;
  125. }
  126. static void soc15_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  127. {
  128. unsigned long flags, address, data;
  129. address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
  130. data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
  131. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  132. WREG32(address, (reg));
  133. WREG32(data, (v));
  134. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  135. }
  136. static u32 soc15_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
  137. {
  138. unsigned long flags;
  139. u32 r;
  140. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  141. WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, (reg));
  142. r = RREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA);
  143. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  144. return r;
  145. }
  146. static void soc15_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  147. {
  148. unsigned long flags;
  149. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  150. WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, (reg));
  151. WREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA, (v));
  152. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  153. }
  154. static u32 soc15_se_cac_rreg(struct amdgpu_device *adev, u32 reg)
  155. {
  156. unsigned long flags;
  157. u32 r;
  158. spin_lock_irqsave(&adev->se_cac_idx_lock, flags);
  159. WREG32_SOC15(GC, 0, mmSE_CAC_IND_INDEX, (reg));
  160. r = RREG32_SOC15(GC, 0, mmSE_CAC_IND_DATA);
  161. spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags);
  162. return r;
  163. }
  164. static void soc15_se_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  165. {
  166. unsigned long flags;
  167. spin_lock_irqsave(&adev->se_cac_idx_lock, flags);
  168. WREG32_SOC15(GC, 0, mmSE_CAC_IND_INDEX, (reg));
  169. WREG32_SOC15(GC, 0, mmSE_CAC_IND_DATA, (v));
  170. spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags);
  171. }
  172. static u32 soc15_get_config_memsize(struct amdgpu_device *adev)
  173. {
  174. return adev->nbio_funcs->get_memsize(adev);
  175. }
  176. static u32 soc15_get_xclk(struct amdgpu_device *adev)
  177. {
  178. return adev->clock.spll.reference_freq;
  179. }
  180. void soc15_grbm_select(struct amdgpu_device *adev,
  181. u32 me, u32 pipe, u32 queue, u32 vmid)
  182. {
  183. u32 grbm_gfx_cntl = 0;
  184. grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe);
  185. grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me);
  186. grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid);
  187. grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue);
  188. WREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_GFX_CNTL), grbm_gfx_cntl);
  189. }
  190. static void soc15_vga_set_state(struct amdgpu_device *adev, bool state)
  191. {
  192. /* todo */
  193. }
  194. static bool soc15_read_disabled_bios(struct amdgpu_device *adev)
  195. {
  196. /* todo */
  197. return false;
  198. }
  199. static bool soc15_read_bios_from_rom(struct amdgpu_device *adev,
  200. u8 *bios, u32 length_bytes)
  201. {
  202. u32 *dw_ptr;
  203. u32 i, length_dw;
  204. if (bios == NULL)
  205. return false;
  206. if (length_bytes == 0)
  207. return false;
  208. /* APU vbios image is part of sbios image */
  209. if (adev->flags & AMD_IS_APU)
  210. return false;
  211. dw_ptr = (u32 *)bios;
  212. length_dw = ALIGN(length_bytes, 4) / 4;
  213. /* set rom index to 0 */
  214. WREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_INDEX), 0);
  215. /* read out the rom data */
  216. for (i = 0; i < length_dw; i++)
  217. dw_ptr[i] = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_DATA));
  218. return true;
  219. }
  220. struct soc15_allowed_register_entry {
  221. uint32_t hwip;
  222. uint32_t inst;
  223. uint32_t seg;
  224. uint32_t reg_offset;
  225. bool grbm_indexed;
  226. };
  227. static struct soc15_allowed_register_entry soc15_allowed_read_registers[] = {
  228. { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS)},
  229. { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS2)},
  230. { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE0)},
  231. { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE1)},
  232. { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE2)},
  233. { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE3)},
  234. { SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_STATUS_REG)},
  235. { SOC15_REG_ENTRY(SDMA1, 0, mmSDMA1_STATUS_REG)},
  236. { SOC15_REG_ENTRY(GC, 0, mmCP_STAT)},
  237. { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT1)},
  238. { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT2)},
  239. { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT3)},
  240. { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_BUSY_STAT)},
  241. { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STALLED_STAT1)},
  242. { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STATUS)},
  243. { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STALLED_STAT1)},
  244. { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STATUS)},
  245. { SOC15_REG_ENTRY(GC, 0, mmGB_ADDR_CONFIG)},
  246. { SOC15_REG_ENTRY(GC, 0, mmDB_DEBUG2)},
  247. };
  248. static uint32_t soc15_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
  249. u32 sh_num, u32 reg_offset)
  250. {
  251. uint32_t val;
  252. mutex_lock(&adev->grbm_idx_mutex);
  253. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  254. amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
  255. val = RREG32(reg_offset);
  256. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  257. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  258. mutex_unlock(&adev->grbm_idx_mutex);
  259. return val;
  260. }
  261. static uint32_t soc15_get_register_value(struct amdgpu_device *adev,
  262. bool indexed, u32 se_num,
  263. u32 sh_num, u32 reg_offset)
  264. {
  265. if (indexed) {
  266. return soc15_read_indexed_register(adev, se_num, sh_num, reg_offset);
  267. } else {
  268. if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG))
  269. return adev->gfx.config.gb_addr_config;
  270. else if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2))
  271. return adev->gfx.config.db_debug2;
  272. return RREG32(reg_offset);
  273. }
  274. }
  275. static int soc15_read_register(struct amdgpu_device *adev, u32 se_num,
  276. u32 sh_num, u32 reg_offset, u32 *value)
  277. {
  278. uint32_t i;
  279. struct soc15_allowed_register_entry *en;
  280. *value = 0;
  281. for (i = 0; i < ARRAY_SIZE(soc15_allowed_read_registers); i++) {
  282. en = &soc15_allowed_read_registers[i];
  283. if (reg_offset != (adev->reg_offset[en->hwip][en->inst][en->seg]
  284. + en->reg_offset))
  285. continue;
  286. *value = soc15_get_register_value(adev,
  287. soc15_allowed_read_registers[i].grbm_indexed,
  288. se_num, sh_num, reg_offset);
  289. return 0;
  290. }
  291. return -EINVAL;
  292. }
  293. /**
  294. * soc15_program_register_sequence - program an array of registers.
  295. *
  296. * @adev: amdgpu_device pointer
  297. * @regs: pointer to the register array
  298. * @array_size: size of the register array
  299. *
  300. * Programs an array or registers with and and or masks.
  301. * This is a helper for setting golden registers.
  302. */
  303. void soc15_program_register_sequence(struct amdgpu_device *adev,
  304. const struct soc15_reg_golden *regs,
  305. const u32 array_size)
  306. {
  307. const struct soc15_reg_golden *entry;
  308. u32 tmp, reg;
  309. int i;
  310. for (i = 0; i < array_size; ++i) {
  311. entry = &regs[i];
  312. reg = adev->reg_offset[entry->hwip][entry->instance][entry->segment] + entry->reg;
  313. if (entry->and_mask == 0xffffffff) {
  314. tmp = entry->or_mask;
  315. } else {
  316. tmp = RREG32(reg);
  317. tmp &= ~(entry->and_mask);
  318. tmp |= entry->or_mask;
  319. }
  320. WREG32(reg, tmp);
  321. }
  322. }
  323. static int soc15_asic_reset(struct amdgpu_device *adev)
  324. {
  325. u32 i;
  326. amdgpu_atombios_scratch_regs_engine_hung(adev, true);
  327. dev_info(adev->dev, "GPU reset\n");
  328. /* disable BM */
  329. pci_clear_master(adev->pdev);
  330. pci_save_state(adev->pdev);
  331. psp_gpu_reset(adev);
  332. pci_restore_state(adev->pdev);
  333. /* wait for asic to come out of reset */
  334. for (i = 0; i < adev->usec_timeout; i++) {
  335. u32 memsize = adev->nbio_funcs->get_memsize(adev);
  336. if (memsize != 0xffffffff)
  337. break;
  338. udelay(1);
  339. }
  340. amdgpu_atombios_scratch_regs_engine_hung(adev, false);
  341. return 0;
  342. }
  343. /*static int soc15_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  344. u32 cntl_reg, u32 status_reg)
  345. {
  346. return 0;
  347. }*/
  348. static int soc15_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  349. {
  350. /*int r;
  351. r = soc15_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  352. if (r)
  353. return r;
  354. r = soc15_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  355. */
  356. return 0;
  357. }
  358. static int soc15_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  359. {
  360. /* todo */
  361. return 0;
  362. }
  363. static void soc15_pcie_gen3_enable(struct amdgpu_device *adev)
  364. {
  365. if (pci_is_root_bus(adev->pdev->bus))
  366. return;
  367. if (amdgpu_pcie_gen2 == 0)
  368. return;
  369. if (adev->flags & AMD_IS_APU)
  370. return;
  371. if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  372. CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
  373. return;
  374. /* todo */
  375. }
  376. static void soc15_program_aspm(struct amdgpu_device *adev)
  377. {
  378. if (amdgpu_aspm == 0)
  379. return;
  380. /* todo */
  381. }
  382. static void soc15_enable_doorbell_aperture(struct amdgpu_device *adev,
  383. bool enable)
  384. {
  385. adev->nbio_funcs->enable_doorbell_aperture(adev, enable);
  386. adev->nbio_funcs->enable_doorbell_selfring_aperture(adev, enable);
  387. }
  388. static const struct amdgpu_ip_block_version vega10_common_ip_block =
  389. {
  390. .type = AMD_IP_BLOCK_TYPE_COMMON,
  391. .major = 2,
  392. .minor = 0,
  393. .rev = 0,
  394. .funcs = &soc15_common_ip_funcs,
  395. };
  396. int soc15_set_ip_blocks(struct amdgpu_device *adev)
  397. {
  398. /* Set IP register base before any HW register access */
  399. switch (adev->asic_type) {
  400. case CHIP_VEGA10:
  401. case CHIP_VEGA12:
  402. case CHIP_RAVEN:
  403. vega10_reg_base_init(adev);
  404. break;
  405. case CHIP_VEGA20:
  406. vega20_reg_base_init(adev);
  407. break;
  408. default:
  409. return -EINVAL;
  410. }
  411. if (adev->flags & AMD_IS_APU)
  412. adev->nbio_funcs = &nbio_v7_0_funcs;
  413. else if (adev->asic_type == CHIP_VEGA20)
  414. adev->nbio_funcs = &nbio_v7_0_funcs;
  415. else
  416. adev->nbio_funcs = &nbio_v6_1_funcs;
  417. if (adev->asic_type == CHIP_VEGA20)
  418. adev->df_funcs = &df_v3_6_funcs;
  419. else
  420. adev->df_funcs = &df_v1_7_funcs;
  421. adev->nbio_funcs->detect_hw_virt(adev);
  422. if (amdgpu_sriov_vf(adev))
  423. adev->virt.ops = &xgpu_ai_virt_ops;
  424. switch (adev->asic_type) {
  425. case CHIP_VEGA10:
  426. case CHIP_VEGA12:
  427. case CHIP_VEGA20:
  428. amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
  429. amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
  430. amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
  431. if (adev->asic_type != CHIP_VEGA20) {
  432. amdgpu_device_ip_block_add(adev, &psp_v3_1_ip_block);
  433. if (!amdgpu_sriov_vf(adev))
  434. amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
  435. }
  436. if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
  437. amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
  438. #if defined(CONFIG_DRM_AMD_DC)
  439. else if (amdgpu_device_has_dc_support(adev))
  440. amdgpu_device_ip_block_add(adev, &dm_ip_block);
  441. #else
  442. # warning "Enable CONFIG_DRM_AMD_DC for display support on SOC15."
  443. #endif
  444. amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
  445. amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
  446. amdgpu_device_ip_block_add(adev, &uvd_v7_0_ip_block);
  447. amdgpu_device_ip_block_add(adev, &vce_v4_0_ip_block);
  448. break;
  449. case CHIP_RAVEN:
  450. amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
  451. amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
  452. amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
  453. amdgpu_device_ip_block_add(adev, &psp_v10_0_ip_block);
  454. amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
  455. if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
  456. amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
  457. #if defined(CONFIG_DRM_AMD_DC)
  458. else if (amdgpu_device_has_dc_support(adev))
  459. amdgpu_device_ip_block_add(adev, &dm_ip_block);
  460. #else
  461. # warning "Enable CONFIG_DRM_AMD_DC for display support on SOC15."
  462. #endif
  463. amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
  464. amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
  465. amdgpu_device_ip_block_add(adev, &vcn_v1_0_ip_block);
  466. break;
  467. default:
  468. return -EINVAL;
  469. }
  470. return 0;
  471. }
  472. static uint32_t soc15_get_rev_id(struct amdgpu_device *adev)
  473. {
  474. return adev->nbio_funcs->get_rev_id(adev);
  475. }
  476. static void soc15_flush_hdp(struct amdgpu_device *adev, struct amdgpu_ring *ring)
  477. {
  478. adev->nbio_funcs->hdp_flush(adev, ring);
  479. }
  480. static void soc15_invalidate_hdp(struct amdgpu_device *adev,
  481. struct amdgpu_ring *ring)
  482. {
  483. if (!ring || !ring->funcs->emit_wreg)
  484. WREG32_SOC15_NO_KIQ(NBIO, 0, mmHDP_READ_CACHE_INVALIDATE, 1);
  485. else
  486. amdgpu_ring_emit_wreg(ring, SOC15_REG_OFFSET(
  487. HDP, 0, mmHDP_READ_CACHE_INVALIDATE), 1);
  488. }
  489. static bool soc15_need_full_reset(struct amdgpu_device *adev)
  490. {
  491. /* change this when we implement soft reset */
  492. return true;
  493. }
  494. static const struct amdgpu_asic_funcs soc15_asic_funcs =
  495. {
  496. .read_disabled_bios = &soc15_read_disabled_bios,
  497. .read_bios_from_rom = &soc15_read_bios_from_rom,
  498. .read_register = &soc15_read_register,
  499. .reset = &soc15_asic_reset,
  500. .set_vga_state = &soc15_vga_set_state,
  501. .get_xclk = &soc15_get_xclk,
  502. .set_uvd_clocks = &soc15_set_uvd_clocks,
  503. .set_vce_clocks = &soc15_set_vce_clocks,
  504. .get_config_memsize = &soc15_get_config_memsize,
  505. .flush_hdp = &soc15_flush_hdp,
  506. .invalidate_hdp = &soc15_invalidate_hdp,
  507. .need_full_reset = &soc15_need_full_reset,
  508. };
  509. static int soc15_common_early_init(void *handle)
  510. {
  511. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  512. adev->smc_rreg = NULL;
  513. adev->smc_wreg = NULL;
  514. adev->pcie_rreg = &soc15_pcie_rreg;
  515. adev->pcie_wreg = &soc15_pcie_wreg;
  516. adev->uvd_ctx_rreg = &soc15_uvd_ctx_rreg;
  517. adev->uvd_ctx_wreg = &soc15_uvd_ctx_wreg;
  518. adev->didt_rreg = &soc15_didt_rreg;
  519. adev->didt_wreg = &soc15_didt_wreg;
  520. adev->gc_cac_rreg = &soc15_gc_cac_rreg;
  521. adev->gc_cac_wreg = &soc15_gc_cac_wreg;
  522. adev->se_cac_rreg = &soc15_se_cac_rreg;
  523. adev->se_cac_wreg = &soc15_se_cac_wreg;
  524. adev->asic_funcs = &soc15_asic_funcs;
  525. adev->rev_id = soc15_get_rev_id(adev);
  526. adev->external_rev_id = 0xFF;
  527. switch (adev->asic_type) {
  528. case CHIP_VEGA10:
  529. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  530. AMD_CG_SUPPORT_GFX_MGLS |
  531. AMD_CG_SUPPORT_GFX_RLC_LS |
  532. AMD_CG_SUPPORT_GFX_CP_LS |
  533. AMD_CG_SUPPORT_GFX_3D_CGCG |
  534. AMD_CG_SUPPORT_GFX_3D_CGLS |
  535. AMD_CG_SUPPORT_GFX_CGCG |
  536. AMD_CG_SUPPORT_GFX_CGLS |
  537. AMD_CG_SUPPORT_BIF_MGCG |
  538. AMD_CG_SUPPORT_BIF_LS |
  539. AMD_CG_SUPPORT_HDP_LS |
  540. AMD_CG_SUPPORT_DRM_MGCG |
  541. AMD_CG_SUPPORT_DRM_LS |
  542. AMD_CG_SUPPORT_ROM_MGCG |
  543. AMD_CG_SUPPORT_DF_MGCG |
  544. AMD_CG_SUPPORT_SDMA_MGCG |
  545. AMD_CG_SUPPORT_SDMA_LS |
  546. AMD_CG_SUPPORT_MC_MGCG |
  547. AMD_CG_SUPPORT_MC_LS;
  548. adev->pg_flags = 0;
  549. adev->external_rev_id = 0x1;
  550. break;
  551. case CHIP_VEGA12:
  552. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  553. AMD_CG_SUPPORT_GFX_MGLS |
  554. AMD_CG_SUPPORT_GFX_CGCG |
  555. AMD_CG_SUPPORT_GFX_CGLS |
  556. AMD_CG_SUPPORT_GFX_3D_CGCG |
  557. AMD_CG_SUPPORT_GFX_3D_CGLS |
  558. AMD_CG_SUPPORT_GFX_CP_LS |
  559. AMD_CG_SUPPORT_MC_LS |
  560. AMD_CG_SUPPORT_MC_MGCG |
  561. AMD_CG_SUPPORT_SDMA_MGCG |
  562. AMD_CG_SUPPORT_SDMA_LS |
  563. AMD_CG_SUPPORT_BIF_MGCG |
  564. AMD_CG_SUPPORT_BIF_LS |
  565. AMD_CG_SUPPORT_HDP_MGCG |
  566. AMD_CG_SUPPORT_HDP_LS |
  567. AMD_CG_SUPPORT_ROM_MGCG |
  568. AMD_CG_SUPPORT_VCE_MGCG |
  569. AMD_CG_SUPPORT_UVD_MGCG;
  570. adev->pg_flags = 0;
  571. adev->external_rev_id = adev->rev_id + 0x14;
  572. break;
  573. case CHIP_VEGA20:
  574. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  575. AMD_CG_SUPPORT_GFX_MGLS |
  576. AMD_CG_SUPPORT_GFX_CGCG |
  577. AMD_CG_SUPPORT_GFX_CGLS |
  578. AMD_CG_SUPPORT_GFX_3D_CGCG |
  579. AMD_CG_SUPPORT_GFX_3D_CGLS |
  580. AMD_CG_SUPPORT_GFX_CP_LS |
  581. AMD_CG_SUPPORT_MC_LS |
  582. AMD_CG_SUPPORT_MC_MGCG |
  583. AMD_CG_SUPPORT_SDMA_MGCG |
  584. AMD_CG_SUPPORT_SDMA_LS |
  585. AMD_CG_SUPPORT_BIF_MGCG |
  586. AMD_CG_SUPPORT_BIF_LS |
  587. AMD_CG_SUPPORT_HDP_MGCG |
  588. AMD_CG_SUPPORT_ROM_MGCG |
  589. AMD_CG_SUPPORT_VCE_MGCG |
  590. AMD_CG_SUPPORT_UVD_MGCG;
  591. adev->pg_flags = 0;
  592. adev->external_rev_id = adev->rev_id + 0x28;
  593. break;
  594. case CHIP_RAVEN:
  595. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  596. AMD_CG_SUPPORT_GFX_MGLS |
  597. AMD_CG_SUPPORT_GFX_RLC_LS |
  598. AMD_CG_SUPPORT_GFX_CP_LS |
  599. AMD_CG_SUPPORT_GFX_3D_CGCG |
  600. AMD_CG_SUPPORT_GFX_3D_CGLS |
  601. AMD_CG_SUPPORT_GFX_CGCG |
  602. AMD_CG_SUPPORT_GFX_CGLS |
  603. AMD_CG_SUPPORT_BIF_MGCG |
  604. AMD_CG_SUPPORT_BIF_LS |
  605. AMD_CG_SUPPORT_HDP_MGCG |
  606. AMD_CG_SUPPORT_HDP_LS |
  607. AMD_CG_SUPPORT_DRM_MGCG |
  608. AMD_CG_SUPPORT_DRM_LS |
  609. AMD_CG_SUPPORT_ROM_MGCG |
  610. AMD_CG_SUPPORT_MC_MGCG |
  611. AMD_CG_SUPPORT_MC_LS |
  612. AMD_CG_SUPPORT_SDMA_MGCG |
  613. AMD_CG_SUPPORT_SDMA_LS |
  614. AMD_CG_SUPPORT_VCN_MGCG;
  615. adev->pg_flags = AMD_PG_SUPPORT_SDMA | AMD_PG_SUPPORT_VCN;
  616. if (adev->powerplay.pp_feature & PP_GFXOFF_MASK)
  617. adev->pg_flags |= AMD_PG_SUPPORT_GFX_PG |
  618. AMD_PG_SUPPORT_CP |
  619. AMD_PG_SUPPORT_RLC_SMU_HS;
  620. adev->external_rev_id = 0x1;
  621. break;
  622. default:
  623. /* FIXME: not supported yet */
  624. return -EINVAL;
  625. }
  626. if (amdgpu_sriov_vf(adev)) {
  627. amdgpu_virt_init_setting(adev);
  628. xgpu_ai_mailbox_set_irq_funcs(adev);
  629. }
  630. return 0;
  631. }
  632. static int soc15_common_late_init(void *handle)
  633. {
  634. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  635. if (amdgpu_sriov_vf(adev))
  636. xgpu_ai_mailbox_get_irq(adev);
  637. return 0;
  638. }
  639. static int soc15_common_sw_init(void *handle)
  640. {
  641. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  642. if (amdgpu_sriov_vf(adev))
  643. xgpu_ai_mailbox_add_irq_id(adev);
  644. return 0;
  645. }
  646. static int soc15_common_sw_fini(void *handle)
  647. {
  648. return 0;
  649. }
  650. static int soc15_common_hw_init(void *handle)
  651. {
  652. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  653. /* enable pcie gen2/3 link */
  654. soc15_pcie_gen3_enable(adev);
  655. /* enable aspm */
  656. soc15_program_aspm(adev);
  657. /* setup nbio registers */
  658. adev->nbio_funcs->init_registers(adev);
  659. /* enable the doorbell aperture */
  660. soc15_enable_doorbell_aperture(adev, true);
  661. return 0;
  662. }
  663. static int soc15_common_hw_fini(void *handle)
  664. {
  665. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  666. /* disable the doorbell aperture */
  667. soc15_enable_doorbell_aperture(adev, false);
  668. if (amdgpu_sriov_vf(adev))
  669. xgpu_ai_mailbox_put_irq(adev);
  670. return 0;
  671. }
  672. static int soc15_common_suspend(void *handle)
  673. {
  674. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  675. return soc15_common_hw_fini(adev);
  676. }
  677. static int soc15_common_resume(void *handle)
  678. {
  679. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  680. return soc15_common_hw_init(adev);
  681. }
  682. static bool soc15_common_is_idle(void *handle)
  683. {
  684. return true;
  685. }
  686. static int soc15_common_wait_for_idle(void *handle)
  687. {
  688. return 0;
  689. }
  690. static int soc15_common_soft_reset(void *handle)
  691. {
  692. return 0;
  693. }
  694. static void soc15_update_hdp_light_sleep(struct amdgpu_device *adev, bool enable)
  695. {
  696. uint32_t def, data;
  697. def = data = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS));
  698. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  699. data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  700. else
  701. data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  702. if (def != data)
  703. WREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS), data);
  704. }
  705. static void soc15_update_drm_clock_gating(struct amdgpu_device *adev, bool enable)
  706. {
  707. uint32_t def, data;
  708. def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
  709. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_MGCG))
  710. data &= ~(0x01000000 |
  711. 0x02000000 |
  712. 0x04000000 |
  713. 0x08000000 |
  714. 0x10000000 |
  715. 0x20000000 |
  716. 0x40000000 |
  717. 0x80000000);
  718. else
  719. data |= (0x01000000 |
  720. 0x02000000 |
  721. 0x04000000 |
  722. 0x08000000 |
  723. 0x10000000 |
  724. 0x20000000 |
  725. 0x40000000 |
  726. 0x80000000);
  727. if (def != data)
  728. WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0), data);
  729. }
  730. static void soc15_update_drm_light_sleep(struct amdgpu_device *adev, bool enable)
  731. {
  732. uint32_t def, data;
  733. def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
  734. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS))
  735. data |= 1;
  736. else
  737. data &= ~1;
  738. if (def != data)
  739. WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL), data);
  740. }
  741. static void soc15_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
  742. bool enable)
  743. {
  744. uint32_t def, data;
  745. def = data = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0));
  746. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
  747. data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  748. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
  749. else
  750. data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  751. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
  752. if (def != data)
  753. WREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0), data);
  754. }
  755. static int soc15_common_set_clockgating_state(void *handle,
  756. enum amd_clockgating_state state)
  757. {
  758. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  759. if (amdgpu_sriov_vf(adev))
  760. return 0;
  761. switch (adev->asic_type) {
  762. case CHIP_VEGA10:
  763. case CHIP_VEGA12:
  764. case CHIP_VEGA20:
  765. adev->nbio_funcs->update_medium_grain_clock_gating(adev,
  766. state == AMD_CG_STATE_GATE ? true : false);
  767. adev->nbio_funcs->update_medium_grain_light_sleep(adev,
  768. state == AMD_CG_STATE_GATE ? true : false);
  769. soc15_update_hdp_light_sleep(adev,
  770. state == AMD_CG_STATE_GATE ? true : false);
  771. soc15_update_drm_clock_gating(adev,
  772. state == AMD_CG_STATE_GATE ? true : false);
  773. soc15_update_drm_light_sleep(adev,
  774. state == AMD_CG_STATE_GATE ? true : false);
  775. soc15_update_rom_medium_grain_clock_gating(adev,
  776. state == AMD_CG_STATE_GATE ? true : false);
  777. adev->df_funcs->update_medium_grain_clock_gating(adev,
  778. state == AMD_CG_STATE_GATE ? true : false);
  779. break;
  780. case CHIP_RAVEN:
  781. adev->nbio_funcs->update_medium_grain_clock_gating(adev,
  782. state == AMD_CG_STATE_GATE ? true : false);
  783. adev->nbio_funcs->update_medium_grain_light_sleep(adev,
  784. state == AMD_CG_STATE_GATE ? true : false);
  785. soc15_update_hdp_light_sleep(adev,
  786. state == AMD_CG_STATE_GATE ? true : false);
  787. soc15_update_drm_clock_gating(adev,
  788. state == AMD_CG_STATE_GATE ? true : false);
  789. soc15_update_drm_light_sleep(adev,
  790. state == AMD_CG_STATE_GATE ? true : false);
  791. soc15_update_rom_medium_grain_clock_gating(adev,
  792. state == AMD_CG_STATE_GATE ? true : false);
  793. break;
  794. default:
  795. break;
  796. }
  797. return 0;
  798. }
  799. static void soc15_common_get_clockgating_state(void *handle, u32 *flags)
  800. {
  801. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  802. int data;
  803. if (amdgpu_sriov_vf(adev))
  804. *flags = 0;
  805. adev->nbio_funcs->get_clockgating_state(adev, flags);
  806. /* AMD_CG_SUPPORT_HDP_LS */
  807. data = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS));
  808. if (data & HDP_MEM_POWER_LS__LS_ENABLE_MASK)
  809. *flags |= AMD_CG_SUPPORT_HDP_LS;
  810. /* AMD_CG_SUPPORT_DRM_MGCG */
  811. data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
  812. if (!(data & 0x01000000))
  813. *flags |= AMD_CG_SUPPORT_DRM_MGCG;
  814. /* AMD_CG_SUPPORT_DRM_LS */
  815. data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
  816. if (data & 0x1)
  817. *flags |= AMD_CG_SUPPORT_DRM_LS;
  818. /* AMD_CG_SUPPORT_ROM_MGCG */
  819. data = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0));
  820. if (!(data & CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK))
  821. *flags |= AMD_CG_SUPPORT_ROM_MGCG;
  822. adev->df_funcs->get_clockgating_state(adev, flags);
  823. }
  824. static int soc15_common_set_powergating_state(void *handle,
  825. enum amd_powergating_state state)
  826. {
  827. /* todo */
  828. return 0;
  829. }
  830. const struct amd_ip_funcs soc15_common_ip_funcs = {
  831. .name = "soc15_common",
  832. .early_init = soc15_common_early_init,
  833. .late_init = soc15_common_late_init,
  834. .sw_init = soc15_common_sw_init,
  835. .sw_fini = soc15_common_sw_fini,
  836. .hw_init = soc15_common_hw_init,
  837. .hw_fini = soc15_common_hw_fini,
  838. .suspend = soc15_common_suspend,
  839. .resume = soc15_common_resume,
  840. .is_idle = soc15_common_is_idle,
  841. .wait_for_idle = soc15_common_wait_for_idle,
  842. .soft_reset = soc15_common_soft_reset,
  843. .set_clockgating_state = soc15_common_set_clockgating_state,
  844. .set_powergating_state = soc15_common_set_powergating_state,
  845. .get_clockgating_state= soc15_common_get_clockgating_state,
  846. };