amdgpu_vm.c 70 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/dma-fence-array.h>
  29. #include <linux/interval_tree_generic.h>
  30. #include <linux/idr.h>
  31. #include <drm/drmP.h>
  32. #include <drm/amdgpu_drm.h>
  33. #include "amdgpu.h"
  34. #include "amdgpu_trace.h"
  35. #include "amdgpu_amdkfd.h"
  36. /*
  37. * GPUVM
  38. * GPUVM is similar to the legacy gart on older asics, however
  39. * rather than there being a single global gart table
  40. * for the entire GPU, there are multiple VM page tables active
  41. * at any given time. The VM page tables can contain a mix
  42. * vram pages and system memory pages and system memory pages
  43. * can be mapped as snooped (cached system pages) or unsnooped
  44. * (uncached system pages).
  45. * Each VM has an ID associated with it and there is a page table
  46. * associated with each VMID. When execting a command buffer,
  47. * the kernel tells the the ring what VMID to use for that command
  48. * buffer. VMIDs are allocated dynamically as commands are submitted.
  49. * The userspace drivers maintain their own address space and the kernel
  50. * sets up their pages tables accordingly when they submit their
  51. * command buffers and a VMID is assigned.
  52. * Cayman/Trinity support up to 8 active VMs at any given time;
  53. * SI supports 16.
  54. */
  55. #define START(node) ((node)->start)
  56. #define LAST(node) ((node)->last)
  57. INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
  58. START, LAST, static, amdgpu_vm_it)
  59. #undef START
  60. #undef LAST
  61. /* Local structure. Encapsulate some VM table update parameters to reduce
  62. * the number of function parameters
  63. */
  64. struct amdgpu_pte_update_params {
  65. /* amdgpu device we do this update for */
  66. struct amdgpu_device *adev;
  67. /* optional amdgpu_vm we do this update for */
  68. struct amdgpu_vm *vm;
  69. /* address where to copy page table entries from */
  70. uint64_t src;
  71. /* indirect buffer to fill with commands */
  72. struct amdgpu_ib *ib;
  73. /* Function which actually does the update */
  74. void (*func)(struct amdgpu_pte_update_params *params,
  75. struct amdgpu_bo *bo, uint64_t pe,
  76. uint64_t addr, unsigned count, uint32_t incr,
  77. uint64_t flags);
  78. /* The next two are used during VM update by CPU
  79. * DMA addresses to use for mapping
  80. * Kernel pointer of PD/PT BO that needs to be updated
  81. */
  82. dma_addr_t *pages_addr;
  83. void *kptr;
  84. };
  85. /* Helper to disable partial resident texture feature from a fence callback */
  86. struct amdgpu_prt_cb {
  87. struct amdgpu_device *adev;
  88. struct dma_fence_cb cb;
  89. };
  90. static void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base,
  91. struct amdgpu_vm *vm,
  92. struct amdgpu_bo *bo)
  93. {
  94. base->vm = vm;
  95. base->bo = bo;
  96. INIT_LIST_HEAD(&base->bo_list);
  97. INIT_LIST_HEAD(&base->vm_status);
  98. if (!bo)
  99. return;
  100. list_add_tail(&base->bo_list, &bo->va);
  101. if (bo->tbo.resv != vm->root.base.bo->tbo.resv)
  102. return;
  103. if (bo->preferred_domains &
  104. amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type))
  105. return;
  106. /*
  107. * we checked all the prerequisites, but it looks like this per vm bo
  108. * is currently evicted. add the bo to the evicted list to make sure it
  109. * is validated on next vm use to avoid fault.
  110. * */
  111. list_move_tail(&base->vm_status, &vm->evicted);
  112. }
  113. /**
  114. * amdgpu_vm_level_shift - return the addr shift for each level
  115. *
  116. * @adev: amdgpu_device pointer
  117. *
  118. * Returns the number of bits the pfn needs to be right shifted for a level.
  119. */
  120. static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
  121. unsigned level)
  122. {
  123. unsigned shift = 0xff;
  124. switch (level) {
  125. case AMDGPU_VM_PDB2:
  126. case AMDGPU_VM_PDB1:
  127. case AMDGPU_VM_PDB0:
  128. shift = 9 * (AMDGPU_VM_PDB0 - level) +
  129. adev->vm_manager.block_size;
  130. break;
  131. case AMDGPU_VM_PTB:
  132. shift = 0;
  133. break;
  134. default:
  135. dev_err(adev->dev, "the level%d isn't supported.\n", level);
  136. }
  137. return shift;
  138. }
  139. /**
  140. * amdgpu_vm_num_entries - return the number of entries in a PD/PT
  141. *
  142. * @adev: amdgpu_device pointer
  143. *
  144. * Calculate the number of entries in a page directory or page table.
  145. */
  146. static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
  147. unsigned level)
  148. {
  149. unsigned shift = amdgpu_vm_level_shift(adev,
  150. adev->vm_manager.root_level);
  151. if (level == adev->vm_manager.root_level)
  152. /* For the root directory */
  153. return round_up(adev->vm_manager.max_pfn, 1 << shift) >> shift;
  154. else if (level != AMDGPU_VM_PTB)
  155. /* Everything in between */
  156. return 512;
  157. else
  158. /* For the page tables on the leaves */
  159. return AMDGPU_VM_PTE_COUNT(adev);
  160. }
  161. /**
  162. * amdgpu_vm_bo_size - returns the size of the BOs in bytes
  163. *
  164. * @adev: amdgpu_device pointer
  165. *
  166. * Calculate the size of the BO for a page directory or page table in bytes.
  167. */
  168. static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
  169. {
  170. return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
  171. }
  172. /**
  173. * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
  174. *
  175. * @vm: vm providing the BOs
  176. * @validated: head of validation list
  177. * @entry: entry to add
  178. *
  179. * Add the page directory to the list of BOs to
  180. * validate for command submission.
  181. */
  182. void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
  183. struct list_head *validated,
  184. struct amdgpu_bo_list_entry *entry)
  185. {
  186. entry->robj = vm->root.base.bo;
  187. entry->priority = 0;
  188. entry->tv.bo = &entry->robj->tbo;
  189. entry->tv.shared = true;
  190. entry->user_pages = NULL;
  191. list_add(&entry->tv.head, validated);
  192. }
  193. /**
  194. * amdgpu_vm_validate_pt_bos - validate the page table BOs
  195. *
  196. * @adev: amdgpu device pointer
  197. * @vm: vm providing the BOs
  198. * @validate: callback to do the validation
  199. * @param: parameter for the validation callback
  200. *
  201. * Validate the page table BOs on command submission if neccessary.
  202. */
  203. int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  204. int (*validate)(void *p, struct amdgpu_bo *bo),
  205. void *param)
  206. {
  207. struct ttm_bo_global *glob = adev->mman.bdev.glob;
  208. struct amdgpu_vm_bo_base *bo_base, *tmp;
  209. int r = 0;
  210. list_for_each_entry_safe(bo_base, tmp, &vm->evicted, vm_status) {
  211. struct amdgpu_bo *bo = bo_base->bo;
  212. if (bo->parent) {
  213. r = validate(param, bo);
  214. if (r)
  215. break;
  216. spin_lock(&glob->lru_lock);
  217. ttm_bo_move_to_lru_tail(&bo->tbo);
  218. if (bo->shadow)
  219. ttm_bo_move_to_lru_tail(&bo->shadow->tbo);
  220. spin_unlock(&glob->lru_lock);
  221. }
  222. if (bo->tbo.type == ttm_bo_type_kernel &&
  223. vm->use_cpu_for_update) {
  224. r = amdgpu_bo_kmap(bo, NULL);
  225. if (r)
  226. break;
  227. }
  228. if (bo->tbo.type != ttm_bo_type_kernel) {
  229. spin_lock(&vm->moved_lock);
  230. list_move(&bo_base->vm_status, &vm->moved);
  231. spin_unlock(&vm->moved_lock);
  232. } else {
  233. list_move(&bo_base->vm_status, &vm->relocated);
  234. }
  235. }
  236. return r;
  237. }
  238. /**
  239. * amdgpu_vm_ready - check VM is ready for updates
  240. *
  241. * @vm: VM to check
  242. *
  243. * Check if all VM PDs/PTs are ready for updates
  244. */
  245. bool amdgpu_vm_ready(struct amdgpu_vm *vm)
  246. {
  247. return list_empty(&vm->evicted);
  248. }
  249. /**
  250. * amdgpu_vm_clear_bo - initially clear the PDs/PTs
  251. *
  252. * @adev: amdgpu_device pointer
  253. * @bo: BO to clear
  254. * @level: level this BO is at
  255. *
  256. * Root PD needs to be reserved when calling this.
  257. */
  258. static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
  259. struct amdgpu_vm *vm, struct amdgpu_bo *bo,
  260. unsigned level, bool pte_support_ats)
  261. {
  262. struct ttm_operation_ctx ctx = { true, false };
  263. struct dma_fence *fence = NULL;
  264. unsigned entries, ats_entries;
  265. struct amdgpu_ring *ring;
  266. struct amdgpu_job *job;
  267. uint64_t addr;
  268. int r;
  269. addr = amdgpu_bo_gpu_offset(bo);
  270. entries = amdgpu_bo_size(bo) / 8;
  271. if (pte_support_ats) {
  272. if (level == adev->vm_manager.root_level) {
  273. ats_entries = amdgpu_vm_level_shift(adev, level);
  274. ats_entries += AMDGPU_GPU_PAGE_SHIFT;
  275. ats_entries = AMDGPU_VA_HOLE_START >> ats_entries;
  276. ats_entries = min(ats_entries, entries);
  277. entries -= ats_entries;
  278. } else {
  279. ats_entries = entries;
  280. entries = 0;
  281. }
  282. } else {
  283. ats_entries = 0;
  284. }
  285. ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
  286. r = reservation_object_reserve_shared(bo->tbo.resv);
  287. if (r)
  288. return r;
  289. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  290. if (r)
  291. goto error;
  292. r = amdgpu_job_alloc_with_ib(adev, 64, &job);
  293. if (r)
  294. goto error;
  295. if (ats_entries) {
  296. uint64_t ats_value;
  297. ats_value = AMDGPU_PTE_DEFAULT_ATC;
  298. if (level != AMDGPU_VM_PTB)
  299. ats_value |= AMDGPU_PDE_PTE;
  300. amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
  301. ats_entries, 0, ats_value);
  302. addr += ats_entries * 8;
  303. }
  304. if (entries)
  305. amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
  306. entries, 0, 0);
  307. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  308. WARN_ON(job->ibs[0].length_dw > 64);
  309. r = amdgpu_sync_resv(adev, &job->sync, bo->tbo.resv,
  310. AMDGPU_FENCE_OWNER_UNDEFINED, false);
  311. if (r)
  312. goto error_free;
  313. r = amdgpu_job_submit(job, ring, &vm->entity,
  314. AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
  315. if (r)
  316. goto error_free;
  317. amdgpu_bo_fence(bo, fence, true);
  318. dma_fence_put(fence);
  319. if (bo->shadow)
  320. return amdgpu_vm_clear_bo(adev, vm, bo->shadow,
  321. level, pte_support_ats);
  322. return 0;
  323. error_free:
  324. amdgpu_job_free(job);
  325. error:
  326. return r;
  327. }
  328. /**
  329. * amdgpu_vm_alloc_levels - allocate the PD/PT levels
  330. *
  331. * @adev: amdgpu_device pointer
  332. * @vm: requested vm
  333. * @saddr: start of the address range
  334. * @eaddr: end of the address range
  335. *
  336. * Make sure the page directories and page tables are allocated
  337. */
  338. static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
  339. struct amdgpu_vm *vm,
  340. struct amdgpu_vm_pt *parent,
  341. uint64_t saddr, uint64_t eaddr,
  342. unsigned level, bool ats)
  343. {
  344. unsigned shift = amdgpu_vm_level_shift(adev, level);
  345. unsigned pt_idx, from, to;
  346. u64 flags;
  347. int r;
  348. if (!parent->entries) {
  349. unsigned num_entries = amdgpu_vm_num_entries(adev, level);
  350. parent->entries = kvmalloc_array(num_entries,
  351. sizeof(struct amdgpu_vm_pt),
  352. GFP_KERNEL | __GFP_ZERO);
  353. if (!parent->entries)
  354. return -ENOMEM;
  355. memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
  356. }
  357. from = saddr >> shift;
  358. to = eaddr >> shift;
  359. if (from >= amdgpu_vm_num_entries(adev, level) ||
  360. to >= amdgpu_vm_num_entries(adev, level))
  361. return -EINVAL;
  362. ++level;
  363. saddr = saddr & ((1 << shift) - 1);
  364. eaddr = eaddr & ((1 << shift) - 1);
  365. flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
  366. if (vm->use_cpu_for_update)
  367. flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  368. else
  369. flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  370. AMDGPU_GEM_CREATE_SHADOW);
  371. /* walk over the address space and allocate the page tables */
  372. for (pt_idx = from; pt_idx <= to; ++pt_idx) {
  373. struct reservation_object *resv = vm->root.base.bo->tbo.resv;
  374. struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
  375. struct amdgpu_bo *pt;
  376. if (!entry->base.bo) {
  377. struct amdgpu_bo_param bp;
  378. memset(&bp, 0, sizeof(bp));
  379. bp.size = amdgpu_vm_bo_size(adev, level);
  380. bp.byte_align = AMDGPU_GPU_PAGE_SIZE;
  381. bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
  382. bp.flags = flags;
  383. bp.type = ttm_bo_type_kernel;
  384. bp.resv = resv;
  385. r = amdgpu_bo_create(adev, &bp, &pt);
  386. if (r)
  387. return r;
  388. r = amdgpu_vm_clear_bo(adev, vm, pt, level, ats);
  389. if (r) {
  390. amdgpu_bo_unref(&pt->shadow);
  391. amdgpu_bo_unref(&pt);
  392. return r;
  393. }
  394. if (vm->use_cpu_for_update) {
  395. r = amdgpu_bo_kmap(pt, NULL);
  396. if (r) {
  397. amdgpu_bo_unref(&pt->shadow);
  398. amdgpu_bo_unref(&pt);
  399. return r;
  400. }
  401. }
  402. /* Keep a reference to the root directory to avoid
  403. * freeing them up in the wrong order.
  404. */
  405. pt->parent = amdgpu_bo_ref(parent->base.bo);
  406. amdgpu_vm_bo_base_init(&entry->base, vm, pt);
  407. list_move(&entry->base.vm_status, &vm->relocated);
  408. }
  409. if (level < AMDGPU_VM_PTB) {
  410. uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
  411. uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
  412. ((1 << shift) - 1);
  413. r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
  414. sub_eaddr, level, ats);
  415. if (r)
  416. return r;
  417. }
  418. }
  419. return 0;
  420. }
  421. /**
  422. * amdgpu_vm_alloc_pts - Allocate page tables.
  423. *
  424. * @adev: amdgpu_device pointer
  425. * @vm: VM to allocate page tables for
  426. * @saddr: Start address which needs to be allocated
  427. * @size: Size from start address we need.
  428. *
  429. * Make sure the page tables are allocated.
  430. */
  431. int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
  432. struct amdgpu_vm *vm,
  433. uint64_t saddr, uint64_t size)
  434. {
  435. uint64_t eaddr;
  436. bool ats = false;
  437. /* validate the parameters */
  438. if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
  439. return -EINVAL;
  440. eaddr = saddr + size - 1;
  441. if (vm->pte_support_ats)
  442. ats = saddr < AMDGPU_VA_HOLE_START;
  443. saddr /= AMDGPU_GPU_PAGE_SIZE;
  444. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  445. if (eaddr >= adev->vm_manager.max_pfn) {
  446. dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
  447. eaddr, adev->vm_manager.max_pfn);
  448. return -EINVAL;
  449. }
  450. return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr,
  451. adev->vm_manager.root_level, ats);
  452. }
  453. /**
  454. * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
  455. *
  456. * @adev: amdgpu_device pointer
  457. */
  458. void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
  459. {
  460. const struct amdgpu_ip_block *ip_block;
  461. bool has_compute_vm_bug;
  462. struct amdgpu_ring *ring;
  463. int i;
  464. has_compute_vm_bug = false;
  465. ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
  466. if (ip_block) {
  467. /* Compute has a VM bug for GFX version < 7.
  468. Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
  469. if (ip_block->version->major <= 7)
  470. has_compute_vm_bug = true;
  471. else if (ip_block->version->major == 8)
  472. if (adev->gfx.mec_fw_version < 673)
  473. has_compute_vm_bug = true;
  474. }
  475. for (i = 0; i < adev->num_rings; i++) {
  476. ring = adev->rings[i];
  477. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
  478. /* only compute rings */
  479. ring->has_compute_vm_bug = has_compute_vm_bug;
  480. else
  481. ring->has_compute_vm_bug = false;
  482. }
  483. }
  484. bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
  485. struct amdgpu_job *job)
  486. {
  487. struct amdgpu_device *adev = ring->adev;
  488. unsigned vmhub = ring->funcs->vmhub;
  489. struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
  490. struct amdgpu_vmid *id;
  491. bool gds_switch_needed;
  492. bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
  493. if (job->vmid == 0)
  494. return false;
  495. id = &id_mgr->ids[job->vmid];
  496. gds_switch_needed = ring->funcs->emit_gds_switch && (
  497. id->gds_base != job->gds_base ||
  498. id->gds_size != job->gds_size ||
  499. id->gws_base != job->gws_base ||
  500. id->gws_size != job->gws_size ||
  501. id->oa_base != job->oa_base ||
  502. id->oa_size != job->oa_size);
  503. if (amdgpu_vmid_had_gpu_reset(adev, id))
  504. return true;
  505. return vm_flush_needed || gds_switch_needed;
  506. }
  507. static bool amdgpu_vm_is_large_bar(struct amdgpu_device *adev)
  508. {
  509. return (adev->gmc.real_vram_size == adev->gmc.visible_vram_size);
  510. }
  511. /**
  512. * amdgpu_vm_flush - hardware flush the vm
  513. *
  514. * @ring: ring to use for flush
  515. * @vmid: vmid number to use
  516. * @pd_addr: address of the page directory
  517. *
  518. * Emit a VM flush when it is necessary.
  519. */
  520. int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
  521. {
  522. struct amdgpu_device *adev = ring->adev;
  523. unsigned vmhub = ring->funcs->vmhub;
  524. struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
  525. struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
  526. bool gds_switch_needed = ring->funcs->emit_gds_switch && (
  527. id->gds_base != job->gds_base ||
  528. id->gds_size != job->gds_size ||
  529. id->gws_base != job->gws_base ||
  530. id->gws_size != job->gws_size ||
  531. id->oa_base != job->oa_base ||
  532. id->oa_size != job->oa_size);
  533. bool vm_flush_needed = job->vm_needs_flush;
  534. bool pasid_mapping_needed = id->pasid != job->pasid ||
  535. !id->pasid_mapping ||
  536. !dma_fence_is_signaled(id->pasid_mapping);
  537. struct dma_fence *fence = NULL;
  538. unsigned patch_offset = 0;
  539. int r;
  540. if (amdgpu_vmid_had_gpu_reset(adev, id)) {
  541. gds_switch_needed = true;
  542. vm_flush_needed = true;
  543. pasid_mapping_needed = true;
  544. }
  545. gds_switch_needed &= !!ring->funcs->emit_gds_switch;
  546. vm_flush_needed &= !!ring->funcs->emit_vm_flush;
  547. pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
  548. ring->funcs->emit_wreg;
  549. if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
  550. return 0;
  551. if (ring->funcs->init_cond_exec)
  552. patch_offset = amdgpu_ring_init_cond_exec(ring);
  553. if (need_pipe_sync)
  554. amdgpu_ring_emit_pipeline_sync(ring);
  555. if (vm_flush_needed) {
  556. trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
  557. amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
  558. }
  559. if (pasid_mapping_needed)
  560. amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
  561. if (vm_flush_needed || pasid_mapping_needed) {
  562. r = amdgpu_fence_emit(ring, &fence, 0);
  563. if (r)
  564. return r;
  565. }
  566. if (vm_flush_needed) {
  567. mutex_lock(&id_mgr->lock);
  568. dma_fence_put(id->last_flush);
  569. id->last_flush = dma_fence_get(fence);
  570. id->current_gpu_reset_count =
  571. atomic_read(&adev->gpu_reset_counter);
  572. mutex_unlock(&id_mgr->lock);
  573. }
  574. if (pasid_mapping_needed) {
  575. id->pasid = job->pasid;
  576. dma_fence_put(id->pasid_mapping);
  577. id->pasid_mapping = dma_fence_get(fence);
  578. }
  579. dma_fence_put(fence);
  580. if (ring->funcs->emit_gds_switch && gds_switch_needed) {
  581. id->gds_base = job->gds_base;
  582. id->gds_size = job->gds_size;
  583. id->gws_base = job->gws_base;
  584. id->gws_size = job->gws_size;
  585. id->oa_base = job->oa_base;
  586. id->oa_size = job->oa_size;
  587. amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
  588. job->gds_size, job->gws_base,
  589. job->gws_size, job->oa_base,
  590. job->oa_size);
  591. }
  592. if (ring->funcs->patch_cond_exec)
  593. amdgpu_ring_patch_cond_exec(ring, patch_offset);
  594. /* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
  595. if (ring->funcs->emit_switch_buffer) {
  596. amdgpu_ring_emit_switch_buffer(ring);
  597. amdgpu_ring_emit_switch_buffer(ring);
  598. }
  599. return 0;
  600. }
  601. /**
  602. * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
  603. *
  604. * @vm: requested vm
  605. * @bo: requested buffer object
  606. *
  607. * Find @bo inside the requested vm.
  608. * Search inside the @bos vm list for the requested vm
  609. * Returns the found bo_va or NULL if none is found
  610. *
  611. * Object has to be reserved!
  612. */
  613. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  614. struct amdgpu_bo *bo)
  615. {
  616. struct amdgpu_bo_va *bo_va;
  617. list_for_each_entry(bo_va, &bo->va, base.bo_list) {
  618. if (bo_va->base.vm == vm) {
  619. return bo_va;
  620. }
  621. }
  622. return NULL;
  623. }
  624. /**
  625. * amdgpu_vm_do_set_ptes - helper to call the right asic function
  626. *
  627. * @params: see amdgpu_pte_update_params definition
  628. * @bo: PD/PT to update
  629. * @pe: addr of the page entry
  630. * @addr: dst addr to write into pe
  631. * @count: number of page entries to update
  632. * @incr: increase next addr by incr bytes
  633. * @flags: hw access flags
  634. *
  635. * Traces the parameters and calls the right asic functions
  636. * to setup the page table using the DMA.
  637. */
  638. static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
  639. struct amdgpu_bo *bo,
  640. uint64_t pe, uint64_t addr,
  641. unsigned count, uint32_t incr,
  642. uint64_t flags)
  643. {
  644. pe += amdgpu_bo_gpu_offset(bo);
  645. trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
  646. if (count < 3) {
  647. amdgpu_vm_write_pte(params->adev, params->ib, pe,
  648. addr | flags, count, incr);
  649. } else {
  650. amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
  651. count, incr, flags);
  652. }
  653. }
  654. /**
  655. * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
  656. *
  657. * @params: see amdgpu_pte_update_params definition
  658. * @bo: PD/PT to update
  659. * @pe: addr of the page entry
  660. * @addr: dst addr to write into pe
  661. * @count: number of page entries to update
  662. * @incr: increase next addr by incr bytes
  663. * @flags: hw access flags
  664. *
  665. * Traces the parameters and calls the DMA function to copy the PTEs.
  666. */
  667. static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
  668. struct amdgpu_bo *bo,
  669. uint64_t pe, uint64_t addr,
  670. unsigned count, uint32_t incr,
  671. uint64_t flags)
  672. {
  673. uint64_t src = (params->src + (addr >> 12) * 8);
  674. pe += amdgpu_bo_gpu_offset(bo);
  675. trace_amdgpu_vm_copy_ptes(pe, src, count);
  676. amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
  677. }
  678. /**
  679. * amdgpu_vm_map_gart - Resolve gart mapping of addr
  680. *
  681. * @pages_addr: optional DMA address to use for lookup
  682. * @addr: the unmapped addr
  683. *
  684. * Look up the physical address of the page that the pte resolves
  685. * to and return the pointer for the page table entry.
  686. */
  687. static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
  688. {
  689. uint64_t result;
  690. /* page table offset */
  691. result = pages_addr[addr >> PAGE_SHIFT];
  692. /* in case cpu page size != gpu page size*/
  693. result |= addr & (~PAGE_MASK);
  694. result &= 0xFFFFFFFFFFFFF000ULL;
  695. return result;
  696. }
  697. /**
  698. * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
  699. *
  700. * @params: see amdgpu_pte_update_params definition
  701. * @bo: PD/PT to update
  702. * @pe: kmap addr of the page entry
  703. * @addr: dst addr to write into pe
  704. * @count: number of page entries to update
  705. * @incr: increase next addr by incr bytes
  706. * @flags: hw access flags
  707. *
  708. * Write count number of PT/PD entries directly.
  709. */
  710. static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
  711. struct amdgpu_bo *bo,
  712. uint64_t pe, uint64_t addr,
  713. unsigned count, uint32_t incr,
  714. uint64_t flags)
  715. {
  716. unsigned int i;
  717. uint64_t value;
  718. pe += (unsigned long)amdgpu_bo_kptr(bo);
  719. trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
  720. for (i = 0; i < count; i++) {
  721. value = params->pages_addr ?
  722. amdgpu_vm_map_gart(params->pages_addr, addr) :
  723. addr;
  724. amdgpu_gmc_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
  725. i, value, flags);
  726. addr += incr;
  727. }
  728. }
  729. static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  730. void *owner)
  731. {
  732. struct amdgpu_sync sync;
  733. int r;
  734. amdgpu_sync_create(&sync);
  735. amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner, false);
  736. r = amdgpu_sync_wait(&sync, true);
  737. amdgpu_sync_free(&sync);
  738. return r;
  739. }
  740. /*
  741. * amdgpu_vm_update_pde - update a single level in the hierarchy
  742. *
  743. * @param: parameters for the update
  744. * @vm: requested vm
  745. * @parent: parent directory
  746. * @entry: entry to update
  747. *
  748. * Makes sure the requested entry in parent is up to date.
  749. */
  750. static void amdgpu_vm_update_pde(struct amdgpu_pte_update_params *params,
  751. struct amdgpu_vm *vm,
  752. struct amdgpu_vm_pt *parent,
  753. struct amdgpu_vm_pt *entry)
  754. {
  755. struct amdgpu_bo *bo = parent->base.bo, *pbo;
  756. uint64_t pde, pt, flags;
  757. unsigned level;
  758. /* Don't update huge pages here */
  759. if (entry->huge)
  760. return;
  761. for (level = 0, pbo = bo->parent; pbo; ++level)
  762. pbo = pbo->parent;
  763. level += params->adev->vm_manager.root_level;
  764. pt = amdgpu_bo_gpu_offset(entry->base.bo);
  765. flags = AMDGPU_PTE_VALID;
  766. amdgpu_gmc_get_vm_pde(params->adev, level, &pt, &flags);
  767. pde = (entry - parent->entries) * 8;
  768. if (bo->shadow)
  769. params->func(params, bo->shadow, pde, pt, 1, 0, flags);
  770. params->func(params, bo, pde, pt, 1, 0, flags);
  771. }
  772. /*
  773. * amdgpu_vm_invalidate_level - mark all PD levels as invalid
  774. *
  775. * @parent: parent PD
  776. *
  777. * Mark all PD level as invalid after an error.
  778. */
  779. static void amdgpu_vm_invalidate_level(struct amdgpu_device *adev,
  780. struct amdgpu_vm *vm,
  781. struct amdgpu_vm_pt *parent,
  782. unsigned level)
  783. {
  784. unsigned pt_idx, num_entries;
  785. /*
  786. * Recurse into the subdirectories. This recursion is harmless because
  787. * we only have a maximum of 5 layers.
  788. */
  789. num_entries = amdgpu_vm_num_entries(adev, level);
  790. for (pt_idx = 0; pt_idx < num_entries; ++pt_idx) {
  791. struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
  792. if (!entry->base.bo)
  793. continue;
  794. if (list_empty(&entry->base.vm_status))
  795. list_add(&entry->base.vm_status, &vm->relocated);
  796. amdgpu_vm_invalidate_level(adev, vm, entry, level + 1);
  797. }
  798. }
  799. /*
  800. * amdgpu_vm_update_directories - make sure that all directories are valid
  801. *
  802. * @adev: amdgpu_device pointer
  803. * @vm: requested vm
  804. *
  805. * Makes sure all directories are up to date.
  806. * Returns 0 for success, error for failure.
  807. */
  808. int amdgpu_vm_update_directories(struct amdgpu_device *adev,
  809. struct amdgpu_vm *vm)
  810. {
  811. struct amdgpu_pte_update_params params;
  812. struct amdgpu_job *job;
  813. unsigned ndw = 0;
  814. int r = 0;
  815. if (list_empty(&vm->relocated))
  816. return 0;
  817. restart:
  818. memset(&params, 0, sizeof(params));
  819. params.adev = adev;
  820. if (vm->use_cpu_for_update) {
  821. r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
  822. if (unlikely(r))
  823. return r;
  824. params.func = amdgpu_vm_cpu_set_ptes;
  825. } else {
  826. ndw = 512 * 8;
  827. r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
  828. if (r)
  829. return r;
  830. params.ib = &job->ibs[0];
  831. params.func = amdgpu_vm_do_set_ptes;
  832. }
  833. while (!list_empty(&vm->relocated)) {
  834. struct amdgpu_vm_bo_base *bo_base, *parent;
  835. struct amdgpu_vm_pt *pt, *entry;
  836. struct amdgpu_bo *bo;
  837. bo_base = list_first_entry(&vm->relocated,
  838. struct amdgpu_vm_bo_base,
  839. vm_status);
  840. list_del_init(&bo_base->vm_status);
  841. bo = bo_base->bo->parent;
  842. if (!bo)
  843. continue;
  844. parent = list_first_entry(&bo->va, struct amdgpu_vm_bo_base,
  845. bo_list);
  846. pt = container_of(parent, struct amdgpu_vm_pt, base);
  847. entry = container_of(bo_base, struct amdgpu_vm_pt, base);
  848. amdgpu_vm_update_pde(&params, vm, pt, entry);
  849. if (!vm->use_cpu_for_update &&
  850. (ndw - params.ib->length_dw) < 32)
  851. break;
  852. }
  853. if (vm->use_cpu_for_update) {
  854. /* Flush HDP */
  855. mb();
  856. amdgpu_asic_flush_hdp(adev, NULL);
  857. } else if (params.ib->length_dw == 0) {
  858. amdgpu_job_free(job);
  859. } else {
  860. struct amdgpu_bo *root = vm->root.base.bo;
  861. struct amdgpu_ring *ring;
  862. struct dma_fence *fence;
  863. ring = container_of(vm->entity.sched, struct amdgpu_ring,
  864. sched);
  865. amdgpu_ring_pad_ib(ring, params.ib);
  866. amdgpu_sync_resv(adev, &job->sync, root->tbo.resv,
  867. AMDGPU_FENCE_OWNER_VM, false);
  868. WARN_ON(params.ib->length_dw > ndw);
  869. r = amdgpu_job_submit(job, ring, &vm->entity,
  870. AMDGPU_FENCE_OWNER_VM, &fence);
  871. if (r)
  872. goto error;
  873. amdgpu_bo_fence(root, fence, true);
  874. dma_fence_put(vm->last_update);
  875. vm->last_update = fence;
  876. }
  877. if (!list_empty(&vm->relocated))
  878. goto restart;
  879. return 0;
  880. error:
  881. amdgpu_vm_invalidate_level(adev, vm, &vm->root,
  882. adev->vm_manager.root_level);
  883. amdgpu_job_free(job);
  884. return r;
  885. }
  886. /**
  887. * amdgpu_vm_find_entry - find the entry for an address
  888. *
  889. * @p: see amdgpu_pte_update_params definition
  890. * @addr: virtual address in question
  891. * @entry: resulting entry or NULL
  892. * @parent: parent entry
  893. *
  894. * Find the vm_pt entry and it's parent for the given address.
  895. */
  896. void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
  897. struct amdgpu_vm_pt **entry,
  898. struct amdgpu_vm_pt **parent)
  899. {
  900. unsigned level = p->adev->vm_manager.root_level;
  901. *parent = NULL;
  902. *entry = &p->vm->root;
  903. while ((*entry)->entries) {
  904. unsigned shift = amdgpu_vm_level_shift(p->adev, level++);
  905. *parent = *entry;
  906. *entry = &(*entry)->entries[addr >> shift];
  907. addr &= (1ULL << shift) - 1;
  908. }
  909. if (level != AMDGPU_VM_PTB)
  910. *entry = NULL;
  911. }
  912. /**
  913. * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
  914. *
  915. * @p: see amdgpu_pte_update_params definition
  916. * @entry: vm_pt entry to check
  917. * @parent: parent entry
  918. * @nptes: number of PTEs updated with this operation
  919. * @dst: destination address where the PTEs should point to
  920. * @flags: access flags fro the PTEs
  921. *
  922. * Check if we can update the PD with a huge page.
  923. */
  924. static void amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
  925. struct amdgpu_vm_pt *entry,
  926. struct amdgpu_vm_pt *parent,
  927. unsigned nptes, uint64_t dst,
  928. uint64_t flags)
  929. {
  930. uint64_t pde;
  931. /* In the case of a mixed PT the PDE must point to it*/
  932. if (p->adev->asic_type >= CHIP_VEGA10 && !p->src &&
  933. nptes == AMDGPU_VM_PTE_COUNT(p->adev)) {
  934. /* Set the huge page flag to stop scanning at this PDE */
  935. flags |= AMDGPU_PDE_PTE;
  936. }
  937. if (!(flags & AMDGPU_PDE_PTE)) {
  938. if (entry->huge) {
  939. /* Add the entry to the relocated list to update it. */
  940. entry->huge = false;
  941. list_move(&entry->base.vm_status, &p->vm->relocated);
  942. }
  943. return;
  944. }
  945. entry->huge = true;
  946. amdgpu_gmc_get_vm_pde(p->adev, AMDGPU_VM_PDB0, &dst, &flags);
  947. pde = (entry - parent->entries) * 8;
  948. if (parent->base.bo->shadow)
  949. p->func(p, parent->base.bo->shadow, pde, dst, 1, 0, flags);
  950. p->func(p, parent->base.bo, pde, dst, 1, 0, flags);
  951. }
  952. /**
  953. * amdgpu_vm_update_ptes - make sure that page tables are valid
  954. *
  955. * @params: see amdgpu_pte_update_params definition
  956. * @vm: requested vm
  957. * @start: start of GPU address range
  958. * @end: end of GPU address range
  959. * @dst: destination address to map to, the next dst inside the function
  960. * @flags: mapping flags
  961. *
  962. * Update the page tables in the range @start - @end.
  963. * Returns 0 for success, -EINVAL for failure.
  964. */
  965. static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
  966. uint64_t start, uint64_t end,
  967. uint64_t dst, uint64_t flags)
  968. {
  969. struct amdgpu_device *adev = params->adev;
  970. const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
  971. uint64_t addr, pe_start;
  972. struct amdgpu_bo *pt;
  973. unsigned nptes;
  974. /* walk over the address space and update the page tables */
  975. for (addr = start; addr < end; addr += nptes,
  976. dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
  977. struct amdgpu_vm_pt *entry, *parent;
  978. amdgpu_vm_get_entry(params, addr, &entry, &parent);
  979. if (!entry)
  980. return -ENOENT;
  981. if ((addr & ~mask) == (end & ~mask))
  982. nptes = end - addr;
  983. else
  984. nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
  985. amdgpu_vm_handle_huge_pages(params, entry, parent,
  986. nptes, dst, flags);
  987. /* We don't need to update PTEs for huge pages */
  988. if (entry->huge)
  989. continue;
  990. pt = entry->base.bo;
  991. pe_start = (addr & mask) * 8;
  992. if (pt->shadow)
  993. params->func(params, pt->shadow, pe_start, dst, nptes,
  994. AMDGPU_GPU_PAGE_SIZE, flags);
  995. params->func(params, pt, pe_start, dst, nptes,
  996. AMDGPU_GPU_PAGE_SIZE, flags);
  997. }
  998. return 0;
  999. }
  1000. /*
  1001. * amdgpu_vm_frag_ptes - add fragment information to PTEs
  1002. *
  1003. * @params: see amdgpu_pte_update_params definition
  1004. * @vm: requested vm
  1005. * @start: first PTE to handle
  1006. * @end: last PTE to handle
  1007. * @dst: addr those PTEs should point to
  1008. * @flags: hw mapping flags
  1009. * Returns 0 for success, -EINVAL for failure.
  1010. */
  1011. static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params *params,
  1012. uint64_t start, uint64_t end,
  1013. uint64_t dst, uint64_t flags)
  1014. {
  1015. /**
  1016. * The MC L1 TLB supports variable sized pages, based on a fragment
  1017. * field in the PTE. When this field is set to a non-zero value, page
  1018. * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
  1019. * flags are considered valid for all PTEs within the fragment range
  1020. * and corresponding mappings are assumed to be physically contiguous.
  1021. *
  1022. * The L1 TLB can store a single PTE for the whole fragment,
  1023. * significantly increasing the space available for translation
  1024. * caching. This leads to large improvements in throughput when the
  1025. * TLB is under pressure.
  1026. *
  1027. * The L2 TLB distributes small and large fragments into two
  1028. * asymmetric partitions. The large fragment cache is significantly
  1029. * larger. Thus, we try to use large fragments wherever possible.
  1030. * Userspace can support this by aligning virtual base address and
  1031. * allocation size to the fragment size.
  1032. */
  1033. unsigned max_frag = params->adev->vm_manager.fragment_size;
  1034. int r;
  1035. /* system pages are non continuously */
  1036. if (params->src || !(flags & AMDGPU_PTE_VALID))
  1037. return amdgpu_vm_update_ptes(params, start, end, dst, flags);
  1038. while (start != end) {
  1039. uint64_t frag_flags, frag_end;
  1040. unsigned frag;
  1041. /* This intentionally wraps around if no bit is set */
  1042. frag = min((unsigned)ffs(start) - 1,
  1043. (unsigned)fls64(end - start) - 1);
  1044. if (frag >= max_frag) {
  1045. frag_flags = AMDGPU_PTE_FRAG(max_frag);
  1046. frag_end = end & ~((1ULL << max_frag) - 1);
  1047. } else {
  1048. frag_flags = AMDGPU_PTE_FRAG(frag);
  1049. frag_end = start + (1 << frag);
  1050. }
  1051. r = amdgpu_vm_update_ptes(params, start, frag_end, dst,
  1052. flags | frag_flags);
  1053. if (r)
  1054. return r;
  1055. dst += (frag_end - start) * AMDGPU_GPU_PAGE_SIZE;
  1056. start = frag_end;
  1057. }
  1058. return 0;
  1059. }
  1060. /**
  1061. * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
  1062. *
  1063. * @adev: amdgpu_device pointer
  1064. * @exclusive: fence we need to sync to
  1065. * @pages_addr: DMA addresses to use for mapping
  1066. * @vm: requested vm
  1067. * @start: start of mapped range
  1068. * @last: last mapped entry
  1069. * @flags: flags for the entries
  1070. * @addr: addr to set the area to
  1071. * @fence: optional resulting fence
  1072. *
  1073. * Fill in the page table entries between @start and @last.
  1074. * Returns 0 for success, -EINVAL for failure.
  1075. */
  1076. static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
  1077. struct dma_fence *exclusive,
  1078. dma_addr_t *pages_addr,
  1079. struct amdgpu_vm *vm,
  1080. uint64_t start, uint64_t last,
  1081. uint64_t flags, uint64_t addr,
  1082. struct dma_fence **fence)
  1083. {
  1084. struct amdgpu_ring *ring;
  1085. void *owner = AMDGPU_FENCE_OWNER_VM;
  1086. unsigned nptes, ncmds, ndw;
  1087. struct amdgpu_job *job;
  1088. struct amdgpu_pte_update_params params;
  1089. struct dma_fence *f = NULL;
  1090. int r;
  1091. memset(&params, 0, sizeof(params));
  1092. params.adev = adev;
  1093. params.vm = vm;
  1094. /* sync to everything on unmapping */
  1095. if (!(flags & AMDGPU_PTE_VALID))
  1096. owner = AMDGPU_FENCE_OWNER_UNDEFINED;
  1097. if (vm->use_cpu_for_update) {
  1098. /* params.src is used as flag to indicate system Memory */
  1099. if (pages_addr)
  1100. params.src = ~0;
  1101. /* Wait for PT BOs to be free. PTs share the same resv. object
  1102. * as the root PD BO
  1103. */
  1104. r = amdgpu_vm_wait_pd(adev, vm, owner);
  1105. if (unlikely(r))
  1106. return r;
  1107. params.func = amdgpu_vm_cpu_set_ptes;
  1108. params.pages_addr = pages_addr;
  1109. return amdgpu_vm_frag_ptes(&params, start, last + 1,
  1110. addr, flags);
  1111. }
  1112. ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
  1113. nptes = last - start + 1;
  1114. /*
  1115. * reserve space for two commands every (1 << BLOCK_SIZE)
  1116. * entries or 2k dwords (whatever is smaller)
  1117. *
  1118. * The second command is for the shadow pagetables.
  1119. */
  1120. if (vm->root.base.bo->shadow)
  1121. ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1) * 2;
  1122. else
  1123. ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1);
  1124. /* padding, etc. */
  1125. ndw = 64;
  1126. if (pages_addr) {
  1127. /* copy commands needed */
  1128. ndw += ncmds * adev->vm_manager.vm_pte_funcs->copy_pte_num_dw;
  1129. /* and also PTEs */
  1130. ndw += nptes * 2;
  1131. params.func = amdgpu_vm_do_copy_ptes;
  1132. } else {
  1133. /* set page commands needed */
  1134. ndw += ncmds * 10;
  1135. /* extra commands for begin/end fragments */
  1136. ndw += 2 * 10 * adev->vm_manager.fragment_size;
  1137. params.func = amdgpu_vm_do_set_ptes;
  1138. }
  1139. r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
  1140. if (r)
  1141. return r;
  1142. params.ib = &job->ibs[0];
  1143. if (pages_addr) {
  1144. uint64_t *pte;
  1145. unsigned i;
  1146. /* Put the PTEs at the end of the IB. */
  1147. i = ndw - nptes * 2;
  1148. pte= (uint64_t *)&(job->ibs->ptr[i]);
  1149. params.src = job->ibs->gpu_addr + i * 4;
  1150. for (i = 0; i < nptes; ++i) {
  1151. pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
  1152. AMDGPU_GPU_PAGE_SIZE);
  1153. pte[i] |= flags;
  1154. }
  1155. addr = 0;
  1156. }
  1157. r = amdgpu_sync_fence(adev, &job->sync, exclusive, false);
  1158. if (r)
  1159. goto error_free;
  1160. r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
  1161. owner, false);
  1162. if (r)
  1163. goto error_free;
  1164. r = reservation_object_reserve_shared(vm->root.base.bo->tbo.resv);
  1165. if (r)
  1166. goto error_free;
  1167. r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
  1168. if (r)
  1169. goto error_free;
  1170. amdgpu_ring_pad_ib(ring, params.ib);
  1171. WARN_ON(params.ib->length_dw > ndw);
  1172. r = amdgpu_job_submit(job, ring, &vm->entity,
  1173. AMDGPU_FENCE_OWNER_VM, &f);
  1174. if (r)
  1175. goto error_free;
  1176. amdgpu_bo_fence(vm->root.base.bo, f, true);
  1177. dma_fence_put(*fence);
  1178. *fence = f;
  1179. return 0;
  1180. error_free:
  1181. amdgpu_job_free(job);
  1182. return r;
  1183. }
  1184. /**
  1185. * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
  1186. *
  1187. * @adev: amdgpu_device pointer
  1188. * @exclusive: fence we need to sync to
  1189. * @pages_addr: DMA addresses to use for mapping
  1190. * @vm: requested vm
  1191. * @mapping: mapped range and flags to use for the update
  1192. * @flags: HW flags for the mapping
  1193. * @nodes: array of drm_mm_nodes with the MC addresses
  1194. * @fence: optional resulting fence
  1195. *
  1196. * Split the mapping into smaller chunks so that each update fits
  1197. * into a SDMA IB.
  1198. * Returns 0 for success, -EINVAL for failure.
  1199. */
  1200. static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
  1201. struct dma_fence *exclusive,
  1202. dma_addr_t *pages_addr,
  1203. struct amdgpu_vm *vm,
  1204. struct amdgpu_bo_va_mapping *mapping,
  1205. uint64_t flags,
  1206. struct drm_mm_node *nodes,
  1207. struct dma_fence **fence)
  1208. {
  1209. unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
  1210. uint64_t pfn, start = mapping->start;
  1211. int r;
  1212. /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
  1213. * but in case of something, we filter the flags in first place
  1214. */
  1215. if (!(mapping->flags & AMDGPU_PTE_READABLE))
  1216. flags &= ~AMDGPU_PTE_READABLE;
  1217. if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
  1218. flags &= ~AMDGPU_PTE_WRITEABLE;
  1219. flags &= ~AMDGPU_PTE_EXECUTABLE;
  1220. flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;
  1221. flags &= ~AMDGPU_PTE_MTYPE_MASK;
  1222. flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);
  1223. if ((mapping->flags & AMDGPU_PTE_PRT) &&
  1224. (adev->asic_type >= CHIP_VEGA10)) {
  1225. flags |= AMDGPU_PTE_PRT;
  1226. flags &= ~AMDGPU_PTE_VALID;
  1227. }
  1228. trace_amdgpu_vm_bo_update(mapping);
  1229. pfn = mapping->offset >> PAGE_SHIFT;
  1230. if (nodes) {
  1231. while (pfn >= nodes->size) {
  1232. pfn -= nodes->size;
  1233. ++nodes;
  1234. }
  1235. }
  1236. do {
  1237. dma_addr_t *dma_addr = NULL;
  1238. uint64_t max_entries;
  1239. uint64_t addr, last;
  1240. if (nodes) {
  1241. addr = nodes->start << PAGE_SHIFT;
  1242. max_entries = (nodes->size - pfn) *
  1243. (PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
  1244. } else {
  1245. addr = 0;
  1246. max_entries = S64_MAX;
  1247. }
  1248. if (pages_addr) {
  1249. uint64_t count;
  1250. max_entries = min(max_entries, 16ull * 1024ull);
  1251. for (count = 1; count < max_entries; ++count) {
  1252. uint64_t idx = pfn + count;
  1253. if (pages_addr[idx] !=
  1254. (pages_addr[idx - 1] + PAGE_SIZE))
  1255. break;
  1256. }
  1257. if (count < min_linear_pages) {
  1258. addr = pfn << PAGE_SHIFT;
  1259. dma_addr = pages_addr;
  1260. } else {
  1261. addr = pages_addr[pfn];
  1262. max_entries = count;
  1263. }
  1264. } else if (flags & AMDGPU_PTE_VALID) {
  1265. addr += adev->vm_manager.vram_base_offset;
  1266. addr += pfn << PAGE_SHIFT;
  1267. }
  1268. last = min((uint64_t)mapping->last, start + max_entries - 1);
  1269. r = amdgpu_vm_bo_update_mapping(adev, exclusive, dma_addr, vm,
  1270. start, last, flags, addr,
  1271. fence);
  1272. if (r)
  1273. return r;
  1274. pfn += last - start + 1;
  1275. if (nodes && nodes->size == pfn) {
  1276. pfn = 0;
  1277. ++nodes;
  1278. }
  1279. start = last + 1;
  1280. } while (unlikely(start != mapping->last + 1));
  1281. return 0;
  1282. }
  1283. /**
  1284. * amdgpu_vm_bo_update - update all BO mappings in the vm page table
  1285. *
  1286. * @adev: amdgpu_device pointer
  1287. * @bo_va: requested BO and VM object
  1288. * @clear: if true clear the entries
  1289. *
  1290. * Fill in the page table entries for @bo_va.
  1291. * Returns 0 for success, -EINVAL for failure.
  1292. */
  1293. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  1294. struct amdgpu_bo_va *bo_va,
  1295. bool clear)
  1296. {
  1297. struct amdgpu_bo *bo = bo_va->base.bo;
  1298. struct amdgpu_vm *vm = bo_va->base.vm;
  1299. struct amdgpu_bo_va_mapping *mapping;
  1300. dma_addr_t *pages_addr = NULL;
  1301. struct ttm_mem_reg *mem;
  1302. struct drm_mm_node *nodes;
  1303. struct dma_fence *exclusive, **last_update;
  1304. uint64_t flags;
  1305. int r;
  1306. if (clear || !bo_va->base.bo) {
  1307. mem = NULL;
  1308. nodes = NULL;
  1309. exclusive = NULL;
  1310. } else {
  1311. struct ttm_dma_tt *ttm;
  1312. mem = &bo_va->base.bo->tbo.mem;
  1313. nodes = mem->mm_node;
  1314. if (mem->mem_type == TTM_PL_TT) {
  1315. ttm = container_of(bo_va->base.bo->tbo.ttm,
  1316. struct ttm_dma_tt, ttm);
  1317. pages_addr = ttm->dma_address;
  1318. }
  1319. exclusive = reservation_object_get_excl(bo->tbo.resv);
  1320. }
  1321. if (bo)
  1322. flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
  1323. else
  1324. flags = 0x0;
  1325. if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
  1326. last_update = &vm->last_update;
  1327. else
  1328. last_update = &bo_va->last_pt_update;
  1329. if (!clear && bo_va->base.moved) {
  1330. bo_va->base.moved = false;
  1331. list_splice_init(&bo_va->valids, &bo_va->invalids);
  1332. } else if (bo_va->cleared != clear) {
  1333. list_splice_init(&bo_va->valids, &bo_va->invalids);
  1334. }
  1335. list_for_each_entry(mapping, &bo_va->invalids, list) {
  1336. r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
  1337. mapping, flags, nodes,
  1338. last_update);
  1339. if (r)
  1340. return r;
  1341. }
  1342. if (vm->use_cpu_for_update) {
  1343. /* Flush HDP */
  1344. mb();
  1345. amdgpu_asic_flush_hdp(adev, NULL);
  1346. }
  1347. spin_lock(&vm->moved_lock);
  1348. list_del_init(&bo_va->base.vm_status);
  1349. spin_unlock(&vm->moved_lock);
  1350. /* If the BO is not in its preferred location add it back to
  1351. * the evicted list so that it gets validated again on the
  1352. * next command submission.
  1353. */
  1354. if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv &&
  1355. !(bo->preferred_domains &
  1356. amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type)))
  1357. list_add_tail(&bo_va->base.vm_status, &vm->evicted);
  1358. list_splice_init(&bo_va->invalids, &bo_va->valids);
  1359. bo_va->cleared = clear;
  1360. if (trace_amdgpu_vm_bo_mapping_enabled()) {
  1361. list_for_each_entry(mapping, &bo_va->valids, list)
  1362. trace_amdgpu_vm_bo_mapping(mapping);
  1363. }
  1364. return 0;
  1365. }
  1366. /**
  1367. * amdgpu_vm_update_prt_state - update the global PRT state
  1368. */
  1369. static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
  1370. {
  1371. unsigned long flags;
  1372. bool enable;
  1373. spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
  1374. enable = !!atomic_read(&adev->vm_manager.num_prt_users);
  1375. adev->gmc.gmc_funcs->set_prt(adev, enable);
  1376. spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
  1377. }
  1378. /**
  1379. * amdgpu_vm_prt_get - add a PRT user
  1380. */
  1381. static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
  1382. {
  1383. if (!adev->gmc.gmc_funcs->set_prt)
  1384. return;
  1385. if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
  1386. amdgpu_vm_update_prt_state(adev);
  1387. }
  1388. /**
  1389. * amdgpu_vm_prt_put - drop a PRT user
  1390. */
  1391. static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
  1392. {
  1393. if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
  1394. amdgpu_vm_update_prt_state(adev);
  1395. }
  1396. /**
  1397. * amdgpu_vm_prt_cb - callback for updating the PRT status
  1398. */
  1399. static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
  1400. {
  1401. struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);
  1402. amdgpu_vm_prt_put(cb->adev);
  1403. kfree(cb);
  1404. }
  1405. /**
  1406. * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
  1407. */
  1408. static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
  1409. struct dma_fence *fence)
  1410. {
  1411. struct amdgpu_prt_cb *cb;
  1412. if (!adev->gmc.gmc_funcs->set_prt)
  1413. return;
  1414. cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
  1415. if (!cb) {
  1416. /* Last resort when we are OOM */
  1417. if (fence)
  1418. dma_fence_wait(fence, false);
  1419. amdgpu_vm_prt_put(adev);
  1420. } else {
  1421. cb->adev = adev;
  1422. if (!fence || dma_fence_add_callback(fence, &cb->cb,
  1423. amdgpu_vm_prt_cb))
  1424. amdgpu_vm_prt_cb(fence, &cb->cb);
  1425. }
  1426. }
  1427. /**
  1428. * amdgpu_vm_free_mapping - free a mapping
  1429. *
  1430. * @adev: amdgpu_device pointer
  1431. * @vm: requested vm
  1432. * @mapping: mapping to be freed
  1433. * @fence: fence of the unmap operation
  1434. *
  1435. * Free a mapping and make sure we decrease the PRT usage count if applicable.
  1436. */
  1437. static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
  1438. struct amdgpu_vm *vm,
  1439. struct amdgpu_bo_va_mapping *mapping,
  1440. struct dma_fence *fence)
  1441. {
  1442. if (mapping->flags & AMDGPU_PTE_PRT)
  1443. amdgpu_vm_add_prt_cb(adev, fence);
  1444. kfree(mapping);
  1445. }
  1446. /**
  1447. * amdgpu_vm_prt_fini - finish all prt mappings
  1448. *
  1449. * @adev: amdgpu_device pointer
  1450. * @vm: requested vm
  1451. *
  1452. * Register a cleanup callback to disable PRT support after VM dies.
  1453. */
  1454. static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  1455. {
  1456. struct reservation_object *resv = vm->root.base.bo->tbo.resv;
  1457. struct dma_fence *excl, **shared;
  1458. unsigned i, shared_count;
  1459. int r;
  1460. r = reservation_object_get_fences_rcu(resv, &excl,
  1461. &shared_count, &shared);
  1462. if (r) {
  1463. /* Not enough memory to grab the fence list, as last resort
  1464. * block for all the fences to complete.
  1465. */
  1466. reservation_object_wait_timeout_rcu(resv, true, false,
  1467. MAX_SCHEDULE_TIMEOUT);
  1468. return;
  1469. }
  1470. /* Add a callback for each fence in the reservation object */
  1471. amdgpu_vm_prt_get(adev);
  1472. amdgpu_vm_add_prt_cb(adev, excl);
  1473. for (i = 0; i < shared_count; ++i) {
  1474. amdgpu_vm_prt_get(adev);
  1475. amdgpu_vm_add_prt_cb(adev, shared[i]);
  1476. }
  1477. kfree(shared);
  1478. }
  1479. /**
  1480. * amdgpu_vm_clear_freed - clear freed BOs in the PT
  1481. *
  1482. * @adev: amdgpu_device pointer
  1483. * @vm: requested vm
  1484. * @fence: optional resulting fence (unchanged if no work needed to be done
  1485. * or if an error occurred)
  1486. *
  1487. * Make sure all freed BOs are cleared in the PT.
  1488. * Returns 0 for success.
  1489. *
  1490. * PTs have to be reserved and mutex must be locked!
  1491. */
  1492. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  1493. struct amdgpu_vm *vm,
  1494. struct dma_fence **fence)
  1495. {
  1496. struct amdgpu_bo_va_mapping *mapping;
  1497. uint64_t init_pte_value = 0;
  1498. struct dma_fence *f = NULL;
  1499. int r;
  1500. while (!list_empty(&vm->freed)) {
  1501. mapping = list_first_entry(&vm->freed,
  1502. struct amdgpu_bo_va_mapping, list);
  1503. list_del(&mapping->list);
  1504. if (vm->pte_support_ats && mapping->start < AMDGPU_VA_HOLE_START)
  1505. init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
  1506. r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
  1507. mapping->start, mapping->last,
  1508. init_pte_value, 0, &f);
  1509. amdgpu_vm_free_mapping(adev, vm, mapping, f);
  1510. if (r) {
  1511. dma_fence_put(f);
  1512. return r;
  1513. }
  1514. }
  1515. if (fence && f) {
  1516. dma_fence_put(*fence);
  1517. *fence = f;
  1518. } else {
  1519. dma_fence_put(f);
  1520. }
  1521. return 0;
  1522. }
  1523. /**
  1524. * amdgpu_vm_handle_moved - handle moved BOs in the PT
  1525. *
  1526. * @adev: amdgpu_device pointer
  1527. * @vm: requested vm
  1528. * @sync: sync object to add fences to
  1529. *
  1530. * Make sure all BOs which are moved are updated in the PTs.
  1531. * Returns 0 for success.
  1532. *
  1533. * PTs have to be reserved!
  1534. */
  1535. int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
  1536. struct amdgpu_vm *vm)
  1537. {
  1538. struct amdgpu_bo_va *bo_va, *tmp;
  1539. struct list_head moved;
  1540. bool clear;
  1541. int r;
  1542. INIT_LIST_HEAD(&moved);
  1543. spin_lock(&vm->moved_lock);
  1544. list_splice_init(&vm->moved, &moved);
  1545. spin_unlock(&vm->moved_lock);
  1546. list_for_each_entry_safe(bo_va, tmp, &moved, base.vm_status) {
  1547. struct reservation_object *resv = bo_va->base.bo->tbo.resv;
  1548. /* Per VM BOs never need to bo cleared in the page tables */
  1549. if (resv == vm->root.base.bo->tbo.resv)
  1550. clear = false;
  1551. /* Try to reserve the BO to avoid clearing its ptes */
  1552. else if (!amdgpu_vm_debug && reservation_object_trylock(resv))
  1553. clear = false;
  1554. /* Somebody else is using the BO right now */
  1555. else
  1556. clear = true;
  1557. r = amdgpu_vm_bo_update(adev, bo_va, clear);
  1558. if (r) {
  1559. spin_lock(&vm->moved_lock);
  1560. list_splice(&moved, &vm->moved);
  1561. spin_unlock(&vm->moved_lock);
  1562. return r;
  1563. }
  1564. if (!clear && resv != vm->root.base.bo->tbo.resv)
  1565. reservation_object_unlock(resv);
  1566. }
  1567. return 0;
  1568. }
  1569. /**
  1570. * amdgpu_vm_bo_add - add a bo to a specific vm
  1571. *
  1572. * @adev: amdgpu_device pointer
  1573. * @vm: requested vm
  1574. * @bo: amdgpu buffer object
  1575. *
  1576. * Add @bo into the requested vm.
  1577. * Add @bo to the list of bos associated with the vm
  1578. * Returns newly added bo_va or NULL for failure
  1579. *
  1580. * Object has to be reserved!
  1581. */
  1582. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  1583. struct amdgpu_vm *vm,
  1584. struct amdgpu_bo *bo)
  1585. {
  1586. struct amdgpu_bo_va *bo_va;
  1587. bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
  1588. if (bo_va == NULL) {
  1589. return NULL;
  1590. }
  1591. amdgpu_vm_bo_base_init(&bo_va->base, vm, bo);
  1592. bo_va->ref_count = 1;
  1593. INIT_LIST_HEAD(&bo_va->valids);
  1594. INIT_LIST_HEAD(&bo_va->invalids);
  1595. return bo_va;
  1596. }
  1597. /**
  1598. * amdgpu_vm_bo_insert_mapping - insert a new mapping
  1599. *
  1600. * @adev: amdgpu_device pointer
  1601. * @bo_va: bo_va to store the address
  1602. * @mapping: the mapping to insert
  1603. *
  1604. * Insert a new mapping into all structures.
  1605. */
  1606. static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
  1607. struct amdgpu_bo_va *bo_va,
  1608. struct amdgpu_bo_va_mapping *mapping)
  1609. {
  1610. struct amdgpu_vm *vm = bo_va->base.vm;
  1611. struct amdgpu_bo *bo = bo_va->base.bo;
  1612. mapping->bo_va = bo_va;
  1613. list_add(&mapping->list, &bo_va->invalids);
  1614. amdgpu_vm_it_insert(mapping, &vm->va);
  1615. if (mapping->flags & AMDGPU_PTE_PRT)
  1616. amdgpu_vm_prt_get(adev);
  1617. if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
  1618. spin_lock(&vm->moved_lock);
  1619. if (list_empty(&bo_va->base.vm_status))
  1620. list_add(&bo_va->base.vm_status, &vm->moved);
  1621. spin_unlock(&vm->moved_lock);
  1622. }
  1623. trace_amdgpu_vm_bo_map(bo_va, mapping);
  1624. }
  1625. /**
  1626. * amdgpu_vm_bo_map - map bo inside a vm
  1627. *
  1628. * @adev: amdgpu_device pointer
  1629. * @bo_va: bo_va to store the address
  1630. * @saddr: where to map the BO
  1631. * @offset: requested offset in the BO
  1632. * @flags: attributes of pages (read/write/valid/etc.)
  1633. *
  1634. * Add a mapping of the BO at the specefied addr into the VM.
  1635. * Returns 0 for success, error for failure.
  1636. *
  1637. * Object has to be reserved and unreserved outside!
  1638. */
  1639. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  1640. struct amdgpu_bo_va *bo_va,
  1641. uint64_t saddr, uint64_t offset,
  1642. uint64_t size, uint64_t flags)
  1643. {
  1644. struct amdgpu_bo_va_mapping *mapping, *tmp;
  1645. struct amdgpu_bo *bo = bo_va->base.bo;
  1646. struct amdgpu_vm *vm = bo_va->base.vm;
  1647. uint64_t eaddr;
  1648. /* validate the parameters */
  1649. if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
  1650. size == 0 || size & AMDGPU_GPU_PAGE_MASK)
  1651. return -EINVAL;
  1652. /* make sure object fit at this offset */
  1653. eaddr = saddr + size - 1;
  1654. if (saddr >= eaddr ||
  1655. (bo && offset + size > amdgpu_bo_size(bo)))
  1656. return -EINVAL;
  1657. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1658. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  1659. tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
  1660. if (tmp) {
  1661. /* bo and tmp overlap, invalid addr */
  1662. dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
  1663. "0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
  1664. tmp->start, tmp->last + 1);
  1665. return -EINVAL;
  1666. }
  1667. mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
  1668. if (!mapping)
  1669. return -ENOMEM;
  1670. mapping->start = saddr;
  1671. mapping->last = eaddr;
  1672. mapping->offset = offset;
  1673. mapping->flags = flags;
  1674. amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
  1675. return 0;
  1676. }
  1677. /**
  1678. * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
  1679. *
  1680. * @adev: amdgpu_device pointer
  1681. * @bo_va: bo_va to store the address
  1682. * @saddr: where to map the BO
  1683. * @offset: requested offset in the BO
  1684. * @flags: attributes of pages (read/write/valid/etc.)
  1685. *
  1686. * Add a mapping of the BO at the specefied addr into the VM. Replace existing
  1687. * mappings as we do so.
  1688. * Returns 0 for success, error for failure.
  1689. *
  1690. * Object has to be reserved and unreserved outside!
  1691. */
  1692. int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
  1693. struct amdgpu_bo_va *bo_va,
  1694. uint64_t saddr, uint64_t offset,
  1695. uint64_t size, uint64_t flags)
  1696. {
  1697. struct amdgpu_bo_va_mapping *mapping;
  1698. struct amdgpu_bo *bo = bo_va->base.bo;
  1699. uint64_t eaddr;
  1700. int r;
  1701. /* validate the parameters */
  1702. if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
  1703. size == 0 || size & AMDGPU_GPU_PAGE_MASK)
  1704. return -EINVAL;
  1705. /* make sure object fit at this offset */
  1706. eaddr = saddr + size - 1;
  1707. if (saddr >= eaddr ||
  1708. (bo && offset + size > amdgpu_bo_size(bo)))
  1709. return -EINVAL;
  1710. /* Allocate all the needed memory */
  1711. mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
  1712. if (!mapping)
  1713. return -ENOMEM;
  1714. r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
  1715. if (r) {
  1716. kfree(mapping);
  1717. return r;
  1718. }
  1719. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1720. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  1721. mapping->start = saddr;
  1722. mapping->last = eaddr;
  1723. mapping->offset = offset;
  1724. mapping->flags = flags;
  1725. amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
  1726. return 0;
  1727. }
  1728. /**
  1729. * amdgpu_vm_bo_unmap - remove bo mapping from vm
  1730. *
  1731. * @adev: amdgpu_device pointer
  1732. * @bo_va: bo_va to remove the address from
  1733. * @saddr: where to the BO is mapped
  1734. *
  1735. * Remove a mapping of the BO at the specefied addr from the VM.
  1736. * Returns 0 for success, error for failure.
  1737. *
  1738. * Object has to be reserved and unreserved outside!
  1739. */
  1740. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  1741. struct amdgpu_bo_va *bo_va,
  1742. uint64_t saddr)
  1743. {
  1744. struct amdgpu_bo_va_mapping *mapping;
  1745. struct amdgpu_vm *vm = bo_va->base.vm;
  1746. bool valid = true;
  1747. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1748. list_for_each_entry(mapping, &bo_va->valids, list) {
  1749. if (mapping->start == saddr)
  1750. break;
  1751. }
  1752. if (&mapping->list == &bo_va->valids) {
  1753. valid = false;
  1754. list_for_each_entry(mapping, &bo_va->invalids, list) {
  1755. if (mapping->start == saddr)
  1756. break;
  1757. }
  1758. if (&mapping->list == &bo_va->invalids)
  1759. return -ENOENT;
  1760. }
  1761. list_del(&mapping->list);
  1762. amdgpu_vm_it_remove(mapping, &vm->va);
  1763. mapping->bo_va = NULL;
  1764. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1765. if (valid)
  1766. list_add(&mapping->list, &vm->freed);
  1767. else
  1768. amdgpu_vm_free_mapping(adev, vm, mapping,
  1769. bo_va->last_pt_update);
  1770. return 0;
  1771. }
  1772. /**
  1773. * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
  1774. *
  1775. * @adev: amdgpu_device pointer
  1776. * @vm: VM structure to use
  1777. * @saddr: start of the range
  1778. * @size: size of the range
  1779. *
  1780. * Remove all mappings in a range, split them as appropriate.
  1781. * Returns 0 for success, error for failure.
  1782. */
  1783. int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
  1784. struct amdgpu_vm *vm,
  1785. uint64_t saddr, uint64_t size)
  1786. {
  1787. struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
  1788. LIST_HEAD(removed);
  1789. uint64_t eaddr;
  1790. eaddr = saddr + size - 1;
  1791. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1792. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  1793. /* Allocate all the needed memory */
  1794. before = kzalloc(sizeof(*before), GFP_KERNEL);
  1795. if (!before)
  1796. return -ENOMEM;
  1797. INIT_LIST_HEAD(&before->list);
  1798. after = kzalloc(sizeof(*after), GFP_KERNEL);
  1799. if (!after) {
  1800. kfree(before);
  1801. return -ENOMEM;
  1802. }
  1803. INIT_LIST_HEAD(&after->list);
  1804. /* Now gather all removed mappings */
  1805. tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
  1806. while (tmp) {
  1807. /* Remember mapping split at the start */
  1808. if (tmp->start < saddr) {
  1809. before->start = tmp->start;
  1810. before->last = saddr - 1;
  1811. before->offset = tmp->offset;
  1812. before->flags = tmp->flags;
  1813. list_add(&before->list, &tmp->list);
  1814. }
  1815. /* Remember mapping split at the end */
  1816. if (tmp->last > eaddr) {
  1817. after->start = eaddr + 1;
  1818. after->last = tmp->last;
  1819. after->offset = tmp->offset;
  1820. after->offset += after->start - tmp->start;
  1821. after->flags = tmp->flags;
  1822. list_add(&after->list, &tmp->list);
  1823. }
  1824. list_del(&tmp->list);
  1825. list_add(&tmp->list, &removed);
  1826. tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
  1827. }
  1828. /* And free them up */
  1829. list_for_each_entry_safe(tmp, next, &removed, list) {
  1830. amdgpu_vm_it_remove(tmp, &vm->va);
  1831. list_del(&tmp->list);
  1832. if (tmp->start < saddr)
  1833. tmp->start = saddr;
  1834. if (tmp->last > eaddr)
  1835. tmp->last = eaddr;
  1836. tmp->bo_va = NULL;
  1837. list_add(&tmp->list, &vm->freed);
  1838. trace_amdgpu_vm_bo_unmap(NULL, tmp);
  1839. }
  1840. /* Insert partial mapping before the range */
  1841. if (!list_empty(&before->list)) {
  1842. amdgpu_vm_it_insert(before, &vm->va);
  1843. if (before->flags & AMDGPU_PTE_PRT)
  1844. amdgpu_vm_prt_get(adev);
  1845. } else {
  1846. kfree(before);
  1847. }
  1848. /* Insert partial mapping after the range */
  1849. if (!list_empty(&after->list)) {
  1850. amdgpu_vm_it_insert(after, &vm->va);
  1851. if (after->flags & AMDGPU_PTE_PRT)
  1852. amdgpu_vm_prt_get(adev);
  1853. } else {
  1854. kfree(after);
  1855. }
  1856. return 0;
  1857. }
  1858. /**
  1859. * amdgpu_vm_bo_lookup_mapping - find mapping by address
  1860. *
  1861. * @vm: the requested VM
  1862. *
  1863. * Find a mapping by it's address.
  1864. */
  1865. struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
  1866. uint64_t addr)
  1867. {
  1868. return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
  1869. }
  1870. /**
  1871. * amdgpu_vm_bo_rmv - remove a bo to a specific vm
  1872. *
  1873. * @adev: amdgpu_device pointer
  1874. * @bo_va: requested bo_va
  1875. *
  1876. * Remove @bo_va->bo from the requested vm.
  1877. *
  1878. * Object have to be reserved!
  1879. */
  1880. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  1881. struct amdgpu_bo_va *bo_va)
  1882. {
  1883. struct amdgpu_bo_va_mapping *mapping, *next;
  1884. struct amdgpu_vm *vm = bo_va->base.vm;
  1885. list_del(&bo_va->base.bo_list);
  1886. spin_lock(&vm->moved_lock);
  1887. list_del(&bo_va->base.vm_status);
  1888. spin_unlock(&vm->moved_lock);
  1889. list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
  1890. list_del(&mapping->list);
  1891. amdgpu_vm_it_remove(mapping, &vm->va);
  1892. mapping->bo_va = NULL;
  1893. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1894. list_add(&mapping->list, &vm->freed);
  1895. }
  1896. list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
  1897. list_del(&mapping->list);
  1898. amdgpu_vm_it_remove(mapping, &vm->va);
  1899. amdgpu_vm_free_mapping(adev, vm, mapping,
  1900. bo_va->last_pt_update);
  1901. }
  1902. dma_fence_put(bo_va->last_pt_update);
  1903. kfree(bo_va);
  1904. }
  1905. /**
  1906. * amdgpu_vm_bo_invalidate - mark the bo as invalid
  1907. *
  1908. * @adev: amdgpu_device pointer
  1909. * @vm: requested vm
  1910. * @bo: amdgpu buffer object
  1911. *
  1912. * Mark @bo as invalid.
  1913. */
  1914. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  1915. struct amdgpu_bo *bo, bool evicted)
  1916. {
  1917. struct amdgpu_vm_bo_base *bo_base;
  1918. /* shadow bo doesn't have bo base, its validation needs its parent */
  1919. if (bo->parent && bo->parent->shadow == bo)
  1920. bo = bo->parent;
  1921. list_for_each_entry(bo_base, &bo->va, bo_list) {
  1922. struct amdgpu_vm *vm = bo_base->vm;
  1923. bo_base->moved = true;
  1924. if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
  1925. if (bo->tbo.type == ttm_bo_type_kernel)
  1926. list_move(&bo_base->vm_status, &vm->evicted);
  1927. else
  1928. list_move_tail(&bo_base->vm_status,
  1929. &vm->evicted);
  1930. continue;
  1931. }
  1932. if (bo->tbo.type == ttm_bo_type_kernel) {
  1933. if (list_empty(&bo_base->vm_status))
  1934. list_add(&bo_base->vm_status, &vm->relocated);
  1935. continue;
  1936. }
  1937. spin_lock(&bo_base->vm->moved_lock);
  1938. if (list_empty(&bo_base->vm_status))
  1939. list_add(&bo_base->vm_status, &vm->moved);
  1940. spin_unlock(&bo_base->vm->moved_lock);
  1941. }
  1942. }
  1943. static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
  1944. {
  1945. /* Total bits covered by PD + PTs */
  1946. unsigned bits = ilog2(vm_size) + 18;
  1947. /* Make sure the PD is 4K in size up to 8GB address space.
  1948. Above that split equal between PD and PTs */
  1949. if (vm_size <= 8)
  1950. return (bits - 9);
  1951. else
  1952. return ((bits + 3) / 2);
  1953. }
  1954. /**
  1955. * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
  1956. *
  1957. * @adev: amdgpu_device pointer
  1958. * @vm_size: the default vm size if it's set auto
  1959. */
  1960. void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t vm_size,
  1961. uint32_t fragment_size_default, unsigned max_level,
  1962. unsigned max_bits)
  1963. {
  1964. uint64_t tmp;
  1965. /* adjust vm size first */
  1966. if (amdgpu_vm_size != -1) {
  1967. unsigned max_size = 1 << (max_bits - 30);
  1968. vm_size = amdgpu_vm_size;
  1969. if (vm_size > max_size) {
  1970. dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
  1971. amdgpu_vm_size, max_size);
  1972. vm_size = max_size;
  1973. }
  1974. }
  1975. adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
  1976. tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
  1977. if (amdgpu_vm_block_size != -1)
  1978. tmp >>= amdgpu_vm_block_size - 9;
  1979. tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
  1980. adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
  1981. switch (adev->vm_manager.num_level) {
  1982. case 3:
  1983. adev->vm_manager.root_level = AMDGPU_VM_PDB2;
  1984. break;
  1985. case 2:
  1986. adev->vm_manager.root_level = AMDGPU_VM_PDB1;
  1987. break;
  1988. case 1:
  1989. adev->vm_manager.root_level = AMDGPU_VM_PDB0;
  1990. break;
  1991. default:
  1992. dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
  1993. }
  1994. /* block size depends on vm size and hw setup*/
  1995. if (amdgpu_vm_block_size != -1)
  1996. adev->vm_manager.block_size =
  1997. min((unsigned)amdgpu_vm_block_size, max_bits
  1998. - AMDGPU_GPU_PAGE_SHIFT
  1999. - 9 * adev->vm_manager.num_level);
  2000. else if (adev->vm_manager.num_level > 1)
  2001. adev->vm_manager.block_size = 9;
  2002. else
  2003. adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
  2004. if (amdgpu_vm_fragment_size == -1)
  2005. adev->vm_manager.fragment_size = fragment_size_default;
  2006. else
  2007. adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
  2008. DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
  2009. vm_size, adev->vm_manager.num_level + 1,
  2010. adev->vm_manager.block_size,
  2011. adev->vm_manager.fragment_size);
  2012. }
  2013. /**
  2014. * amdgpu_vm_init - initialize a vm instance
  2015. *
  2016. * @adev: amdgpu_device pointer
  2017. * @vm: requested vm
  2018. * @vm_context: Indicates if it GFX or Compute context
  2019. *
  2020. * Init @vm fields.
  2021. */
  2022. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  2023. int vm_context, unsigned int pasid)
  2024. {
  2025. struct amdgpu_bo_param bp;
  2026. struct amdgpu_bo *root;
  2027. const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
  2028. AMDGPU_VM_PTE_COUNT(adev) * 8);
  2029. unsigned ring_instance;
  2030. struct amdgpu_ring *ring;
  2031. struct drm_sched_rq *rq;
  2032. unsigned long size;
  2033. uint64_t flags;
  2034. int r, i;
  2035. vm->va = RB_ROOT_CACHED;
  2036. for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
  2037. vm->reserved_vmid[i] = NULL;
  2038. INIT_LIST_HEAD(&vm->evicted);
  2039. INIT_LIST_HEAD(&vm->relocated);
  2040. spin_lock_init(&vm->moved_lock);
  2041. INIT_LIST_HEAD(&vm->moved);
  2042. INIT_LIST_HEAD(&vm->freed);
  2043. /* create scheduler entity for page table updates */
  2044. ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
  2045. ring_instance %= adev->vm_manager.vm_pte_num_rings;
  2046. ring = adev->vm_manager.vm_pte_rings[ring_instance];
  2047. rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_KERNEL];
  2048. r = drm_sched_entity_init(&ring->sched, &vm->entity,
  2049. rq, NULL);
  2050. if (r)
  2051. return r;
  2052. vm->pte_support_ats = false;
  2053. if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
  2054. vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
  2055. AMDGPU_VM_USE_CPU_FOR_COMPUTE);
  2056. if (adev->asic_type == CHIP_RAVEN)
  2057. vm->pte_support_ats = true;
  2058. } else {
  2059. vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
  2060. AMDGPU_VM_USE_CPU_FOR_GFX);
  2061. }
  2062. DRM_DEBUG_DRIVER("VM update mode is %s\n",
  2063. vm->use_cpu_for_update ? "CPU" : "SDMA");
  2064. WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
  2065. "CPU update of VM recommended only for large BAR system\n");
  2066. vm->last_update = NULL;
  2067. flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
  2068. if (vm->use_cpu_for_update)
  2069. flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  2070. else
  2071. flags |= AMDGPU_GEM_CREATE_SHADOW;
  2072. size = amdgpu_vm_bo_size(adev, adev->vm_manager.root_level);
  2073. memset(&bp, 0, sizeof(bp));
  2074. bp.size = size;
  2075. bp.byte_align = align;
  2076. bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
  2077. bp.flags = flags;
  2078. bp.type = ttm_bo_type_kernel;
  2079. bp.resv = NULL;
  2080. r = amdgpu_bo_create(adev, &bp, &root);
  2081. if (r)
  2082. goto error_free_sched_entity;
  2083. r = amdgpu_bo_reserve(root, true);
  2084. if (r)
  2085. goto error_free_root;
  2086. r = amdgpu_vm_clear_bo(adev, vm, root,
  2087. adev->vm_manager.root_level,
  2088. vm->pte_support_ats);
  2089. if (r)
  2090. goto error_unreserve;
  2091. amdgpu_vm_bo_base_init(&vm->root.base, vm, root);
  2092. amdgpu_bo_unreserve(vm->root.base.bo);
  2093. if (pasid) {
  2094. unsigned long flags;
  2095. spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
  2096. r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
  2097. GFP_ATOMIC);
  2098. spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
  2099. if (r < 0)
  2100. goto error_free_root;
  2101. vm->pasid = pasid;
  2102. }
  2103. INIT_KFIFO(vm->faults);
  2104. vm->fault_credit = 16;
  2105. return 0;
  2106. error_unreserve:
  2107. amdgpu_bo_unreserve(vm->root.base.bo);
  2108. error_free_root:
  2109. amdgpu_bo_unref(&vm->root.base.bo->shadow);
  2110. amdgpu_bo_unref(&vm->root.base.bo);
  2111. vm->root.base.bo = NULL;
  2112. error_free_sched_entity:
  2113. drm_sched_entity_fini(&ring->sched, &vm->entity);
  2114. return r;
  2115. }
  2116. /**
  2117. * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
  2118. *
  2119. * This only works on GFX VMs that don't have any BOs added and no
  2120. * page tables allocated yet.
  2121. *
  2122. * Changes the following VM parameters:
  2123. * - use_cpu_for_update
  2124. * - pte_supports_ats
  2125. * - pasid (old PASID is released, because compute manages its own PASIDs)
  2126. *
  2127. * Reinitializes the page directory to reflect the changed ATS
  2128. * setting. May leave behind an unused shadow BO for the page
  2129. * directory when switching from SDMA updates to CPU updates.
  2130. *
  2131. * Returns 0 for success, -errno for errors.
  2132. */
  2133. int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  2134. {
  2135. bool pte_support_ats = (adev->asic_type == CHIP_RAVEN);
  2136. int r;
  2137. r = amdgpu_bo_reserve(vm->root.base.bo, true);
  2138. if (r)
  2139. return r;
  2140. /* Sanity checks */
  2141. if (!RB_EMPTY_ROOT(&vm->va.rb_root) || vm->root.entries) {
  2142. r = -EINVAL;
  2143. goto error;
  2144. }
  2145. /* Check if PD needs to be reinitialized and do it before
  2146. * changing any other state, in case it fails.
  2147. */
  2148. if (pte_support_ats != vm->pte_support_ats) {
  2149. r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo,
  2150. adev->vm_manager.root_level,
  2151. pte_support_ats);
  2152. if (r)
  2153. goto error;
  2154. }
  2155. /* Update VM state */
  2156. vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
  2157. AMDGPU_VM_USE_CPU_FOR_COMPUTE);
  2158. vm->pte_support_ats = pte_support_ats;
  2159. DRM_DEBUG_DRIVER("VM update mode is %s\n",
  2160. vm->use_cpu_for_update ? "CPU" : "SDMA");
  2161. WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
  2162. "CPU update of VM recommended only for large BAR system\n");
  2163. if (vm->pasid) {
  2164. unsigned long flags;
  2165. spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
  2166. idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
  2167. spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
  2168. vm->pasid = 0;
  2169. }
  2170. error:
  2171. amdgpu_bo_unreserve(vm->root.base.bo);
  2172. return r;
  2173. }
  2174. /**
  2175. * amdgpu_vm_free_levels - free PD/PT levels
  2176. *
  2177. * @adev: amdgpu device structure
  2178. * @parent: PD/PT starting level to free
  2179. * @level: level of parent structure
  2180. *
  2181. * Free the page directory or page table level and all sub levels.
  2182. */
  2183. static void amdgpu_vm_free_levels(struct amdgpu_device *adev,
  2184. struct amdgpu_vm_pt *parent,
  2185. unsigned level)
  2186. {
  2187. unsigned i, num_entries = amdgpu_vm_num_entries(adev, level);
  2188. if (parent->base.bo) {
  2189. list_del(&parent->base.bo_list);
  2190. list_del(&parent->base.vm_status);
  2191. amdgpu_bo_unref(&parent->base.bo->shadow);
  2192. amdgpu_bo_unref(&parent->base.bo);
  2193. }
  2194. if (parent->entries)
  2195. for (i = 0; i < num_entries; i++)
  2196. amdgpu_vm_free_levels(adev, &parent->entries[i],
  2197. level + 1);
  2198. kvfree(parent->entries);
  2199. }
  2200. /**
  2201. * amdgpu_vm_fini - tear down a vm instance
  2202. *
  2203. * @adev: amdgpu_device pointer
  2204. * @vm: requested vm
  2205. *
  2206. * Tear down @vm.
  2207. * Unbind the VM and remove all bos from the vm bo list
  2208. */
  2209. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  2210. {
  2211. struct amdgpu_bo_va_mapping *mapping, *tmp;
  2212. bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
  2213. struct amdgpu_bo *root;
  2214. u64 fault;
  2215. int i, r;
  2216. amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);
  2217. /* Clear pending page faults from IH when the VM is destroyed */
  2218. while (kfifo_get(&vm->faults, &fault))
  2219. amdgpu_ih_clear_fault(adev, fault);
  2220. if (vm->pasid) {
  2221. unsigned long flags;
  2222. spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
  2223. idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
  2224. spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
  2225. }
  2226. drm_sched_entity_fini(vm->entity.sched, &vm->entity);
  2227. if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
  2228. dev_err(adev->dev, "still active bo inside vm\n");
  2229. }
  2230. rbtree_postorder_for_each_entry_safe(mapping, tmp,
  2231. &vm->va.rb_root, rb) {
  2232. list_del(&mapping->list);
  2233. amdgpu_vm_it_remove(mapping, &vm->va);
  2234. kfree(mapping);
  2235. }
  2236. list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
  2237. if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
  2238. amdgpu_vm_prt_fini(adev, vm);
  2239. prt_fini_needed = false;
  2240. }
  2241. list_del(&mapping->list);
  2242. amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
  2243. }
  2244. root = amdgpu_bo_ref(vm->root.base.bo);
  2245. r = amdgpu_bo_reserve(root, true);
  2246. if (r) {
  2247. dev_err(adev->dev, "Leaking page tables because BO reservation failed\n");
  2248. } else {
  2249. amdgpu_vm_free_levels(adev, &vm->root,
  2250. adev->vm_manager.root_level);
  2251. amdgpu_bo_unreserve(root);
  2252. }
  2253. amdgpu_bo_unref(&root);
  2254. dma_fence_put(vm->last_update);
  2255. for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
  2256. amdgpu_vmid_free_reserved(adev, vm, i);
  2257. }
  2258. /**
  2259. * amdgpu_vm_pasid_fault_credit - Check fault credit for given PASID
  2260. *
  2261. * @adev: amdgpu_device pointer
  2262. * @pasid: PASID do identify the VM
  2263. *
  2264. * This function is expected to be called in interrupt context. Returns
  2265. * true if there was fault credit, false otherwise
  2266. */
  2267. bool amdgpu_vm_pasid_fault_credit(struct amdgpu_device *adev,
  2268. unsigned int pasid)
  2269. {
  2270. struct amdgpu_vm *vm;
  2271. spin_lock(&adev->vm_manager.pasid_lock);
  2272. vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
  2273. if (!vm) {
  2274. /* VM not found, can't track fault credit */
  2275. spin_unlock(&adev->vm_manager.pasid_lock);
  2276. return true;
  2277. }
  2278. /* No lock needed. only accessed by IRQ handler */
  2279. if (!vm->fault_credit) {
  2280. /* Too many faults in this VM */
  2281. spin_unlock(&adev->vm_manager.pasid_lock);
  2282. return false;
  2283. }
  2284. vm->fault_credit--;
  2285. spin_unlock(&adev->vm_manager.pasid_lock);
  2286. return true;
  2287. }
  2288. /**
  2289. * amdgpu_vm_manager_init - init the VM manager
  2290. *
  2291. * @adev: amdgpu_device pointer
  2292. *
  2293. * Initialize the VM manager structures
  2294. */
  2295. void amdgpu_vm_manager_init(struct amdgpu_device *adev)
  2296. {
  2297. unsigned i;
  2298. amdgpu_vmid_mgr_init(adev);
  2299. adev->vm_manager.fence_context =
  2300. dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  2301. for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
  2302. adev->vm_manager.seqno[i] = 0;
  2303. atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
  2304. spin_lock_init(&adev->vm_manager.prt_lock);
  2305. atomic_set(&adev->vm_manager.num_prt_users, 0);
  2306. /* If not overridden by the user, by default, only in large BAR systems
  2307. * Compute VM tables will be updated by CPU
  2308. */
  2309. #ifdef CONFIG_X86_64
  2310. if (amdgpu_vm_update_mode == -1) {
  2311. if (amdgpu_vm_is_large_bar(adev))
  2312. adev->vm_manager.vm_update_mode =
  2313. AMDGPU_VM_USE_CPU_FOR_COMPUTE;
  2314. else
  2315. adev->vm_manager.vm_update_mode = 0;
  2316. } else
  2317. adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
  2318. #else
  2319. adev->vm_manager.vm_update_mode = 0;
  2320. #endif
  2321. idr_init(&adev->vm_manager.pasid_idr);
  2322. spin_lock_init(&adev->vm_manager.pasid_lock);
  2323. }
  2324. /**
  2325. * amdgpu_vm_manager_fini - cleanup VM manager
  2326. *
  2327. * @adev: amdgpu_device pointer
  2328. *
  2329. * Cleanup the VM manager and free resources.
  2330. */
  2331. void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
  2332. {
  2333. WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
  2334. idr_destroy(&adev->vm_manager.pasid_idr);
  2335. amdgpu_vmid_mgr_fini(adev);
  2336. }
  2337. int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  2338. {
  2339. union drm_amdgpu_vm *args = data;
  2340. struct amdgpu_device *adev = dev->dev_private;
  2341. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  2342. int r;
  2343. switch (args->in.op) {
  2344. case AMDGPU_VM_OP_RESERVE_VMID:
  2345. /* current, we only have requirement to reserve vmid from gfxhub */
  2346. r = amdgpu_vmid_alloc_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
  2347. if (r)
  2348. return r;
  2349. break;
  2350. case AMDGPU_VM_OP_UNRESERVE_VMID:
  2351. amdgpu_vmid_free_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
  2352. break;
  2353. default:
  2354. return -EINVAL;
  2355. }
  2356. return 0;
  2357. }