amdgpu_vcn.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. #include <linux/firmware.h>
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include <drm/drm.h>
  30. #include "amdgpu.h"
  31. #include "amdgpu_pm.h"
  32. #include "amdgpu_vcn.h"
  33. #include "soc15d.h"
  34. #include "soc15_common.h"
  35. #include "vcn/vcn_1_0_offset.h"
  36. /* 1 second timeout */
  37. #define VCN_IDLE_TIMEOUT msecs_to_jiffies(1000)
  38. /* Firmware Names */
  39. #define FIRMWARE_RAVEN "amdgpu/raven_vcn.bin"
  40. MODULE_FIRMWARE(FIRMWARE_RAVEN);
  41. static void amdgpu_vcn_idle_work_handler(struct work_struct *work);
  42. int amdgpu_vcn_sw_init(struct amdgpu_device *adev)
  43. {
  44. struct amdgpu_ring *ring;
  45. struct drm_sched_rq *rq;
  46. unsigned long bo_size;
  47. const char *fw_name;
  48. const struct common_firmware_header *hdr;
  49. unsigned version_major, version_minor, family_id;
  50. int r;
  51. INIT_DELAYED_WORK(&adev->vcn.idle_work, amdgpu_vcn_idle_work_handler);
  52. switch (adev->asic_type) {
  53. case CHIP_RAVEN:
  54. fw_name = FIRMWARE_RAVEN;
  55. break;
  56. default:
  57. return -EINVAL;
  58. }
  59. r = request_firmware(&adev->vcn.fw, fw_name, adev->dev);
  60. if (r) {
  61. dev_err(adev->dev, "amdgpu_vcn: Can't load firmware \"%s\"\n",
  62. fw_name);
  63. return r;
  64. }
  65. r = amdgpu_ucode_validate(adev->vcn.fw);
  66. if (r) {
  67. dev_err(adev->dev, "amdgpu_vcn: Can't validate firmware \"%s\"\n",
  68. fw_name);
  69. release_firmware(adev->vcn.fw);
  70. adev->vcn.fw = NULL;
  71. return r;
  72. }
  73. hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
  74. family_id = le32_to_cpu(hdr->ucode_version) & 0xff;
  75. version_major = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xff;
  76. version_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
  77. DRM_INFO("Found VCN firmware Version: %hu.%hu Family ID: %hu\n",
  78. version_major, version_minor, family_id);
  79. bo_size = AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8)
  80. + AMDGPU_VCN_STACK_SIZE + AMDGPU_VCN_HEAP_SIZE
  81. + AMDGPU_VCN_SESSION_SIZE * 40;
  82. r = amdgpu_bo_create_kernel(adev, bo_size, PAGE_SIZE,
  83. AMDGPU_GEM_DOMAIN_VRAM, &adev->vcn.vcpu_bo,
  84. &adev->vcn.gpu_addr, &adev->vcn.cpu_addr);
  85. if (r) {
  86. dev_err(adev->dev, "(%d) failed to allocate vcn bo\n", r);
  87. return r;
  88. }
  89. ring = &adev->vcn.ring_dec;
  90. rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_NORMAL];
  91. r = drm_sched_entity_init(&ring->sched, &adev->vcn.entity_dec,
  92. rq, NULL);
  93. if (r != 0) {
  94. DRM_ERROR("Failed setting up VCN dec run queue.\n");
  95. return r;
  96. }
  97. ring = &adev->vcn.ring_enc[0];
  98. rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_NORMAL];
  99. r = drm_sched_entity_init(&ring->sched, &adev->vcn.entity_enc,
  100. rq, NULL);
  101. if (r != 0) {
  102. DRM_ERROR("Failed setting up VCN enc run queue.\n");
  103. return r;
  104. }
  105. return 0;
  106. }
  107. int amdgpu_vcn_sw_fini(struct amdgpu_device *adev)
  108. {
  109. int i;
  110. kfree(adev->vcn.saved_bo);
  111. drm_sched_entity_fini(&adev->vcn.ring_dec.sched, &adev->vcn.entity_dec);
  112. drm_sched_entity_fini(&adev->vcn.ring_enc[0].sched, &adev->vcn.entity_enc);
  113. amdgpu_bo_free_kernel(&adev->vcn.vcpu_bo,
  114. &adev->vcn.gpu_addr,
  115. (void **)&adev->vcn.cpu_addr);
  116. amdgpu_ring_fini(&adev->vcn.ring_dec);
  117. for (i = 0; i < adev->vcn.num_enc_rings; ++i)
  118. amdgpu_ring_fini(&adev->vcn.ring_enc[i]);
  119. release_firmware(adev->vcn.fw);
  120. return 0;
  121. }
  122. int amdgpu_vcn_suspend(struct amdgpu_device *adev)
  123. {
  124. unsigned size;
  125. void *ptr;
  126. if (adev->vcn.vcpu_bo == NULL)
  127. return 0;
  128. cancel_delayed_work_sync(&adev->vcn.idle_work);
  129. size = amdgpu_bo_size(adev->vcn.vcpu_bo);
  130. ptr = adev->vcn.cpu_addr;
  131. adev->vcn.saved_bo = kmalloc(size, GFP_KERNEL);
  132. if (!adev->vcn.saved_bo)
  133. return -ENOMEM;
  134. memcpy_fromio(adev->vcn.saved_bo, ptr, size);
  135. return 0;
  136. }
  137. int amdgpu_vcn_resume(struct amdgpu_device *adev)
  138. {
  139. unsigned size;
  140. void *ptr;
  141. if (adev->vcn.vcpu_bo == NULL)
  142. return -EINVAL;
  143. size = amdgpu_bo_size(adev->vcn.vcpu_bo);
  144. ptr = adev->vcn.cpu_addr;
  145. if (adev->vcn.saved_bo != NULL) {
  146. memcpy_toio(ptr, adev->vcn.saved_bo, size);
  147. kfree(adev->vcn.saved_bo);
  148. adev->vcn.saved_bo = NULL;
  149. } else {
  150. const struct common_firmware_header *hdr;
  151. unsigned offset;
  152. hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
  153. offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
  154. memcpy_toio(adev->vcn.cpu_addr, adev->vcn.fw->data + offset,
  155. le32_to_cpu(hdr->ucode_size_bytes));
  156. size -= le32_to_cpu(hdr->ucode_size_bytes);
  157. ptr += le32_to_cpu(hdr->ucode_size_bytes);
  158. memset_io(ptr, 0, size);
  159. }
  160. return 0;
  161. }
  162. static void amdgpu_vcn_idle_work_handler(struct work_struct *work)
  163. {
  164. struct amdgpu_device *adev =
  165. container_of(work, struct amdgpu_device, vcn.idle_work.work);
  166. unsigned fences = amdgpu_fence_count_emitted(&adev->vcn.ring_dec);
  167. unsigned i;
  168. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  169. fences += amdgpu_fence_count_emitted(&adev->vcn.ring_enc[i]);
  170. }
  171. if (fences == 0) {
  172. if (adev->pm.dpm_enabled)
  173. amdgpu_dpm_enable_uvd(adev, false);
  174. else
  175. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
  176. AMD_PG_STATE_GATE);
  177. } else {
  178. schedule_delayed_work(&adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
  179. }
  180. }
  181. void amdgpu_vcn_ring_begin_use(struct amdgpu_ring *ring)
  182. {
  183. struct amdgpu_device *adev = ring->adev;
  184. bool set_clocks = !cancel_delayed_work_sync(&adev->vcn.idle_work);
  185. if (set_clocks && adev->pm.dpm_enabled) {
  186. if (adev->pm.dpm_enabled)
  187. amdgpu_dpm_enable_uvd(adev, true);
  188. else
  189. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
  190. AMD_PG_STATE_UNGATE);
  191. }
  192. }
  193. void amdgpu_vcn_ring_end_use(struct amdgpu_ring *ring)
  194. {
  195. schedule_delayed_work(&ring->adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
  196. }
  197. int amdgpu_vcn_dec_ring_test_ring(struct amdgpu_ring *ring)
  198. {
  199. struct amdgpu_device *adev = ring->adev;
  200. uint32_t tmp = 0;
  201. unsigned i;
  202. int r;
  203. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0xCAFEDEAD);
  204. r = amdgpu_ring_alloc(ring, 3);
  205. if (r) {
  206. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  207. ring->idx, r);
  208. return r;
  209. }
  210. amdgpu_ring_write(ring,
  211. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0));
  212. amdgpu_ring_write(ring, 0xDEADBEEF);
  213. amdgpu_ring_commit(ring);
  214. for (i = 0; i < adev->usec_timeout; i++) {
  215. tmp = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID));
  216. if (tmp == 0xDEADBEEF)
  217. break;
  218. DRM_UDELAY(1);
  219. }
  220. if (i < adev->usec_timeout) {
  221. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  222. ring->idx, i);
  223. } else {
  224. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  225. ring->idx, tmp);
  226. r = -EINVAL;
  227. }
  228. return r;
  229. }
  230. static int amdgpu_vcn_dec_send_msg(struct amdgpu_ring *ring,
  231. struct amdgpu_bo *bo, bool direct,
  232. struct dma_fence **fence)
  233. {
  234. struct amdgpu_device *adev = ring->adev;
  235. struct dma_fence *f = NULL;
  236. struct amdgpu_job *job;
  237. struct amdgpu_ib *ib;
  238. uint64_t addr;
  239. int i, r;
  240. r = amdgpu_job_alloc_with_ib(adev, 64, &job);
  241. if (r)
  242. goto err;
  243. ib = &job->ibs[0];
  244. addr = amdgpu_bo_gpu_offset(bo);
  245. ib->ptr[0] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0);
  246. ib->ptr[1] = addr;
  247. ib->ptr[2] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0);
  248. ib->ptr[3] = addr >> 32;
  249. ib->ptr[4] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0);
  250. ib->ptr[5] = 0;
  251. for (i = 6; i < 16; i += 2) {
  252. ib->ptr[i] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_NO_OP), 0);
  253. ib->ptr[i+1] = 0;
  254. }
  255. ib->length_dw = 16;
  256. if (direct) {
  257. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  258. job->fence = dma_fence_get(f);
  259. if (r)
  260. goto err_free;
  261. amdgpu_job_free(job);
  262. } else {
  263. r = amdgpu_job_submit(job, ring, &adev->vcn.entity_dec,
  264. AMDGPU_FENCE_OWNER_UNDEFINED, &f);
  265. if (r)
  266. goto err_free;
  267. }
  268. amdgpu_bo_fence(bo, f, false);
  269. amdgpu_bo_unreserve(bo);
  270. amdgpu_bo_unref(&bo);
  271. if (fence)
  272. *fence = dma_fence_get(f);
  273. dma_fence_put(f);
  274. return 0;
  275. err_free:
  276. amdgpu_job_free(job);
  277. err:
  278. amdgpu_bo_unreserve(bo);
  279. amdgpu_bo_unref(&bo);
  280. return r;
  281. }
  282. static int amdgpu_vcn_dec_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  283. struct dma_fence **fence)
  284. {
  285. struct amdgpu_device *adev = ring->adev;
  286. struct amdgpu_bo *bo = NULL;
  287. uint32_t *msg;
  288. int r, i;
  289. r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
  290. AMDGPU_GEM_DOMAIN_VRAM,
  291. &bo, NULL, (void **)&msg);
  292. if (r)
  293. return r;
  294. msg[0] = cpu_to_le32(0x00000028);
  295. msg[1] = cpu_to_le32(0x00000038);
  296. msg[2] = cpu_to_le32(0x00000001);
  297. msg[3] = cpu_to_le32(0x00000000);
  298. msg[4] = cpu_to_le32(handle);
  299. msg[5] = cpu_to_le32(0x00000000);
  300. msg[6] = cpu_to_le32(0x00000001);
  301. msg[7] = cpu_to_le32(0x00000028);
  302. msg[8] = cpu_to_le32(0x00000010);
  303. msg[9] = cpu_to_le32(0x00000000);
  304. msg[10] = cpu_to_le32(0x00000007);
  305. msg[11] = cpu_to_le32(0x00000000);
  306. msg[12] = cpu_to_le32(0x00000780);
  307. msg[13] = cpu_to_le32(0x00000440);
  308. for (i = 14; i < 1024; ++i)
  309. msg[i] = cpu_to_le32(0x0);
  310. return amdgpu_vcn_dec_send_msg(ring, bo, true, fence);
  311. }
  312. static int amdgpu_vcn_dec_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  313. bool direct, struct dma_fence **fence)
  314. {
  315. struct amdgpu_device *adev = ring->adev;
  316. struct amdgpu_bo *bo = NULL;
  317. uint32_t *msg;
  318. int r, i;
  319. r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
  320. AMDGPU_GEM_DOMAIN_VRAM,
  321. &bo, NULL, (void **)&msg);
  322. if (r)
  323. return r;
  324. msg[0] = cpu_to_le32(0x00000028);
  325. msg[1] = cpu_to_le32(0x00000018);
  326. msg[2] = cpu_to_le32(0x00000000);
  327. msg[3] = cpu_to_le32(0x00000002);
  328. msg[4] = cpu_to_le32(handle);
  329. msg[5] = cpu_to_le32(0x00000000);
  330. for (i = 6; i < 1024; ++i)
  331. msg[i] = cpu_to_le32(0x0);
  332. return amdgpu_vcn_dec_send_msg(ring, bo, direct, fence);
  333. }
  334. int amdgpu_vcn_dec_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  335. {
  336. struct dma_fence *fence;
  337. long r;
  338. r = amdgpu_vcn_dec_get_create_msg(ring, 1, NULL);
  339. if (r) {
  340. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  341. goto error;
  342. }
  343. r = amdgpu_vcn_dec_get_destroy_msg(ring, 1, true, &fence);
  344. if (r) {
  345. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  346. goto error;
  347. }
  348. r = dma_fence_wait_timeout(fence, false, timeout);
  349. if (r == 0) {
  350. DRM_ERROR("amdgpu: IB test timed out.\n");
  351. r = -ETIMEDOUT;
  352. } else if (r < 0) {
  353. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  354. } else {
  355. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  356. r = 0;
  357. }
  358. dma_fence_put(fence);
  359. error:
  360. return r;
  361. }
  362. int amdgpu_vcn_enc_ring_test_ring(struct amdgpu_ring *ring)
  363. {
  364. struct amdgpu_device *adev = ring->adev;
  365. uint32_t rptr = amdgpu_ring_get_rptr(ring);
  366. unsigned i;
  367. int r;
  368. r = amdgpu_ring_alloc(ring, 16);
  369. if (r) {
  370. DRM_ERROR("amdgpu: vcn enc failed to lock ring %d (%d).\n",
  371. ring->idx, r);
  372. return r;
  373. }
  374. amdgpu_ring_write(ring, VCN_ENC_CMD_END);
  375. amdgpu_ring_commit(ring);
  376. for (i = 0; i < adev->usec_timeout; i++) {
  377. if (amdgpu_ring_get_rptr(ring) != rptr)
  378. break;
  379. DRM_UDELAY(1);
  380. }
  381. if (i < adev->usec_timeout) {
  382. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  383. ring->idx, i);
  384. } else {
  385. DRM_ERROR("amdgpu: ring %d test failed\n",
  386. ring->idx);
  387. r = -ETIMEDOUT;
  388. }
  389. return r;
  390. }
  391. static int amdgpu_vcn_enc_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  392. struct dma_fence **fence)
  393. {
  394. const unsigned ib_size_dw = 16;
  395. struct amdgpu_job *job;
  396. struct amdgpu_ib *ib;
  397. struct dma_fence *f = NULL;
  398. uint64_t dummy;
  399. int i, r;
  400. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  401. if (r)
  402. return r;
  403. ib = &job->ibs[0];
  404. dummy = ib->gpu_addr + 1024;
  405. ib->length_dw = 0;
  406. ib->ptr[ib->length_dw++] = 0x00000018;
  407. ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
  408. ib->ptr[ib->length_dw++] = handle;
  409. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  410. ib->ptr[ib->length_dw++] = dummy;
  411. ib->ptr[ib->length_dw++] = 0x0000000b;
  412. ib->ptr[ib->length_dw++] = 0x00000014;
  413. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  414. ib->ptr[ib->length_dw++] = 0x0000001c;
  415. ib->ptr[ib->length_dw++] = 0x00000000;
  416. ib->ptr[ib->length_dw++] = 0x00000000;
  417. ib->ptr[ib->length_dw++] = 0x00000008;
  418. ib->ptr[ib->length_dw++] = 0x08000001; /* op initialize */
  419. for (i = ib->length_dw; i < ib_size_dw; ++i)
  420. ib->ptr[i] = 0x0;
  421. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  422. job->fence = dma_fence_get(f);
  423. if (r)
  424. goto err;
  425. amdgpu_job_free(job);
  426. if (fence)
  427. *fence = dma_fence_get(f);
  428. dma_fence_put(f);
  429. return 0;
  430. err:
  431. amdgpu_job_free(job);
  432. return r;
  433. }
  434. static int amdgpu_vcn_enc_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  435. struct dma_fence **fence)
  436. {
  437. const unsigned ib_size_dw = 16;
  438. struct amdgpu_job *job;
  439. struct amdgpu_ib *ib;
  440. struct dma_fence *f = NULL;
  441. uint64_t dummy;
  442. int i, r;
  443. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  444. if (r)
  445. return r;
  446. ib = &job->ibs[0];
  447. dummy = ib->gpu_addr + 1024;
  448. ib->length_dw = 0;
  449. ib->ptr[ib->length_dw++] = 0x00000018;
  450. ib->ptr[ib->length_dw++] = 0x00000001;
  451. ib->ptr[ib->length_dw++] = handle;
  452. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  453. ib->ptr[ib->length_dw++] = dummy;
  454. ib->ptr[ib->length_dw++] = 0x0000000b;
  455. ib->ptr[ib->length_dw++] = 0x00000014;
  456. ib->ptr[ib->length_dw++] = 0x00000002;
  457. ib->ptr[ib->length_dw++] = 0x0000001c;
  458. ib->ptr[ib->length_dw++] = 0x00000000;
  459. ib->ptr[ib->length_dw++] = 0x00000000;
  460. ib->ptr[ib->length_dw++] = 0x00000008;
  461. ib->ptr[ib->length_dw++] = 0x08000002; /* op close session */
  462. for (i = ib->length_dw; i < ib_size_dw; ++i)
  463. ib->ptr[i] = 0x0;
  464. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  465. job->fence = dma_fence_get(f);
  466. if (r)
  467. goto err;
  468. amdgpu_job_free(job);
  469. if (fence)
  470. *fence = dma_fence_get(f);
  471. dma_fence_put(f);
  472. return 0;
  473. err:
  474. amdgpu_job_free(job);
  475. return r;
  476. }
  477. int amdgpu_vcn_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  478. {
  479. struct dma_fence *fence = NULL;
  480. long r;
  481. r = amdgpu_vcn_enc_get_create_msg(ring, 1, NULL);
  482. if (r) {
  483. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  484. goto error;
  485. }
  486. r = amdgpu_vcn_enc_get_destroy_msg(ring, 1, &fence);
  487. if (r) {
  488. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  489. goto error;
  490. }
  491. r = dma_fence_wait_timeout(fence, false, timeout);
  492. if (r == 0) {
  493. DRM_ERROR("amdgpu: IB test timed out.\n");
  494. r = -ETIMEDOUT;
  495. } else if (r < 0) {
  496. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  497. } else {
  498. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  499. r = 0;
  500. }
  501. error:
  502. dma_fence_put(fence);
  503. return r;
  504. }