amdgpu_amdkfd.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. */
  22. #include "amdgpu_amdkfd.h"
  23. #include "amd_shared.h"
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include <linux/module.h>
  28. const struct kgd2kfd_calls *kgd2kfd;
  29. bool (*kgd2kfd_init_p)(unsigned int, const struct kgd2kfd_calls**);
  30. static const unsigned int compute_vmid_bitmap = 0xFF00;
  31. int amdgpu_amdkfd_init(void)
  32. {
  33. int ret;
  34. #if defined(CONFIG_HSA_AMD_MODULE)
  35. int (*kgd2kfd_init_p)(unsigned int, const struct kgd2kfd_calls**);
  36. kgd2kfd_init_p = symbol_request(kgd2kfd_init);
  37. if (kgd2kfd_init_p == NULL)
  38. return -ENOENT;
  39. ret = kgd2kfd_init_p(KFD_INTERFACE_VERSION, &kgd2kfd);
  40. if (ret) {
  41. symbol_put(kgd2kfd_init);
  42. kgd2kfd = NULL;
  43. }
  44. #elif defined(CONFIG_HSA_AMD)
  45. ret = kgd2kfd_init(KFD_INTERFACE_VERSION, &kgd2kfd);
  46. if (ret)
  47. kgd2kfd = NULL;
  48. #else
  49. ret = -ENOENT;
  50. #endif
  51. amdgpu_amdkfd_gpuvm_init_mem_limits();
  52. return ret;
  53. }
  54. void amdgpu_amdkfd_fini(void)
  55. {
  56. if (kgd2kfd) {
  57. kgd2kfd->exit();
  58. symbol_put(kgd2kfd_init);
  59. }
  60. }
  61. void amdgpu_amdkfd_device_probe(struct amdgpu_device *adev)
  62. {
  63. const struct kfd2kgd_calls *kfd2kgd;
  64. if (!kgd2kfd)
  65. return;
  66. switch (adev->asic_type) {
  67. #ifdef CONFIG_DRM_AMDGPU_CIK
  68. case CHIP_KAVERI:
  69. case CHIP_HAWAII:
  70. kfd2kgd = amdgpu_amdkfd_gfx_7_get_functions();
  71. break;
  72. #endif
  73. case CHIP_CARRIZO:
  74. case CHIP_TONGA:
  75. case CHIP_FIJI:
  76. case CHIP_POLARIS10:
  77. case CHIP_POLARIS11:
  78. kfd2kgd = amdgpu_amdkfd_gfx_8_0_get_functions();
  79. break;
  80. case CHIP_VEGA10:
  81. case CHIP_RAVEN:
  82. kfd2kgd = amdgpu_amdkfd_gfx_9_0_get_functions();
  83. break;
  84. default:
  85. dev_dbg(adev->dev, "kfd not supported on this ASIC\n");
  86. return;
  87. }
  88. adev->kfd = kgd2kfd->probe((struct kgd_dev *)adev,
  89. adev->pdev, kfd2kgd);
  90. }
  91. /**
  92. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  93. * setup amdkfd
  94. *
  95. * @adev: amdgpu_device pointer
  96. * @aperture_base: output returning doorbell aperture base physical address
  97. * @aperture_size: output returning doorbell aperture size in bytes
  98. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  99. *
  100. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  101. * takes doorbells required for its own rings and reports the setup to amdkfd.
  102. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  103. */
  104. static void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  105. phys_addr_t *aperture_base,
  106. size_t *aperture_size,
  107. size_t *start_offset)
  108. {
  109. /*
  110. * The first num_doorbells are used by amdgpu.
  111. * amdkfd takes whatever's left in the aperture.
  112. */
  113. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  114. *aperture_base = adev->doorbell.base;
  115. *aperture_size = adev->doorbell.size;
  116. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  117. } else {
  118. *aperture_base = 0;
  119. *aperture_size = 0;
  120. *start_offset = 0;
  121. }
  122. }
  123. void amdgpu_amdkfd_device_init(struct amdgpu_device *adev)
  124. {
  125. int i;
  126. int last_valid_bit;
  127. if (adev->kfd) {
  128. struct kgd2kfd_shared_resources gpu_resources = {
  129. .compute_vmid_bitmap = compute_vmid_bitmap,
  130. .num_pipe_per_mec = adev->gfx.mec.num_pipe_per_mec,
  131. .num_queue_per_pipe = adev->gfx.mec.num_queue_per_pipe,
  132. .gpuvm_size = min(adev->vm_manager.max_pfn
  133. << AMDGPU_GPU_PAGE_SHIFT,
  134. AMDGPU_VA_HOLE_START),
  135. .drm_render_minor = adev->ddev->render->index
  136. };
  137. /* this is going to have a few of the MSBs set that we need to
  138. * clear */
  139. bitmap_complement(gpu_resources.queue_bitmap,
  140. adev->gfx.mec.queue_bitmap,
  141. KGD_MAX_QUEUES);
  142. /* remove the KIQ bit as well */
  143. if (adev->gfx.kiq.ring.ready)
  144. clear_bit(amdgpu_gfx_queue_to_bit(adev,
  145. adev->gfx.kiq.ring.me - 1,
  146. adev->gfx.kiq.ring.pipe,
  147. adev->gfx.kiq.ring.queue),
  148. gpu_resources.queue_bitmap);
  149. /* According to linux/bitmap.h we shouldn't use bitmap_clear if
  150. * nbits is not compile time constant */
  151. last_valid_bit = 1 /* only first MEC can have compute queues */
  152. * adev->gfx.mec.num_pipe_per_mec
  153. * adev->gfx.mec.num_queue_per_pipe;
  154. for (i = last_valid_bit; i < KGD_MAX_QUEUES; ++i)
  155. clear_bit(i, gpu_resources.queue_bitmap);
  156. amdgpu_doorbell_get_kfd_info(adev,
  157. &gpu_resources.doorbell_physical_address,
  158. &gpu_resources.doorbell_aperture_size,
  159. &gpu_resources.doorbell_start_offset);
  160. if (adev->asic_type >= CHIP_VEGA10) {
  161. /* On SOC15 the BIF is involved in routing
  162. * doorbells using the low 12 bits of the
  163. * address. Communicate the assignments to
  164. * KFD. KFD uses two doorbell pages per
  165. * process in case of 64-bit doorbells so we
  166. * can use each doorbell assignment twice.
  167. */
  168. gpu_resources.sdma_doorbell[0][0] =
  169. AMDGPU_DOORBELL64_sDMA_ENGINE0;
  170. gpu_resources.sdma_doorbell[0][1] =
  171. AMDGPU_DOORBELL64_sDMA_ENGINE0 + 0x200;
  172. gpu_resources.sdma_doorbell[1][0] =
  173. AMDGPU_DOORBELL64_sDMA_ENGINE1;
  174. gpu_resources.sdma_doorbell[1][1] =
  175. AMDGPU_DOORBELL64_sDMA_ENGINE1 + 0x200;
  176. /* Doorbells 0x0f0-0ff and 0x2f0-2ff are reserved for
  177. * SDMA, IH and VCN. So don't use them for the CP.
  178. */
  179. gpu_resources.reserved_doorbell_mask = 0x1f0;
  180. gpu_resources.reserved_doorbell_val = 0x0f0;
  181. }
  182. kgd2kfd->device_init(adev->kfd, &gpu_resources);
  183. }
  184. }
  185. void amdgpu_amdkfd_device_fini(struct amdgpu_device *adev)
  186. {
  187. if (adev->kfd) {
  188. kgd2kfd->device_exit(adev->kfd);
  189. adev->kfd = NULL;
  190. }
  191. }
  192. void amdgpu_amdkfd_interrupt(struct amdgpu_device *adev,
  193. const void *ih_ring_entry)
  194. {
  195. if (adev->kfd)
  196. kgd2kfd->interrupt(adev->kfd, ih_ring_entry);
  197. }
  198. void amdgpu_amdkfd_suspend(struct amdgpu_device *adev)
  199. {
  200. if (adev->kfd)
  201. kgd2kfd->suspend(adev->kfd);
  202. }
  203. int amdgpu_amdkfd_resume(struct amdgpu_device *adev)
  204. {
  205. int r = 0;
  206. if (adev->kfd)
  207. r = kgd2kfd->resume(adev->kfd);
  208. return r;
  209. }
  210. int alloc_gtt_mem(struct kgd_dev *kgd, size_t size,
  211. void **mem_obj, uint64_t *gpu_addr,
  212. void **cpu_ptr)
  213. {
  214. struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
  215. struct amdgpu_bo *bo = NULL;
  216. struct amdgpu_bo_param bp;
  217. int r;
  218. uint64_t gpu_addr_tmp = 0;
  219. void *cpu_ptr_tmp = NULL;
  220. memset(&bp, 0, sizeof(bp));
  221. bp.size = size;
  222. bp.byte_align = PAGE_SIZE;
  223. bp.domain = AMDGPU_GEM_DOMAIN_GTT;
  224. bp.flags = AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  225. bp.type = ttm_bo_type_kernel;
  226. bp.resv = NULL;
  227. r = amdgpu_bo_create(adev, &bp, &bo);
  228. if (r) {
  229. dev_err(adev->dev,
  230. "failed to allocate BO for amdkfd (%d)\n", r);
  231. return r;
  232. }
  233. /* map the buffer */
  234. r = amdgpu_bo_reserve(bo, true);
  235. if (r) {
  236. dev_err(adev->dev, "(%d) failed to reserve bo for amdkfd\n", r);
  237. goto allocate_mem_reserve_bo_failed;
  238. }
  239. r = amdgpu_bo_pin(bo, AMDGPU_GEM_DOMAIN_GTT,
  240. &gpu_addr_tmp);
  241. if (r) {
  242. dev_err(adev->dev, "(%d) failed to pin bo for amdkfd\n", r);
  243. goto allocate_mem_pin_bo_failed;
  244. }
  245. r = amdgpu_bo_kmap(bo, &cpu_ptr_tmp);
  246. if (r) {
  247. dev_err(adev->dev,
  248. "(%d) failed to map bo to kernel for amdkfd\n", r);
  249. goto allocate_mem_kmap_bo_failed;
  250. }
  251. *mem_obj = bo;
  252. *gpu_addr = gpu_addr_tmp;
  253. *cpu_ptr = cpu_ptr_tmp;
  254. amdgpu_bo_unreserve(bo);
  255. return 0;
  256. allocate_mem_kmap_bo_failed:
  257. amdgpu_bo_unpin(bo);
  258. allocate_mem_pin_bo_failed:
  259. amdgpu_bo_unreserve(bo);
  260. allocate_mem_reserve_bo_failed:
  261. amdgpu_bo_unref(&bo);
  262. return r;
  263. }
  264. void free_gtt_mem(struct kgd_dev *kgd, void *mem_obj)
  265. {
  266. struct amdgpu_bo *bo = (struct amdgpu_bo *) mem_obj;
  267. amdgpu_bo_reserve(bo, true);
  268. amdgpu_bo_kunmap(bo);
  269. amdgpu_bo_unpin(bo);
  270. amdgpu_bo_unreserve(bo);
  271. amdgpu_bo_unref(&(bo));
  272. }
  273. void get_local_mem_info(struct kgd_dev *kgd,
  274. struct kfd_local_mem_info *mem_info)
  275. {
  276. struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
  277. uint64_t address_mask = adev->dev->dma_mask ? ~*adev->dev->dma_mask :
  278. ~((1ULL << 32) - 1);
  279. resource_size_t aper_limit = adev->gmc.aper_base + adev->gmc.aper_size;
  280. memset(mem_info, 0, sizeof(*mem_info));
  281. if (!(adev->gmc.aper_base & address_mask || aper_limit & address_mask)) {
  282. mem_info->local_mem_size_public = adev->gmc.visible_vram_size;
  283. mem_info->local_mem_size_private = adev->gmc.real_vram_size -
  284. adev->gmc.visible_vram_size;
  285. } else {
  286. mem_info->local_mem_size_public = 0;
  287. mem_info->local_mem_size_private = adev->gmc.real_vram_size;
  288. }
  289. mem_info->vram_width = adev->gmc.vram_width;
  290. pr_debug("Address base: %pap limit %pap public 0x%llx private 0x%llx\n",
  291. &adev->gmc.aper_base, &aper_limit,
  292. mem_info->local_mem_size_public,
  293. mem_info->local_mem_size_private);
  294. if (amdgpu_emu_mode == 1) {
  295. mem_info->mem_clk_max = 100;
  296. return;
  297. }
  298. if (amdgpu_sriov_vf(adev))
  299. mem_info->mem_clk_max = adev->clock.default_mclk / 100;
  300. else
  301. mem_info->mem_clk_max = amdgpu_dpm_get_mclk(adev, false) / 100;
  302. }
  303. uint64_t get_gpu_clock_counter(struct kgd_dev *kgd)
  304. {
  305. struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
  306. if (adev->gfx.funcs->get_gpu_clock_counter)
  307. return adev->gfx.funcs->get_gpu_clock_counter(adev);
  308. return 0;
  309. }
  310. uint32_t get_max_engine_clock_in_mhz(struct kgd_dev *kgd)
  311. {
  312. struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
  313. /* the sclk is in quantas of 10kHz */
  314. if (amdgpu_emu_mode == 1)
  315. return 100;
  316. if (amdgpu_sriov_vf(adev))
  317. return adev->clock.default_sclk / 100;
  318. return amdgpu_dpm_get_sclk(adev, false) / 100;
  319. }
  320. void get_cu_info(struct kgd_dev *kgd, struct kfd_cu_info *cu_info)
  321. {
  322. struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
  323. struct amdgpu_cu_info acu_info = adev->gfx.cu_info;
  324. memset(cu_info, 0, sizeof(*cu_info));
  325. if (sizeof(cu_info->cu_bitmap) != sizeof(acu_info.bitmap))
  326. return;
  327. cu_info->cu_active_number = acu_info.number;
  328. cu_info->cu_ao_mask = acu_info.ao_cu_mask;
  329. memcpy(&cu_info->cu_bitmap[0], &acu_info.bitmap[0],
  330. sizeof(acu_info.bitmap));
  331. cu_info->num_shader_engines = adev->gfx.config.max_shader_engines;
  332. cu_info->num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
  333. cu_info->num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
  334. cu_info->simd_per_cu = acu_info.simd_per_cu;
  335. cu_info->max_waves_per_simd = acu_info.max_waves_per_simd;
  336. cu_info->wave_front_size = acu_info.wave_front_size;
  337. cu_info->max_scratch_slots_per_cu = acu_info.max_scratch_slots_per_cu;
  338. cu_info->lds_size = acu_info.lds_size;
  339. }
  340. uint64_t amdgpu_amdkfd_get_vram_usage(struct kgd_dev *kgd)
  341. {
  342. struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
  343. return amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
  344. }
  345. int amdgpu_amdkfd_submit_ib(struct kgd_dev *kgd, enum kgd_engine_type engine,
  346. uint32_t vmid, uint64_t gpu_addr,
  347. uint32_t *ib_cmd, uint32_t ib_len)
  348. {
  349. struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
  350. struct amdgpu_job *job;
  351. struct amdgpu_ib *ib;
  352. struct amdgpu_ring *ring;
  353. struct dma_fence *f = NULL;
  354. int ret;
  355. switch (engine) {
  356. case KGD_ENGINE_MEC1:
  357. ring = &adev->gfx.compute_ring[0];
  358. break;
  359. case KGD_ENGINE_SDMA1:
  360. ring = &adev->sdma.instance[0].ring;
  361. break;
  362. case KGD_ENGINE_SDMA2:
  363. ring = &adev->sdma.instance[1].ring;
  364. break;
  365. default:
  366. pr_err("Invalid engine in IB submission: %d\n", engine);
  367. ret = -EINVAL;
  368. goto err;
  369. }
  370. ret = amdgpu_job_alloc(adev, 1, &job, NULL);
  371. if (ret)
  372. goto err;
  373. ib = &job->ibs[0];
  374. memset(ib, 0, sizeof(struct amdgpu_ib));
  375. ib->gpu_addr = gpu_addr;
  376. ib->ptr = ib_cmd;
  377. ib->length_dw = ib_len;
  378. /* This works for NO_HWS. TODO: need to handle without knowing VMID */
  379. job->vmid = vmid;
  380. ret = amdgpu_ib_schedule(ring, 1, ib, job, &f);
  381. if (ret) {
  382. DRM_ERROR("amdgpu: failed to schedule IB.\n");
  383. goto err_ib_sched;
  384. }
  385. ret = dma_fence_wait(f, false);
  386. err_ib_sched:
  387. dma_fence_put(f);
  388. amdgpu_job_free(job);
  389. err:
  390. return ret;
  391. }
  392. bool amdgpu_amdkfd_is_kfd_vmid(struct amdgpu_device *adev, u32 vmid)
  393. {
  394. if (adev->kfd) {
  395. if ((1 << vmid) & compute_vmid_bitmap)
  396. return true;
  397. }
  398. return false;
  399. }