processor.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690
  1. #ifndef _ASM_IA64_PROCESSOR_H
  2. #define _ASM_IA64_PROCESSOR_H
  3. /*
  4. * Copyright (C) 1998-2004 Hewlett-Packard Co
  5. * David Mosberger-Tang <davidm@hpl.hp.com>
  6. * Stephane Eranian <eranian@hpl.hp.com>
  7. * Copyright (C) 1999 Asit Mallick <asit.k.mallick@intel.com>
  8. * Copyright (C) 1999 Don Dugger <don.dugger@intel.com>
  9. *
  10. * 11/24/98 S.Eranian added ia64_set_iva()
  11. * 12/03/99 D. Mosberger implement thread_saved_pc() via kernel unwind API
  12. * 06/16/00 A. Mallick added csd/ssd/tssd for ia32 support
  13. */
  14. #include <linux/config.h>
  15. #include <asm/intrinsics.h>
  16. #include <asm/kregs.h>
  17. #include <asm/ptrace.h>
  18. #include <asm/ustack.h>
  19. /* Our arch specific arch_init_sched_domain is in arch/ia64/kernel/domain.c */
  20. #define ARCH_HAS_SCHED_DOMAIN
  21. #define IA64_NUM_DBG_REGS 8
  22. /*
  23. * Limits for PMC and PMD are set to less than maximum architected values
  24. * but should be sufficient for a while
  25. */
  26. #define IA64_NUM_PMC_REGS 32
  27. #define IA64_NUM_PMD_REGS 32
  28. #define DEFAULT_MAP_BASE __IA64_UL_CONST(0x2000000000000000)
  29. #define DEFAULT_TASK_SIZE __IA64_UL_CONST(0xa000000000000000)
  30. /*
  31. * TASK_SIZE really is a mis-named. It really is the maximum user
  32. * space address (plus one). On IA-64, there are five regions of 2TB
  33. * each (assuming 8KB page size), for a total of 8TB of user virtual
  34. * address space.
  35. */
  36. #define TASK_SIZE (current->thread.task_size)
  37. /*
  38. * This decides where the kernel will search for a free chunk of vm
  39. * space during mmap's.
  40. */
  41. #define TASK_UNMAPPED_BASE (current->thread.map_base)
  42. #define IA64_THREAD_FPH_VALID (__IA64_UL(1) << 0) /* floating-point high state valid? */
  43. #define IA64_THREAD_DBG_VALID (__IA64_UL(1) << 1) /* debug registers valid? */
  44. #define IA64_THREAD_PM_VALID (__IA64_UL(1) << 2) /* performance registers valid? */
  45. #define IA64_THREAD_UAC_NOPRINT (__IA64_UL(1) << 3) /* don't log unaligned accesses */
  46. #define IA64_THREAD_UAC_SIGBUS (__IA64_UL(1) << 4) /* generate SIGBUS on unaligned acc. */
  47. /* bit 5 is currently unused */
  48. #define IA64_THREAD_FPEMU_NOPRINT (__IA64_UL(1) << 6) /* don't log any fpswa faults */
  49. #define IA64_THREAD_FPEMU_SIGFPE (__IA64_UL(1) << 7) /* send a SIGFPE for fpswa faults */
  50. #define IA64_THREAD_UAC_SHIFT 3
  51. #define IA64_THREAD_UAC_MASK (IA64_THREAD_UAC_NOPRINT | IA64_THREAD_UAC_SIGBUS)
  52. #define IA64_THREAD_FPEMU_SHIFT 6
  53. #define IA64_THREAD_FPEMU_MASK (IA64_THREAD_FPEMU_NOPRINT | IA64_THREAD_FPEMU_SIGFPE)
  54. /*
  55. * This shift should be large enough to be able to represent 1000000000/itc_freq with good
  56. * accuracy while being small enough to fit 10*1000000000<<IA64_NSEC_PER_CYC_SHIFT in 64 bits
  57. * (this will give enough slack to represent 10 seconds worth of time as a scaled number).
  58. */
  59. #define IA64_NSEC_PER_CYC_SHIFT 30
  60. #ifndef __ASSEMBLY__
  61. #include <linux/cache.h>
  62. #include <linux/compiler.h>
  63. #include <linux/threads.h>
  64. #include <linux/types.h>
  65. #include <asm/fpu.h>
  66. #include <asm/page.h>
  67. #include <asm/percpu.h>
  68. #include <asm/rse.h>
  69. #include <asm/unwind.h>
  70. #include <asm/atomic.h>
  71. #ifdef CONFIG_NUMA
  72. #include <asm/nodedata.h>
  73. #endif
  74. /* like above but expressed as bitfields for more efficient access: */
  75. struct ia64_psr {
  76. __u64 reserved0 : 1;
  77. __u64 be : 1;
  78. __u64 up : 1;
  79. __u64 ac : 1;
  80. __u64 mfl : 1;
  81. __u64 mfh : 1;
  82. __u64 reserved1 : 7;
  83. __u64 ic : 1;
  84. __u64 i : 1;
  85. __u64 pk : 1;
  86. __u64 reserved2 : 1;
  87. __u64 dt : 1;
  88. __u64 dfl : 1;
  89. __u64 dfh : 1;
  90. __u64 sp : 1;
  91. __u64 pp : 1;
  92. __u64 di : 1;
  93. __u64 si : 1;
  94. __u64 db : 1;
  95. __u64 lp : 1;
  96. __u64 tb : 1;
  97. __u64 rt : 1;
  98. __u64 reserved3 : 4;
  99. __u64 cpl : 2;
  100. __u64 is : 1;
  101. __u64 mc : 1;
  102. __u64 it : 1;
  103. __u64 id : 1;
  104. __u64 da : 1;
  105. __u64 dd : 1;
  106. __u64 ss : 1;
  107. __u64 ri : 2;
  108. __u64 ed : 1;
  109. __u64 bn : 1;
  110. __u64 reserved4 : 19;
  111. };
  112. /*
  113. * CPU type, hardware bug flags, and per-CPU state. Frequently used
  114. * state comes earlier:
  115. */
  116. struct cpuinfo_ia64 {
  117. __u32 softirq_pending;
  118. __u64 itm_delta; /* # of clock cycles between clock ticks */
  119. __u64 itm_next; /* interval timer mask value to use for next clock tick */
  120. __u64 nsec_per_cyc; /* (1000000000<<IA64_NSEC_PER_CYC_SHIFT)/itc_freq */
  121. __u64 unimpl_va_mask; /* mask of unimplemented virtual address bits (from PAL) */
  122. __u64 unimpl_pa_mask; /* mask of unimplemented physical address bits (from PAL) */
  123. __u64 *pgd_quick;
  124. __u64 *pmd_quick;
  125. __u64 pgtable_cache_sz;
  126. __u64 itc_freq; /* frequency of ITC counter */
  127. __u64 proc_freq; /* frequency of processor */
  128. __u64 cyc_per_usec; /* itc_freq/1000000 */
  129. __u64 ptce_base;
  130. __u32 ptce_count[2];
  131. __u32 ptce_stride[2];
  132. struct task_struct *ksoftirqd; /* kernel softirq daemon for this CPU */
  133. #ifdef CONFIG_SMP
  134. __u64 loops_per_jiffy;
  135. int cpu;
  136. #endif
  137. /* CPUID-derived information: */
  138. __u64 ppn;
  139. __u64 features;
  140. __u8 number;
  141. __u8 revision;
  142. __u8 model;
  143. __u8 family;
  144. __u8 archrev;
  145. char vendor[16];
  146. #ifdef CONFIG_NUMA
  147. struct ia64_node_data *node_data;
  148. #endif
  149. };
  150. DECLARE_PER_CPU(struct cpuinfo_ia64, cpu_info);
  151. /*
  152. * The "local" data variable. It refers to the per-CPU data of the currently executing
  153. * CPU, much like "current" points to the per-task data of the currently executing task.
  154. * Do not use the address of local_cpu_data, since it will be different from
  155. * cpu_data(smp_processor_id())!
  156. */
  157. #define local_cpu_data (&__ia64_per_cpu_var(cpu_info))
  158. #define cpu_data(cpu) (&per_cpu(cpu_info, cpu))
  159. extern void identify_cpu (struct cpuinfo_ia64 *);
  160. extern void print_cpu_info (struct cpuinfo_ia64 *);
  161. typedef struct {
  162. unsigned long seg;
  163. } mm_segment_t;
  164. #define SET_UNALIGN_CTL(task,value) \
  165. ({ \
  166. (task)->thread.flags = (((task)->thread.flags & ~IA64_THREAD_UAC_MASK) \
  167. | (((value) << IA64_THREAD_UAC_SHIFT) & IA64_THREAD_UAC_MASK)); \
  168. 0; \
  169. })
  170. #define GET_UNALIGN_CTL(task,addr) \
  171. ({ \
  172. put_user(((task)->thread.flags & IA64_THREAD_UAC_MASK) >> IA64_THREAD_UAC_SHIFT, \
  173. (int __user *) (addr)); \
  174. })
  175. #define SET_FPEMU_CTL(task,value) \
  176. ({ \
  177. (task)->thread.flags = (((task)->thread.flags & ~IA64_THREAD_FPEMU_MASK) \
  178. | (((value) << IA64_THREAD_FPEMU_SHIFT) & IA64_THREAD_FPEMU_MASK)); \
  179. 0; \
  180. })
  181. #define GET_FPEMU_CTL(task,addr) \
  182. ({ \
  183. put_user(((task)->thread.flags & IA64_THREAD_FPEMU_MASK) >> IA64_THREAD_FPEMU_SHIFT, \
  184. (int __user *) (addr)); \
  185. })
  186. #ifdef CONFIG_IA32_SUPPORT
  187. struct desc_struct {
  188. unsigned int a, b;
  189. };
  190. #define desc_empty(desc) (!((desc)->a + (desc)->b))
  191. #define desc_equal(desc1, desc2) (((desc1)->a == (desc2)->a) && ((desc1)->b == (desc2)->b))
  192. #define GDT_ENTRY_TLS_ENTRIES 3
  193. #define GDT_ENTRY_TLS_MIN 6
  194. #define GDT_ENTRY_TLS_MAX (GDT_ENTRY_TLS_MIN + GDT_ENTRY_TLS_ENTRIES - 1)
  195. #define TLS_SIZE (GDT_ENTRY_TLS_ENTRIES * 8)
  196. struct partial_page_list;
  197. #endif
  198. struct thread_struct {
  199. __u32 flags; /* various thread flags (see IA64_THREAD_*) */
  200. /* writing on_ustack is performance-critical, so it's worth spending 8 bits on it... */
  201. __u8 on_ustack; /* executing on user-stacks? */
  202. __u8 pad[3];
  203. __u64 ksp; /* kernel stack pointer */
  204. __u64 map_base; /* base address for get_unmapped_area() */
  205. __u64 task_size; /* limit for task size */
  206. __u64 rbs_bot; /* the base address for the RBS */
  207. int last_fph_cpu; /* CPU that may hold the contents of f32-f127 */
  208. #ifdef CONFIG_IA32_SUPPORT
  209. __u64 eflag; /* IA32 EFLAGS reg */
  210. __u64 fsr; /* IA32 floating pt status reg */
  211. __u64 fcr; /* IA32 floating pt control reg */
  212. __u64 fir; /* IA32 fp except. instr. reg */
  213. __u64 fdr; /* IA32 fp except. data reg */
  214. __u64 old_k1; /* old value of ar.k1 */
  215. __u64 old_iob; /* old IOBase value */
  216. struct partial_page_list *ppl; /* partial page list for 4K page size issue */
  217. /* cached TLS descriptors. */
  218. struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
  219. # define INIT_THREAD_IA32 .eflag = 0, \
  220. .fsr = 0, \
  221. .fcr = 0x17800000037fULL, \
  222. .fir = 0, \
  223. .fdr = 0, \
  224. .old_k1 = 0, \
  225. .old_iob = 0, \
  226. .ppl = NULL,
  227. #else
  228. # define INIT_THREAD_IA32
  229. #endif /* CONFIG_IA32_SUPPORT */
  230. #ifdef CONFIG_PERFMON
  231. __u64 pmcs[IA64_NUM_PMC_REGS];
  232. __u64 pmds[IA64_NUM_PMD_REGS];
  233. void *pfm_context; /* pointer to detailed PMU context */
  234. unsigned long pfm_needs_checking; /* when >0, pending perfmon work on kernel exit */
  235. # define INIT_THREAD_PM .pmcs = {0UL, }, \
  236. .pmds = {0UL, }, \
  237. .pfm_context = NULL, \
  238. .pfm_needs_checking = 0UL,
  239. #else
  240. # define INIT_THREAD_PM
  241. #endif
  242. __u64 dbr[IA64_NUM_DBG_REGS];
  243. __u64 ibr[IA64_NUM_DBG_REGS];
  244. struct ia64_fpreg fph[96]; /* saved/loaded on demand */
  245. };
  246. #define INIT_THREAD { \
  247. .flags = 0, \
  248. .on_ustack = 0, \
  249. .ksp = 0, \
  250. .map_base = DEFAULT_MAP_BASE, \
  251. .rbs_bot = STACK_TOP - DEFAULT_USER_STACK_SIZE, \
  252. .task_size = DEFAULT_TASK_SIZE, \
  253. .last_fph_cpu = -1, \
  254. INIT_THREAD_IA32 \
  255. INIT_THREAD_PM \
  256. .dbr = {0, }, \
  257. .ibr = {0, }, \
  258. .fph = {{{{0}}}, } \
  259. }
  260. #define start_thread(regs,new_ip,new_sp) do { \
  261. set_fs(USER_DS); \
  262. regs->cr_ipsr = ((regs->cr_ipsr | (IA64_PSR_BITS_TO_SET | IA64_PSR_CPL)) \
  263. & ~(IA64_PSR_BITS_TO_CLEAR | IA64_PSR_RI | IA64_PSR_IS)); \
  264. regs->cr_iip = new_ip; \
  265. regs->ar_rsc = 0xf; /* eager mode, privilege level 3 */ \
  266. regs->ar_rnat = 0; \
  267. regs->ar_bspstore = current->thread.rbs_bot; \
  268. regs->ar_fpsr = FPSR_DEFAULT; \
  269. regs->loadrs = 0; \
  270. regs->r8 = current->mm->dumpable; /* set "don't zap registers" flag */ \
  271. regs->r12 = new_sp - 16; /* allocate 16 byte scratch area */ \
  272. if (unlikely(!current->mm->dumpable)) { \
  273. /* \
  274. * Zap scratch regs to avoid leaking bits between processes with different \
  275. * uid/privileges. \
  276. */ \
  277. regs->ar_pfs = 0; regs->b0 = 0; regs->pr = 0; \
  278. regs->r1 = 0; regs->r9 = 0; regs->r11 = 0; regs->r13 = 0; regs->r15 = 0; \
  279. } \
  280. } while (0)
  281. /* Forward declarations, a strange C thing... */
  282. struct mm_struct;
  283. struct task_struct;
  284. /*
  285. * Free all resources held by a thread. This is called after the
  286. * parent of DEAD_TASK has collected the exit status of the task via
  287. * wait().
  288. */
  289. #define release_thread(dead_task)
  290. /* Prepare to copy thread state - unlazy all lazy status */
  291. #define prepare_to_copy(tsk) do { } while (0)
  292. /*
  293. * This is the mechanism for creating a new kernel thread.
  294. *
  295. * NOTE 1: Only a kernel-only process (ie the swapper or direct
  296. * descendants who haven't done an "execve()") should use this: it
  297. * will work within a system call from a "real" process, but the
  298. * process memory space will not be free'd until both the parent and
  299. * the child have exited.
  300. *
  301. * NOTE 2: This MUST NOT be an inlined function. Otherwise, we get
  302. * into trouble in init/main.c when the child thread returns to
  303. * do_basic_setup() and the timing is such that free_initmem() has
  304. * been called already.
  305. */
  306. extern pid_t kernel_thread (int (*fn)(void *), void *arg, unsigned long flags);
  307. /* Get wait channel for task P. */
  308. extern unsigned long get_wchan (struct task_struct *p);
  309. /* Return instruction pointer of blocked task TSK. */
  310. #define KSTK_EIP(tsk) \
  311. ({ \
  312. struct pt_regs *_regs = ia64_task_regs(tsk); \
  313. _regs->cr_iip + ia64_psr(_regs)->ri; \
  314. })
  315. /* Return stack pointer of blocked task TSK. */
  316. #define KSTK_ESP(tsk) ((tsk)->thread.ksp)
  317. extern void ia64_getreg_unknown_kr (void);
  318. extern void ia64_setreg_unknown_kr (void);
  319. #define ia64_get_kr(regnum) \
  320. ({ \
  321. unsigned long r = 0; \
  322. \
  323. switch (regnum) { \
  324. case 0: r = ia64_getreg(_IA64_REG_AR_KR0); break; \
  325. case 1: r = ia64_getreg(_IA64_REG_AR_KR1); break; \
  326. case 2: r = ia64_getreg(_IA64_REG_AR_KR2); break; \
  327. case 3: r = ia64_getreg(_IA64_REG_AR_KR3); break; \
  328. case 4: r = ia64_getreg(_IA64_REG_AR_KR4); break; \
  329. case 5: r = ia64_getreg(_IA64_REG_AR_KR5); break; \
  330. case 6: r = ia64_getreg(_IA64_REG_AR_KR6); break; \
  331. case 7: r = ia64_getreg(_IA64_REG_AR_KR7); break; \
  332. default: ia64_getreg_unknown_kr(); break; \
  333. } \
  334. r; \
  335. })
  336. #define ia64_set_kr(regnum, r) \
  337. ({ \
  338. switch (regnum) { \
  339. case 0: ia64_setreg(_IA64_REG_AR_KR0, r); break; \
  340. case 1: ia64_setreg(_IA64_REG_AR_KR1, r); break; \
  341. case 2: ia64_setreg(_IA64_REG_AR_KR2, r); break; \
  342. case 3: ia64_setreg(_IA64_REG_AR_KR3, r); break; \
  343. case 4: ia64_setreg(_IA64_REG_AR_KR4, r); break; \
  344. case 5: ia64_setreg(_IA64_REG_AR_KR5, r); break; \
  345. case 6: ia64_setreg(_IA64_REG_AR_KR6, r); break; \
  346. case 7: ia64_setreg(_IA64_REG_AR_KR7, r); break; \
  347. default: ia64_setreg_unknown_kr(); break; \
  348. } \
  349. })
  350. /*
  351. * The following three macros can't be inline functions because we don't have struct
  352. * task_struct at this point.
  353. */
  354. /* Return TRUE if task T owns the fph partition of the CPU we're running on. */
  355. #define ia64_is_local_fpu_owner(t) \
  356. ({ \
  357. struct task_struct *__ia64_islfo_task = (t); \
  358. (__ia64_islfo_task->thread.last_fph_cpu == smp_processor_id() \
  359. && __ia64_islfo_task == (struct task_struct *) ia64_get_kr(IA64_KR_FPU_OWNER)); \
  360. })
  361. /* Mark task T as owning the fph partition of the CPU we're running on. */
  362. #define ia64_set_local_fpu_owner(t) do { \
  363. struct task_struct *__ia64_slfo_task = (t); \
  364. __ia64_slfo_task->thread.last_fph_cpu = smp_processor_id(); \
  365. ia64_set_kr(IA64_KR_FPU_OWNER, (unsigned long) __ia64_slfo_task); \
  366. } while (0)
  367. /* Mark the fph partition of task T as being invalid on all CPUs. */
  368. #define ia64_drop_fpu(t) ((t)->thread.last_fph_cpu = -1)
  369. extern void __ia64_init_fpu (void);
  370. extern void __ia64_save_fpu (struct ia64_fpreg *fph);
  371. extern void __ia64_load_fpu (struct ia64_fpreg *fph);
  372. extern void ia64_save_debug_regs (unsigned long *save_area);
  373. extern void ia64_load_debug_regs (unsigned long *save_area);
  374. #ifdef CONFIG_IA32_SUPPORT
  375. extern void ia32_save_state (struct task_struct *task);
  376. extern void ia32_load_state (struct task_struct *task);
  377. #endif
  378. #define ia64_fph_enable() do { ia64_rsm(IA64_PSR_DFH); ia64_srlz_d(); } while (0)
  379. #define ia64_fph_disable() do { ia64_ssm(IA64_PSR_DFH); ia64_srlz_d(); } while (0)
  380. /* load fp 0.0 into fph */
  381. static inline void
  382. ia64_init_fpu (void) {
  383. ia64_fph_enable();
  384. __ia64_init_fpu();
  385. ia64_fph_disable();
  386. }
  387. /* save f32-f127 at FPH */
  388. static inline void
  389. ia64_save_fpu (struct ia64_fpreg *fph) {
  390. ia64_fph_enable();
  391. __ia64_save_fpu(fph);
  392. ia64_fph_disable();
  393. }
  394. /* load f32-f127 from FPH */
  395. static inline void
  396. ia64_load_fpu (struct ia64_fpreg *fph) {
  397. ia64_fph_enable();
  398. __ia64_load_fpu(fph);
  399. ia64_fph_disable();
  400. }
  401. static inline __u64
  402. ia64_clear_ic (void)
  403. {
  404. __u64 psr;
  405. psr = ia64_getreg(_IA64_REG_PSR);
  406. ia64_stop();
  407. ia64_rsm(IA64_PSR_I | IA64_PSR_IC);
  408. ia64_srlz_i();
  409. return psr;
  410. }
  411. /*
  412. * Restore the psr.
  413. */
  414. static inline void
  415. ia64_set_psr (__u64 psr)
  416. {
  417. ia64_stop();
  418. ia64_setreg(_IA64_REG_PSR_L, psr);
  419. ia64_srlz_d();
  420. }
  421. /*
  422. * Insert a translation into an instruction and/or data translation
  423. * register.
  424. */
  425. static inline void
  426. ia64_itr (__u64 target_mask, __u64 tr_num,
  427. __u64 vmaddr, __u64 pte,
  428. __u64 log_page_size)
  429. {
  430. ia64_setreg(_IA64_REG_CR_ITIR, (log_page_size << 2));
  431. ia64_setreg(_IA64_REG_CR_IFA, vmaddr);
  432. ia64_stop();
  433. if (target_mask & 0x1)
  434. ia64_itri(tr_num, pte);
  435. if (target_mask & 0x2)
  436. ia64_itrd(tr_num, pte);
  437. }
  438. /*
  439. * Insert a translation into the instruction and/or data translation
  440. * cache.
  441. */
  442. static inline void
  443. ia64_itc (__u64 target_mask, __u64 vmaddr, __u64 pte,
  444. __u64 log_page_size)
  445. {
  446. ia64_setreg(_IA64_REG_CR_ITIR, (log_page_size << 2));
  447. ia64_setreg(_IA64_REG_CR_IFA, vmaddr);
  448. ia64_stop();
  449. /* as per EAS2.6, itc must be the last instruction in an instruction group */
  450. if (target_mask & 0x1)
  451. ia64_itci(pte);
  452. if (target_mask & 0x2)
  453. ia64_itcd(pte);
  454. }
  455. /*
  456. * Purge a range of addresses from instruction and/or data translation
  457. * register(s).
  458. */
  459. static inline void
  460. ia64_ptr (__u64 target_mask, __u64 vmaddr, __u64 log_size)
  461. {
  462. if (target_mask & 0x1)
  463. ia64_ptri(vmaddr, (log_size << 2));
  464. if (target_mask & 0x2)
  465. ia64_ptrd(vmaddr, (log_size << 2));
  466. }
  467. /* Set the interrupt vector address. The address must be suitably aligned (32KB). */
  468. static inline void
  469. ia64_set_iva (void *ivt_addr)
  470. {
  471. ia64_setreg(_IA64_REG_CR_IVA, (__u64) ivt_addr);
  472. ia64_srlz_i();
  473. }
  474. /* Set the page table address and control bits. */
  475. static inline void
  476. ia64_set_pta (__u64 pta)
  477. {
  478. /* Note: srlz.i implies srlz.d */
  479. ia64_setreg(_IA64_REG_CR_PTA, pta);
  480. ia64_srlz_i();
  481. }
  482. static inline void
  483. ia64_eoi (void)
  484. {
  485. ia64_setreg(_IA64_REG_CR_EOI, 0);
  486. ia64_srlz_d();
  487. }
  488. #define cpu_relax() ia64_hint(ia64_hint_pause)
  489. static inline void
  490. ia64_set_lrr0 (unsigned long val)
  491. {
  492. ia64_setreg(_IA64_REG_CR_LRR0, val);
  493. ia64_srlz_d();
  494. }
  495. static inline void
  496. ia64_set_lrr1 (unsigned long val)
  497. {
  498. ia64_setreg(_IA64_REG_CR_LRR1, val);
  499. ia64_srlz_d();
  500. }
  501. /*
  502. * Given the address to which a spill occurred, return the unat bit
  503. * number that corresponds to this address.
  504. */
  505. static inline __u64
  506. ia64_unat_pos (void *spill_addr)
  507. {
  508. return ((__u64) spill_addr >> 3) & 0x3f;
  509. }
  510. /*
  511. * Set the NaT bit of an integer register which was spilled at address
  512. * SPILL_ADDR. UNAT is the mask to be updated.
  513. */
  514. static inline void
  515. ia64_set_unat (__u64 *unat, void *spill_addr, unsigned long nat)
  516. {
  517. __u64 bit = ia64_unat_pos(spill_addr);
  518. __u64 mask = 1UL << bit;
  519. *unat = (*unat & ~mask) | (nat << bit);
  520. }
  521. /*
  522. * Return saved PC of a blocked thread.
  523. * Note that the only way T can block is through a call to schedule() -> switch_to().
  524. */
  525. static inline unsigned long
  526. thread_saved_pc (struct task_struct *t)
  527. {
  528. struct unw_frame_info info;
  529. unsigned long ip;
  530. unw_init_from_blocked_task(&info, t);
  531. if (unw_unwind(&info) < 0)
  532. return 0;
  533. unw_get_ip(&info, &ip);
  534. return ip;
  535. }
  536. /*
  537. * Get the current instruction/program counter value.
  538. */
  539. #define current_text_addr() \
  540. ({ void *_pc; _pc = (void *)ia64_getreg(_IA64_REG_IP); _pc; })
  541. static inline __u64
  542. ia64_get_ivr (void)
  543. {
  544. __u64 r;
  545. ia64_srlz_d();
  546. r = ia64_getreg(_IA64_REG_CR_IVR);
  547. ia64_srlz_d();
  548. return r;
  549. }
  550. static inline void
  551. ia64_set_dbr (__u64 regnum, __u64 value)
  552. {
  553. __ia64_set_dbr(regnum, value);
  554. #ifdef CONFIG_ITANIUM
  555. ia64_srlz_d();
  556. #endif
  557. }
  558. static inline __u64
  559. ia64_get_dbr (__u64 regnum)
  560. {
  561. __u64 retval;
  562. retval = __ia64_get_dbr(regnum);
  563. #ifdef CONFIG_ITANIUM
  564. ia64_srlz_d();
  565. #endif
  566. return retval;
  567. }
  568. static inline __u64
  569. ia64_rotr (__u64 w, __u64 n)
  570. {
  571. return (w >> n) | (w << (64 - n));
  572. }
  573. #define ia64_rotl(w,n) ia64_rotr((w), (64) - (n))
  574. /*
  575. * Take a mapped kernel address and return the equivalent address
  576. * in the region 7 identity mapped virtual area.
  577. */
  578. static inline void *
  579. ia64_imva (void *addr)
  580. {
  581. void *result;
  582. result = (void *) ia64_tpa(addr);
  583. return __va(result);
  584. }
  585. #define ARCH_HAS_PREFETCH
  586. #define ARCH_HAS_PREFETCHW
  587. #define ARCH_HAS_SPINLOCK_PREFETCH
  588. #define PREFETCH_STRIDE L1_CACHE_BYTES
  589. static inline void
  590. prefetch (const void *x)
  591. {
  592. ia64_lfetch(ia64_lfhint_none, x);
  593. }
  594. static inline void
  595. prefetchw (const void *x)
  596. {
  597. ia64_lfetch_excl(ia64_lfhint_none, x);
  598. }
  599. #define spin_lock_prefetch(x) prefetchw(x)
  600. extern unsigned long boot_option_idle_override;
  601. #endif /* !__ASSEMBLY__ */
  602. #endif /* _ASM_IA64_PROCESSOR_H */