dmaengine.h 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197
  1. /*
  2. * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called COPYING.
  16. */
  17. #ifndef LINUX_DMAENGINE_H
  18. #define LINUX_DMAENGINE_H
  19. #include <linux/device.h>
  20. #include <linux/err.h>
  21. #include <linux/uio.h>
  22. #include <linux/bug.h>
  23. #include <linux/scatterlist.h>
  24. #include <linux/bitmap.h>
  25. #include <linux/types.h>
  26. #include <asm/page.h>
  27. /**
  28. * typedef dma_cookie_t - an opaque DMA cookie
  29. *
  30. * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
  31. */
  32. typedef s32 dma_cookie_t;
  33. #define DMA_MIN_COOKIE 1
  34. static inline int dma_submit_error(dma_cookie_t cookie)
  35. {
  36. return cookie < 0 ? cookie : 0;
  37. }
  38. /**
  39. * enum dma_status - DMA transaction status
  40. * @DMA_COMPLETE: transaction completed
  41. * @DMA_IN_PROGRESS: transaction not yet processed
  42. * @DMA_PAUSED: transaction is paused
  43. * @DMA_ERROR: transaction failed
  44. */
  45. enum dma_status {
  46. DMA_COMPLETE,
  47. DMA_IN_PROGRESS,
  48. DMA_PAUSED,
  49. DMA_ERROR,
  50. };
  51. /**
  52. * enum dma_transaction_type - DMA transaction types/indexes
  53. *
  54. * Note: The DMA_ASYNC_TX capability is not to be set by drivers. It is
  55. * automatically set as dma devices are registered.
  56. */
  57. enum dma_transaction_type {
  58. DMA_MEMCPY,
  59. DMA_XOR,
  60. DMA_PQ,
  61. DMA_XOR_VAL,
  62. DMA_PQ_VAL,
  63. DMA_MEMSET,
  64. DMA_INTERRUPT,
  65. DMA_SG,
  66. DMA_PRIVATE,
  67. DMA_ASYNC_TX,
  68. DMA_SLAVE,
  69. DMA_CYCLIC,
  70. DMA_INTERLEAVE,
  71. /* last transaction type for creation of the capabilities mask */
  72. DMA_TX_TYPE_END,
  73. };
  74. /**
  75. * enum dma_transfer_direction - dma transfer mode and direction indicator
  76. * @DMA_MEM_TO_MEM: Async/Memcpy mode
  77. * @DMA_MEM_TO_DEV: Slave mode & From Memory to Device
  78. * @DMA_DEV_TO_MEM: Slave mode & From Device to Memory
  79. * @DMA_DEV_TO_DEV: Slave mode & From Device to Device
  80. */
  81. enum dma_transfer_direction {
  82. DMA_MEM_TO_MEM,
  83. DMA_MEM_TO_DEV,
  84. DMA_DEV_TO_MEM,
  85. DMA_DEV_TO_DEV,
  86. DMA_TRANS_NONE,
  87. };
  88. /**
  89. * Interleaved Transfer Request
  90. * ----------------------------
  91. * A chunk is collection of contiguous bytes to be transfered.
  92. * The gap(in bytes) between two chunks is called inter-chunk-gap(ICG).
  93. * ICGs may or maynot change between chunks.
  94. * A FRAME is the smallest series of contiguous {chunk,icg} pairs,
  95. * that when repeated an integral number of times, specifies the transfer.
  96. * A transfer template is specification of a Frame, the number of times
  97. * it is to be repeated and other per-transfer attributes.
  98. *
  99. * Practically, a client driver would have ready a template for each
  100. * type of transfer it is going to need during its lifetime and
  101. * set only 'src_start' and 'dst_start' before submitting the requests.
  102. *
  103. *
  104. * | Frame-1 | Frame-2 | ~ | Frame-'numf' |
  105. * |====....==.===...=...|====....==.===...=...| ~ |====....==.===...=...|
  106. *
  107. * == Chunk size
  108. * ... ICG
  109. */
  110. /**
  111. * struct data_chunk - Element of scatter-gather list that makes a frame.
  112. * @size: Number of bytes to read from source.
  113. * size_dst := fn(op, size_src), so doesn't mean much for destination.
  114. * @icg: Number of bytes to jump after last src/dst address of this
  115. * chunk and before first src/dst address for next chunk.
  116. * Ignored for dst(assumed 0), if dst_inc is true and dst_sgl is false.
  117. * Ignored for src(assumed 0), if src_inc is true and src_sgl is false.
  118. * @dst_icg: Number of bytes to jump after last dst address of this
  119. * chunk and before the first dst address for next chunk.
  120. * Ignored if dst_inc is true and dst_sgl is false.
  121. * @src_icg: Number of bytes to jump after last src address of this
  122. * chunk and before the first src address for next chunk.
  123. * Ignored if src_inc is true and src_sgl is false.
  124. */
  125. struct data_chunk {
  126. size_t size;
  127. size_t icg;
  128. size_t dst_icg;
  129. size_t src_icg;
  130. };
  131. /**
  132. * struct dma_interleaved_template - Template to convey DMAC the transfer pattern
  133. * and attributes.
  134. * @src_start: Bus address of source for the first chunk.
  135. * @dst_start: Bus address of destination for the first chunk.
  136. * @dir: Specifies the type of Source and Destination.
  137. * @src_inc: If the source address increments after reading from it.
  138. * @dst_inc: If the destination address increments after writing to it.
  139. * @src_sgl: If the 'icg' of sgl[] applies to Source (scattered read).
  140. * Otherwise, source is read contiguously (icg ignored).
  141. * Ignored if src_inc is false.
  142. * @dst_sgl: If the 'icg' of sgl[] applies to Destination (scattered write).
  143. * Otherwise, destination is filled contiguously (icg ignored).
  144. * Ignored if dst_inc is false.
  145. * @numf: Number of frames in this template.
  146. * @frame_size: Number of chunks in a frame i.e, size of sgl[].
  147. * @sgl: Array of {chunk,icg} pairs that make up a frame.
  148. */
  149. struct dma_interleaved_template {
  150. dma_addr_t src_start;
  151. dma_addr_t dst_start;
  152. enum dma_transfer_direction dir;
  153. bool src_inc;
  154. bool dst_inc;
  155. bool src_sgl;
  156. bool dst_sgl;
  157. size_t numf;
  158. size_t frame_size;
  159. struct data_chunk sgl[0];
  160. };
  161. /**
  162. * enum dma_ctrl_flags - DMA flags to augment operation preparation,
  163. * control completion, and communicate status.
  164. * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
  165. * this transaction
  166. * @DMA_CTRL_ACK - if clear, the descriptor cannot be reused until the client
  167. * acknowledges receipt, i.e. has has a chance to establish any dependency
  168. * chains
  169. * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
  170. * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
  171. * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
  172. * sources that were the result of a previous operation, in the case of a PQ
  173. * operation it continues the calculation with new sources
  174. * @DMA_PREP_FENCE - tell the driver that subsequent operations depend
  175. * on the result of this operation
  176. */
  177. enum dma_ctrl_flags {
  178. DMA_PREP_INTERRUPT = (1 << 0),
  179. DMA_CTRL_ACK = (1 << 1),
  180. DMA_PREP_PQ_DISABLE_P = (1 << 2),
  181. DMA_PREP_PQ_DISABLE_Q = (1 << 3),
  182. DMA_PREP_CONTINUE = (1 << 4),
  183. DMA_PREP_FENCE = (1 << 5),
  184. };
  185. /**
  186. * enum sum_check_bits - bit position of pq_check_flags
  187. */
  188. enum sum_check_bits {
  189. SUM_CHECK_P = 0,
  190. SUM_CHECK_Q = 1,
  191. };
  192. /**
  193. * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
  194. * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
  195. * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
  196. */
  197. enum sum_check_flags {
  198. SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
  199. SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
  200. };
  201. /**
  202. * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
  203. * See linux/cpumask.h
  204. */
  205. typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
  206. /**
  207. * struct dma_chan_percpu - the per-CPU part of struct dma_chan
  208. * @memcpy_count: transaction counter
  209. * @bytes_transferred: byte counter
  210. */
  211. struct dma_chan_percpu {
  212. /* stats */
  213. unsigned long memcpy_count;
  214. unsigned long bytes_transferred;
  215. };
  216. /**
  217. * struct dma_router - DMA router structure
  218. * @dev: pointer to the DMA router device
  219. * @route_free: function to be called when the route can be disconnected
  220. */
  221. struct dma_router {
  222. struct device *dev;
  223. void (*route_free)(struct device *dev, void *route_data);
  224. };
  225. /**
  226. * struct dma_chan - devices supply DMA channels, clients use them
  227. * @device: ptr to the dma device who supplies this channel, always !%NULL
  228. * @cookie: last cookie value returned to client
  229. * @completed_cookie: last completed cookie for this channel
  230. * @chan_id: channel ID for sysfs
  231. * @dev: class device for sysfs
  232. * @device_node: used to add this to the device chan list
  233. * @local: per-cpu pointer to a struct dma_chan_percpu
  234. * @client_count: how many clients are using this channel
  235. * @table_count: number of appearances in the mem-to-mem allocation table
  236. * @router: pointer to the DMA router structure
  237. * @route_data: channel specific data for the router
  238. * @private: private data for certain client-channel associations
  239. */
  240. struct dma_chan {
  241. struct dma_device *device;
  242. dma_cookie_t cookie;
  243. dma_cookie_t completed_cookie;
  244. /* sysfs */
  245. int chan_id;
  246. struct dma_chan_dev *dev;
  247. struct list_head device_node;
  248. struct dma_chan_percpu __percpu *local;
  249. int client_count;
  250. int table_count;
  251. /* DMA router */
  252. struct dma_router *router;
  253. void *route_data;
  254. void *private;
  255. };
  256. /**
  257. * struct dma_chan_dev - relate sysfs device node to backing channel device
  258. * @chan: driver channel device
  259. * @device: sysfs device
  260. * @dev_id: parent dma_device dev_id
  261. * @idr_ref: reference count to gate release of dma_device dev_id
  262. */
  263. struct dma_chan_dev {
  264. struct dma_chan *chan;
  265. struct device device;
  266. int dev_id;
  267. atomic_t *idr_ref;
  268. };
  269. /**
  270. * enum dma_slave_buswidth - defines bus width of the DMA slave
  271. * device, source or target buses
  272. */
  273. enum dma_slave_buswidth {
  274. DMA_SLAVE_BUSWIDTH_UNDEFINED = 0,
  275. DMA_SLAVE_BUSWIDTH_1_BYTE = 1,
  276. DMA_SLAVE_BUSWIDTH_2_BYTES = 2,
  277. DMA_SLAVE_BUSWIDTH_3_BYTES = 3,
  278. DMA_SLAVE_BUSWIDTH_4_BYTES = 4,
  279. DMA_SLAVE_BUSWIDTH_8_BYTES = 8,
  280. DMA_SLAVE_BUSWIDTH_16_BYTES = 16,
  281. DMA_SLAVE_BUSWIDTH_32_BYTES = 32,
  282. DMA_SLAVE_BUSWIDTH_64_BYTES = 64,
  283. };
  284. /**
  285. * struct dma_slave_config - dma slave channel runtime config
  286. * @direction: whether the data shall go in or out on this slave
  287. * channel, right now. DMA_MEM_TO_DEV and DMA_DEV_TO_MEM are
  288. * legal values. DEPRECATED, drivers should use the direction argument
  289. * to the device_prep_slave_sg and device_prep_dma_cyclic functions or
  290. * the dir field in the dma_interleaved_template structure.
  291. * @src_addr: this is the physical address where DMA slave data
  292. * should be read (RX), if the source is memory this argument is
  293. * ignored.
  294. * @dst_addr: this is the physical address where DMA slave data
  295. * should be written (TX), if the source is memory this argument
  296. * is ignored.
  297. * @src_addr_width: this is the width in bytes of the source (RX)
  298. * register where DMA data shall be read. If the source
  299. * is memory this may be ignored depending on architecture.
  300. * Legal values: 1, 2, 4, 8.
  301. * @dst_addr_width: same as src_addr_width but for destination
  302. * target (TX) mutatis mutandis.
  303. * @src_maxburst: the maximum number of words (note: words, as in
  304. * units of the src_addr_width member, not bytes) that can be sent
  305. * in one burst to the device. Typically something like half the
  306. * FIFO depth on I/O peripherals so you don't overflow it. This
  307. * may or may not be applicable on memory sources.
  308. * @dst_maxburst: same as src_maxburst but for destination target
  309. * mutatis mutandis.
  310. * @device_fc: Flow Controller Settings. Only valid for slave channels. Fill
  311. * with 'true' if peripheral should be flow controller. Direction will be
  312. * selected at Runtime.
  313. * @slave_id: Slave requester id. Only valid for slave channels. The dma
  314. * slave peripheral will have unique id as dma requester which need to be
  315. * pass as slave config.
  316. *
  317. * This struct is passed in as configuration data to a DMA engine
  318. * in order to set up a certain channel for DMA transport at runtime.
  319. * The DMA device/engine has to provide support for an additional
  320. * callback in the dma_device structure, device_config and this struct
  321. * will then be passed in as an argument to the function.
  322. *
  323. * The rationale for adding configuration information to this struct is as
  324. * follows: if it is likely that more than one DMA slave controllers in
  325. * the world will support the configuration option, then make it generic.
  326. * If not: if it is fixed so that it be sent in static from the platform
  327. * data, then prefer to do that.
  328. */
  329. struct dma_slave_config {
  330. enum dma_transfer_direction direction;
  331. dma_addr_t src_addr;
  332. dma_addr_t dst_addr;
  333. enum dma_slave_buswidth src_addr_width;
  334. enum dma_slave_buswidth dst_addr_width;
  335. u32 src_maxburst;
  336. u32 dst_maxburst;
  337. bool device_fc;
  338. unsigned int slave_id;
  339. };
  340. /**
  341. * enum dma_residue_granularity - Granularity of the reported transfer residue
  342. * @DMA_RESIDUE_GRANULARITY_DESCRIPTOR: Residue reporting is not support. The
  343. * DMA channel is only able to tell whether a descriptor has been completed or
  344. * not, which means residue reporting is not supported by this channel. The
  345. * residue field of the dma_tx_state field will always be 0.
  346. * @DMA_RESIDUE_GRANULARITY_SEGMENT: Residue is updated after each successfully
  347. * completed segment of the transfer (For cyclic transfers this is after each
  348. * period). This is typically implemented by having the hardware generate an
  349. * interrupt after each transferred segment and then the drivers updates the
  350. * outstanding residue by the size of the segment. Another possibility is if
  351. * the hardware supports scatter-gather and the segment descriptor has a field
  352. * which gets set after the segment has been completed. The driver then counts
  353. * the number of segments without the flag set to compute the residue.
  354. * @DMA_RESIDUE_GRANULARITY_BURST: Residue is updated after each transferred
  355. * burst. This is typically only supported if the hardware has a progress
  356. * register of some sort (E.g. a register with the current read/write address
  357. * or a register with the amount of bursts/beats/bytes that have been
  358. * transferred or still need to be transferred).
  359. */
  360. enum dma_residue_granularity {
  361. DMA_RESIDUE_GRANULARITY_DESCRIPTOR = 0,
  362. DMA_RESIDUE_GRANULARITY_SEGMENT = 1,
  363. DMA_RESIDUE_GRANULARITY_BURST = 2,
  364. };
  365. /* struct dma_slave_caps - expose capabilities of a slave channel only
  366. *
  367. * @src_addr_widths: bit mask of src addr widths the channel supports
  368. * @dst_addr_widths: bit mask of dstn addr widths the channel supports
  369. * @directions: bit mask of slave direction the channel supported
  370. * since the enum dma_transfer_direction is not defined as bits for each
  371. * type of direction, the dma controller should fill (1 << <TYPE>) and same
  372. * should be checked by controller as well
  373. * @cmd_pause: true, if pause and thereby resume is supported
  374. * @cmd_terminate: true, if terminate cmd is supported
  375. * @residue_granularity: granularity of the reported transfer residue
  376. */
  377. struct dma_slave_caps {
  378. u32 src_addr_widths;
  379. u32 dst_addr_widths;
  380. u32 directions;
  381. bool cmd_pause;
  382. bool cmd_terminate;
  383. enum dma_residue_granularity residue_granularity;
  384. };
  385. static inline const char *dma_chan_name(struct dma_chan *chan)
  386. {
  387. return dev_name(&chan->dev->device);
  388. }
  389. void dma_chan_cleanup(struct kref *kref);
  390. /**
  391. * typedef dma_filter_fn - callback filter for dma_request_channel
  392. * @chan: channel to be reviewed
  393. * @filter_param: opaque parameter passed through dma_request_channel
  394. *
  395. * When this optional parameter is specified in a call to dma_request_channel a
  396. * suitable channel is passed to this routine for further dispositioning before
  397. * being returned. Where 'suitable' indicates a non-busy channel that
  398. * satisfies the given capability mask. It returns 'true' to indicate that the
  399. * channel is suitable.
  400. */
  401. typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
  402. typedef void (*dma_async_tx_callback)(void *dma_async_param);
  403. struct dmaengine_unmap_data {
  404. u8 map_cnt;
  405. u8 to_cnt;
  406. u8 from_cnt;
  407. u8 bidi_cnt;
  408. struct device *dev;
  409. struct kref kref;
  410. size_t len;
  411. dma_addr_t addr[0];
  412. };
  413. /**
  414. * struct dma_async_tx_descriptor - async transaction descriptor
  415. * ---dma generic offload fields---
  416. * @cookie: tracking cookie for this transaction, set to -EBUSY if
  417. * this tx is sitting on a dependency list
  418. * @flags: flags to augment operation preparation, control completion, and
  419. * communicate status
  420. * @phys: physical address of the descriptor
  421. * @chan: target channel for this operation
  422. * @tx_submit: accept the descriptor, assign ordered cookie and mark the
  423. * descriptor pending. To be pushed on .issue_pending() call
  424. * @callback: routine to call after this operation is complete
  425. * @callback_param: general parameter to pass to the callback routine
  426. * ---async_tx api specific fields---
  427. * @next: at completion submit this descriptor
  428. * @parent: pointer to the next level up in the dependency chain
  429. * @lock: protect the parent and next pointers
  430. */
  431. struct dma_async_tx_descriptor {
  432. dma_cookie_t cookie;
  433. enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
  434. dma_addr_t phys;
  435. struct dma_chan *chan;
  436. dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
  437. dma_async_tx_callback callback;
  438. void *callback_param;
  439. struct dmaengine_unmap_data *unmap;
  440. #ifdef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
  441. struct dma_async_tx_descriptor *next;
  442. struct dma_async_tx_descriptor *parent;
  443. spinlock_t lock;
  444. #endif
  445. };
  446. #ifdef CONFIG_DMA_ENGINE
  447. static inline void dma_set_unmap(struct dma_async_tx_descriptor *tx,
  448. struct dmaengine_unmap_data *unmap)
  449. {
  450. kref_get(&unmap->kref);
  451. tx->unmap = unmap;
  452. }
  453. struct dmaengine_unmap_data *
  454. dmaengine_get_unmap_data(struct device *dev, int nr, gfp_t flags);
  455. void dmaengine_unmap_put(struct dmaengine_unmap_data *unmap);
  456. #else
  457. static inline void dma_set_unmap(struct dma_async_tx_descriptor *tx,
  458. struct dmaengine_unmap_data *unmap)
  459. {
  460. }
  461. static inline struct dmaengine_unmap_data *
  462. dmaengine_get_unmap_data(struct device *dev, int nr, gfp_t flags)
  463. {
  464. return NULL;
  465. }
  466. static inline void dmaengine_unmap_put(struct dmaengine_unmap_data *unmap)
  467. {
  468. }
  469. #endif
  470. static inline void dma_descriptor_unmap(struct dma_async_tx_descriptor *tx)
  471. {
  472. if (tx->unmap) {
  473. dmaengine_unmap_put(tx->unmap);
  474. tx->unmap = NULL;
  475. }
  476. }
  477. #ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
  478. static inline void txd_lock(struct dma_async_tx_descriptor *txd)
  479. {
  480. }
  481. static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
  482. {
  483. }
  484. static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
  485. {
  486. BUG();
  487. }
  488. static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
  489. {
  490. }
  491. static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
  492. {
  493. }
  494. static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
  495. {
  496. return NULL;
  497. }
  498. static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
  499. {
  500. return NULL;
  501. }
  502. #else
  503. static inline void txd_lock(struct dma_async_tx_descriptor *txd)
  504. {
  505. spin_lock_bh(&txd->lock);
  506. }
  507. static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
  508. {
  509. spin_unlock_bh(&txd->lock);
  510. }
  511. static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
  512. {
  513. txd->next = next;
  514. next->parent = txd;
  515. }
  516. static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
  517. {
  518. txd->parent = NULL;
  519. }
  520. static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
  521. {
  522. txd->next = NULL;
  523. }
  524. static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
  525. {
  526. return txd->parent;
  527. }
  528. static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
  529. {
  530. return txd->next;
  531. }
  532. #endif
  533. /**
  534. * struct dma_tx_state - filled in to report the status of
  535. * a transfer.
  536. * @last: last completed DMA cookie
  537. * @used: last issued DMA cookie (i.e. the one in progress)
  538. * @residue: the remaining number of bytes left to transmit
  539. * on the selected transfer for states DMA_IN_PROGRESS and
  540. * DMA_PAUSED if this is implemented in the driver, else 0
  541. */
  542. struct dma_tx_state {
  543. dma_cookie_t last;
  544. dma_cookie_t used;
  545. u32 residue;
  546. };
  547. /**
  548. * enum dmaengine_alignment - defines alignment of the DMA async tx
  549. * buffers
  550. */
  551. enum dmaengine_alignment {
  552. DMAENGINE_ALIGN_1_BYTE = 0,
  553. DMAENGINE_ALIGN_2_BYTES = 1,
  554. DMAENGINE_ALIGN_4_BYTES = 2,
  555. DMAENGINE_ALIGN_8_BYTES = 3,
  556. DMAENGINE_ALIGN_16_BYTES = 4,
  557. DMAENGINE_ALIGN_32_BYTES = 5,
  558. DMAENGINE_ALIGN_64_BYTES = 6,
  559. };
  560. /**
  561. * struct dma_device - info on the entity supplying DMA services
  562. * @chancnt: how many DMA channels are supported
  563. * @privatecnt: how many DMA channels are requested by dma_request_channel
  564. * @channels: the list of struct dma_chan
  565. * @global_node: list_head for global dma_device_list
  566. * @cap_mask: one or more dma_capability flags
  567. * @max_xor: maximum number of xor sources, 0 if no capability
  568. * @max_pq: maximum number of PQ sources and PQ-continue capability
  569. * @copy_align: alignment shift for memcpy operations
  570. * @xor_align: alignment shift for xor operations
  571. * @pq_align: alignment shift for pq operations
  572. * @fill_align: alignment shift for memset operations
  573. * @dev_id: unique device ID
  574. * @dev: struct device reference for dma mapping api
  575. * @src_addr_widths: bit mask of src addr widths the device supports
  576. * @dst_addr_widths: bit mask of dst addr widths the device supports
  577. * @directions: bit mask of slave direction the device supports since
  578. * the enum dma_transfer_direction is not defined as bits for
  579. * each type of direction, the dma controller should fill (1 <<
  580. * <TYPE>) and same should be checked by controller as well
  581. * @residue_granularity: granularity of the transfer residue reported
  582. * by tx_status
  583. * @device_alloc_chan_resources: allocate resources and return the
  584. * number of allocated descriptors
  585. * @device_free_chan_resources: release DMA channel's resources
  586. * @device_prep_dma_memcpy: prepares a memcpy operation
  587. * @device_prep_dma_xor: prepares a xor operation
  588. * @device_prep_dma_xor_val: prepares a xor validation operation
  589. * @device_prep_dma_pq: prepares a pq operation
  590. * @device_prep_dma_pq_val: prepares a pqzero_sum operation
  591. * @device_prep_dma_memset: prepares a memset operation
  592. * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
  593. * @device_prep_slave_sg: prepares a slave dma operation
  594. * @device_prep_dma_cyclic: prepare a cyclic dma operation suitable for audio.
  595. * The function takes a buffer of size buf_len. The callback function will
  596. * be called after period_len bytes have been transferred.
  597. * @device_prep_interleaved_dma: Transfer expression in a generic way.
  598. * @device_config: Pushes a new configuration to a channel, return 0 or an error
  599. * code
  600. * @device_pause: Pauses any transfer happening on a channel. Returns
  601. * 0 or an error code
  602. * @device_resume: Resumes any transfer on a channel previously
  603. * paused. Returns 0 or an error code
  604. * @device_terminate_all: Aborts all transfers on a channel. Returns 0
  605. * or an error code
  606. * @device_tx_status: poll for transaction completion, the optional
  607. * txstate parameter can be supplied with a pointer to get a
  608. * struct with auxiliary transfer status information, otherwise the call
  609. * will just return a simple status code
  610. * @device_issue_pending: push pending transactions to hardware
  611. */
  612. struct dma_device {
  613. unsigned int chancnt;
  614. unsigned int privatecnt;
  615. struct list_head channels;
  616. struct list_head global_node;
  617. dma_cap_mask_t cap_mask;
  618. unsigned short max_xor;
  619. unsigned short max_pq;
  620. enum dmaengine_alignment copy_align;
  621. enum dmaengine_alignment xor_align;
  622. enum dmaengine_alignment pq_align;
  623. enum dmaengine_alignment fill_align;
  624. #define DMA_HAS_PQ_CONTINUE (1 << 15)
  625. int dev_id;
  626. struct device *dev;
  627. u32 src_addr_widths;
  628. u32 dst_addr_widths;
  629. u32 directions;
  630. enum dma_residue_granularity residue_granularity;
  631. int (*device_alloc_chan_resources)(struct dma_chan *chan);
  632. void (*device_free_chan_resources)(struct dma_chan *chan);
  633. struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
  634. struct dma_chan *chan, dma_addr_t dst, dma_addr_t src,
  635. size_t len, unsigned long flags);
  636. struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
  637. struct dma_chan *chan, dma_addr_t dst, dma_addr_t *src,
  638. unsigned int src_cnt, size_t len, unsigned long flags);
  639. struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
  640. struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
  641. size_t len, enum sum_check_flags *result, unsigned long flags);
  642. struct dma_async_tx_descriptor *(*device_prep_dma_pq)(
  643. struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
  644. unsigned int src_cnt, const unsigned char *scf,
  645. size_t len, unsigned long flags);
  646. struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)(
  647. struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
  648. unsigned int src_cnt, const unsigned char *scf, size_t len,
  649. enum sum_check_flags *pqres, unsigned long flags);
  650. struct dma_async_tx_descriptor *(*device_prep_dma_memset)(
  651. struct dma_chan *chan, dma_addr_t dest, int value, size_t len,
  652. unsigned long flags);
  653. struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
  654. struct dma_chan *chan, unsigned long flags);
  655. struct dma_async_tx_descriptor *(*device_prep_dma_sg)(
  656. struct dma_chan *chan,
  657. struct scatterlist *dst_sg, unsigned int dst_nents,
  658. struct scatterlist *src_sg, unsigned int src_nents,
  659. unsigned long flags);
  660. struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
  661. struct dma_chan *chan, struct scatterlist *sgl,
  662. unsigned int sg_len, enum dma_transfer_direction direction,
  663. unsigned long flags, void *context);
  664. struct dma_async_tx_descriptor *(*device_prep_dma_cyclic)(
  665. struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
  666. size_t period_len, enum dma_transfer_direction direction,
  667. unsigned long flags);
  668. struct dma_async_tx_descriptor *(*device_prep_interleaved_dma)(
  669. struct dma_chan *chan, struct dma_interleaved_template *xt,
  670. unsigned long flags);
  671. int (*device_config)(struct dma_chan *chan,
  672. struct dma_slave_config *config);
  673. int (*device_pause)(struct dma_chan *chan);
  674. int (*device_resume)(struct dma_chan *chan);
  675. int (*device_terminate_all)(struct dma_chan *chan);
  676. enum dma_status (*device_tx_status)(struct dma_chan *chan,
  677. dma_cookie_t cookie,
  678. struct dma_tx_state *txstate);
  679. void (*device_issue_pending)(struct dma_chan *chan);
  680. };
  681. static inline int dmaengine_slave_config(struct dma_chan *chan,
  682. struct dma_slave_config *config)
  683. {
  684. if (chan->device->device_config)
  685. return chan->device->device_config(chan, config);
  686. return -ENOSYS;
  687. }
  688. static inline bool is_slave_direction(enum dma_transfer_direction direction)
  689. {
  690. return (direction == DMA_MEM_TO_DEV) || (direction == DMA_DEV_TO_MEM);
  691. }
  692. static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_single(
  693. struct dma_chan *chan, dma_addr_t buf, size_t len,
  694. enum dma_transfer_direction dir, unsigned long flags)
  695. {
  696. struct scatterlist sg;
  697. sg_init_table(&sg, 1);
  698. sg_dma_address(&sg) = buf;
  699. sg_dma_len(&sg) = len;
  700. return chan->device->device_prep_slave_sg(chan, &sg, 1,
  701. dir, flags, NULL);
  702. }
  703. static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_sg(
  704. struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
  705. enum dma_transfer_direction dir, unsigned long flags)
  706. {
  707. return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
  708. dir, flags, NULL);
  709. }
  710. #ifdef CONFIG_RAPIDIO_DMA_ENGINE
  711. struct rio_dma_ext;
  712. static inline struct dma_async_tx_descriptor *dmaengine_prep_rio_sg(
  713. struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
  714. enum dma_transfer_direction dir, unsigned long flags,
  715. struct rio_dma_ext *rio_ext)
  716. {
  717. return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
  718. dir, flags, rio_ext);
  719. }
  720. #endif
  721. static inline struct dma_async_tx_descriptor *dmaengine_prep_dma_cyclic(
  722. struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
  723. size_t period_len, enum dma_transfer_direction dir,
  724. unsigned long flags)
  725. {
  726. return chan->device->device_prep_dma_cyclic(chan, buf_addr, buf_len,
  727. period_len, dir, flags);
  728. }
  729. static inline struct dma_async_tx_descriptor *dmaengine_prep_interleaved_dma(
  730. struct dma_chan *chan, struct dma_interleaved_template *xt,
  731. unsigned long flags)
  732. {
  733. return chan->device->device_prep_interleaved_dma(chan, xt, flags);
  734. }
  735. static inline struct dma_async_tx_descriptor *dmaengine_prep_dma_memset(
  736. struct dma_chan *chan, dma_addr_t dest, int value, size_t len,
  737. unsigned long flags)
  738. {
  739. if (!chan || !chan->device)
  740. return NULL;
  741. return chan->device->device_prep_dma_memset(chan, dest, value,
  742. len, flags);
  743. }
  744. static inline struct dma_async_tx_descriptor *dmaengine_prep_dma_sg(
  745. struct dma_chan *chan,
  746. struct scatterlist *dst_sg, unsigned int dst_nents,
  747. struct scatterlist *src_sg, unsigned int src_nents,
  748. unsigned long flags)
  749. {
  750. return chan->device->device_prep_dma_sg(chan, dst_sg, dst_nents,
  751. src_sg, src_nents, flags);
  752. }
  753. static inline int dmaengine_terminate_all(struct dma_chan *chan)
  754. {
  755. if (chan->device->device_terminate_all)
  756. return chan->device->device_terminate_all(chan);
  757. return -ENOSYS;
  758. }
  759. static inline int dmaengine_pause(struct dma_chan *chan)
  760. {
  761. if (chan->device->device_pause)
  762. return chan->device->device_pause(chan);
  763. return -ENOSYS;
  764. }
  765. static inline int dmaengine_resume(struct dma_chan *chan)
  766. {
  767. if (chan->device->device_resume)
  768. return chan->device->device_resume(chan);
  769. return -ENOSYS;
  770. }
  771. static inline enum dma_status dmaengine_tx_status(struct dma_chan *chan,
  772. dma_cookie_t cookie, struct dma_tx_state *state)
  773. {
  774. return chan->device->device_tx_status(chan, cookie, state);
  775. }
  776. static inline dma_cookie_t dmaengine_submit(struct dma_async_tx_descriptor *desc)
  777. {
  778. return desc->tx_submit(desc);
  779. }
  780. static inline bool dmaengine_check_align(enum dmaengine_alignment align,
  781. size_t off1, size_t off2, size_t len)
  782. {
  783. size_t mask;
  784. if (!align)
  785. return true;
  786. mask = (1 << align) - 1;
  787. if (mask & (off1 | off2 | len))
  788. return false;
  789. return true;
  790. }
  791. static inline bool is_dma_copy_aligned(struct dma_device *dev, size_t off1,
  792. size_t off2, size_t len)
  793. {
  794. return dmaengine_check_align(dev->copy_align, off1, off2, len);
  795. }
  796. static inline bool is_dma_xor_aligned(struct dma_device *dev, size_t off1,
  797. size_t off2, size_t len)
  798. {
  799. return dmaengine_check_align(dev->xor_align, off1, off2, len);
  800. }
  801. static inline bool is_dma_pq_aligned(struct dma_device *dev, size_t off1,
  802. size_t off2, size_t len)
  803. {
  804. return dmaengine_check_align(dev->pq_align, off1, off2, len);
  805. }
  806. static inline bool is_dma_fill_aligned(struct dma_device *dev, size_t off1,
  807. size_t off2, size_t len)
  808. {
  809. return dmaengine_check_align(dev->fill_align, off1, off2, len);
  810. }
  811. static inline void
  812. dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue)
  813. {
  814. dma->max_pq = maxpq;
  815. if (has_pq_continue)
  816. dma->max_pq |= DMA_HAS_PQ_CONTINUE;
  817. }
  818. static inline bool dmaf_continue(enum dma_ctrl_flags flags)
  819. {
  820. return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE;
  821. }
  822. static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags)
  823. {
  824. enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P;
  825. return (flags & mask) == mask;
  826. }
  827. static inline bool dma_dev_has_pq_continue(struct dma_device *dma)
  828. {
  829. return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE;
  830. }
  831. static inline unsigned short dma_dev_to_maxpq(struct dma_device *dma)
  832. {
  833. return dma->max_pq & ~DMA_HAS_PQ_CONTINUE;
  834. }
  835. /* dma_maxpq - reduce maxpq in the face of continued operations
  836. * @dma - dma device with PQ capability
  837. * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
  838. *
  839. * When an engine does not support native continuation we need 3 extra
  840. * source slots to reuse P and Q with the following coefficients:
  841. * 1/ {00} * P : remove P from Q', but use it as a source for P'
  842. * 2/ {01} * Q : use Q to continue Q' calculation
  843. * 3/ {00} * Q : subtract Q from P' to cancel (2)
  844. *
  845. * In the case where P is disabled we only need 1 extra source:
  846. * 1/ {01} * Q : use Q to continue Q' calculation
  847. */
  848. static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags)
  849. {
  850. if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags))
  851. return dma_dev_to_maxpq(dma);
  852. else if (dmaf_p_disabled_continue(flags))
  853. return dma_dev_to_maxpq(dma) - 1;
  854. else if (dmaf_continue(flags))
  855. return dma_dev_to_maxpq(dma) - 3;
  856. BUG();
  857. }
  858. static inline size_t dmaengine_get_icg(bool inc, bool sgl, size_t icg,
  859. size_t dir_icg)
  860. {
  861. if (inc) {
  862. if (dir_icg)
  863. return dir_icg;
  864. else if (sgl)
  865. return icg;
  866. }
  867. return 0;
  868. }
  869. static inline size_t dmaengine_get_dst_icg(struct dma_interleaved_template *xt,
  870. struct data_chunk *chunk)
  871. {
  872. return dmaengine_get_icg(xt->dst_inc, xt->dst_sgl,
  873. chunk->icg, chunk->dst_icg);
  874. }
  875. static inline size_t dmaengine_get_src_icg(struct dma_interleaved_template *xt,
  876. struct data_chunk *chunk)
  877. {
  878. return dmaengine_get_icg(xt->src_inc, xt->src_sgl,
  879. chunk->icg, chunk->src_icg);
  880. }
  881. /* --- public DMA engine API --- */
  882. #ifdef CONFIG_DMA_ENGINE
  883. void dmaengine_get(void);
  884. void dmaengine_put(void);
  885. #else
  886. static inline void dmaengine_get(void)
  887. {
  888. }
  889. static inline void dmaengine_put(void)
  890. {
  891. }
  892. #endif
  893. #ifdef CONFIG_ASYNC_TX_DMA
  894. #define async_dmaengine_get() dmaengine_get()
  895. #define async_dmaengine_put() dmaengine_put()
  896. #ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
  897. #define async_dma_find_channel(type) dma_find_channel(DMA_ASYNC_TX)
  898. #else
  899. #define async_dma_find_channel(type) dma_find_channel(type)
  900. #endif /* CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH */
  901. #else
  902. static inline void async_dmaengine_get(void)
  903. {
  904. }
  905. static inline void async_dmaengine_put(void)
  906. {
  907. }
  908. static inline struct dma_chan *
  909. async_dma_find_channel(enum dma_transaction_type type)
  910. {
  911. return NULL;
  912. }
  913. #endif /* CONFIG_ASYNC_TX_DMA */
  914. void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
  915. struct dma_chan *chan);
  916. static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
  917. {
  918. tx->flags |= DMA_CTRL_ACK;
  919. }
  920. static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
  921. {
  922. tx->flags &= ~DMA_CTRL_ACK;
  923. }
  924. static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
  925. {
  926. return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
  927. }
  928. #define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
  929. static inline void
  930. __dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
  931. {
  932. set_bit(tx_type, dstp->bits);
  933. }
  934. #define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
  935. static inline void
  936. __dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
  937. {
  938. clear_bit(tx_type, dstp->bits);
  939. }
  940. #define dma_cap_zero(mask) __dma_cap_zero(&(mask))
  941. static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
  942. {
  943. bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
  944. }
  945. #define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
  946. static inline int
  947. __dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
  948. {
  949. return test_bit(tx_type, srcp->bits);
  950. }
  951. #define for_each_dma_cap_mask(cap, mask) \
  952. for_each_set_bit(cap, mask.bits, DMA_TX_TYPE_END)
  953. /**
  954. * dma_async_issue_pending - flush pending transactions to HW
  955. * @chan: target DMA channel
  956. *
  957. * This allows drivers to push copies to HW in batches,
  958. * reducing MMIO writes where possible.
  959. */
  960. static inline void dma_async_issue_pending(struct dma_chan *chan)
  961. {
  962. chan->device->device_issue_pending(chan);
  963. }
  964. /**
  965. * dma_async_is_tx_complete - poll for transaction completion
  966. * @chan: DMA channel
  967. * @cookie: transaction identifier to check status of
  968. * @last: returns last completed cookie, can be NULL
  969. * @used: returns last issued cookie, can be NULL
  970. *
  971. * If @last and @used are passed in, upon return they reflect the driver
  972. * internal state and can be used with dma_async_is_complete() to check
  973. * the status of multiple cookies without re-checking hardware state.
  974. */
  975. static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
  976. dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
  977. {
  978. struct dma_tx_state state;
  979. enum dma_status status;
  980. status = chan->device->device_tx_status(chan, cookie, &state);
  981. if (last)
  982. *last = state.last;
  983. if (used)
  984. *used = state.used;
  985. return status;
  986. }
  987. /**
  988. * dma_async_is_complete - test a cookie against chan state
  989. * @cookie: transaction identifier to test status of
  990. * @last_complete: last know completed transaction
  991. * @last_used: last cookie value handed out
  992. *
  993. * dma_async_is_complete() is used in dma_async_is_tx_complete()
  994. * the test logic is separated for lightweight testing of multiple cookies
  995. */
  996. static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
  997. dma_cookie_t last_complete, dma_cookie_t last_used)
  998. {
  999. if (last_complete <= last_used) {
  1000. if ((cookie <= last_complete) || (cookie > last_used))
  1001. return DMA_COMPLETE;
  1002. } else {
  1003. if ((cookie <= last_complete) && (cookie > last_used))
  1004. return DMA_COMPLETE;
  1005. }
  1006. return DMA_IN_PROGRESS;
  1007. }
  1008. static inline void
  1009. dma_set_tx_state(struct dma_tx_state *st, dma_cookie_t last, dma_cookie_t used, u32 residue)
  1010. {
  1011. if (st) {
  1012. st->last = last;
  1013. st->used = used;
  1014. st->residue = residue;
  1015. }
  1016. }
  1017. #ifdef CONFIG_DMA_ENGINE
  1018. struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
  1019. enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
  1020. enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
  1021. void dma_issue_pending_all(void);
  1022. struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask,
  1023. dma_filter_fn fn, void *fn_param);
  1024. struct dma_chan *dma_request_slave_channel_reason(struct device *dev,
  1025. const char *name);
  1026. struct dma_chan *dma_request_slave_channel(struct device *dev, const char *name);
  1027. void dma_release_channel(struct dma_chan *chan);
  1028. int dma_get_slave_caps(struct dma_chan *chan, struct dma_slave_caps *caps);
  1029. #else
  1030. static inline struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type)
  1031. {
  1032. return NULL;
  1033. }
  1034. static inline enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie)
  1035. {
  1036. return DMA_COMPLETE;
  1037. }
  1038. static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
  1039. {
  1040. return DMA_COMPLETE;
  1041. }
  1042. static inline void dma_issue_pending_all(void)
  1043. {
  1044. }
  1045. static inline struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask,
  1046. dma_filter_fn fn, void *fn_param)
  1047. {
  1048. return NULL;
  1049. }
  1050. static inline struct dma_chan *dma_request_slave_channel_reason(
  1051. struct device *dev, const char *name)
  1052. {
  1053. return ERR_PTR(-ENODEV);
  1054. }
  1055. static inline struct dma_chan *dma_request_slave_channel(struct device *dev,
  1056. const char *name)
  1057. {
  1058. return NULL;
  1059. }
  1060. static inline void dma_release_channel(struct dma_chan *chan)
  1061. {
  1062. }
  1063. static inline int dma_get_slave_caps(struct dma_chan *chan,
  1064. struct dma_slave_caps *caps)
  1065. {
  1066. return -ENXIO;
  1067. }
  1068. #endif
  1069. /* --- DMA device --- */
  1070. int dma_async_device_register(struct dma_device *device);
  1071. void dma_async_device_unregister(struct dma_device *device);
  1072. void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
  1073. struct dma_chan *dma_get_slave_channel(struct dma_chan *chan);
  1074. struct dma_chan *dma_get_any_slave_channel(struct dma_device *device);
  1075. #define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
  1076. #define dma_request_slave_channel_compat(mask, x, y, dev, name) \
  1077. __dma_request_slave_channel_compat(&(mask), x, y, dev, name)
  1078. static inline struct dma_chan
  1079. *__dma_request_slave_channel_compat(const dma_cap_mask_t *mask,
  1080. dma_filter_fn fn, void *fn_param,
  1081. struct device *dev, char *name)
  1082. {
  1083. struct dma_chan *chan;
  1084. chan = dma_request_slave_channel(dev, name);
  1085. if (chan)
  1086. return chan;
  1087. return __dma_request_channel(mask, fn, fn_param);
  1088. }
  1089. #endif /* DMAENGINE_H */