intel_engine_cs.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583
  1. /*
  2. * Copyright © 2016 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include "i915_drv.h"
  25. #include "intel_ringbuffer.h"
  26. #include "intel_lrc.h"
  27. /* Haswell does have the CXT_SIZE register however it does not appear to be
  28. * valid. Now, docs explain in dwords what is in the context object. The full
  29. * size is 70720 bytes, however, the power context and execlist context will
  30. * never be saved (power context is stored elsewhere, and execlists don't work
  31. * on HSW) - so the final size, including the extra state required for the
  32. * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
  33. */
  34. #define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
  35. /* Same as Haswell, but 72064 bytes now. */
  36. #define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
  37. #define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
  38. #define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
  39. #define GEN10_LR_CONTEXT_RENDER_SIZE (19 * PAGE_SIZE)
  40. #define GEN8_LR_CONTEXT_OTHER_SIZE ( 2 * PAGE_SIZE)
  41. struct engine_class_info {
  42. const char *name;
  43. int (*init_legacy)(struct intel_engine_cs *engine);
  44. int (*init_execlists)(struct intel_engine_cs *engine);
  45. };
  46. static const struct engine_class_info intel_engine_classes[] = {
  47. [RENDER_CLASS] = {
  48. .name = "rcs",
  49. .init_execlists = logical_render_ring_init,
  50. .init_legacy = intel_init_render_ring_buffer,
  51. },
  52. [COPY_ENGINE_CLASS] = {
  53. .name = "bcs",
  54. .init_execlists = logical_xcs_ring_init,
  55. .init_legacy = intel_init_blt_ring_buffer,
  56. },
  57. [VIDEO_DECODE_CLASS] = {
  58. .name = "vcs",
  59. .init_execlists = logical_xcs_ring_init,
  60. .init_legacy = intel_init_bsd_ring_buffer,
  61. },
  62. [VIDEO_ENHANCEMENT_CLASS] = {
  63. .name = "vecs",
  64. .init_execlists = logical_xcs_ring_init,
  65. .init_legacy = intel_init_vebox_ring_buffer,
  66. },
  67. };
  68. struct engine_info {
  69. unsigned int hw_id;
  70. unsigned int uabi_id;
  71. u8 class;
  72. u8 instance;
  73. u32 mmio_base;
  74. unsigned irq_shift;
  75. };
  76. static const struct engine_info intel_engines[] = {
  77. [RCS] = {
  78. .hw_id = RCS_HW,
  79. .uabi_id = I915_EXEC_RENDER,
  80. .class = RENDER_CLASS,
  81. .instance = 0,
  82. .mmio_base = RENDER_RING_BASE,
  83. .irq_shift = GEN8_RCS_IRQ_SHIFT,
  84. },
  85. [BCS] = {
  86. .hw_id = BCS_HW,
  87. .uabi_id = I915_EXEC_BLT,
  88. .class = COPY_ENGINE_CLASS,
  89. .instance = 0,
  90. .mmio_base = BLT_RING_BASE,
  91. .irq_shift = GEN8_BCS_IRQ_SHIFT,
  92. },
  93. [VCS] = {
  94. .hw_id = VCS_HW,
  95. .uabi_id = I915_EXEC_BSD,
  96. .class = VIDEO_DECODE_CLASS,
  97. .instance = 0,
  98. .mmio_base = GEN6_BSD_RING_BASE,
  99. .irq_shift = GEN8_VCS1_IRQ_SHIFT,
  100. },
  101. [VCS2] = {
  102. .hw_id = VCS2_HW,
  103. .uabi_id = I915_EXEC_BSD,
  104. .class = VIDEO_DECODE_CLASS,
  105. .instance = 1,
  106. .mmio_base = GEN8_BSD2_RING_BASE,
  107. .irq_shift = GEN8_VCS2_IRQ_SHIFT,
  108. },
  109. [VECS] = {
  110. .hw_id = VECS_HW,
  111. .uabi_id = I915_EXEC_VEBOX,
  112. .class = VIDEO_ENHANCEMENT_CLASS,
  113. .instance = 0,
  114. .mmio_base = VEBOX_RING_BASE,
  115. .irq_shift = GEN8_VECS_IRQ_SHIFT,
  116. },
  117. };
  118. /**
  119. * ___intel_engine_context_size() - return the size of the context for an engine
  120. * @dev_priv: i915 device private
  121. * @class: engine class
  122. *
  123. * Each engine class may require a different amount of space for a context
  124. * image.
  125. *
  126. * Return: size (in bytes) of an engine class specific context image
  127. *
  128. * Note: this size includes the HWSP, which is part of the context image
  129. * in LRC mode, but does not include the "shared data page" used with
  130. * GuC submission. The caller should account for this if using the GuC.
  131. */
  132. static u32
  133. __intel_engine_context_size(struct drm_i915_private *dev_priv, u8 class)
  134. {
  135. u32 cxt_size;
  136. BUILD_BUG_ON(I915_GTT_PAGE_SIZE != PAGE_SIZE);
  137. switch (class) {
  138. case RENDER_CLASS:
  139. switch (INTEL_GEN(dev_priv)) {
  140. default:
  141. MISSING_CASE(INTEL_GEN(dev_priv));
  142. case 10:
  143. return GEN10_LR_CONTEXT_RENDER_SIZE;
  144. case 9:
  145. return GEN9_LR_CONTEXT_RENDER_SIZE;
  146. case 8:
  147. return i915_modparams.enable_execlists ?
  148. GEN8_LR_CONTEXT_RENDER_SIZE :
  149. GEN8_CXT_TOTAL_SIZE;
  150. case 7:
  151. if (IS_HASWELL(dev_priv))
  152. return HSW_CXT_TOTAL_SIZE;
  153. cxt_size = I915_READ(GEN7_CXT_SIZE);
  154. return round_up(GEN7_CXT_TOTAL_SIZE(cxt_size) * 64,
  155. PAGE_SIZE);
  156. case 6:
  157. cxt_size = I915_READ(CXT_SIZE);
  158. return round_up(GEN6_CXT_TOTAL_SIZE(cxt_size) * 64,
  159. PAGE_SIZE);
  160. case 5:
  161. case 4:
  162. case 3:
  163. case 2:
  164. /* For the special day when i810 gets merged. */
  165. case 1:
  166. return 0;
  167. }
  168. break;
  169. default:
  170. MISSING_CASE(class);
  171. case VIDEO_DECODE_CLASS:
  172. case VIDEO_ENHANCEMENT_CLASS:
  173. case COPY_ENGINE_CLASS:
  174. if (INTEL_GEN(dev_priv) < 8)
  175. return 0;
  176. return GEN8_LR_CONTEXT_OTHER_SIZE;
  177. }
  178. }
  179. static int
  180. intel_engine_setup(struct drm_i915_private *dev_priv,
  181. enum intel_engine_id id)
  182. {
  183. const struct engine_info *info = &intel_engines[id];
  184. const struct engine_class_info *class_info;
  185. struct intel_engine_cs *engine;
  186. GEM_BUG_ON(info->class >= ARRAY_SIZE(intel_engine_classes));
  187. class_info = &intel_engine_classes[info->class];
  188. GEM_BUG_ON(dev_priv->engine[id]);
  189. engine = kzalloc(sizeof(*engine), GFP_KERNEL);
  190. if (!engine)
  191. return -ENOMEM;
  192. engine->id = id;
  193. engine->i915 = dev_priv;
  194. WARN_ON(snprintf(engine->name, sizeof(engine->name), "%s%u",
  195. class_info->name, info->instance) >=
  196. sizeof(engine->name));
  197. engine->uabi_id = info->uabi_id;
  198. engine->hw_id = engine->guc_id = info->hw_id;
  199. engine->mmio_base = info->mmio_base;
  200. engine->irq_shift = info->irq_shift;
  201. engine->class = info->class;
  202. engine->instance = info->instance;
  203. engine->context_size = __intel_engine_context_size(dev_priv,
  204. engine->class);
  205. if (WARN_ON(engine->context_size > BIT(20)))
  206. engine->context_size = 0;
  207. /* Nothing to do here, execute in order of dependencies */
  208. engine->schedule = NULL;
  209. ATOMIC_INIT_NOTIFIER_HEAD(&engine->context_status_notifier);
  210. dev_priv->engine[id] = engine;
  211. return 0;
  212. }
  213. /**
  214. * intel_engines_init_mmio() - allocate and prepare the Engine Command Streamers
  215. * @dev_priv: i915 device private
  216. *
  217. * Return: non-zero if the initialization failed.
  218. */
  219. int intel_engines_init_mmio(struct drm_i915_private *dev_priv)
  220. {
  221. struct intel_device_info *device_info = mkwrite_device_info(dev_priv);
  222. const unsigned int ring_mask = INTEL_INFO(dev_priv)->ring_mask;
  223. struct intel_engine_cs *engine;
  224. enum intel_engine_id id;
  225. unsigned int mask = 0;
  226. unsigned int i;
  227. int err;
  228. WARN_ON(ring_mask == 0);
  229. WARN_ON(ring_mask &
  230. GENMASK(sizeof(mask) * BITS_PER_BYTE - 1, I915_NUM_ENGINES));
  231. for (i = 0; i < ARRAY_SIZE(intel_engines); i++) {
  232. if (!HAS_ENGINE(dev_priv, i))
  233. continue;
  234. err = intel_engine_setup(dev_priv, i);
  235. if (err)
  236. goto cleanup;
  237. mask |= ENGINE_MASK(i);
  238. }
  239. /*
  240. * Catch failures to update intel_engines table when the new engines
  241. * are added to the driver by a warning and disabling the forgotten
  242. * engines.
  243. */
  244. if (WARN_ON(mask != ring_mask))
  245. device_info->ring_mask = mask;
  246. /* We always presume we have at least RCS available for later probing */
  247. if (WARN_ON(!HAS_ENGINE(dev_priv, RCS))) {
  248. err = -ENODEV;
  249. goto cleanup;
  250. }
  251. device_info->num_rings = hweight32(mask);
  252. return 0;
  253. cleanup:
  254. for_each_engine(engine, dev_priv, id)
  255. kfree(engine);
  256. return err;
  257. }
  258. /**
  259. * intel_engines_init() - init the Engine Command Streamers
  260. * @dev_priv: i915 device private
  261. *
  262. * Return: non-zero if the initialization failed.
  263. */
  264. int intel_engines_init(struct drm_i915_private *dev_priv)
  265. {
  266. struct intel_engine_cs *engine;
  267. enum intel_engine_id id, err_id;
  268. int err;
  269. for_each_engine(engine, dev_priv, id) {
  270. const struct engine_class_info *class_info =
  271. &intel_engine_classes[engine->class];
  272. int (*init)(struct intel_engine_cs *engine);
  273. if (i915_modparams.enable_execlists)
  274. init = class_info->init_execlists;
  275. else
  276. init = class_info->init_legacy;
  277. err = -EINVAL;
  278. err_id = id;
  279. if (GEM_WARN_ON(!init))
  280. goto cleanup;
  281. err = init(engine);
  282. if (err)
  283. goto cleanup;
  284. GEM_BUG_ON(!engine->submit_request);
  285. }
  286. return 0;
  287. cleanup:
  288. for_each_engine(engine, dev_priv, id) {
  289. if (id >= err_id) {
  290. kfree(engine);
  291. dev_priv->engine[id] = NULL;
  292. } else {
  293. dev_priv->gt.cleanup_engine(engine);
  294. }
  295. }
  296. return err;
  297. }
  298. void intel_engine_init_global_seqno(struct intel_engine_cs *engine, u32 seqno)
  299. {
  300. struct drm_i915_private *dev_priv = engine->i915;
  301. /* Our semaphore implementation is strictly monotonic (i.e. we proceed
  302. * so long as the semaphore value in the register/page is greater
  303. * than the sync value), so whenever we reset the seqno,
  304. * so long as we reset the tracking semaphore value to 0, it will
  305. * always be before the next request's seqno. If we don't reset
  306. * the semaphore value, then when the seqno moves backwards all
  307. * future waits will complete instantly (causing rendering corruption).
  308. */
  309. if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
  310. I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
  311. I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
  312. if (HAS_VEBOX(dev_priv))
  313. I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
  314. }
  315. if (dev_priv->semaphore) {
  316. struct page *page = i915_vma_first_page(dev_priv->semaphore);
  317. void *semaphores;
  318. /* Semaphores are in noncoherent memory, flush to be safe */
  319. semaphores = kmap_atomic(page);
  320. memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
  321. 0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
  322. drm_clflush_virt_range(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
  323. I915_NUM_ENGINES * gen8_semaphore_seqno_size);
  324. kunmap_atomic(semaphores);
  325. }
  326. intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
  327. clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
  328. /* After manually advancing the seqno, fake the interrupt in case
  329. * there are any waiters for that seqno.
  330. */
  331. intel_engine_wakeup(engine);
  332. GEM_BUG_ON(intel_engine_get_seqno(engine) != seqno);
  333. }
  334. static void intel_engine_init_timeline(struct intel_engine_cs *engine)
  335. {
  336. engine->timeline = &engine->i915->gt.global_timeline.engine[engine->id];
  337. }
  338. static bool csb_force_mmio(struct drm_i915_private *i915)
  339. {
  340. /* GVT emulation depends upon intercepting CSB mmio */
  341. if (intel_vgpu_active(i915))
  342. return true;
  343. /*
  344. * IOMMU adds unpredictable latency causing the CSB write (from the
  345. * GPU into the HWSP) to only be visible some time after the interrupt
  346. * (missed breadcrumb syndrome).
  347. */
  348. if (intel_vtd_active())
  349. return true;
  350. return false;
  351. }
  352. static void intel_engine_init_execlist(struct intel_engine_cs *engine)
  353. {
  354. struct intel_engine_execlists * const execlists = &engine->execlists;
  355. execlists->csb_use_mmio = csb_force_mmio(engine->i915);
  356. execlists->port_mask = 1;
  357. BUILD_BUG_ON_NOT_POWER_OF_2(execlists_num_ports(execlists));
  358. GEM_BUG_ON(execlists_num_ports(execlists) > EXECLIST_MAX_PORTS);
  359. execlists->queue = RB_ROOT;
  360. execlists->first = NULL;
  361. }
  362. /**
  363. * intel_engines_setup_common - setup engine state not requiring hw access
  364. * @engine: Engine to setup.
  365. *
  366. * Initializes @engine@ structure members shared between legacy and execlists
  367. * submission modes which do not require hardware access.
  368. *
  369. * Typically done early in the submission mode specific engine setup stage.
  370. */
  371. void intel_engine_setup_common(struct intel_engine_cs *engine)
  372. {
  373. intel_engine_init_execlist(engine);
  374. intel_engine_init_timeline(engine);
  375. intel_engine_init_hangcheck(engine);
  376. i915_gem_batch_pool_init(engine, &engine->batch_pool);
  377. intel_engine_init_cmd_parser(engine);
  378. }
  379. int intel_engine_create_scratch(struct intel_engine_cs *engine, int size)
  380. {
  381. struct drm_i915_gem_object *obj;
  382. struct i915_vma *vma;
  383. int ret;
  384. WARN_ON(engine->scratch);
  385. obj = i915_gem_object_create_stolen(engine->i915, size);
  386. if (!obj)
  387. obj = i915_gem_object_create_internal(engine->i915, size);
  388. if (IS_ERR(obj)) {
  389. DRM_ERROR("Failed to allocate scratch page\n");
  390. return PTR_ERR(obj);
  391. }
  392. vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
  393. if (IS_ERR(vma)) {
  394. ret = PTR_ERR(vma);
  395. goto err_unref;
  396. }
  397. ret = i915_vma_pin(vma, 0, 4096, PIN_GLOBAL | PIN_HIGH);
  398. if (ret)
  399. goto err_unref;
  400. engine->scratch = vma;
  401. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  402. engine->name, i915_ggtt_offset(vma));
  403. return 0;
  404. err_unref:
  405. i915_gem_object_put(obj);
  406. return ret;
  407. }
  408. static void intel_engine_cleanup_scratch(struct intel_engine_cs *engine)
  409. {
  410. i915_vma_unpin_and_release(&engine->scratch);
  411. }
  412. static void cleanup_phys_status_page(struct intel_engine_cs *engine)
  413. {
  414. struct drm_i915_private *dev_priv = engine->i915;
  415. if (!dev_priv->status_page_dmah)
  416. return;
  417. drm_pci_free(&dev_priv->drm, dev_priv->status_page_dmah);
  418. engine->status_page.page_addr = NULL;
  419. }
  420. static void cleanup_status_page(struct intel_engine_cs *engine)
  421. {
  422. struct i915_vma *vma;
  423. struct drm_i915_gem_object *obj;
  424. vma = fetch_and_zero(&engine->status_page.vma);
  425. if (!vma)
  426. return;
  427. obj = vma->obj;
  428. i915_vma_unpin(vma);
  429. i915_vma_close(vma);
  430. i915_gem_object_unpin_map(obj);
  431. __i915_gem_object_release_unless_active(obj);
  432. }
  433. static int init_status_page(struct intel_engine_cs *engine)
  434. {
  435. struct drm_i915_gem_object *obj;
  436. struct i915_vma *vma;
  437. unsigned int flags;
  438. void *vaddr;
  439. int ret;
  440. obj = i915_gem_object_create_internal(engine->i915, PAGE_SIZE);
  441. if (IS_ERR(obj)) {
  442. DRM_ERROR("Failed to allocate status page\n");
  443. return PTR_ERR(obj);
  444. }
  445. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  446. if (ret)
  447. goto err;
  448. vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
  449. if (IS_ERR(vma)) {
  450. ret = PTR_ERR(vma);
  451. goto err;
  452. }
  453. flags = PIN_GLOBAL;
  454. if (!HAS_LLC(engine->i915))
  455. /* On g33, we cannot place HWS above 256MiB, so
  456. * restrict its pinning to the low mappable arena.
  457. * Though this restriction is not documented for
  458. * gen4, gen5, or byt, they also behave similarly
  459. * and hang if the HWS is placed at the top of the
  460. * GTT. To generalise, it appears that all !llc
  461. * platforms have issues with us placing the HWS
  462. * above the mappable region (even though we never
  463. * actually map it).
  464. */
  465. flags |= PIN_MAPPABLE;
  466. else
  467. flags |= PIN_HIGH;
  468. ret = i915_vma_pin(vma, 0, 4096, flags);
  469. if (ret)
  470. goto err;
  471. vaddr = i915_gem_object_pin_map(obj, I915_MAP_WB);
  472. if (IS_ERR(vaddr)) {
  473. ret = PTR_ERR(vaddr);
  474. goto err_unpin;
  475. }
  476. engine->status_page.vma = vma;
  477. engine->status_page.ggtt_offset = i915_ggtt_offset(vma);
  478. engine->status_page.page_addr = memset(vaddr, 0, PAGE_SIZE);
  479. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  480. engine->name, i915_ggtt_offset(vma));
  481. return 0;
  482. err_unpin:
  483. i915_vma_unpin(vma);
  484. err:
  485. i915_gem_object_put(obj);
  486. return ret;
  487. }
  488. static int init_phys_status_page(struct intel_engine_cs *engine)
  489. {
  490. struct drm_i915_private *dev_priv = engine->i915;
  491. GEM_BUG_ON(engine->id != RCS);
  492. dev_priv->status_page_dmah =
  493. drm_pci_alloc(&dev_priv->drm, PAGE_SIZE, PAGE_SIZE);
  494. if (!dev_priv->status_page_dmah)
  495. return -ENOMEM;
  496. engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  497. memset(engine->status_page.page_addr, 0, PAGE_SIZE);
  498. return 0;
  499. }
  500. /**
  501. * intel_engines_init_common - initialize cengine state which might require hw access
  502. * @engine: Engine to initialize.
  503. *
  504. * Initializes @engine@ structure members shared between legacy and execlists
  505. * submission modes which do require hardware access.
  506. *
  507. * Typcally done at later stages of submission mode specific engine setup.
  508. *
  509. * Returns zero on success or an error code on failure.
  510. */
  511. int intel_engine_init_common(struct intel_engine_cs *engine)
  512. {
  513. struct intel_ring *ring;
  514. int ret;
  515. engine->set_default_submission(engine);
  516. /* We may need to do things with the shrinker which
  517. * require us to immediately switch back to the default
  518. * context. This can cause a problem as pinning the
  519. * default context also requires GTT space which may not
  520. * be available. To avoid this we always pin the default
  521. * context.
  522. */
  523. ring = engine->context_pin(engine, engine->i915->kernel_context);
  524. if (IS_ERR(ring))
  525. return PTR_ERR(ring);
  526. ret = intel_engine_init_breadcrumbs(engine);
  527. if (ret)
  528. goto err_unpin;
  529. ret = i915_gem_render_state_init(engine);
  530. if (ret)
  531. goto err_breadcrumbs;
  532. if (HWS_NEEDS_PHYSICAL(engine->i915))
  533. ret = init_phys_status_page(engine);
  534. else
  535. ret = init_status_page(engine);
  536. if (ret)
  537. goto err_rs_fini;
  538. return 0;
  539. err_rs_fini:
  540. i915_gem_render_state_fini(engine);
  541. err_breadcrumbs:
  542. intel_engine_fini_breadcrumbs(engine);
  543. err_unpin:
  544. engine->context_unpin(engine, engine->i915->kernel_context);
  545. return ret;
  546. }
  547. /**
  548. * intel_engines_cleanup_common - cleans up the engine state created by
  549. * the common initiailizers.
  550. * @engine: Engine to cleanup.
  551. *
  552. * This cleans up everything created by the common helpers.
  553. */
  554. void intel_engine_cleanup_common(struct intel_engine_cs *engine)
  555. {
  556. intel_engine_cleanup_scratch(engine);
  557. if (HWS_NEEDS_PHYSICAL(engine->i915))
  558. cleanup_phys_status_page(engine);
  559. else
  560. cleanup_status_page(engine);
  561. i915_gem_render_state_fini(engine);
  562. intel_engine_fini_breadcrumbs(engine);
  563. intel_engine_cleanup_cmd_parser(engine);
  564. i915_gem_batch_pool_fini(&engine->batch_pool);
  565. engine->context_unpin(engine, engine->i915->kernel_context);
  566. }
  567. u64 intel_engine_get_active_head(struct intel_engine_cs *engine)
  568. {
  569. struct drm_i915_private *dev_priv = engine->i915;
  570. u64 acthd;
  571. if (INTEL_GEN(dev_priv) >= 8)
  572. acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
  573. RING_ACTHD_UDW(engine->mmio_base));
  574. else if (INTEL_GEN(dev_priv) >= 4)
  575. acthd = I915_READ(RING_ACTHD(engine->mmio_base));
  576. else
  577. acthd = I915_READ(ACTHD);
  578. return acthd;
  579. }
  580. u64 intel_engine_get_last_batch_head(struct intel_engine_cs *engine)
  581. {
  582. struct drm_i915_private *dev_priv = engine->i915;
  583. u64 bbaddr;
  584. if (INTEL_GEN(dev_priv) >= 8)
  585. bbaddr = I915_READ64_2x32(RING_BBADDR(engine->mmio_base),
  586. RING_BBADDR_UDW(engine->mmio_base));
  587. else
  588. bbaddr = I915_READ(RING_BBADDR(engine->mmio_base));
  589. return bbaddr;
  590. }
  591. const char *i915_cache_level_str(struct drm_i915_private *i915, int type)
  592. {
  593. switch (type) {
  594. case I915_CACHE_NONE: return " uncached";
  595. case I915_CACHE_LLC: return HAS_LLC(i915) ? " LLC" : " snooped";
  596. case I915_CACHE_L3_LLC: return " L3+LLC";
  597. case I915_CACHE_WT: return " WT";
  598. default: return "";
  599. }
  600. }
  601. static inline uint32_t
  602. read_subslice_reg(struct drm_i915_private *dev_priv, int slice,
  603. int subslice, i915_reg_t reg)
  604. {
  605. uint32_t mcr;
  606. uint32_t ret;
  607. enum forcewake_domains fw_domains;
  608. fw_domains = intel_uncore_forcewake_for_reg(dev_priv, reg,
  609. FW_REG_READ);
  610. fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
  611. GEN8_MCR_SELECTOR,
  612. FW_REG_READ | FW_REG_WRITE);
  613. spin_lock_irq(&dev_priv->uncore.lock);
  614. intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
  615. mcr = I915_READ_FW(GEN8_MCR_SELECTOR);
  616. /*
  617. * The HW expects the slice and sublice selectors to be reset to 0
  618. * after reading out the registers.
  619. */
  620. WARN_ON_ONCE(mcr & (GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK));
  621. mcr &= ~(GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK);
  622. mcr |= GEN8_MCR_SLICE(slice) | GEN8_MCR_SUBSLICE(subslice);
  623. I915_WRITE_FW(GEN8_MCR_SELECTOR, mcr);
  624. ret = I915_READ_FW(reg);
  625. mcr &= ~(GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK);
  626. I915_WRITE_FW(GEN8_MCR_SELECTOR, mcr);
  627. intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
  628. spin_unlock_irq(&dev_priv->uncore.lock);
  629. return ret;
  630. }
  631. /* NB: please notice the memset */
  632. void intel_engine_get_instdone(struct intel_engine_cs *engine,
  633. struct intel_instdone *instdone)
  634. {
  635. struct drm_i915_private *dev_priv = engine->i915;
  636. u32 mmio_base = engine->mmio_base;
  637. int slice;
  638. int subslice;
  639. memset(instdone, 0, sizeof(*instdone));
  640. switch (INTEL_GEN(dev_priv)) {
  641. default:
  642. instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
  643. if (engine->id != RCS)
  644. break;
  645. instdone->slice_common = I915_READ(GEN7_SC_INSTDONE);
  646. for_each_instdone_slice_subslice(dev_priv, slice, subslice) {
  647. instdone->sampler[slice][subslice] =
  648. read_subslice_reg(dev_priv, slice, subslice,
  649. GEN7_SAMPLER_INSTDONE);
  650. instdone->row[slice][subslice] =
  651. read_subslice_reg(dev_priv, slice, subslice,
  652. GEN7_ROW_INSTDONE);
  653. }
  654. break;
  655. case 7:
  656. instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
  657. if (engine->id != RCS)
  658. break;
  659. instdone->slice_common = I915_READ(GEN7_SC_INSTDONE);
  660. instdone->sampler[0][0] = I915_READ(GEN7_SAMPLER_INSTDONE);
  661. instdone->row[0][0] = I915_READ(GEN7_ROW_INSTDONE);
  662. break;
  663. case 6:
  664. case 5:
  665. case 4:
  666. instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
  667. if (engine->id == RCS)
  668. /* HACK: Using the wrong struct member */
  669. instdone->slice_common = I915_READ(GEN4_INSTDONE1);
  670. break;
  671. case 3:
  672. case 2:
  673. instdone->instdone = I915_READ(GEN2_INSTDONE);
  674. break;
  675. }
  676. }
  677. static int wa_add(struct drm_i915_private *dev_priv,
  678. i915_reg_t addr,
  679. const u32 mask, const u32 val)
  680. {
  681. const u32 idx = dev_priv->workarounds.count;
  682. if (WARN_ON(idx >= I915_MAX_WA_REGS))
  683. return -ENOSPC;
  684. dev_priv->workarounds.reg[idx].addr = addr;
  685. dev_priv->workarounds.reg[idx].value = val;
  686. dev_priv->workarounds.reg[idx].mask = mask;
  687. dev_priv->workarounds.count++;
  688. return 0;
  689. }
  690. #define WA_REG(addr, mask, val) do { \
  691. const int r = wa_add(dev_priv, (addr), (mask), (val)); \
  692. if (r) \
  693. return r; \
  694. } while (0)
  695. #define WA_SET_BIT_MASKED(addr, mask) \
  696. WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
  697. #define WA_CLR_BIT_MASKED(addr, mask) \
  698. WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
  699. #define WA_SET_FIELD_MASKED(addr, mask, value) \
  700. WA_REG(addr, mask, _MASKED_FIELD(mask, value))
  701. #define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
  702. #define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
  703. #define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
  704. static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
  705. i915_reg_t reg)
  706. {
  707. struct drm_i915_private *dev_priv = engine->i915;
  708. struct i915_workarounds *wa = &dev_priv->workarounds;
  709. const uint32_t index = wa->hw_whitelist_count[engine->id];
  710. if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
  711. return -EINVAL;
  712. WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
  713. i915_mmio_reg_offset(reg));
  714. wa->hw_whitelist_count[engine->id]++;
  715. return 0;
  716. }
  717. static int gen8_init_workarounds(struct intel_engine_cs *engine)
  718. {
  719. struct drm_i915_private *dev_priv = engine->i915;
  720. WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
  721. /* WaDisableAsyncFlipPerfMode:bdw,chv */
  722. WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
  723. /* WaDisablePartialInstShootdown:bdw,chv */
  724. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  725. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  726. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  727. * workaround for for a possible hang in the unlikely event a TLB
  728. * invalidation occurs during a PSD flush.
  729. */
  730. /* WaForceEnableNonCoherent:bdw,chv */
  731. /* WaHdcDisableFetchWhenMasked:bdw,chv */
  732. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  733. HDC_DONOT_FETCH_MEM_WHEN_MASKED |
  734. HDC_FORCE_NON_COHERENT);
  735. /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
  736. * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
  737. * polygons in the same 8x4 pixel/sample area to be processed without
  738. * stalling waiting for the earlier ones to write to Hierarchical Z
  739. * buffer."
  740. *
  741. * This optimization is off by default for BDW and CHV; turn it on.
  742. */
  743. WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
  744. /* Wa4x4STCOptimizationDisable:bdw,chv */
  745. WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  746. /*
  747. * BSpec recommends 8x4 when MSAA is used,
  748. * however in practice 16x4 seems fastest.
  749. *
  750. * Note that PS/WM thread counts depend on the WIZ hashing
  751. * disable bit, which we don't touch here, but it's good
  752. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  753. */
  754. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  755. GEN6_WIZ_HASHING_MASK,
  756. GEN6_WIZ_HASHING_16x4);
  757. return 0;
  758. }
  759. static int bdw_init_workarounds(struct intel_engine_cs *engine)
  760. {
  761. struct drm_i915_private *dev_priv = engine->i915;
  762. int ret;
  763. ret = gen8_init_workarounds(engine);
  764. if (ret)
  765. return ret;
  766. /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
  767. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
  768. /* WaDisableDopClockGating:bdw
  769. *
  770. * Also see the related UCGTCL1 write in broadwell_init_clock_gating()
  771. * to disable EUTC clock gating.
  772. */
  773. WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
  774. DOP_CLOCK_GATING_DISABLE);
  775. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  776. GEN8_SAMPLER_POWER_BYPASS_DIS);
  777. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  778. /* WaForceContextSaveRestoreNonCoherent:bdw */
  779. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  780. /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
  781. (IS_BDW_GT3(dev_priv) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
  782. return 0;
  783. }
  784. static int chv_init_workarounds(struct intel_engine_cs *engine)
  785. {
  786. struct drm_i915_private *dev_priv = engine->i915;
  787. int ret;
  788. ret = gen8_init_workarounds(engine);
  789. if (ret)
  790. return ret;
  791. /* WaDisableThreadStallDopClockGating:chv */
  792. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
  793. /* Improve HiZ throughput on CHV. */
  794. WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
  795. return 0;
  796. }
  797. static int gen9_init_workarounds(struct intel_engine_cs *engine)
  798. {
  799. struct drm_i915_private *dev_priv = engine->i915;
  800. int ret;
  801. /* WaConextSwitchWithConcurrentTLBInvalidate:skl,bxt,kbl,glk,cfl */
  802. I915_WRITE(GEN9_CSFE_CHICKEN1_RCS, _MASKED_BIT_ENABLE(GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE));
  803. /* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl,glk,cfl */
  804. I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
  805. GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
  806. /* WaDisableKillLogic:bxt,skl,kbl */
  807. if (!IS_COFFEELAKE(dev_priv))
  808. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  809. ECOCHK_DIS_TLB);
  810. if (HAS_LLC(dev_priv)) {
  811. /* WaCompressedResourceSamplerPbeMediaNewHashMode:skl,kbl
  812. *
  813. * Must match Display Engine. See
  814. * WaCompressedResourceDisplayNewHashMode.
  815. */
  816. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  817. GEN9_PBE_COMPRESSED_HASH_SELECTION);
  818. WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
  819. GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR);
  820. WA_SET_BIT(MMCD_MISC_CTRL, MMCD_PCLA | MMCD_HOTSPOT_EN);
  821. }
  822. /* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl,glk,cfl */
  823. /* WaDisablePartialInstShootdown:skl,bxt,kbl,glk,cfl */
  824. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  825. FLOW_CONTROL_ENABLE |
  826. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  827. /* Syncing dependencies between camera and graphics:skl,bxt,kbl */
  828. if (!IS_COFFEELAKE(dev_priv))
  829. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  830. GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
  831. /* WaDisableDgMirrorFixInHalfSliceChicken5:bxt */
  832. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  833. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  834. GEN9_DG_MIRROR_FIX_ENABLE);
  835. /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:bxt */
  836. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
  837. WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
  838. GEN9_RHWO_OPTIMIZATION_DISABLE);
  839. /*
  840. * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
  841. * but we do that in per ctx batchbuffer as there is an issue
  842. * with this register not getting restored on ctx restore
  843. */
  844. }
  845. /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt,kbl,glk,cfl */
  846. /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl,cfl */
  847. WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
  848. GEN9_ENABLE_YV12_BUGFIX |
  849. GEN9_ENABLE_GPGPU_PREEMPTION);
  850. /* Wa4x4STCOptimizationDisable:skl,bxt,kbl,glk,cfl */
  851. /* WaDisablePartialResolveInVc:skl,bxt,kbl,cfl */
  852. WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
  853. GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
  854. /* WaCcsTlbPrefetchDisable:skl,bxt,kbl,glk,cfl */
  855. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  856. GEN9_CCS_TLB_PREFETCH_ENABLE);
  857. /* WaDisableMaskBasedCammingInRCC:bxt */
  858. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  859. WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
  860. PIXEL_MASK_CAMMING_DISABLE);
  861. /* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl,cfl */
  862. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  863. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  864. HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
  865. /* WaForceEnableNonCoherent and WaDisableHDCInvalidation are
  866. * both tied to WaForceContextSaveRestoreNonCoherent
  867. * in some hsds for skl. We keep the tie for all gen9. The
  868. * documentation is a bit hazy and so we want to get common behaviour,
  869. * even though there is no clear evidence we would need both on kbl/bxt.
  870. * This area has been source of system hangs so we play it safe
  871. * and mimic the skl regardless of what bspec says.
  872. *
  873. * Use Force Non-Coherent whenever executing a 3D context. This
  874. * is a workaround for a possible hang in the unlikely event
  875. * a TLB invalidation occurs during a PSD flush.
  876. */
  877. /* WaForceEnableNonCoherent:skl,bxt,kbl,cfl */
  878. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  879. HDC_FORCE_NON_COHERENT);
  880. /* WaDisableHDCInvalidation:skl,bxt,kbl,cfl */
  881. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  882. BDW_DISABLE_HDC_INVALIDATION);
  883. /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl,cfl */
  884. if (IS_SKYLAKE(dev_priv) ||
  885. IS_KABYLAKE(dev_priv) ||
  886. IS_COFFEELAKE(dev_priv) ||
  887. IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
  888. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  889. GEN8_SAMPLER_POWER_BYPASS_DIS);
  890. /* WaDisableSTUnitPowerOptimization:skl,bxt,kbl,glk,cfl */
  891. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
  892. /* WaOCLCoherentLineFlush:skl,bxt,kbl,cfl */
  893. I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
  894. GEN8_LQSC_FLUSH_COHERENT_LINES));
  895. /* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt,glk,cfl */
  896. ret = wa_ring_whitelist_reg(engine, GEN9_CTX_PREEMPT_REG);
  897. if (ret)
  898. return ret;
  899. /* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl,cfl */
  900. ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
  901. if (ret)
  902. return ret;
  903. /* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl,glk,cfl */
  904. ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
  905. if (ret)
  906. return ret;
  907. return 0;
  908. }
  909. static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
  910. {
  911. struct drm_i915_private *dev_priv = engine->i915;
  912. u8 vals[3] = { 0, 0, 0 };
  913. unsigned int i;
  914. for (i = 0; i < 3; i++) {
  915. u8 ss;
  916. /*
  917. * Only consider slices where one, and only one, subslice has 7
  918. * EUs
  919. */
  920. if (!is_power_of_2(INTEL_INFO(dev_priv)->sseu.subslice_7eu[i]))
  921. continue;
  922. /*
  923. * subslice_7eu[i] != 0 (because of the check above) and
  924. * ss_max == 4 (maximum number of subslices possible per slice)
  925. *
  926. * -> 0 <= ss <= 3;
  927. */
  928. ss = ffs(INTEL_INFO(dev_priv)->sseu.subslice_7eu[i]) - 1;
  929. vals[i] = 3 - ss;
  930. }
  931. if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
  932. return 0;
  933. /* Tune IZ hashing. See intel_device_info_runtime_init() */
  934. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  935. GEN9_IZ_HASHING_MASK(2) |
  936. GEN9_IZ_HASHING_MASK(1) |
  937. GEN9_IZ_HASHING_MASK(0),
  938. GEN9_IZ_HASHING(2, vals[2]) |
  939. GEN9_IZ_HASHING(1, vals[1]) |
  940. GEN9_IZ_HASHING(0, vals[0]));
  941. return 0;
  942. }
  943. static int skl_init_workarounds(struct intel_engine_cs *engine)
  944. {
  945. struct drm_i915_private *dev_priv = engine->i915;
  946. int ret;
  947. ret = gen9_init_workarounds(engine);
  948. if (ret)
  949. return ret;
  950. /*
  951. * Actual WA is to disable percontext preemption granularity control
  952. * until D0 which is the default case so this is equivalent to
  953. * !WaDisablePerCtxtPreemptionGranularityControl:skl
  954. */
  955. I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
  956. _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
  957. /* WaEnableGapsTsvCreditFix:skl */
  958. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  959. GEN9_GAPS_TSV_CREDIT_DISABLE));
  960. /* WaDisableGafsUnitClkGating:skl */
  961. I915_WRITE(GEN7_UCGCTL4, (I915_READ(GEN7_UCGCTL4) |
  962. GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE));
  963. /* WaInPlaceDecompressionHang:skl */
  964. if (IS_SKL_REVID(dev_priv, SKL_REVID_H0, REVID_FOREVER))
  965. I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
  966. (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
  967. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
  968. /* WaDisableLSQCROPERFforOCL:skl */
  969. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  970. if (ret)
  971. return ret;
  972. return skl_tune_iz_hashing(engine);
  973. }
  974. static int bxt_init_workarounds(struct intel_engine_cs *engine)
  975. {
  976. struct drm_i915_private *dev_priv = engine->i915;
  977. int ret;
  978. ret = gen9_init_workarounds(engine);
  979. if (ret)
  980. return ret;
  981. /* WaStoreMultiplePTEenable:bxt */
  982. /* This is a requirement according to Hardware specification */
  983. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  984. I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
  985. /* WaSetClckGatingDisableMedia:bxt */
  986. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
  987. I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
  988. ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
  989. }
  990. /* WaDisableThreadStallDopClockGating:bxt */
  991. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  992. STALL_DOP_GATING_DISABLE);
  993. /* WaDisablePooledEuLoadBalancingFix:bxt */
  994. if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER)) {
  995. I915_WRITE(FF_SLICE_CS_CHICKEN2,
  996. _MASKED_BIT_ENABLE(GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE));
  997. }
  998. /* WaDisableSbeCacheDispatchPortSharing:bxt */
  999. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0)) {
  1000. WA_SET_BIT_MASKED(
  1001. GEN7_HALF_SLICE_CHICKEN1,
  1002. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  1003. }
  1004. /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
  1005. /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
  1006. /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
  1007. /* WaDisableLSQCROPERFforOCL:bxt */
  1008. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
  1009. ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
  1010. if (ret)
  1011. return ret;
  1012. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  1013. if (ret)
  1014. return ret;
  1015. }
  1016. /* WaProgramL3SqcReg1DefaultForPerf:bxt */
  1017. if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
  1018. I915_WRITE(GEN8_L3SQCREG1, L3_GENERAL_PRIO_CREDITS(62) |
  1019. L3_HIGH_PRIO_CREDITS(2));
  1020. /* WaToEnableHwFixForPushConstHWBug:bxt */
  1021. if (IS_BXT_REVID(dev_priv, BXT_REVID_C0, REVID_FOREVER))
  1022. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  1023. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  1024. /* WaInPlaceDecompressionHang:bxt */
  1025. if (IS_BXT_REVID(dev_priv, BXT_REVID_C0, REVID_FOREVER))
  1026. I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
  1027. (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
  1028. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
  1029. return 0;
  1030. }
  1031. static int cnl_init_workarounds(struct intel_engine_cs *engine)
  1032. {
  1033. struct drm_i915_private *dev_priv = engine->i915;
  1034. int ret;
  1035. /* WaDisableI2mCycleOnWRPort:cnl (pre-prod) */
  1036. if (IS_CNL_REVID(dev_priv, CNL_REVID_B0, CNL_REVID_B0))
  1037. I915_WRITE(GAMT_CHKN_BIT_REG,
  1038. (I915_READ(GAMT_CHKN_BIT_REG) |
  1039. GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT));
  1040. /* WaForceContextSaveRestoreNonCoherent:cnl */
  1041. WA_SET_BIT_MASKED(CNL_HDC_CHICKEN0,
  1042. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT);
  1043. /* WaThrottleEUPerfToAvoidTDBackPressure:cnl(pre-prod) */
  1044. if (IS_CNL_REVID(dev_priv, CNL_REVID_B0, CNL_REVID_B0))
  1045. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, THROTTLE_12_5);
  1046. /* WaDisableReplayBufferBankArbitrationOptimization:cnl */
  1047. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  1048. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  1049. /* WaDisableEnhancedSBEVertexCaching:cnl (pre-prod) */
  1050. if (IS_CNL_REVID(dev_priv, 0, CNL_REVID_B0))
  1051. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  1052. GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE);
  1053. /* WaInPlaceDecompressionHang:cnl */
  1054. I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
  1055. (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
  1056. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
  1057. /* WaPushConstantDereferenceHoldDisable:cnl */
  1058. WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2, PUSH_CONSTANT_DEREF_DISABLE);
  1059. /* FtrEnableFastAnisoL1BankingFix: cnl */
  1060. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3, CNL_FAST_ANISO_L1_BANKING_FIX);
  1061. /* WaEnablePreemptionGranularityControlByUMD:cnl */
  1062. ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
  1063. if (ret)
  1064. return ret;
  1065. return 0;
  1066. }
  1067. static int kbl_init_workarounds(struct intel_engine_cs *engine)
  1068. {
  1069. struct drm_i915_private *dev_priv = engine->i915;
  1070. int ret;
  1071. ret = gen9_init_workarounds(engine);
  1072. if (ret)
  1073. return ret;
  1074. /* WaEnableGapsTsvCreditFix:kbl */
  1075. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  1076. GEN9_GAPS_TSV_CREDIT_DISABLE));
  1077. /* WaDisableDynamicCreditSharing:kbl */
  1078. if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
  1079. I915_WRITE(GAMT_CHKN_BIT_REG,
  1080. (I915_READ(GAMT_CHKN_BIT_REG) |
  1081. GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING));
  1082. /* WaDisableFenceDestinationToSLM:kbl (pre-prod) */
  1083. if (IS_KBL_REVID(dev_priv, KBL_REVID_A0, KBL_REVID_A0))
  1084. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  1085. HDC_FENCE_DEST_SLM_DISABLE);
  1086. /* WaToEnableHwFixForPushConstHWBug:kbl */
  1087. if (IS_KBL_REVID(dev_priv, KBL_REVID_C0, REVID_FOREVER))
  1088. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  1089. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  1090. /* WaDisableGafsUnitClkGating:kbl */
  1091. I915_WRITE(GEN7_UCGCTL4, (I915_READ(GEN7_UCGCTL4) |
  1092. GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE));
  1093. /* WaDisableSbeCacheDispatchPortSharing:kbl */
  1094. WA_SET_BIT_MASKED(
  1095. GEN7_HALF_SLICE_CHICKEN1,
  1096. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  1097. /* WaInPlaceDecompressionHang:kbl */
  1098. I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
  1099. (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
  1100. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
  1101. /* WaDisableLSQCROPERFforOCL:kbl */
  1102. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  1103. if (ret)
  1104. return ret;
  1105. return 0;
  1106. }
  1107. static int glk_init_workarounds(struct intel_engine_cs *engine)
  1108. {
  1109. struct drm_i915_private *dev_priv = engine->i915;
  1110. int ret;
  1111. ret = gen9_init_workarounds(engine);
  1112. if (ret)
  1113. return ret;
  1114. /* WaToEnableHwFixForPushConstHWBug:glk */
  1115. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  1116. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  1117. return 0;
  1118. }
  1119. static int cfl_init_workarounds(struct intel_engine_cs *engine)
  1120. {
  1121. struct drm_i915_private *dev_priv = engine->i915;
  1122. int ret;
  1123. ret = gen9_init_workarounds(engine);
  1124. if (ret)
  1125. return ret;
  1126. /* WaEnableGapsTsvCreditFix:cfl */
  1127. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  1128. GEN9_GAPS_TSV_CREDIT_DISABLE));
  1129. /* WaToEnableHwFixForPushConstHWBug:cfl */
  1130. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  1131. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  1132. /* WaDisableGafsUnitClkGating:cfl */
  1133. I915_WRITE(GEN7_UCGCTL4, (I915_READ(GEN7_UCGCTL4) |
  1134. GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE));
  1135. /* WaDisableSbeCacheDispatchPortSharing:cfl */
  1136. WA_SET_BIT_MASKED(
  1137. GEN7_HALF_SLICE_CHICKEN1,
  1138. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  1139. /* WaInPlaceDecompressionHang:cfl */
  1140. I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
  1141. (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
  1142. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
  1143. return 0;
  1144. }
  1145. int init_workarounds_ring(struct intel_engine_cs *engine)
  1146. {
  1147. struct drm_i915_private *dev_priv = engine->i915;
  1148. int err;
  1149. WARN_ON(engine->id != RCS);
  1150. dev_priv->workarounds.count = 0;
  1151. dev_priv->workarounds.hw_whitelist_count[engine->id] = 0;
  1152. if (IS_BROADWELL(dev_priv))
  1153. err = bdw_init_workarounds(engine);
  1154. else if (IS_CHERRYVIEW(dev_priv))
  1155. err = chv_init_workarounds(engine);
  1156. else if (IS_SKYLAKE(dev_priv))
  1157. err = skl_init_workarounds(engine);
  1158. else if (IS_BROXTON(dev_priv))
  1159. err = bxt_init_workarounds(engine);
  1160. else if (IS_KABYLAKE(dev_priv))
  1161. err = kbl_init_workarounds(engine);
  1162. else if (IS_GEMINILAKE(dev_priv))
  1163. err = glk_init_workarounds(engine);
  1164. else if (IS_COFFEELAKE(dev_priv))
  1165. err = cfl_init_workarounds(engine);
  1166. else if (IS_CANNONLAKE(dev_priv))
  1167. err = cnl_init_workarounds(engine);
  1168. else
  1169. err = 0;
  1170. if (err)
  1171. return err;
  1172. DRM_DEBUG_DRIVER("%s: Number of context specific w/a: %d\n",
  1173. engine->name, dev_priv->workarounds.count);
  1174. return 0;
  1175. }
  1176. int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
  1177. {
  1178. struct i915_workarounds *w = &req->i915->workarounds;
  1179. u32 *cs;
  1180. int ret, i;
  1181. if (w->count == 0)
  1182. return 0;
  1183. ret = req->engine->emit_flush(req, EMIT_BARRIER);
  1184. if (ret)
  1185. return ret;
  1186. cs = intel_ring_begin(req, (w->count * 2 + 2));
  1187. if (IS_ERR(cs))
  1188. return PTR_ERR(cs);
  1189. *cs++ = MI_LOAD_REGISTER_IMM(w->count);
  1190. for (i = 0; i < w->count; i++) {
  1191. *cs++ = i915_mmio_reg_offset(w->reg[i].addr);
  1192. *cs++ = w->reg[i].value;
  1193. }
  1194. *cs++ = MI_NOOP;
  1195. intel_ring_advance(req, cs);
  1196. ret = req->engine->emit_flush(req, EMIT_BARRIER);
  1197. if (ret)
  1198. return ret;
  1199. return 0;
  1200. }
  1201. static bool ring_is_idle(struct intel_engine_cs *engine)
  1202. {
  1203. struct drm_i915_private *dev_priv = engine->i915;
  1204. bool idle = true;
  1205. intel_runtime_pm_get(dev_priv);
  1206. /* First check that no commands are left in the ring */
  1207. if ((I915_READ_HEAD(engine) & HEAD_ADDR) !=
  1208. (I915_READ_TAIL(engine) & TAIL_ADDR))
  1209. idle = false;
  1210. /* No bit for gen2, so assume the CS parser is idle */
  1211. if (INTEL_GEN(dev_priv) > 2 && !(I915_READ_MODE(engine) & MODE_IDLE))
  1212. idle = false;
  1213. intel_runtime_pm_put(dev_priv);
  1214. return idle;
  1215. }
  1216. /**
  1217. * intel_engine_is_idle() - Report if the engine has finished process all work
  1218. * @engine: the intel_engine_cs
  1219. *
  1220. * Return true if there are no requests pending, nothing left to be submitted
  1221. * to hardware, and that the engine is idle.
  1222. */
  1223. bool intel_engine_is_idle(struct intel_engine_cs *engine)
  1224. {
  1225. struct drm_i915_private *dev_priv = engine->i915;
  1226. /* More white lies, if wedged, hw state is inconsistent */
  1227. if (i915_terminally_wedged(&dev_priv->gpu_error))
  1228. return true;
  1229. /* Any inflight/incomplete requests? */
  1230. if (!i915_seqno_passed(intel_engine_get_seqno(engine),
  1231. intel_engine_last_submit(engine)))
  1232. return false;
  1233. if (I915_SELFTEST_ONLY(engine->breadcrumbs.mock))
  1234. return true;
  1235. /* Interrupt/tasklet pending? */
  1236. if (test_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted))
  1237. return false;
  1238. /* Both ports drained, no more ELSP submission? */
  1239. if (port_request(&engine->execlists.port[0]))
  1240. return false;
  1241. /* ELSP is empty, but there are ready requests? */
  1242. if (READ_ONCE(engine->execlists.first))
  1243. return false;
  1244. /* Ring stopped? */
  1245. if (!ring_is_idle(engine))
  1246. return false;
  1247. return true;
  1248. }
  1249. bool intel_engines_are_idle(struct drm_i915_private *dev_priv)
  1250. {
  1251. struct intel_engine_cs *engine;
  1252. enum intel_engine_id id;
  1253. if (READ_ONCE(dev_priv->gt.active_requests))
  1254. return false;
  1255. /* If the driver is wedged, HW state may be very inconsistent and
  1256. * report that it is still busy, even though we have stopped using it.
  1257. */
  1258. if (i915_terminally_wedged(&dev_priv->gpu_error))
  1259. return true;
  1260. for_each_engine(engine, dev_priv, id) {
  1261. if (!intel_engine_is_idle(engine))
  1262. return false;
  1263. }
  1264. return true;
  1265. }
  1266. void intel_engines_reset_default_submission(struct drm_i915_private *i915)
  1267. {
  1268. struct intel_engine_cs *engine;
  1269. enum intel_engine_id id;
  1270. for_each_engine(engine, i915, id)
  1271. engine->set_default_submission(engine);
  1272. }
  1273. void intel_engines_mark_idle(struct drm_i915_private *i915)
  1274. {
  1275. struct intel_engine_cs *engine;
  1276. enum intel_engine_id id;
  1277. for_each_engine(engine, i915, id) {
  1278. intel_engine_disarm_breadcrumbs(engine);
  1279. i915_gem_batch_pool_fini(&engine->batch_pool);
  1280. tasklet_kill(&engine->execlists.irq_tasklet);
  1281. engine->execlists.no_priolist = false;
  1282. }
  1283. }
  1284. bool intel_engine_can_store_dword(struct intel_engine_cs *engine)
  1285. {
  1286. switch (INTEL_GEN(engine->i915)) {
  1287. case 2:
  1288. return false; /* uses physical not virtual addresses */
  1289. case 3:
  1290. /* maybe only uses physical not virtual addresses */
  1291. return !(IS_I915G(engine->i915) || IS_I915GM(engine->i915));
  1292. case 6:
  1293. return engine->class != VIDEO_DECODE_CLASS; /* b0rked */
  1294. default:
  1295. return true;
  1296. }
  1297. }
  1298. #if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
  1299. #include "selftests/mock_engine.c"
  1300. #endif