processor.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988
  1. #ifndef _ASM_X86_PROCESSOR_H
  2. #define _ASM_X86_PROCESSOR_H
  3. #include <asm/processor-flags.h>
  4. /* Forward declaration, a strange C thing */
  5. struct task_struct;
  6. struct mm_struct;
  7. #include <asm/vm86.h>
  8. #include <asm/math_emu.h>
  9. #include <asm/segment.h>
  10. #include <asm/types.h>
  11. #include <asm/sigcontext.h>
  12. #include <asm/current.h>
  13. #include <asm/cpufeature.h>
  14. #include <asm/page.h>
  15. #include <asm/pgtable_types.h>
  16. #include <asm/percpu.h>
  17. #include <asm/msr.h>
  18. #include <asm/desc_defs.h>
  19. #include <asm/nops.h>
  20. #include <asm/special_insns.h>
  21. #include <linux/personality.h>
  22. #include <linux/cpumask.h>
  23. #include <linux/cache.h>
  24. #include <linux/threads.h>
  25. #include <linux/math64.h>
  26. #include <linux/err.h>
  27. #include <linux/irqflags.h>
  28. /*
  29. * We handle most unaligned accesses in hardware. On the other hand
  30. * unaligned DMA can be quite expensive on some Nehalem processors.
  31. *
  32. * Based on this we disable the IP header alignment in network drivers.
  33. */
  34. #define NET_IP_ALIGN 0
  35. #define HBP_NUM 4
  36. /*
  37. * Default implementation of macro that returns current
  38. * instruction pointer ("program counter").
  39. */
  40. static inline void *current_text_addr(void)
  41. {
  42. void *pc;
  43. asm volatile("mov $1f, %0; 1:":"=r" (pc));
  44. return pc;
  45. }
  46. #ifdef CONFIG_X86_VSMP
  47. # define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
  48. # define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
  49. #else
  50. # define ARCH_MIN_TASKALIGN 16
  51. # define ARCH_MIN_MMSTRUCT_ALIGN 0
  52. #endif
  53. enum tlb_infos {
  54. ENTRIES,
  55. NR_INFO
  56. };
  57. extern u16 __read_mostly tlb_lli_4k[NR_INFO];
  58. extern u16 __read_mostly tlb_lli_2m[NR_INFO];
  59. extern u16 __read_mostly tlb_lli_4m[NR_INFO];
  60. extern u16 __read_mostly tlb_lld_4k[NR_INFO];
  61. extern u16 __read_mostly tlb_lld_2m[NR_INFO];
  62. extern u16 __read_mostly tlb_lld_4m[NR_INFO];
  63. extern u16 __read_mostly tlb_lld_1g[NR_INFO];
  64. /*
  65. * CPU type and hardware bug flags. Kept separately for each CPU.
  66. * Members of this structure are referenced in head.S, so think twice
  67. * before touching them. [mj]
  68. */
  69. struct cpuinfo_x86 {
  70. __u8 x86; /* CPU family */
  71. __u8 x86_vendor; /* CPU vendor */
  72. __u8 x86_model;
  73. __u8 x86_mask;
  74. #ifdef CONFIG_X86_32
  75. char wp_works_ok; /* It doesn't on 386's */
  76. /* Problems on some 486Dx4's and old 386's: */
  77. char rfu;
  78. char pad0;
  79. char pad1;
  80. #else
  81. /* Number of 4K pages in DTLB/ITLB combined(in pages): */
  82. int x86_tlbsize;
  83. #endif
  84. __u8 x86_virt_bits;
  85. __u8 x86_phys_bits;
  86. /* CPUID returned core id bits: */
  87. __u8 x86_coreid_bits;
  88. /* Max extended CPUID function supported: */
  89. __u32 extended_cpuid_level;
  90. /* Maximum supported CPUID level, -1=no CPUID: */
  91. int cpuid_level;
  92. __u32 x86_capability[NCAPINTS + NBUGINTS];
  93. char x86_vendor_id[16];
  94. char x86_model_id[64];
  95. /* in KB - valid for CPUS which support this call: */
  96. int x86_cache_size;
  97. int x86_cache_alignment; /* In bytes */
  98. int x86_power;
  99. unsigned long loops_per_jiffy;
  100. /* cpuid returned max cores value: */
  101. u16 x86_max_cores;
  102. u16 apicid;
  103. u16 initial_apicid;
  104. u16 x86_clflush_size;
  105. /* number of cores as seen by the OS: */
  106. u16 booted_cores;
  107. /* Physical processor id: */
  108. u16 phys_proc_id;
  109. /* Core id: */
  110. u16 cpu_core_id;
  111. /* Compute unit id */
  112. u8 compute_unit_id;
  113. /* Index into per_cpu list: */
  114. u16 cpu_index;
  115. u32 microcode;
  116. };
  117. #define X86_VENDOR_INTEL 0
  118. #define X86_VENDOR_CYRIX 1
  119. #define X86_VENDOR_AMD 2
  120. #define X86_VENDOR_UMC 3
  121. #define X86_VENDOR_CENTAUR 5
  122. #define X86_VENDOR_TRANSMETA 7
  123. #define X86_VENDOR_NSC 8
  124. #define X86_VENDOR_NUM 9
  125. #define X86_VENDOR_UNKNOWN 0xff
  126. /*
  127. * capabilities of CPUs
  128. */
  129. extern struct cpuinfo_x86 boot_cpu_data;
  130. extern struct cpuinfo_x86 new_cpu_data;
  131. extern struct tss_struct doublefault_tss;
  132. extern __u32 cpu_caps_cleared[NCAPINTS];
  133. extern __u32 cpu_caps_set[NCAPINTS];
  134. #ifdef CONFIG_SMP
  135. DECLARE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
  136. #define cpu_data(cpu) per_cpu(cpu_info, cpu)
  137. #else
  138. #define cpu_info boot_cpu_data
  139. #define cpu_data(cpu) boot_cpu_data
  140. #endif
  141. extern const struct seq_operations cpuinfo_op;
  142. #define cache_line_size() (boot_cpu_data.x86_cache_alignment)
  143. extern void cpu_detect(struct cpuinfo_x86 *c);
  144. extern void fpu_detect(struct cpuinfo_x86 *c);
  145. extern void early_cpu_init(void);
  146. extern void identify_boot_cpu(void);
  147. extern void identify_secondary_cpu(struct cpuinfo_x86 *);
  148. extern void print_cpu_info(struct cpuinfo_x86 *);
  149. void print_cpu_msr(struct cpuinfo_x86 *);
  150. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  151. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  152. extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
  153. extern void detect_extended_topology(struct cpuinfo_x86 *c);
  154. extern void detect_ht(struct cpuinfo_x86 *c);
  155. #ifdef CONFIG_X86_32
  156. extern int have_cpuid_p(void);
  157. #else
  158. static inline int have_cpuid_p(void)
  159. {
  160. return 1;
  161. }
  162. #endif
  163. static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
  164. unsigned int *ecx, unsigned int *edx)
  165. {
  166. /* ecx is often an input as well as an output. */
  167. asm volatile("cpuid"
  168. : "=a" (*eax),
  169. "=b" (*ebx),
  170. "=c" (*ecx),
  171. "=d" (*edx)
  172. : "0" (*eax), "2" (*ecx)
  173. : "memory");
  174. }
  175. static inline void load_cr3(pgd_t *pgdir)
  176. {
  177. write_cr3(__pa(pgdir));
  178. }
  179. #ifdef CONFIG_X86_32
  180. /* This is the TSS defined by the hardware. */
  181. struct x86_hw_tss {
  182. unsigned short back_link, __blh;
  183. unsigned long sp0;
  184. unsigned short ss0, __ss0h;
  185. /*
  186. * We don't use ring 1, so sp1 and ss1 are convenient scratch
  187. * spaces in the same cacheline as sp0. We use them to cache
  188. * some MSR values to avoid unnecessary wrmsr instructions.
  189. *
  190. * We use SYSENTER_ESP to find sp0 and for the NMI emergency
  191. * stack, but we need to context switch it because we do
  192. * horrible things to the kernel stack in vm86 mode.
  193. *
  194. * We use SYSENTER_CS to disable sysenter in vm86 mode to avoid
  195. * corrupting the stack if we went through the sysenter path
  196. * from vm86 mode.
  197. */
  198. unsigned long sp1; /* MSR_IA32_SYSENTER_ESP */
  199. unsigned short ss1; /* MSR_IA32_SYSENTER_CS */
  200. unsigned short __ss1h;
  201. unsigned long sp2;
  202. unsigned short ss2, __ss2h;
  203. unsigned long __cr3;
  204. unsigned long ip;
  205. unsigned long flags;
  206. unsigned long ax;
  207. unsigned long cx;
  208. unsigned long dx;
  209. unsigned long bx;
  210. unsigned long sp;
  211. unsigned long bp;
  212. unsigned long si;
  213. unsigned long di;
  214. unsigned short es, __esh;
  215. unsigned short cs, __csh;
  216. unsigned short ss, __ssh;
  217. unsigned short ds, __dsh;
  218. unsigned short fs, __fsh;
  219. unsigned short gs, __gsh;
  220. unsigned short ldt, __ldth;
  221. unsigned short trace;
  222. unsigned short io_bitmap_base;
  223. } __attribute__((packed));
  224. #else
  225. struct x86_hw_tss {
  226. u32 reserved1;
  227. u64 sp0;
  228. u64 sp1;
  229. u64 sp2;
  230. u64 reserved2;
  231. u64 ist[7];
  232. u32 reserved3;
  233. u32 reserved4;
  234. u16 reserved5;
  235. u16 io_bitmap_base;
  236. } __attribute__((packed)) ____cacheline_aligned;
  237. #endif
  238. /*
  239. * IO-bitmap sizes:
  240. */
  241. #define IO_BITMAP_BITS 65536
  242. #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
  243. #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
  244. #define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
  245. #define INVALID_IO_BITMAP_OFFSET 0x8000
  246. struct tss_struct {
  247. /*
  248. * The hardware state:
  249. */
  250. struct x86_hw_tss x86_tss;
  251. /*
  252. * The extra 1 is there because the CPU will access an
  253. * additional byte beyond the end of the IO permission
  254. * bitmap. The extra byte must be all 1 bits, and must
  255. * be within the limit.
  256. */
  257. unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
  258. /*
  259. * .. and then another 0x100 bytes for the emergency kernel stack:
  260. */
  261. unsigned long stack[64];
  262. } ____cacheline_aligned;
  263. DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss);
  264. #ifdef CONFIG_X86_32
  265. DECLARE_PER_CPU(unsigned long, cpu_current_top_of_stack);
  266. #endif
  267. /*
  268. * Save the original ist values for checking stack pointers during debugging
  269. */
  270. struct orig_ist {
  271. unsigned long ist[7];
  272. };
  273. #define MXCSR_DEFAULT 0x1f80
  274. struct i387_fsave_struct {
  275. u32 cwd; /* FPU Control Word */
  276. u32 swd; /* FPU Status Word */
  277. u32 twd; /* FPU Tag Word */
  278. u32 fip; /* FPU IP Offset */
  279. u32 fcs; /* FPU IP Selector */
  280. u32 foo; /* FPU Operand Pointer Offset */
  281. u32 fos; /* FPU Operand Pointer Selector */
  282. /* 8*10 bytes for each FP-reg = 80 bytes: */
  283. u32 st_space[20];
  284. /* Software status information [not touched by FSAVE ]: */
  285. u32 status;
  286. };
  287. struct i387_fxsave_struct {
  288. u16 cwd; /* Control Word */
  289. u16 swd; /* Status Word */
  290. u16 twd; /* Tag Word */
  291. u16 fop; /* Last Instruction Opcode */
  292. union {
  293. struct {
  294. u64 rip; /* Instruction Pointer */
  295. u64 rdp; /* Data Pointer */
  296. };
  297. struct {
  298. u32 fip; /* FPU IP Offset */
  299. u32 fcs; /* FPU IP Selector */
  300. u32 foo; /* FPU Operand Offset */
  301. u32 fos; /* FPU Operand Selector */
  302. };
  303. };
  304. u32 mxcsr; /* MXCSR Register State */
  305. u32 mxcsr_mask; /* MXCSR Mask */
  306. /* 8*16 bytes for each FP-reg = 128 bytes: */
  307. u32 st_space[32];
  308. /* 16*16 bytes for each XMM-reg = 256 bytes: */
  309. u32 xmm_space[64];
  310. u32 padding[12];
  311. union {
  312. u32 padding1[12];
  313. u32 sw_reserved[12];
  314. };
  315. } __attribute__((aligned(16)));
  316. struct i387_soft_struct {
  317. u32 cwd;
  318. u32 swd;
  319. u32 twd;
  320. u32 fip;
  321. u32 fcs;
  322. u32 foo;
  323. u32 fos;
  324. /* 8*10 bytes for each FP-reg = 80 bytes: */
  325. u32 st_space[20];
  326. u8 ftop;
  327. u8 changed;
  328. u8 lookahead;
  329. u8 no_update;
  330. u8 rm;
  331. u8 alimit;
  332. struct math_emu_info *info;
  333. u32 entry_eip;
  334. };
  335. struct ymmh_struct {
  336. /* 16 * 16 bytes for each YMMH-reg = 256 bytes */
  337. u32 ymmh_space[64];
  338. };
  339. /* We don't support LWP yet: */
  340. struct lwp_struct {
  341. u8 reserved[128];
  342. };
  343. struct bndreg {
  344. u64 lower_bound;
  345. u64 upper_bound;
  346. } __packed;
  347. struct bndcsr {
  348. u64 bndcfgu;
  349. u64 bndstatus;
  350. } __packed;
  351. struct xsave_hdr_struct {
  352. u64 xstate_bv;
  353. u64 xcomp_bv;
  354. u64 reserved[6];
  355. } __attribute__((packed));
  356. struct xsave_struct {
  357. struct i387_fxsave_struct i387;
  358. struct xsave_hdr_struct xsave_hdr;
  359. struct ymmh_struct ymmh;
  360. struct lwp_struct lwp;
  361. struct bndreg bndreg[4];
  362. struct bndcsr bndcsr;
  363. /* new processor state extensions will go here */
  364. } __attribute__ ((packed, aligned (64)));
  365. union thread_xstate {
  366. struct i387_fsave_struct fsave;
  367. struct i387_fxsave_struct fxsave;
  368. struct i387_soft_struct soft;
  369. struct xsave_struct xsave;
  370. };
  371. struct fpu {
  372. unsigned int last_cpu;
  373. unsigned int has_fpu;
  374. union thread_xstate *state;
  375. };
  376. #ifdef CONFIG_X86_64
  377. DECLARE_PER_CPU(struct orig_ist, orig_ist);
  378. union irq_stack_union {
  379. char irq_stack[IRQ_STACK_SIZE];
  380. /*
  381. * GCC hardcodes the stack canary as %gs:40. Since the
  382. * irq_stack is the object at %gs:0, we reserve the bottom
  383. * 48 bytes of the irq stack for the canary.
  384. */
  385. struct {
  386. char gs_base[40];
  387. unsigned long stack_canary;
  388. };
  389. };
  390. DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union) __visible;
  391. DECLARE_INIT_PER_CPU(irq_stack_union);
  392. DECLARE_PER_CPU(char *, irq_stack_ptr);
  393. DECLARE_PER_CPU(unsigned int, irq_count);
  394. extern asmlinkage void ignore_sysret(void);
  395. #else /* X86_64 */
  396. #ifdef CONFIG_CC_STACKPROTECTOR
  397. /*
  398. * Make sure stack canary segment base is cached-aligned:
  399. * "For Intel Atom processors, avoid non zero segment base address
  400. * that is not aligned to cache line boundary at all cost."
  401. * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
  402. */
  403. struct stack_canary {
  404. char __pad[20]; /* canary at %gs:20 */
  405. unsigned long canary;
  406. };
  407. DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
  408. #endif
  409. /*
  410. * per-CPU IRQ handling stacks
  411. */
  412. struct irq_stack {
  413. u32 stack[THREAD_SIZE/sizeof(u32)];
  414. } __aligned(THREAD_SIZE);
  415. DECLARE_PER_CPU(struct irq_stack *, hardirq_stack);
  416. DECLARE_PER_CPU(struct irq_stack *, softirq_stack);
  417. #endif /* X86_64 */
  418. extern unsigned int xstate_size;
  419. extern void free_thread_xstate(struct task_struct *);
  420. extern struct kmem_cache *task_xstate_cachep;
  421. struct perf_event;
  422. struct thread_struct {
  423. /* Cached TLS descriptors: */
  424. struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
  425. unsigned long sp0;
  426. unsigned long sp;
  427. #ifdef CONFIG_X86_32
  428. unsigned long sysenter_cs;
  429. #else
  430. unsigned long usersp; /* Copy from PDA */
  431. unsigned short es;
  432. unsigned short ds;
  433. unsigned short fsindex;
  434. unsigned short gsindex;
  435. #endif
  436. #ifdef CONFIG_X86_32
  437. unsigned long ip;
  438. #endif
  439. #ifdef CONFIG_X86_64
  440. unsigned long fs;
  441. #endif
  442. unsigned long gs;
  443. /* Save middle states of ptrace breakpoints */
  444. struct perf_event *ptrace_bps[HBP_NUM];
  445. /* Debug status used for traps, single steps, etc... */
  446. unsigned long debugreg6;
  447. /* Keep track of the exact dr7 value set by the user */
  448. unsigned long ptrace_dr7;
  449. /* Fault info: */
  450. unsigned long cr2;
  451. unsigned long trap_nr;
  452. unsigned long error_code;
  453. /* floating point and extended processor state */
  454. struct fpu fpu;
  455. #ifdef CONFIG_X86_32
  456. /* Virtual 86 mode info */
  457. struct vm86_struct __user *vm86_info;
  458. unsigned long screen_bitmap;
  459. unsigned long v86flags;
  460. unsigned long v86mask;
  461. unsigned long saved_sp0;
  462. unsigned int saved_fs;
  463. unsigned int saved_gs;
  464. #endif
  465. /* IO permissions: */
  466. unsigned long *io_bitmap_ptr;
  467. unsigned long iopl;
  468. /* Max allowed port in the bitmap, in bytes: */
  469. unsigned io_bitmap_max;
  470. /*
  471. * fpu_counter contains the number of consecutive context switches
  472. * that the FPU is used. If this is over a threshold, the lazy fpu
  473. * saving becomes unlazy to save the trap. This is an unsigned char
  474. * so that after 256 times the counter wraps and the behavior turns
  475. * lazy again; this to deal with bursty apps that only use FPU for
  476. * a short time
  477. */
  478. unsigned char fpu_counter;
  479. };
  480. /*
  481. * Set IOPL bits in EFLAGS from given mask
  482. */
  483. static inline void native_set_iopl_mask(unsigned mask)
  484. {
  485. #ifdef CONFIG_X86_32
  486. unsigned int reg;
  487. asm volatile ("pushfl;"
  488. "popl %0;"
  489. "andl %1, %0;"
  490. "orl %2, %0;"
  491. "pushl %0;"
  492. "popfl"
  493. : "=&r" (reg)
  494. : "i" (~X86_EFLAGS_IOPL), "r" (mask));
  495. #endif
  496. }
  497. static inline void
  498. native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
  499. {
  500. tss->x86_tss.sp0 = thread->sp0;
  501. #ifdef CONFIG_X86_32
  502. /* Only happens when SEP is enabled, no need to test "SEP"arately: */
  503. if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
  504. tss->x86_tss.ss1 = thread->sysenter_cs;
  505. wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
  506. }
  507. #endif
  508. }
  509. static inline void native_swapgs(void)
  510. {
  511. #ifdef CONFIG_X86_64
  512. asm volatile("swapgs" ::: "memory");
  513. #endif
  514. }
  515. static inline unsigned long current_top_of_stack(void)
  516. {
  517. #ifdef CONFIG_X86_64
  518. return this_cpu_read_stable(cpu_tss.x86_tss.sp0);
  519. #else
  520. /* sp0 on x86_32 is special in and around vm86 mode. */
  521. return this_cpu_read_stable(cpu_current_top_of_stack);
  522. #endif
  523. }
  524. #ifdef CONFIG_PARAVIRT
  525. #include <asm/paravirt.h>
  526. #else
  527. #define __cpuid native_cpuid
  528. #define paravirt_enabled() 0
  529. static inline void load_sp0(struct tss_struct *tss,
  530. struct thread_struct *thread)
  531. {
  532. native_load_sp0(tss, thread);
  533. }
  534. #define set_iopl_mask native_set_iopl_mask
  535. #endif /* CONFIG_PARAVIRT */
  536. typedef struct {
  537. unsigned long seg;
  538. } mm_segment_t;
  539. /* Free all resources held by a thread. */
  540. extern void release_thread(struct task_struct *);
  541. unsigned long get_wchan(struct task_struct *p);
  542. /*
  543. * Generic CPUID function
  544. * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
  545. * resulting in stale register contents being returned.
  546. */
  547. static inline void cpuid(unsigned int op,
  548. unsigned int *eax, unsigned int *ebx,
  549. unsigned int *ecx, unsigned int *edx)
  550. {
  551. *eax = op;
  552. *ecx = 0;
  553. __cpuid(eax, ebx, ecx, edx);
  554. }
  555. /* Some CPUID calls want 'count' to be placed in ecx */
  556. static inline void cpuid_count(unsigned int op, int count,
  557. unsigned int *eax, unsigned int *ebx,
  558. unsigned int *ecx, unsigned int *edx)
  559. {
  560. *eax = op;
  561. *ecx = count;
  562. __cpuid(eax, ebx, ecx, edx);
  563. }
  564. /*
  565. * CPUID functions returning a single datum
  566. */
  567. static inline unsigned int cpuid_eax(unsigned int op)
  568. {
  569. unsigned int eax, ebx, ecx, edx;
  570. cpuid(op, &eax, &ebx, &ecx, &edx);
  571. return eax;
  572. }
  573. static inline unsigned int cpuid_ebx(unsigned int op)
  574. {
  575. unsigned int eax, ebx, ecx, edx;
  576. cpuid(op, &eax, &ebx, &ecx, &edx);
  577. return ebx;
  578. }
  579. static inline unsigned int cpuid_ecx(unsigned int op)
  580. {
  581. unsigned int eax, ebx, ecx, edx;
  582. cpuid(op, &eax, &ebx, &ecx, &edx);
  583. return ecx;
  584. }
  585. static inline unsigned int cpuid_edx(unsigned int op)
  586. {
  587. unsigned int eax, ebx, ecx, edx;
  588. cpuid(op, &eax, &ebx, &ecx, &edx);
  589. return edx;
  590. }
  591. /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
  592. static inline void rep_nop(void)
  593. {
  594. asm volatile("rep; nop" ::: "memory");
  595. }
  596. static inline void cpu_relax(void)
  597. {
  598. rep_nop();
  599. }
  600. #define cpu_relax_lowlatency() cpu_relax()
  601. /* Stop speculative execution and prefetching of modified code. */
  602. static inline void sync_core(void)
  603. {
  604. int tmp;
  605. #ifdef CONFIG_M486
  606. /*
  607. * Do a CPUID if available, otherwise do a jump. The jump
  608. * can conveniently enough be the jump around CPUID.
  609. */
  610. asm volatile("cmpl %2,%1\n\t"
  611. "jl 1f\n\t"
  612. "cpuid\n"
  613. "1:"
  614. : "=a" (tmp)
  615. : "rm" (boot_cpu_data.cpuid_level), "ri" (0), "0" (1)
  616. : "ebx", "ecx", "edx", "memory");
  617. #else
  618. /*
  619. * CPUID is a barrier to speculative execution.
  620. * Prefetched instructions are automatically
  621. * invalidated when modified.
  622. */
  623. asm volatile("cpuid"
  624. : "=a" (tmp)
  625. : "0" (1)
  626. : "ebx", "ecx", "edx", "memory");
  627. #endif
  628. }
  629. extern void select_idle_routine(const struct cpuinfo_x86 *c);
  630. extern void init_amd_e400_c1e_mask(void);
  631. extern unsigned long boot_option_idle_override;
  632. extern bool amd_e400_c1e_detected;
  633. enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
  634. IDLE_POLL};
  635. extern void enable_sep_cpu(void);
  636. extern int sysenter_setup(void);
  637. extern void early_trap_init(void);
  638. void early_trap_pf_init(void);
  639. /* Defined in head.S */
  640. extern struct desc_ptr early_gdt_descr;
  641. extern void cpu_set_gdt(int);
  642. extern void switch_to_new_gdt(int);
  643. extern void load_percpu_segment(int);
  644. extern void cpu_init(void);
  645. static inline unsigned long get_debugctlmsr(void)
  646. {
  647. unsigned long debugctlmsr = 0;
  648. #ifndef CONFIG_X86_DEBUGCTLMSR
  649. if (boot_cpu_data.x86 < 6)
  650. return 0;
  651. #endif
  652. rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  653. return debugctlmsr;
  654. }
  655. static inline void update_debugctlmsr(unsigned long debugctlmsr)
  656. {
  657. #ifndef CONFIG_X86_DEBUGCTLMSR
  658. if (boot_cpu_data.x86 < 6)
  659. return;
  660. #endif
  661. wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  662. }
  663. extern void set_task_blockstep(struct task_struct *task, bool on);
  664. /*
  665. * from system description table in BIOS. Mostly for MCA use, but
  666. * others may find it useful:
  667. */
  668. extern unsigned int machine_id;
  669. extern unsigned int machine_submodel_id;
  670. extern unsigned int BIOS_revision;
  671. /* Boot loader type from the setup header: */
  672. extern int bootloader_type;
  673. extern int bootloader_version;
  674. extern char ignore_fpu_irq;
  675. #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
  676. #define ARCH_HAS_PREFETCHW
  677. #define ARCH_HAS_SPINLOCK_PREFETCH
  678. #ifdef CONFIG_X86_32
  679. # define BASE_PREFETCH ""
  680. # define ARCH_HAS_PREFETCH
  681. #else
  682. # define BASE_PREFETCH "prefetcht0 %P1"
  683. #endif
  684. /*
  685. * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
  686. *
  687. * It's not worth to care about 3dnow prefetches for the K6
  688. * because they are microcoded there and very slow.
  689. */
  690. static inline void prefetch(const void *x)
  691. {
  692. alternative_input(BASE_PREFETCH, "prefetchnta %P1",
  693. X86_FEATURE_XMM,
  694. "m" (*(const char *)x));
  695. }
  696. /*
  697. * 3dnow prefetch to get an exclusive cache line.
  698. * Useful for spinlocks to avoid one state transition in the
  699. * cache coherency protocol:
  700. */
  701. static inline void prefetchw(const void *x)
  702. {
  703. alternative_input(BASE_PREFETCH, "prefetchw %P1",
  704. X86_FEATURE_3DNOWPREFETCH,
  705. "m" (*(const char *)x));
  706. }
  707. static inline void spin_lock_prefetch(const void *x)
  708. {
  709. prefetchw(x);
  710. }
  711. #define TOP_OF_INIT_STACK ((unsigned long)&init_stack + sizeof(init_stack) - \
  712. TOP_OF_KERNEL_STACK_PADDING)
  713. #ifdef CONFIG_X86_32
  714. /*
  715. * User space process size: 3GB (default).
  716. */
  717. #define TASK_SIZE PAGE_OFFSET
  718. #define TASK_SIZE_MAX TASK_SIZE
  719. #define STACK_TOP TASK_SIZE
  720. #define STACK_TOP_MAX STACK_TOP
  721. #define INIT_THREAD { \
  722. .sp0 = TOP_OF_INIT_STACK, \
  723. .vm86_info = NULL, \
  724. .sysenter_cs = __KERNEL_CS, \
  725. .io_bitmap_ptr = NULL, \
  726. }
  727. extern unsigned long thread_saved_pc(struct task_struct *tsk);
  728. #define THREAD_SIZE_LONGS (THREAD_SIZE/sizeof(unsigned long))
  729. #define KSTK_TOP(info) \
  730. ({ \
  731. unsigned long *__ptr = (unsigned long *)(info); \
  732. (unsigned long)(&__ptr[THREAD_SIZE_LONGS]); \
  733. })
  734. /*
  735. * The below -8 is to reserve 8 bytes on top of the ring0 stack.
  736. * This is necessary to guarantee that the entire "struct pt_regs"
  737. * is accessible even if the CPU haven't stored the SS/ESP registers
  738. * on the stack (interrupt gate does not save these registers
  739. * when switching to the same priv ring).
  740. * Therefore beware: accessing the ss/esp fields of the
  741. * "struct pt_regs" is possible, but they may contain the
  742. * completely wrong values.
  743. */
  744. #define task_pt_regs(task) \
  745. ({ \
  746. struct pt_regs *__regs__; \
  747. __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task)) - \
  748. TOP_OF_KERNEL_STACK_PADDING); \
  749. __regs__ - 1; \
  750. })
  751. #define KSTK_ESP(task) (task_pt_regs(task)->sp)
  752. #else
  753. /*
  754. * User space process size. 47bits minus one guard page. The guard
  755. * page is necessary on Intel CPUs: if a SYSCALL instruction is at
  756. * the highest possible canonical userspace address, then that
  757. * syscall will enter the kernel with a non-canonical return
  758. * address, and SYSRET will explode dangerously. We avoid this
  759. * particular problem by preventing anything from being mapped
  760. * at the maximum canonical address.
  761. */
  762. #define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
  763. /* This decides where the kernel will search for a free chunk of vm
  764. * space during mmap's.
  765. */
  766. #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
  767. 0xc0000000 : 0xFFFFe000)
  768. #define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
  769. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  770. #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
  771. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  772. #define STACK_TOP TASK_SIZE
  773. #define STACK_TOP_MAX TASK_SIZE_MAX
  774. #define INIT_THREAD { \
  775. .sp0 = TOP_OF_INIT_STACK \
  776. }
  777. /*
  778. * Return saved PC of a blocked thread.
  779. * What is this good for? it will be always the scheduler or ret_from_fork.
  780. */
  781. #define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
  782. #define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
  783. extern unsigned long KSTK_ESP(struct task_struct *task);
  784. /*
  785. * User space RSP while inside the SYSCALL fast path
  786. */
  787. DECLARE_PER_CPU(unsigned long, old_rsp);
  788. #endif /* CONFIG_X86_64 */
  789. extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
  790. unsigned long new_sp);
  791. /*
  792. * This decides where the kernel will search for a free chunk of vm
  793. * space during mmap's.
  794. */
  795. #define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
  796. #define KSTK_EIP(task) (task_pt_regs(task)->ip)
  797. /* Get/set a process' ability to use the timestamp counter instruction */
  798. #define GET_TSC_CTL(adr) get_tsc_mode((adr))
  799. #define SET_TSC_CTL(val) set_tsc_mode((val))
  800. extern int get_tsc_mode(unsigned long adr);
  801. extern int set_tsc_mode(unsigned int val);
  802. /* Register/unregister a process' MPX related resource */
  803. #define MPX_ENABLE_MANAGEMENT(tsk) mpx_enable_management((tsk))
  804. #define MPX_DISABLE_MANAGEMENT(tsk) mpx_disable_management((tsk))
  805. #ifdef CONFIG_X86_INTEL_MPX
  806. extern int mpx_enable_management(struct task_struct *tsk);
  807. extern int mpx_disable_management(struct task_struct *tsk);
  808. #else
  809. static inline int mpx_enable_management(struct task_struct *tsk)
  810. {
  811. return -EINVAL;
  812. }
  813. static inline int mpx_disable_management(struct task_struct *tsk)
  814. {
  815. return -EINVAL;
  816. }
  817. #endif /* CONFIG_X86_INTEL_MPX */
  818. extern u16 amd_get_nb_id(int cpu);
  819. static inline uint32_t hypervisor_cpuid_base(const char *sig, uint32_t leaves)
  820. {
  821. uint32_t base, eax, signature[3];
  822. for (base = 0x40000000; base < 0x40010000; base += 0x100) {
  823. cpuid(base, &eax, &signature[0], &signature[1], &signature[2]);
  824. if (!memcmp(sig, signature, 12) &&
  825. (leaves == 0 || ((eax - base) >= leaves)))
  826. return base;
  827. }
  828. return 0;
  829. }
  830. extern unsigned long arch_align_stack(unsigned long sp);
  831. extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
  832. void default_idle(void);
  833. #ifdef CONFIG_XEN
  834. bool xen_set_default_idle(void);
  835. #else
  836. #define xen_set_default_idle 0
  837. #endif
  838. void stop_this_cpu(void *dummy);
  839. void df_debug(struct pt_regs *regs, long error_code);
  840. #endif /* _ASM_X86_PROCESSOR_H */