dce_virtual.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <drm/drmP.h>
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "atom.h"
  28. #include "amdgpu_pll.h"
  29. #include "amdgpu_connectors.h"
  30. #ifdef CONFIG_DRM_AMDGPU_SI
  31. #include "dce_v6_0.h"
  32. #endif
  33. #ifdef CONFIG_DRM_AMDGPU_CIK
  34. #include "dce_v8_0.h"
  35. #endif
  36. #include "dce_v10_0.h"
  37. #include "dce_v11_0.h"
  38. #include "dce_virtual.h"
  39. #define DCE_VIRTUAL_VBLANK_PERIOD 16666666
  40. static void dce_virtual_set_display_funcs(struct amdgpu_device *adev);
  41. static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev);
  42. static int dce_virtual_connector_encoder_init(struct amdgpu_device *adev,
  43. int index);
  44. /**
  45. * dce_virtual_vblank_wait - vblank wait asic callback.
  46. *
  47. * @adev: amdgpu_device pointer
  48. * @crtc: crtc to wait for vblank on
  49. *
  50. * Wait for vblank on the requested crtc (evergreen+).
  51. */
  52. static void dce_virtual_vblank_wait(struct amdgpu_device *adev, int crtc)
  53. {
  54. return;
  55. }
  56. static u32 dce_virtual_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  57. {
  58. return 0;
  59. }
  60. static void dce_virtual_page_flip(struct amdgpu_device *adev,
  61. int crtc_id, u64 crtc_base, bool async)
  62. {
  63. return;
  64. }
  65. static int dce_virtual_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  66. u32 *vbl, u32 *position)
  67. {
  68. *vbl = 0;
  69. *position = 0;
  70. return -EINVAL;
  71. }
  72. static bool dce_virtual_hpd_sense(struct amdgpu_device *adev,
  73. enum amdgpu_hpd_id hpd)
  74. {
  75. return true;
  76. }
  77. static void dce_virtual_hpd_set_polarity(struct amdgpu_device *adev,
  78. enum amdgpu_hpd_id hpd)
  79. {
  80. return;
  81. }
  82. static u32 dce_virtual_hpd_get_gpio_reg(struct amdgpu_device *adev)
  83. {
  84. return 0;
  85. }
  86. static void dce_virtual_stop_mc_access(struct amdgpu_device *adev,
  87. struct amdgpu_mode_mc_save *save)
  88. {
  89. switch (adev->asic_type) {
  90. #ifdef CONFIG_DRM_AMDGPU_SI
  91. case CHIP_TAHITI:
  92. case CHIP_PITCAIRN:
  93. case CHIP_VERDE:
  94. case CHIP_OLAND:
  95. dce_v6_0_disable_dce(adev);
  96. break;
  97. #endif
  98. #ifdef CONFIG_DRM_AMDGPU_CIK
  99. case CHIP_BONAIRE:
  100. case CHIP_HAWAII:
  101. case CHIP_KAVERI:
  102. case CHIP_KABINI:
  103. case CHIP_MULLINS:
  104. dce_v8_0_disable_dce(adev);
  105. break;
  106. #endif
  107. case CHIP_FIJI:
  108. case CHIP_TONGA:
  109. dce_v10_0_disable_dce(adev);
  110. break;
  111. case CHIP_CARRIZO:
  112. case CHIP_STONEY:
  113. case CHIP_POLARIS10:
  114. case CHIP_POLARIS11:
  115. case CHIP_POLARIS12:
  116. dce_v11_0_disable_dce(adev);
  117. break;
  118. case CHIP_TOPAZ:
  119. #ifdef CONFIG_DRM_AMDGPU_SI
  120. case CHIP_HAINAN:
  121. #endif
  122. /* no DCE */
  123. return;
  124. default:
  125. DRM_ERROR("Virtual display unsupported ASIC type: 0x%X\n", adev->asic_type);
  126. }
  127. return;
  128. }
  129. static void dce_virtual_resume_mc_access(struct amdgpu_device *adev,
  130. struct amdgpu_mode_mc_save *save)
  131. {
  132. return;
  133. }
  134. static void dce_virtual_set_vga_render_state(struct amdgpu_device *adev,
  135. bool render)
  136. {
  137. return;
  138. }
  139. /**
  140. * dce_virtual_bandwidth_update - program display watermarks
  141. *
  142. * @adev: amdgpu_device pointer
  143. *
  144. * Calculate and program the display watermarks and line
  145. * buffer allocation (CIK).
  146. */
  147. static void dce_virtual_bandwidth_update(struct amdgpu_device *adev)
  148. {
  149. return;
  150. }
  151. static int dce_virtual_crtc_gamma_set(struct drm_crtc *crtc, u16 *red,
  152. u16 *green, u16 *blue, uint32_t size,
  153. struct drm_modeset_acquire_ctx *ctx)
  154. {
  155. return 0;
  156. }
  157. static void dce_virtual_crtc_destroy(struct drm_crtc *crtc)
  158. {
  159. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  160. drm_crtc_cleanup(crtc);
  161. kfree(amdgpu_crtc);
  162. }
  163. static const struct drm_crtc_funcs dce_virtual_crtc_funcs = {
  164. .cursor_set2 = NULL,
  165. .cursor_move = NULL,
  166. .gamma_set = dce_virtual_crtc_gamma_set,
  167. .set_config = amdgpu_crtc_set_config,
  168. .destroy = dce_virtual_crtc_destroy,
  169. .page_flip_target = amdgpu_crtc_page_flip_target,
  170. };
  171. static void dce_virtual_crtc_dpms(struct drm_crtc *crtc, int mode)
  172. {
  173. struct drm_device *dev = crtc->dev;
  174. struct amdgpu_device *adev = dev->dev_private;
  175. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  176. unsigned type;
  177. if (amdgpu_sriov_vf(adev))
  178. return;
  179. switch (mode) {
  180. case DRM_MODE_DPMS_ON:
  181. amdgpu_crtc->enabled = true;
  182. /* Make sure VBLANK interrupts are still enabled */
  183. type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
  184. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  185. drm_crtc_vblank_on(crtc);
  186. break;
  187. case DRM_MODE_DPMS_STANDBY:
  188. case DRM_MODE_DPMS_SUSPEND:
  189. case DRM_MODE_DPMS_OFF:
  190. drm_crtc_vblank_off(crtc);
  191. amdgpu_crtc->enabled = false;
  192. break;
  193. }
  194. }
  195. static void dce_virtual_crtc_prepare(struct drm_crtc *crtc)
  196. {
  197. dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  198. }
  199. static void dce_virtual_crtc_commit(struct drm_crtc *crtc)
  200. {
  201. dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  202. }
  203. static void dce_virtual_crtc_disable(struct drm_crtc *crtc)
  204. {
  205. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  206. dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  207. if (crtc->primary->fb) {
  208. int r;
  209. struct amdgpu_framebuffer *amdgpu_fb;
  210. struct amdgpu_bo *abo;
  211. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  212. abo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  213. r = amdgpu_bo_reserve(abo, true);
  214. if (unlikely(r))
  215. DRM_ERROR("failed to reserve abo before unpin\n");
  216. else {
  217. amdgpu_bo_unpin(abo);
  218. amdgpu_bo_unreserve(abo);
  219. }
  220. }
  221. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  222. amdgpu_crtc->encoder = NULL;
  223. amdgpu_crtc->connector = NULL;
  224. }
  225. static int dce_virtual_crtc_mode_set(struct drm_crtc *crtc,
  226. struct drm_display_mode *mode,
  227. struct drm_display_mode *adjusted_mode,
  228. int x, int y, struct drm_framebuffer *old_fb)
  229. {
  230. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  231. /* update the hw version fpr dpm */
  232. amdgpu_crtc->hw_mode = *adjusted_mode;
  233. return 0;
  234. }
  235. static bool dce_virtual_crtc_mode_fixup(struct drm_crtc *crtc,
  236. const struct drm_display_mode *mode,
  237. struct drm_display_mode *adjusted_mode)
  238. {
  239. return true;
  240. }
  241. static int dce_virtual_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  242. struct drm_framebuffer *old_fb)
  243. {
  244. return 0;
  245. }
  246. static int dce_virtual_crtc_set_base_atomic(struct drm_crtc *crtc,
  247. struct drm_framebuffer *fb,
  248. int x, int y, enum mode_set_atomic state)
  249. {
  250. return 0;
  251. }
  252. static const struct drm_crtc_helper_funcs dce_virtual_crtc_helper_funcs = {
  253. .dpms = dce_virtual_crtc_dpms,
  254. .mode_fixup = dce_virtual_crtc_mode_fixup,
  255. .mode_set = dce_virtual_crtc_mode_set,
  256. .mode_set_base = dce_virtual_crtc_set_base,
  257. .mode_set_base_atomic = dce_virtual_crtc_set_base_atomic,
  258. .prepare = dce_virtual_crtc_prepare,
  259. .commit = dce_virtual_crtc_commit,
  260. .disable = dce_virtual_crtc_disable,
  261. };
  262. static int dce_virtual_crtc_init(struct amdgpu_device *adev, int index)
  263. {
  264. struct amdgpu_crtc *amdgpu_crtc;
  265. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  266. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  267. if (amdgpu_crtc == NULL)
  268. return -ENOMEM;
  269. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_virtual_crtc_funcs);
  270. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  271. amdgpu_crtc->crtc_id = index;
  272. adev->mode_info.crtcs[index] = amdgpu_crtc;
  273. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  274. amdgpu_crtc->encoder = NULL;
  275. amdgpu_crtc->connector = NULL;
  276. amdgpu_crtc->vsync_timer_enabled = AMDGPU_IRQ_STATE_DISABLE;
  277. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_virtual_crtc_helper_funcs);
  278. return 0;
  279. }
  280. static int dce_virtual_early_init(void *handle)
  281. {
  282. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  283. dce_virtual_set_display_funcs(adev);
  284. dce_virtual_set_irq_funcs(adev);
  285. adev->mode_info.num_hpd = 1;
  286. adev->mode_info.num_dig = 1;
  287. return 0;
  288. }
  289. static struct drm_encoder *
  290. dce_virtual_encoder(struct drm_connector *connector)
  291. {
  292. int enc_id = connector->encoder_ids[0];
  293. struct drm_encoder *encoder;
  294. int i;
  295. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  296. if (connector->encoder_ids[i] == 0)
  297. break;
  298. encoder = drm_encoder_find(connector->dev, connector->encoder_ids[i]);
  299. if (!encoder)
  300. continue;
  301. if (encoder->encoder_type == DRM_MODE_ENCODER_VIRTUAL)
  302. return encoder;
  303. }
  304. /* pick the first one */
  305. if (enc_id)
  306. return drm_encoder_find(connector->dev, enc_id);
  307. return NULL;
  308. }
  309. static int dce_virtual_get_modes(struct drm_connector *connector)
  310. {
  311. struct drm_device *dev = connector->dev;
  312. struct drm_display_mode *mode = NULL;
  313. unsigned i;
  314. static const struct mode_size {
  315. int w;
  316. int h;
  317. } common_modes[17] = {
  318. { 640, 480},
  319. { 720, 480},
  320. { 800, 600},
  321. { 848, 480},
  322. {1024, 768},
  323. {1152, 768},
  324. {1280, 720},
  325. {1280, 800},
  326. {1280, 854},
  327. {1280, 960},
  328. {1280, 1024},
  329. {1440, 900},
  330. {1400, 1050},
  331. {1680, 1050},
  332. {1600, 1200},
  333. {1920, 1080},
  334. {1920, 1200}
  335. };
  336. for (i = 0; i < 17; i++) {
  337. mode = drm_cvt_mode(dev, common_modes[i].w, common_modes[i].h, 60, false, false, false);
  338. drm_mode_probed_add(connector, mode);
  339. }
  340. return 0;
  341. }
  342. static int dce_virtual_mode_valid(struct drm_connector *connector,
  343. struct drm_display_mode *mode)
  344. {
  345. return MODE_OK;
  346. }
  347. static int
  348. dce_virtual_dpms(struct drm_connector *connector, int mode)
  349. {
  350. return 0;
  351. }
  352. static int
  353. dce_virtual_set_property(struct drm_connector *connector,
  354. struct drm_property *property,
  355. uint64_t val)
  356. {
  357. return 0;
  358. }
  359. static void dce_virtual_destroy(struct drm_connector *connector)
  360. {
  361. drm_connector_unregister(connector);
  362. drm_connector_cleanup(connector);
  363. kfree(connector);
  364. }
  365. static void dce_virtual_force(struct drm_connector *connector)
  366. {
  367. return;
  368. }
  369. static const struct drm_connector_helper_funcs dce_virtual_connector_helper_funcs = {
  370. .get_modes = dce_virtual_get_modes,
  371. .mode_valid = dce_virtual_mode_valid,
  372. .best_encoder = dce_virtual_encoder,
  373. };
  374. static const struct drm_connector_funcs dce_virtual_connector_funcs = {
  375. .dpms = dce_virtual_dpms,
  376. .fill_modes = drm_helper_probe_single_connector_modes,
  377. .set_property = dce_virtual_set_property,
  378. .destroy = dce_virtual_destroy,
  379. .force = dce_virtual_force,
  380. };
  381. static int dce_virtual_sw_init(void *handle)
  382. {
  383. int r, i;
  384. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  385. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 229, &adev->crtc_irq);
  386. if (r)
  387. return r;
  388. adev->ddev->max_vblank_count = 0;
  389. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  390. adev->ddev->mode_config.max_width = 16384;
  391. adev->ddev->mode_config.max_height = 16384;
  392. adev->ddev->mode_config.preferred_depth = 24;
  393. adev->ddev->mode_config.prefer_shadow = 1;
  394. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  395. r = amdgpu_modeset_create_props(adev);
  396. if (r)
  397. return r;
  398. adev->ddev->mode_config.max_width = 16384;
  399. adev->ddev->mode_config.max_height = 16384;
  400. /* allocate crtcs, encoders, connectors */
  401. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  402. r = dce_virtual_crtc_init(adev, i);
  403. if (r)
  404. return r;
  405. r = dce_virtual_connector_encoder_init(adev, i);
  406. if (r)
  407. return r;
  408. }
  409. drm_kms_helper_poll_init(adev->ddev);
  410. adev->mode_info.mode_config_initialized = true;
  411. return 0;
  412. }
  413. static int dce_virtual_sw_fini(void *handle)
  414. {
  415. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  416. kfree(adev->mode_info.bios_hardcoded_edid);
  417. drm_kms_helper_poll_fini(adev->ddev);
  418. drm_mode_config_cleanup(adev->ddev);
  419. adev->mode_info.mode_config_initialized = false;
  420. return 0;
  421. }
  422. static int dce_virtual_hw_init(void *handle)
  423. {
  424. return 0;
  425. }
  426. static int dce_virtual_hw_fini(void *handle)
  427. {
  428. return 0;
  429. }
  430. static int dce_virtual_suspend(void *handle)
  431. {
  432. return dce_virtual_hw_fini(handle);
  433. }
  434. static int dce_virtual_resume(void *handle)
  435. {
  436. return dce_virtual_hw_init(handle);
  437. }
  438. static bool dce_virtual_is_idle(void *handle)
  439. {
  440. return true;
  441. }
  442. static int dce_virtual_wait_for_idle(void *handle)
  443. {
  444. return 0;
  445. }
  446. static int dce_virtual_soft_reset(void *handle)
  447. {
  448. return 0;
  449. }
  450. static int dce_virtual_set_clockgating_state(void *handle,
  451. enum amd_clockgating_state state)
  452. {
  453. return 0;
  454. }
  455. static int dce_virtual_set_powergating_state(void *handle,
  456. enum amd_powergating_state state)
  457. {
  458. return 0;
  459. }
  460. static const struct amd_ip_funcs dce_virtual_ip_funcs = {
  461. .name = "dce_virtual",
  462. .early_init = dce_virtual_early_init,
  463. .late_init = NULL,
  464. .sw_init = dce_virtual_sw_init,
  465. .sw_fini = dce_virtual_sw_fini,
  466. .hw_init = dce_virtual_hw_init,
  467. .hw_fini = dce_virtual_hw_fini,
  468. .suspend = dce_virtual_suspend,
  469. .resume = dce_virtual_resume,
  470. .is_idle = dce_virtual_is_idle,
  471. .wait_for_idle = dce_virtual_wait_for_idle,
  472. .soft_reset = dce_virtual_soft_reset,
  473. .set_clockgating_state = dce_virtual_set_clockgating_state,
  474. .set_powergating_state = dce_virtual_set_powergating_state,
  475. };
  476. /* these are handled by the primary encoders */
  477. static void dce_virtual_encoder_prepare(struct drm_encoder *encoder)
  478. {
  479. return;
  480. }
  481. static void dce_virtual_encoder_commit(struct drm_encoder *encoder)
  482. {
  483. return;
  484. }
  485. static void
  486. dce_virtual_encoder_mode_set(struct drm_encoder *encoder,
  487. struct drm_display_mode *mode,
  488. struct drm_display_mode *adjusted_mode)
  489. {
  490. return;
  491. }
  492. static void dce_virtual_encoder_disable(struct drm_encoder *encoder)
  493. {
  494. return;
  495. }
  496. static void
  497. dce_virtual_encoder_dpms(struct drm_encoder *encoder, int mode)
  498. {
  499. return;
  500. }
  501. static bool dce_virtual_encoder_mode_fixup(struct drm_encoder *encoder,
  502. const struct drm_display_mode *mode,
  503. struct drm_display_mode *adjusted_mode)
  504. {
  505. return true;
  506. }
  507. static const struct drm_encoder_helper_funcs dce_virtual_encoder_helper_funcs = {
  508. .dpms = dce_virtual_encoder_dpms,
  509. .mode_fixup = dce_virtual_encoder_mode_fixup,
  510. .prepare = dce_virtual_encoder_prepare,
  511. .mode_set = dce_virtual_encoder_mode_set,
  512. .commit = dce_virtual_encoder_commit,
  513. .disable = dce_virtual_encoder_disable,
  514. };
  515. static void dce_virtual_encoder_destroy(struct drm_encoder *encoder)
  516. {
  517. drm_encoder_cleanup(encoder);
  518. kfree(encoder);
  519. }
  520. static const struct drm_encoder_funcs dce_virtual_encoder_funcs = {
  521. .destroy = dce_virtual_encoder_destroy,
  522. };
  523. static int dce_virtual_connector_encoder_init(struct amdgpu_device *adev,
  524. int index)
  525. {
  526. struct drm_encoder *encoder;
  527. struct drm_connector *connector;
  528. /* add a new encoder */
  529. encoder = kzalloc(sizeof(struct drm_encoder), GFP_KERNEL);
  530. if (!encoder)
  531. return -ENOMEM;
  532. encoder->possible_crtcs = 1 << index;
  533. drm_encoder_init(adev->ddev, encoder, &dce_virtual_encoder_funcs,
  534. DRM_MODE_ENCODER_VIRTUAL, NULL);
  535. drm_encoder_helper_add(encoder, &dce_virtual_encoder_helper_funcs);
  536. connector = kzalloc(sizeof(struct drm_connector), GFP_KERNEL);
  537. if (!connector) {
  538. kfree(encoder);
  539. return -ENOMEM;
  540. }
  541. /* add a new connector */
  542. drm_connector_init(adev->ddev, connector, &dce_virtual_connector_funcs,
  543. DRM_MODE_CONNECTOR_VIRTUAL);
  544. drm_connector_helper_add(connector, &dce_virtual_connector_helper_funcs);
  545. connector->display_info.subpixel_order = SubPixelHorizontalRGB;
  546. connector->interlace_allowed = false;
  547. connector->doublescan_allowed = false;
  548. drm_connector_register(connector);
  549. /* link them */
  550. drm_mode_connector_attach_encoder(connector, encoder);
  551. return 0;
  552. }
  553. static const struct amdgpu_display_funcs dce_virtual_display_funcs = {
  554. .set_vga_render_state = &dce_virtual_set_vga_render_state,
  555. .bandwidth_update = &dce_virtual_bandwidth_update,
  556. .vblank_get_counter = &dce_virtual_vblank_get_counter,
  557. .vblank_wait = &dce_virtual_vblank_wait,
  558. .backlight_set_level = NULL,
  559. .backlight_get_level = NULL,
  560. .hpd_sense = &dce_virtual_hpd_sense,
  561. .hpd_set_polarity = &dce_virtual_hpd_set_polarity,
  562. .hpd_get_gpio_reg = &dce_virtual_hpd_get_gpio_reg,
  563. .page_flip = &dce_virtual_page_flip,
  564. .page_flip_get_scanoutpos = &dce_virtual_crtc_get_scanoutpos,
  565. .add_encoder = NULL,
  566. .add_connector = NULL,
  567. .stop_mc_access = &dce_virtual_stop_mc_access,
  568. .resume_mc_access = &dce_virtual_resume_mc_access,
  569. };
  570. static void dce_virtual_set_display_funcs(struct amdgpu_device *adev)
  571. {
  572. if (adev->mode_info.funcs == NULL)
  573. adev->mode_info.funcs = &dce_virtual_display_funcs;
  574. }
  575. static int dce_virtual_pageflip(struct amdgpu_device *adev,
  576. unsigned crtc_id)
  577. {
  578. unsigned long flags;
  579. struct amdgpu_crtc *amdgpu_crtc;
  580. struct amdgpu_flip_work *works;
  581. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  582. if (crtc_id >= adev->mode_info.num_crtc) {
  583. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  584. return -EINVAL;
  585. }
  586. /* IRQ could occur when in initial stage */
  587. if (amdgpu_crtc == NULL)
  588. return 0;
  589. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  590. works = amdgpu_crtc->pflip_works;
  591. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
  592. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  593. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  594. amdgpu_crtc->pflip_status,
  595. AMDGPU_FLIP_SUBMITTED);
  596. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  597. return 0;
  598. }
  599. /* page flip completed. clean up */
  600. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  601. amdgpu_crtc->pflip_works = NULL;
  602. /* wakeup usersapce */
  603. if (works->event)
  604. drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
  605. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  606. drm_crtc_vblank_put(&amdgpu_crtc->base);
  607. schedule_work(&works->unpin_work);
  608. return 0;
  609. }
  610. static enum hrtimer_restart dce_virtual_vblank_timer_handle(struct hrtimer *vblank_timer)
  611. {
  612. struct amdgpu_crtc *amdgpu_crtc = container_of(vblank_timer,
  613. struct amdgpu_crtc, vblank_timer);
  614. struct drm_device *ddev = amdgpu_crtc->base.dev;
  615. struct amdgpu_device *adev = ddev->dev_private;
  616. drm_handle_vblank(ddev, amdgpu_crtc->crtc_id);
  617. dce_virtual_pageflip(adev, amdgpu_crtc->crtc_id);
  618. hrtimer_start(vblank_timer, DCE_VIRTUAL_VBLANK_PERIOD,
  619. HRTIMER_MODE_REL);
  620. return HRTIMER_NORESTART;
  621. }
  622. static void dce_virtual_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  623. int crtc,
  624. enum amdgpu_interrupt_state state)
  625. {
  626. if (crtc >= adev->mode_info.num_crtc) {
  627. DRM_DEBUG("invalid crtc %d\n", crtc);
  628. return;
  629. }
  630. if (state && !adev->mode_info.crtcs[crtc]->vsync_timer_enabled) {
  631. DRM_DEBUG("Enable software vsync timer\n");
  632. hrtimer_init(&adev->mode_info.crtcs[crtc]->vblank_timer,
  633. CLOCK_MONOTONIC, HRTIMER_MODE_REL);
  634. hrtimer_set_expires(&adev->mode_info.crtcs[crtc]->vblank_timer,
  635. DCE_VIRTUAL_VBLANK_PERIOD);
  636. adev->mode_info.crtcs[crtc]->vblank_timer.function =
  637. dce_virtual_vblank_timer_handle;
  638. hrtimer_start(&adev->mode_info.crtcs[crtc]->vblank_timer,
  639. DCE_VIRTUAL_VBLANK_PERIOD, HRTIMER_MODE_REL);
  640. } else if (!state && adev->mode_info.crtcs[crtc]->vsync_timer_enabled) {
  641. DRM_DEBUG("Disable software vsync timer\n");
  642. hrtimer_cancel(&adev->mode_info.crtcs[crtc]->vblank_timer);
  643. }
  644. adev->mode_info.crtcs[crtc]->vsync_timer_enabled = state;
  645. DRM_DEBUG("[FM]set crtc %d vblank interrupt state %d\n", crtc, state);
  646. }
  647. static int dce_virtual_set_crtc_irq_state(struct amdgpu_device *adev,
  648. struct amdgpu_irq_src *source,
  649. unsigned type,
  650. enum amdgpu_interrupt_state state)
  651. {
  652. if (type > AMDGPU_CRTC_IRQ_VBLANK6)
  653. return -EINVAL;
  654. dce_virtual_set_crtc_vblank_interrupt_state(adev, type, state);
  655. return 0;
  656. }
  657. static const struct amdgpu_irq_src_funcs dce_virtual_crtc_irq_funcs = {
  658. .set = dce_virtual_set_crtc_irq_state,
  659. .process = NULL,
  660. };
  661. static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev)
  662. {
  663. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  664. adev->crtc_irq.funcs = &dce_virtual_crtc_irq_funcs;
  665. }
  666. const struct amdgpu_ip_block_version dce_virtual_ip_block =
  667. {
  668. .type = AMD_IP_BLOCK_TYPE_DCE,
  669. .major = 1,
  670. .minor = 0,
  671. .rev = 0,
  672. .funcs = &dce_virtual_ip_funcs,
  673. };