gmc_v8_0.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "gmc_v8_0.h"
  27. #include "amdgpu_ucode.h"
  28. #include "gmc/gmc_8_1_d.h"
  29. #include "gmc/gmc_8_1_sh_mask.h"
  30. #include "bif/bif_5_0_d.h"
  31. #include "bif/bif_5_0_sh_mask.h"
  32. #include "oss/oss_3_0_d.h"
  33. #include "oss/oss_3_0_sh_mask.h"
  34. #include "vid.h"
  35. #include "vi.h"
  36. static void gmc_v8_0_set_gart_funcs(struct amdgpu_device *adev);
  37. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  38. static int gmc_v8_0_wait_for_idle(void *handle);
  39. MODULE_FIRMWARE("amdgpu/tonga_mc.bin");
  40. MODULE_FIRMWARE("amdgpu/polaris11_mc.bin");
  41. MODULE_FIRMWARE("amdgpu/polaris10_mc.bin");
  42. static const u32 golden_settings_tonga_a11[] =
  43. {
  44. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  45. mmMC_HUB_RDREQ_DMIF_LIMIT, 0x0000007f, 0x00000028,
  46. mmMC_HUB_WDP_UMC, 0x00007fb6, 0x00000991,
  47. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  48. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  49. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  50. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  51. };
  52. static const u32 tonga_mgcg_cgcg_init[] =
  53. {
  54. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  55. };
  56. static const u32 golden_settings_fiji_a10[] =
  57. {
  58. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  59. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  60. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  61. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  62. };
  63. static const u32 fiji_mgcg_cgcg_init[] =
  64. {
  65. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  66. };
  67. static const u32 golden_settings_polaris11_a11[] =
  68. {
  69. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  70. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  71. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  72. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  73. };
  74. static const u32 golden_settings_polaris10_a11[] =
  75. {
  76. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  77. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  78. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  79. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  80. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  81. };
  82. static const u32 cz_mgcg_cgcg_init[] =
  83. {
  84. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  85. };
  86. static const u32 stoney_mgcg_cgcg_init[] =
  87. {
  88. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  89. };
  90. static const u32 golden_settings_stoney_common[] =
  91. {
  92. mmMC_HUB_RDREQ_UVD, MC_HUB_RDREQ_UVD__PRESCALE_MASK, 0x00000004,
  93. mmMC_RD_GRP_OTH, MC_RD_GRP_OTH__UVD_MASK, 0x00600000
  94. };
  95. static void gmc_v8_0_init_golden_registers(struct amdgpu_device *adev)
  96. {
  97. switch (adev->asic_type) {
  98. case CHIP_FIJI:
  99. amdgpu_program_register_sequence(adev,
  100. fiji_mgcg_cgcg_init,
  101. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  102. amdgpu_program_register_sequence(adev,
  103. golden_settings_fiji_a10,
  104. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  105. break;
  106. case CHIP_TONGA:
  107. amdgpu_program_register_sequence(adev,
  108. tonga_mgcg_cgcg_init,
  109. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  110. amdgpu_program_register_sequence(adev,
  111. golden_settings_tonga_a11,
  112. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  113. break;
  114. case CHIP_POLARIS11:
  115. amdgpu_program_register_sequence(adev,
  116. golden_settings_polaris11_a11,
  117. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  118. break;
  119. case CHIP_POLARIS10:
  120. amdgpu_program_register_sequence(adev,
  121. golden_settings_polaris10_a11,
  122. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  123. break;
  124. case CHIP_CARRIZO:
  125. amdgpu_program_register_sequence(adev,
  126. cz_mgcg_cgcg_init,
  127. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  128. break;
  129. case CHIP_STONEY:
  130. amdgpu_program_register_sequence(adev,
  131. stoney_mgcg_cgcg_init,
  132. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  133. amdgpu_program_register_sequence(adev,
  134. golden_settings_stoney_common,
  135. (const u32)ARRAY_SIZE(golden_settings_stoney_common));
  136. break;
  137. default:
  138. break;
  139. }
  140. }
  141. static void gmc_v8_0_mc_stop(struct amdgpu_device *adev,
  142. struct amdgpu_mode_mc_save *save)
  143. {
  144. u32 blackout;
  145. if (adev->mode_info.num_crtc)
  146. amdgpu_display_stop_mc_access(adev, save);
  147. gmc_v8_0_wait_for_idle(adev);
  148. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  149. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  150. /* Block CPU access */
  151. WREG32(mmBIF_FB_EN, 0);
  152. /* blackout the MC */
  153. blackout = REG_SET_FIELD(blackout,
  154. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 1);
  155. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout);
  156. }
  157. /* wait for the MC to settle */
  158. udelay(100);
  159. }
  160. static void gmc_v8_0_mc_resume(struct amdgpu_device *adev,
  161. struct amdgpu_mode_mc_save *save)
  162. {
  163. u32 tmp;
  164. /* unblackout the MC */
  165. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  166. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  167. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  168. /* allow CPU access */
  169. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  170. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  171. WREG32(mmBIF_FB_EN, tmp);
  172. if (adev->mode_info.num_crtc)
  173. amdgpu_display_resume_mc_access(adev, save);
  174. }
  175. /**
  176. * gmc_v8_0_init_microcode - load ucode images from disk
  177. *
  178. * @adev: amdgpu_device pointer
  179. *
  180. * Use the firmware interface to load the ucode images into
  181. * the driver (not loaded into hw).
  182. * Returns 0 on success, error on failure.
  183. */
  184. static int gmc_v8_0_init_microcode(struct amdgpu_device *adev)
  185. {
  186. const char *chip_name;
  187. char fw_name[30];
  188. int err;
  189. DRM_DEBUG("\n");
  190. switch (adev->asic_type) {
  191. case CHIP_TONGA:
  192. chip_name = "tonga";
  193. break;
  194. case CHIP_POLARIS11:
  195. chip_name = "polaris11";
  196. break;
  197. case CHIP_POLARIS10:
  198. chip_name = "polaris10";
  199. break;
  200. case CHIP_FIJI:
  201. case CHIP_CARRIZO:
  202. case CHIP_STONEY:
  203. return 0;
  204. default: BUG();
  205. }
  206. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mc.bin", chip_name);
  207. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  208. if (err)
  209. goto out;
  210. err = amdgpu_ucode_validate(adev->mc.fw);
  211. out:
  212. if (err) {
  213. printk(KERN_ERR
  214. "mc: Failed to load firmware \"%s\"\n",
  215. fw_name);
  216. release_firmware(adev->mc.fw);
  217. adev->mc.fw = NULL;
  218. }
  219. return err;
  220. }
  221. /**
  222. * gmc_v8_0_mc_load_microcode - load MC ucode into the hw
  223. *
  224. * @adev: amdgpu_device pointer
  225. *
  226. * Load the GDDR MC ucode into the hw (CIK).
  227. * Returns 0 on success, error on failure.
  228. */
  229. static int gmc_v8_0_mc_load_microcode(struct amdgpu_device *adev)
  230. {
  231. const struct mc_firmware_header_v1_0 *hdr;
  232. const __le32 *fw_data = NULL;
  233. const __le32 *io_mc_regs = NULL;
  234. u32 running, blackout = 0;
  235. int i, ucode_size, regs_size;
  236. if (!adev->mc.fw)
  237. return -EINVAL;
  238. /* Skip MC ucode loading on SR-IOV capable boards.
  239. * vbios does this for us in asic_init in that case.
  240. */
  241. if (adev->virtualization.supports_sr_iov)
  242. return 0;
  243. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  244. amdgpu_ucode_print_mc_hdr(&hdr->header);
  245. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  246. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  247. io_mc_regs = (const __le32 *)
  248. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  249. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  250. fw_data = (const __le32 *)
  251. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  252. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  253. if (running == 0) {
  254. if (running) {
  255. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  256. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
  257. }
  258. /* reset the engine and set to writable */
  259. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  260. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  261. /* load mc io regs */
  262. for (i = 0; i < regs_size; i++) {
  263. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  264. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  265. }
  266. /* load the MC ucode */
  267. for (i = 0; i < ucode_size; i++)
  268. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  269. /* put the engine back into the active state */
  270. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  271. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  272. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  273. /* wait for training to complete */
  274. for (i = 0; i < adev->usec_timeout; i++) {
  275. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  276. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  277. break;
  278. udelay(1);
  279. }
  280. for (i = 0; i < adev->usec_timeout; i++) {
  281. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  282. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  283. break;
  284. udelay(1);
  285. }
  286. if (running)
  287. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout);
  288. }
  289. return 0;
  290. }
  291. static void gmc_v8_0_vram_gtt_location(struct amdgpu_device *adev,
  292. struct amdgpu_mc *mc)
  293. {
  294. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  295. /* leave room for at least 1024M GTT */
  296. dev_warn(adev->dev, "limiting VRAM\n");
  297. mc->real_vram_size = 0xFFC0000000ULL;
  298. mc->mc_vram_size = 0xFFC0000000ULL;
  299. }
  300. amdgpu_vram_location(adev, &adev->mc, 0);
  301. adev->mc.gtt_base_align = 0;
  302. amdgpu_gtt_location(adev, mc);
  303. }
  304. /**
  305. * gmc_v8_0_mc_program - program the GPU memory controller
  306. *
  307. * @adev: amdgpu_device pointer
  308. *
  309. * Set the location of vram, gart, and AGP in the GPU's
  310. * physical address space (CIK).
  311. */
  312. static void gmc_v8_0_mc_program(struct amdgpu_device *adev)
  313. {
  314. struct amdgpu_mode_mc_save save;
  315. u32 tmp;
  316. int i, j;
  317. /* Initialize HDP */
  318. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  319. WREG32((0xb05 + j), 0x00000000);
  320. WREG32((0xb06 + j), 0x00000000);
  321. WREG32((0xb07 + j), 0x00000000);
  322. WREG32((0xb08 + j), 0x00000000);
  323. WREG32((0xb09 + j), 0x00000000);
  324. }
  325. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  326. if (adev->mode_info.num_crtc)
  327. amdgpu_display_set_vga_render_state(adev, false);
  328. gmc_v8_0_mc_stop(adev, &save);
  329. if (gmc_v8_0_wait_for_idle((void *)adev)) {
  330. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  331. }
  332. /* Update configuration */
  333. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  334. adev->mc.vram_start >> 12);
  335. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  336. adev->mc.vram_end >> 12);
  337. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  338. adev->vram_scratch.gpu_addr >> 12);
  339. tmp = ((adev->mc.vram_end >> 24) & 0xFFFF) << 16;
  340. tmp |= ((adev->mc.vram_start >> 24) & 0xFFFF);
  341. WREG32(mmMC_VM_FB_LOCATION, tmp);
  342. /* XXX double check these! */
  343. WREG32(mmHDP_NONSURFACE_BASE, (adev->mc.vram_start >> 8));
  344. WREG32(mmHDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  345. WREG32(mmHDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  346. WREG32(mmMC_VM_AGP_BASE, 0);
  347. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  348. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  349. if (gmc_v8_0_wait_for_idle((void *)adev)) {
  350. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  351. }
  352. gmc_v8_0_mc_resume(adev, &save);
  353. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  354. tmp = RREG32(mmHDP_MISC_CNTL);
  355. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 0);
  356. WREG32(mmHDP_MISC_CNTL, tmp);
  357. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  358. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  359. }
  360. /**
  361. * gmc_v8_0_mc_init - initialize the memory controller driver params
  362. *
  363. * @adev: amdgpu_device pointer
  364. *
  365. * Look up the amount of vram, vram width, and decide how to place
  366. * vram and gart within the GPU's physical address space (CIK).
  367. * Returns 0 for success.
  368. */
  369. static int gmc_v8_0_mc_init(struct amdgpu_device *adev)
  370. {
  371. u32 tmp;
  372. int chansize, numchan;
  373. /* Get VRAM informations */
  374. tmp = RREG32(mmMC_ARB_RAMCFG);
  375. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  376. chansize = 64;
  377. } else {
  378. chansize = 32;
  379. }
  380. tmp = RREG32(mmMC_SHARED_CHMAP);
  381. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  382. case 0:
  383. default:
  384. numchan = 1;
  385. break;
  386. case 1:
  387. numchan = 2;
  388. break;
  389. case 2:
  390. numchan = 4;
  391. break;
  392. case 3:
  393. numchan = 8;
  394. break;
  395. case 4:
  396. numchan = 3;
  397. break;
  398. case 5:
  399. numchan = 6;
  400. break;
  401. case 6:
  402. numchan = 10;
  403. break;
  404. case 7:
  405. numchan = 12;
  406. break;
  407. case 8:
  408. numchan = 16;
  409. break;
  410. }
  411. adev->mc.vram_width = numchan * chansize;
  412. /* Could aper size report 0 ? */
  413. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  414. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  415. /* size in MB on si */
  416. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  417. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  418. adev->mc.visible_vram_size = adev->mc.aper_size;
  419. /* In case the PCI BAR is larger than the actual amount of vram */
  420. if (adev->mc.visible_vram_size > adev->mc.real_vram_size)
  421. adev->mc.visible_vram_size = adev->mc.real_vram_size;
  422. /* unless the user had overridden it, set the gart
  423. * size equal to the 1024 or vram, whichever is larger.
  424. */
  425. if (amdgpu_gart_size == -1)
  426. adev->mc.gtt_size = max((1024ULL << 20), adev->mc.mc_vram_size);
  427. else
  428. adev->mc.gtt_size = (uint64_t)amdgpu_gart_size << 20;
  429. gmc_v8_0_vram_gtt_location(adev, &adev->mc);
  430. return 0;
  431. }
  432. /*
  433. * GART
  434. * VMID 0 is the physical GPU addresses as used by the kernel.
  435. * VMIDs 1-15 are used for userspace clients and are handled
  436. * by the amdgpu vm/hsa code.
  437. */
  438. /**
  439. * gmc_v8_0_gart_flush_gpu_tlb - gart tlb flush callback
  440. *
  441. * @adev: amdgpu_device pointer
  442. * @vmid: vm instance to flush
  443. *
  444. * Flush the TLB for the requested page table (CIK).
  445. */
  446. static void gmc_v8_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  447. uint32_t vmid)
  448. {
  449. /* flush hdp cache */
  450. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  451. /* bits 0-15 are the VM contexts0-15 */
  452. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  453. }
  454. /**
  455. * gmc_v8_0_gart_set_pte_pde - update the page tables using MMIO
  456. *
  457. * @adev: amdgpu_device pointer
  458. * @cpu_pt_addr: cpu address of the page table
  459. * @gpu_page_idx: entry in the page table to update
  460. * @addr: dst addr to write into pte/pde
  461. * @flags: access flags
  462. *
  463. * Update the page tables using the CPU.
  464. */
  465. static int gmc_v8_0_gart_set_pte_pde(struct amdgpu_device *adev,
  466. void *cpu_pt_addr,
  467. uint32_t gpu_page_idx,
  468. uint64_t addr,
  469. uint32_t flags)
  470. {
  471. void __iomem *ptr = (void *)cpu_pt_addr;
  472. uint64_t value;
  473. /*
  474. * PTE format on VI:
  475. * 63:40 reserved
  476. * 39:12 4k physical page base address
  477. * 11:7 fragment
  478. * 6 write
  479. * 5 read
  480. * 4 exe
  481. * 3 reserved
  482. * 2 snooped
  483. * 1 system
  484. * 0 valid
  485. *
  486. * PDE format on VI:
  487. * 63:59 block fragment size
  488. * 58:40 reserved
  489. * 39:1 physical base address of PTE
  490. * bits 5:1 must be 0.
  491. * 0 valid
  492. */
  493. value = addr & 0x000000FFFFFFF000ULL;
  494. value |= flags;
  495. writeq(value, ptr + (gpu_page_idx * 8));
  496. return 0;
  497. }
  498. /**
  499. * gmc_v8_0_set_fault_enable_default - update VM fault handling
  500. *
  501. * @adev: amdgpu_device pointer
  502. * @value: true redirects VM faults to the default page
  503. */
  504. static void gmc_v8_0_set_fault_enable_default(struct amdgpu_device *adev,
  505. bool value)
  506. {
  507. u32 tmp;
  508. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  509. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  510. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  511. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  512. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  513. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  514. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  515. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  516. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  517. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  518. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  519. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  520. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  521. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  522. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  523. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  524. }
  525. /**
  526. * gmc_v8_0_gart_enable - gart enable
  527. *
  528. * @adev: amdgpu_device pointer
  529. *
  530. * This sets up the TLBs, programs the page tables for VMID0,
  531. * sets up the hw for VMIDs 1-15 which are allocated on
  532. * demand, and sets up the global locations for the LDS, GDS,
  533. * and GPUVM for FSA64 clients (CIK).
  534. * Returns 0 for success, errors for failure.
  535. */
  536. static int gmc_v8_0_gart_enable(struct amdgpu_device *adev)
  537. {
  538. int r, i;
  539. u32 tmp;
  540. if (adev->gart.robj == NULL) {
  541. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  542. return -EINVAL;
  543. }
  544. r = amdgpu_gart_table_vram_pin(adev);
  545. if (r)
  546. return r;
  547. /* Setup TLB control */
  548. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  549. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  550. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  551. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  552. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  553. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  554. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  555. /* Setup L2 cache */
  556. tmp = RREG32(mmVM_L2_CNTL);
  557. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  558. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  559. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  560. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  561. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  562. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  563. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY, 1);
  564. WREG32(mmVM_L2_CNTL, tmp);
  565. tmp = RREG32(mmVM_L2_CNTL2);
  566. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  567. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  568. WREG32(mmVM_L2_CNTL2, tmp);
  569. tmp = RREG32(mmVM_L2_CNTL3);
  570. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  571. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 4);
  572. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, 4);
  573. WREG32(mmVM_L2_CNTL3, tmp);
  574. /* XXX: set to enable PTE/PDE in system memory */
  575. tmp = RREG32(mmVM_L2_CNTL4);
  576. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_PHYSICAL, 0);
  577. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SHARED, 0);
  578. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SNOOP, 0);
  579. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_PHYSICAL, 0);
  580. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SHARED, 0);
  581. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SNOOP, 0);
  582. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_PHYSICAL, 0);
  583. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SHARED, 0);
  584. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SNOOP, 0);
  585. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_PHYSICAL, 0);
  586. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SHARED, 0);
  587. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SNOOP, 0);
  588. WREG32(mmVM_L2_CNTL4, tmp);
  589. /* setup context0 */
  590. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gtt_start >> 12);
  591. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gtt_end >> 12);
  592. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  593. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  594. (u32)(adev->dummy_page.addr >> 12));
  595. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  596. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  597. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  598. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  599. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  600. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  601. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR, 0);
  602. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR, 0);
  603. WREG32(mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET, 0);
  604. /* empty context1-15 */
  605. /* FIXME start with 4G, once using 2 level pt switch to full
  606. * vm size space
  607. */
  608. /* set vm size, must be a multiple of 4 */
  609. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  610. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  611. for (i = 1; i < 16; i++) {
  612. if (i < 8)
  613. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  614. adev->gart.table_addr >> 12);
  615. else
  616. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  617. adev->gart.table_addr >> 12);
  618. }
  619. /* enable context1-15 */
  620. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  621. (u32)(adev->dummy_page.addr >> 12));
  622. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  623. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  624. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  625. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  626. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  627. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  628. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  629. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  630. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  631. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  632. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  633. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  634. amdgpu_vm_block_size - 9);
  635. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  636. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  637. gmc_v8_0_set_fault_enable_default(adev, false);
  638. else
  639. gmc_v8_0_set_fault_enable_default(adev, true);
  640. gmc_v8_0_gart_flush_gpu_tlb(adev, 0);
  641. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  642. (unsigned)(adev->mc.gtt_size >> 20),
  643. (unsigned long long)adev->gart.table_addr);
  644. adev->gart.ready = true;
  645. return 0;
  646. }
  647. static int gmc_v8_0_gart_init(struct amdgpu_device *adev)
  648. {
  649. int r;
  650. if (adev->gart.robj) {
  651. WARN(1, "R600 PCIE GART already initialized\n");
  652. return 0;
  653. }
  654. /* Initialize common gart structure */
  655. r = amdgpu_gart_init(adev);
  656. if (r)
  657. return r;
  658. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  659. return amdgpu_gart_table_vram_alloc(adev);
  660. }
  661. /**
  662. * gmc_v8_0_gart_disable - gart disable
  663. *
  664. * @adev: amdgpu_device pointer
  665. *
  666. * This disables all VM page table (CIK).
  667. */
  668. static void gmc_v8_0_gart_disable(struct amdgpu_device *adev)
  669. {
  670. u32 tmp;
  671. /* Disable all tables */
  672. WREG32(mmVM_CONTEXT0_CNTL, 0);
  673. WREG32(mmVM_CONTEXT1_CNTL, 0);
  674. /* Setup TLB control */
  675. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  676. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  677. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  678. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  679. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  680. /* Setup L2 cache */
  681. tmp = RREG32(mmVM_L2_CNTL);
  682. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  683. WREG32(mmVM_L2_CNTL, tmp);
  684. WREG32(mmVM_L2_CNTL2, 0);
  685. amdgpu_gart_table_vram_unpin(adev);
  686. }
  687. /**
  688. * gmc_v8_0_gart_fini - vm fini callback
  689. *
  690. * @adev: amdgpu_device pointer
  691. *
  692. * Tears down the driver GART/VM setup (CIK).
  693. */
  694. static void gmc_v8_0_gart_fini(struct amdgpu_device *adev)
  695. {
  696. amdgpu_gart_table_vram_free(adev);
  697. amdgpu_gart_fini(adev);
  698. }
  699. /*
  700. * vm
  701. * VMID 0 is the physical GPU addresses as used by the kernel.
  702. * VMIDs 1-15 are used for userspace clients and are handled
  703. * by the amdgpu vm/hsa code.
  704. */
  705. /**
  706. * gmc_v8_0_vm_init - cik vm init callback
  707. *
  708. * @adev: amdgpu_device pointer
  709. *
  710. * Inits cik specific vm parameters (number of VMs, base of vram for
  711. * VMIDs 1-15) (CIK).
  712. * Returns 0 for success.
  713. */
  714. static int gmc_v8_0_vm_init(struct amdgpu_device *adev)
  715. {
  716. /*
  717. * number of VMs
  718. * VMID 0 is reserved for System
  719. * amdgpu graphics/compute will use VMIDs 1-7
  720. * amdkfd will use VMIDs 8-15
  721. */
  722. adev->vm_manager.num_ids = AMDGPU_NUM_OF_VMIDS;
  723. amdgpu_vm_manager_init(adev);
  724. /* base offset of vram pages */
  725. if (adev->flags & AMD_IS_APU) {
  726. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  727. tmp <<= 22;
  728. adev->vm_manager.vram_base_offset = tmp;
  729. } else
  730. adev->vm_manager.vram_base_offset = 0;
  731. return 0;
  732. }
  733. /**
  734. * gmc_v8_0_vm_fini - cik vm fini callback
  735. *
  736. * @adev: amdgpu_device pointer
  737. *
  738. * Tear down any asic specific VM setup (CIK).
  739. */
  740. static void gmc_v8_0_vm_fini(struct amdgpu_device *adev)
  741. {
  742. }
  743. /**
  744. * gmc_v8_0_vm_decode_fault - print human readable fault info
  745. *
  746. * @adev: amdgpu_device pointer
  747. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  748. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  749. *
  750. * Print human readable fault information (CIK).
  751. */
  752. static void gmc_v8_0_vm_decode_fault(struct amdgpu_device *adev,
  753. u32 status, u32 addr, u32 mc_client)
  754. {
  755. u32 mc_id;
  756. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  757. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  758. PROTECTIONS);
  759. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  760. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  761. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  762. MEMORY_CLIENT_ID);
  763. printk("VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  764. protections, vmid, addr,
  765. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  766. MEMORY_CLIENT_RW) ?
  767. "write" : "read", block, mc_client, mc_id);
  768. }
  769. static int gmc_v8_0_convert_vram_type(int mc_seq_vram_type)
  770. {
  771. switch (mc_seq_vram_type) {
  772. case MC_SEQ_MISC0__MT__GDDR1:
  773. return AMDGPU_VRAM_TYPE_GDDR1;
  774. case MC_SEQ_MISC0__MT__DDR2:
  775. return AMDGPU_VRAM_TYPE_DDR2;
  776. case MC_SEQ_MISC0__MT__GDDR3:
  777. return AMDGPU_VRAM_TYPE_GDDR3;
  778. case MC_SEQ_MISC0__MT__GDDR4:
  779. return AMDGPU_VRAM_TYPE_GDDR4;
  780. case MC_SEQ_MISC0__MT__GDDR5:
  781. return AMDGPU_VRAM_TYPE_GDDR5;
  782. case MC_SEQ_MISC0__MT__HBM:
  783. return AMDGPU_VRAM_TYPE_HBM;
  784. case MC_SEQ_MISC0__MT__DDR3:
  785. return AMDGPU_VRAM_TYPE_DDR3;
  786. default:
  787. return AMDGPU_VRAM_TYPE_UNKNOWN;
  788. }
  789. }
  790. static int gmc_v8_0_early_init(void *handle)
  791. {
  792. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  793. gmc_v8_0_set_gart_funcs(adev);
  794. gmc_v8_0_set_irq_funcs(adev);
  795. return 0;
  796. }
  797. static int gmc_v8_0_late_init(void *handle)
  798. {
  799. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  800. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  801. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  802. else
  803. return 0;
  804. }
  805. #define mmMC_SEQ_MISC0_FIJI 0xA71
  806. static int gmc_v8_0_sw_init(void *handle)
  807. {
  808. int r;
  809. int dma_bits;
  810. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  811. if (adev->flags & AMD_IS_APU) {
  812. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  813. } else {
  814. u32 tmp;
  815. if (adev->asic_type == CHIP_FIJI)
  816. tmp = RREG32(mmMC_SEQ_MISC0_FIJI);
  817. else
  818. tmp = RREG32(mmMC_SEQ_MISC0);
  819. tmp &= MC_SEQ_MISC0__MT__MASK;
  820. adev->mc.vram_type = gmc_v8_0_convert_vram_type(tmp);
  821. }
  822. r = amdgpu_irq_add_id(adev, 146, &adev->mc.vm_fault);
  823. if (r)
  824. return r;
  825. r = amdgpu_irq_add_id(adev, 147, &adev->mc.vm_fault);
  826. if (r)
  827. return r;
  828. /* Adjust VM size here.
  829. * Currently set to 4GB ((1 << 20) 4k pages).
  830. * Max GPUVM size for cayman and SI is 40 bits.
  831. */
  832. adev->vm_manager.max_pfn = amdgpu_vm_size << 18;
  833. /* Set the internal MC address mask
  834. * This is the max address of the GPU's
  835. * internal address space.
  836. */
  837. adev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  838. /* set DMA mask + need_dma32 flags.
  839. * PCIE - can handle 40-bits.
  840. * IGP - can handle 40-bits
  841. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  842. */
  843. adev->need_dma32 = false;
  844. dma_bits = adev->need_dma32 ? 32 : 40;
  845. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  846. if (r) {
  847. adev->need_dma32 = true;
  848. dma_bits = 32;
  849. printk(KERN_WARNING "amdgpu: No suitable DMA available.\n");
  850. }
  851. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  852. if (r) {
  853. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  854. printk(KERN_WARNING "amdgpu: No coherent DMA available.\n");
  855. }
  856. r = gmc_v8_0_init_microcode(adev);
  857. if (r) {
  858. DRM_ERROR("Failed to load mc firmware!\n");
  859. return r;
  860. }
  861. r = gmc_v8_0_mc_init(adev);
  862. if (r)
  863. return r;
  864. /* Memory manager */
  865. r = amdgpu_bo_init(adev);
  866. if (r)
  867. return r;
  868. r = gmc_v8_0_gart_init(adev);
  869. if (r)
  870. return r;
  871. if (!adev->vm_manager.enabled) {
  872. r = gmc_v8_0_vm_init(adev);
  873. if (r) {
  874. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  875. return r;
  876. }
  877. adev->vm_manager.enabled = true;
  878. }
  879. return r;
  880. }
  881. static int gmc_v8_0_sw_fini(void *handle)
  882. {
  883. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  884. if (adev->vm_manager.enabled) {
  885. amdgpu_vm_manager_fini(adev);
  886. gmc_v8_0_vm_fini(adev);
  887. adev->vm_manager.enabled = false;
  888. }
  889. gmc_v8_0_gart_fini(adev);
  890. amdgpu_gem_force_release(adev);
  891. amdgpu_bo_fini(adev);
  892. return 0;
  893. }
  894. static int gmc_v8_0_hw_init(void *handle)
  895. {
  896. int r;
  897. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  898. gmc_v8_0_init_golden_registers(adev);
  899. gmc_v8_0_mc_program(adev);
  900. if (adev->asic_type == CHIP_TONGA) {
  901. r = gmc_v8_0_mc_load_microcode(adev);
  902. if (r) {
  903. DRM_ERROR("Failed to load MC firmware!\n");
  904. return r;
  905. }
  906. }
  907. r = gmc_v8_0_gart_enable(adev);
  908. if (r)
  909. return r;
  910. return r;
  911. }
  912. static int gmc_v8_0_hw_fini(void *handle)
  913. {
  914. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  915. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  916. gmc_v8_0_gart_disable(adev);
  917. return 0;
  918. }
  919. static int gmc_v8_0_suspend(void *handle)
  920. {
  921. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  922. if (adev->vm_manager.enabled) {
  923. gmc_v8_0_vm_fini(adev);
  924. adev->vm_manager.enabled = false;
  925. }
  926. gmc_v8_0_hw_fini(adev);
  927. return 0;
  928. }
  929. static int gmc_v8_0_resume(void *handle)
  930. {
  931. int r;
  932. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  933. r = gmc_v8_0_hw_init(adev);
  934. if (r)
  935. return r;
  936. if (!adev->vm_manager.enabled) {
  937. r = gmc_v8_0_vm_init(adev);
  938. if (r) {
  939. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  940. return r;
  941. }
  942. adev->vm_manager.enabled = true;
  943. }
  944. return r;
  945. }
  946. static bool gmc_v8_0_is_idle(void *handle)
  947. {
  948. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  949. u32 tmp = RREG32(mmSRBM_STATUS);
  950. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  951. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  952. return false;
  953. return true;
  954. }
  955. static int gmc_v8_0_wait_for_idle(void *handle)
  956. {
  957. unsigned i;
  958. u32 tmp;
  959. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  960. for (i = 0; i < adev->usec_timeout; i++) {
  961. /* read MC_STATUS */
  962. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  963. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  964. SRBM_STATUS__MCC_BUSY_MASK |
  965. SRBM_STATUS__MCD_BUSY_MASK |
  966. SRBM_STATUS__VMC_BUSY_MASK |
  967. SRBM_STATUS__VMC1_BUSY_MASK);
  968. if (!tmp)
  969. return 0;
  970. udelay(1);
  971. }
  972. return -ETIMEDOUT;
  973. }
  974. static int gmc_v8_0_soft_reset(void *handle)
  975. {
  976. struct amdgpu_mode_mc_save save;
  977. u32 srbm_soft_reset = 0;
  978. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  979. u32 tmp = RREG32(mmSRBM_STATUS);
  980. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  981. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  982. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  983. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  984. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  985. if (!(adev->flags & AMD_IS_APU))
  986. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  987. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  988. }
  989. if (srbm_soft_reset) {
  990. gmc_v8_0_mc_stop(adev, &save);
  991. if (gmc_v8_0_wait_for_idle((void *)adev)) {
  992. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  993. }
  994. tmp = RREG32(mmSRBM_SOFT_RESET);
  995. tmp |= srbm_soft_reset;
  996. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  997. WREG32(mmSRBM_SOFT_RESET, tmp);
  998. tmp = RREG32(mmSRBM_SOFT_RESET);
  999. udelay(50);
  1000. tmp &= ~srbm_soft_reset;
  1001. WREG32(mmSRBM_SOFT_RESET, tmp);
  1002. tmp = RREG32(mmSRBM_SOFT_RESET);
  1003. /* Wait a little for things to settle down */
  1004. udelay(50);
  1005. gmc_v8_0_mc_resume(adev, &save);
  1006. udelay(50);
  1007. }
  1008. return 0;
  1009. }
  1010. static int gmc_v8_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  1011. struct amdgpu_irq_src *src,
  1012. unsigned type,
  1013. enum amdgpu_interrupt_state state)
  1014. {
  1015. u32 tmp;
  1016. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1017. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1018. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1019. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1020. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1021. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1022. VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1023. switch (state) {
  1024. case AMDGPU_IRQ_STATE_DISABLE:
  1025. /* system context */
  1026. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1027. tmp &= ~bits;
  1028. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1029. /* VMs */
  1030. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1031. tmp &= ~bits;
  1032. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1033. break;
  1034. case AMDGPU_IRQ_STATE_ENABLE:
  1035. /* system context */
  1036. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1037. tmp |= bits;
  1038. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1039. /* VMs */
  1040. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1041. tmp |= bits;
  1042. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1043. break;
  1044. default:
  1045. break;
  1046. }
  1047. return 0;
  1048. }
  1049. static int gmc_v8_0_process_interrupt(struct amdgpu_device *adev,
  1050. struct amdgpu_irq_src *source,
  1051. struct amdgpu_iv_entry *entry)
  1052. {
  1053. u32 addr, status, mc_client;
  1054. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1055. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1056. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1057. /* reset addr and status */
  1058. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1059. if (!addr && !status)
  1060. return 0;
  1061. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  1062. gmc_v8_0_set_fault_enable_default(adev, false);
  1063. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1064. entry->src_id, entry->src_data);
  1065. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1066. addr);
  1067. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1068. status);
  1069. gmc_v8_0_vm_decode_fault(adev, status, addr, mc_client);
  1070. return 0;
  1071. }
  1072. static void fiji_update_mc_medium_grain_clock_gating(struct amdgpu_device *adev,
  1073. bool enable)
  1074. {
  1075. uint32_t data;
  1076. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG)) {
  1077. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1078. data |= MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1079. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1080. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1081. data |= MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1082. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1083. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1084. data |= MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1085. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1086. data = RREG32(mmMC_XPB_CLK_GAT);
  1087. data |= MC_XPB_CLK_GAT__ENABLE_MASK;
  1088. WREG32(mmMC_XPB_CLK_GAT, data);
  1089. data = RREG32(mmATC_MISC_CG);
  1090. data |= ATC_MISC_CG__ENABLE_MASK;
  1091. WREG32(mmATC_MISC_CG, data);
  1092. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1093. data |= MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1094. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1095. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1096. data |= MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1097. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1098. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1099. data |= MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1100. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1101. data = RREG32(mmVM_L2_CG);
  1102. data |= VM_L2_CG__ENABLE_MASK;
  1103. WREG32(mmVM_L2_CG, data);
  1104. } else {
  1105. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1106. data &= ~MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1107. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1108. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1109. data &= ~MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1110. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1111. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1112. data &= ~MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1113. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1114. data = RREG32(mmMC_XPB_CLK_GAT);
  1115. data &= ~MC_XPB_CLK_GAT__ENABLE_MASK;
  1116. WREG32(mmMC_XPB_CLK_GAT, data);
  1117. data = RREG32(mmATC_MISC_CG);
  1118. data &= ~ATC_MISC_CG__ENABLE_MASK;
  1119. WREG32(mmATC_MISC_CG, data);
  1120. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1121. data &= ~MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1122. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1123. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1124. data &= ~MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1125. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1126. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1127. data &= ~MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1128. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1129. data = RREG32(mmVM_L2_CG);
  1130. data &= ~VM_L2_CG__ENABLE_MASK;
  1131. WREG32(mmVM_L2_CG, data);
  1132. }
  1133. }
  1134. static void fiji_update_mc_light_sleep(struct amdgpu_device *adev,
  1135. bool enable)
  1136. {
  1137. uint32_t data;
  1138. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS)) {
  1139. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1140. data |= MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1141. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1142. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1143. data |= MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1144. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1145. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1146. data |= MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1147. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1148. data = RREG32(mmMC_XPB_CLK_GAT);
  1149. data |= MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1150. WREG32(mmMC_XPB_CLK_GAT, data);
  1151. data = RREG32(mmATC_MISC_CG);
  1152. data |= ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1153. WREG32(mmATC_MISC_CG, data);
  1154. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1155. data |= MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1156. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1157. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1158. data |= MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1159. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1160. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1161. data |= MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1162. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1163. data = RREG32(mmVM_L2_CG);
  1164. data |= VM_L2_CG__MEM_LS_ENABLE_MASK;
  1165. WREG32(mmVM_L2_CG, data);
  1166. } else {
  1167. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1168. data &= ~MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1169. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1170. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1171. data &= ~MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1172. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1173. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1174. data &= ~MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1175. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1176. data = RREG32(mmMC_XPB_CLK_GAT);
  1177. data &= ~MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1178. WREG32(mmMC_XPB_CLK_GAT, data);
  1179. data = RREG32(mmATC_MISC_CG);
  1180. data &= ~ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1181. WREG32(mmATC_MISC_CG, data);
  1182. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1183. data &= ~MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1184. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1185. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1186. data &= ~MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1187. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1188. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1189. data &= ~MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1190. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1191. data = RREG32(mmVM_L2_CG);
  1192. data &= ~VM_L2_CG__MEM_LS_ENABLE_MASK;
  1193. WREG32(mmVM_L2_CG, data);
  1194. }
  1195. }
  1196. static int gmc_v8_0_set_clockgating_state(void *handle,
  1197. enum amd_clockgating_state state)
  1198. {
  1199. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1200. switch (adev->asic_type) {
  1201. case CHIP_FIJI:
  1202. fiji_update_mc_medium_grain_clock_gating(adev,
  1203. state == AMD_CG_STATE_GATE ? true : false);
  1204. fiji_update_mc_light_sleep(adev,
  1205. state == AMD_CG_STATE_GATE ? true : false);
  1206. break;
  1207. default:
  1208. break;
  1209. }
  1210. return 0;
  1211. }
  1212. static int gmc_v8_0_set_powergating_state(void *handle,
  1213. enum amd_powergating_state state)
  1214. {
  1215. return 0;
  1216. }
  1217. const struct amd_ip_funcs gmc_v8_0_ip_funcs = {
  1218. .name = "gmc_v8_0",
  1219. .early_init = gmc_v8_0_early_init,
  1220. .late_init = gmc_v8_0_late_init,
  1221. .sw_init = gmc_v8_0_sw_init,
  1222. .sw_fini = gmc_v8_0_sw_fini,
  1223. .hw_init = gmc_v8_0_hw_init,
  1224. .hw_fini = gmc_v8_0_hw_fini,
  1225. .suspend = gmc_v8_0_suspend,
  1226. .resume = gmc_v8_0_resume,
  1227. .is_idle = gmc_v8_0_is_idle,
  1228. .wait_for_idle = gmc_v8_0_wait_for_idle,
  1229. .soft_reset = gmc_v8_0_soft_reset,
  1230. .set_clockgating_state = gmc_v8_0_set_clockgating_state,
  1231. .set_powergating_state = gmc_v8_0_set_powergating_state,
  1232. };
  1233. static const struct amdgpu_gart_funcs gmc_v8_0_gart_funcs = {
  1234. .flush_gpu_tlb = gmc_v8_0_gart_flush_gpu_tlb,
  1235. .set_pte_pde = gmc_v8_0_gart_set_pte_pde,
  1236. };
  1237. static const struct amdgpu_irq_src_funcs gmc_v8_0_irq_funcs = {
  1238. .set = gmc_v8_0_vm_fault_interrupt_state,
  1239. .process = gmc_v8_0_process_interrupt,
  1240. };
  1241. static void gmc_v8_0_set_gart_funcs(struct amdgpu_device *adev)
  1242. {
  1243. if (adev->gart.gart_funcs == NULL)
  1244. adev->gart.gart_funcs = &gmc_v8_0_gart_funcs;
  1245. }
  1246. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  1247. {
  1248. adev->mc.vm_fault.num_types = 1;
  1249. adev->mc.vm_fault.funcs = &gmc_v8_0_irq_funcs;
  1250. }