amdgpu_atombios.c 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/amdgpu_drm.h>
  28. #include "amdgpu.h"
  29. #include "amdgpu_atombios.h"
  30. #include "amdgpu_i2c.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. #include "atombios_encoders.h"
  34. #include "bif/bif_4_1_d.h"
  35. static void amdgpu_atombios_lookup_i2c_gpio_quirks(struct amdgpu_device *adev,
  36. ATOM_GPIO_I2C_ASSIGMENT *gpio,
  37. u8 index)
  38. {
  39. }
  40. static struct amdgpu_i2c_bus_rec amdgpu_atombios_get_bus_rec_for_i2c_gpio(ATOM_GPIO_I2C_ASSIGMENT *gpio)
  41. {
  42. struct amdgpu_i2c_bus_rec i2c;
  43. memset(&i2c, 0, sizeof(struct amdgpu_i2c_bus_rec));
  44. i2c.mask_clk_reg = le16_to_cpu(gpio->usClkMaskRegisterIndex);
  45. i2c.mask_data_reg = le16_to_cpu(gpio->usDataMaskRegisterIndex);
  46. i2c.en_clk_reg = le16_to_cpu(gpio->usClkEnRegisterIndex);
  47. i2c.en_data_reg = le16_to_cpu(gpio->usDataEnRegisterIndex);
  48. i2c.y_clk_reg = le16_to_cpu(gpio->usClkY_RegisterIndex);
  49. i2c.y_data_reg = le16_to_cpu(gpio->usDataY_RegisterIndex);
  50. i2c.a_clk_reg = le16_to_cpu(gpio->usClkA_RegisterIndex);
  51. i2c.a_data_reg = le16_to_cpu(gpio->usDataA_RegisterIndex);
  52. i2c.mask_clk_mask = (1 << gpio->ucClkMaskShift);
  53. i2c.mask_data_mask = (1 << gpio->ucDataMaskShift);
  54. i2c.en_clk_mask = (1 << gpio->ucClkEnShift);
  55. i2c.en_data_mask = (1 << gpio->ucDataEnShift);
  56. i2c.y_clk_mask = (1 << gpio->ucClkY_Shift);
  57. i2c.y_data_mask = (1 << gpio->ucDataY_Shift);
  58. i2c.a_clk_mask = (1 << gpio->ucClkA_Shift);
  59. i2c.a_data_mask = (1 << gpio->ucDataA_Shift);
  60. if (gpio->sucI2cId.sbfAccess.bfHW_Capable)
  61. i2c.hw_capable = true;
  62. else
  63. i2c.hw_capable = false;
  64. if (gpio->sucI2cId.ucAccess == 0xa0)
  65. i2c.mm_i2c = true;
  66. else
  67. i2c.mm_i2c = false;
  68. i2c.i2c_id = gpio->sucI2cId.ucAccess;
  69. if (i2c.mask_clk_reg)
  70. i2c.valid = true;
  71. else
  72. i2c.valid = false;
  73. return i2c;
  74. }
  75. struct amdgpu_i2c_bus_rec amdgpu_atombios_lookup_i2c_gpio(struct amdgpu_device *adev,
  76. uint8_t id)
  77. {
  78. struct atom_context *ctx = adev->mode_info.atom_context;
  79. ATOM_GPIO_I2C_ASSIGMENT *gpio;
  80. struct amdgpu_i2c_bus_rec i2c;
  81. int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
  82. struct _ATOM_GPIO_I2C_INFO *i2c_info;
  83. uint16_t data_offset, size;
  84. int i, num_indices;
  85. memset(&i2c, 0, sizeof(struct amdgpu_i2c_bus_rec));
  86. i2c.valid = false;
  87. if (amdgpu_atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  88. i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
  89. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  90. sizeof(ATOM_GPIO_I2C_ASSIGMENT);
  91. gpio = &i2c_info->asGPIO_Info[0];
  92. for (i = 0; i < num_indices; i++) {
  93. amdgpu_atombios_lookup_i2c_gpio_quirks(adev, gpio, i);
  94. if (gpio->sucI2cId.ucAccess == id) {
  95. i2c = amdgpu_atombios_get_bus_rec_for_i2c_gpio(gpio);
  96. break;
  97. }
  98. gpio = (ATOM_GPIO_I2C_ASSIGMENT *)
  99. ((u8 *)gpio + sizeof(ATOM_GPIO_I2C_ASSIGMENT));
  100. }
  101. }
  102. return i2c;
  103. }
  104. void amdgpu_atombios_i2c_init(struct amdgpu_device *adev)
  105. {
  106. struct atom_context *ctx = adev->mode_info.atom_context;
  107. ATOM_GPIO_I2C_ASSIGMENT *gpio;
  108. struct amdgpu_i2c_bus_rec i2c;
  109. int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
  110. struct _ATOM_GPIO_I2C_INFO *i2c_info;
  111. uint16_t data_offset, size;
  112. int i, num_indices;
  113. char stmp[32];
  114. if (amdgpu_atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  115. i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
  116. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  117. sizeof(ATOM_GPIO_I2C_ASSIGMENT);
  118. gpio = &i2c_info->asGPIO_Info[0];
  119. for (i = 0; i < num_indices; i++) {
  120. amdgpu_atombios_lookup_i2c_gpio_quirks(adev, gpio, i);
  121. i2c = amdgpu_atombios_get_bus_rec_for_i2c_gpio(gpio);
  122. if (i2c.valid) {
  123. sprintf(stmp, "0x%x", i2c.i2c_id);
  124. adev->i2c_bus[i] = amdgpu_i2c_create(adev->ddev, &i2c, stmp);
  125. }
  126. gpio = (ATOM_GPIO_I2C_ASSIGMENT *)
  127. ((u8 *)gpio + sizeof(ATOM_GPIO_I2C_ASSIGMENT));
  128. }
  129. }
  130. }
  131. struct amdgpu_gpio_rec
  132. amdgpu_atombios_lookup_gpio(struct amdgpu_device *adev,
  133. u8 id)
  134. {
  135. struct atom_context *ctx = adev->mode_info.atom_context;
  136. struct amdgpu_gpio_rec gpio;
  137. int index = GetIndexIntoMasterTable(DATA, GPIO_Pin_LUT);
  138. struct _ATOM_GPIO_PIN_LUT *gpio_info;
  139. ATOM_GPIO_PIN_ASSIGNMENT *pin;
  140. u16 data_offset, size;
  141. int i, num_indices;
  142. memset(&gpio, 0, sizeof(struct amdgpu_gpio_rec));
  143. gpio.valid = false;
  144. if (amdgpu_atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  145. gpio_info = (struct _ATOM_GPIO_PIN_LUT *)(ctx->bios + data_offset);
  146. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  147. sizeof(ATOM_GPIO_PIN_ASSIGNMENT);
  148. pin = gpio_info->asGPIO_Pin;
  149. for (i = 0; i < num_indices; i++) {
  150. if (id == pin->ucGPIO_ID) {
  151. gpio.id = pin->ucGPIO_ID;
  152. gpio.reg = le16_to_cpu(pin->usGpioPin_AIndex);
  153. gpio.shift = pin->ucGpioPinBitShift;
  154. gpio.mask = (1 << pin->ucGpioPinBitShift);
  155. gpio.valid = true;
  156. break;
  157. }
  158. pin = (ATOM_GPIO_PIN_ASSIGNMENT *)
  159. ((u8 *)pin + sizeof(ATOM_GPIO_PIN_ASSIGNMENT));
  160. }
  161. }
  162. return gpio;
  163. }
  164. static struct amdgpu_hpd
  165. amdgpu_atombios_get_hpd_info_from_gpio(struct amdgpu_device *adev,
  166. struct amdgpu_gpio_rec *gpio)
  167. {
  168. struct amdgpu_hpd hpd;
  169. u32 reg;
  170. memset(&hpd, 0, sizeof(struct amdgpu_hpd));
  171. reg = amdgpu_display_hpd_get_gpio_reg(adev);
  172. hpd.gpio = *gpio;
  173. if (gpio->reg == reg) {
  174. switch(gpio->mask) {
  175. case (1 << 0):
  176. hpd.hpd = AMDGPU_HPD_1;
  177. break;
  178. case (1 << 8):
  179. hpd.hpd = AMDGPU_HPD_2;
  180. break;
  181. case (1 << 16):
  182. hpd.hpd = AMDGPU_HPD_3;
  183. break;
  184. case (1 << 24):
  185. hpd.hpd = AMDGPU_HPD_4;
  186. break;
  187. case (1 << 26):
  188. hpd.hpd = AMDGPU_HPD_5;
  189. break;
  190. case (1 << 28):
  191. hpd.hpd = AMDGPU_HPD_6;
  192. break;
  193. default:
  194. hpd.hpd = AMDGPU_HPD_NONE;
  195. break;
  196. }
  197. } else
  198. hpd.hpd = AMDGPU_HPD_NONE;
  199. return hpd;
  200. }
  201. static const int object_connector_convert[] = {
  202. DRM_MODE_CONNECTOR_Unknown,
  203. DRM_MODE_CONNECTOR_DVII,
  204. DRM_MODE_CONNECTOR_DVII,
  205. DRM_MODE_CONNECTOR_DVID,
  206. DRM_MODE_CONNECTOR_DVID,
  207. DRM_MODE_CONNECTOR_VGA,
  208. DRM_MODE_CONNECTOR_Composite,
  209. DRM_MODE_CONNECTOR_SVIDEO,
  210. DRM_MODE_CONNECTOR_Unknown,
  211. DRM_MODE_CONNECTOR_Unknown,
  212. DRM_MODE_CONNECTOR_9PinDIN,
  213. DRM_MODE_CONNECTOR_Unknown,
  214. DRM_MODE_CONNECTOR_HDMIA,
  215. DRM_MODE_CONNECTOR_HDMIB,
  216. DRM_MODE_CONNECTOR_LVDS,
  217. DRM_MODE_CONNECTOR_9PinDIN,
  218. DRM_MODE_CONNECTOR_Unknown,
  219. DRM_MODE_CONNECTOR_Unknown,
  220. DRM_MODE_CONNECTOR_Unknown,
  221. DRM_MODE_CONNECTOR_DisplayPort,
  222. DRM_MODE_CONNECTOR_eDP,
  223. DRM_MODE_CONNECTOR_Unknown
  224. };
  225. bool amdgpu_atombios_get_connector_info_from_object_table(struct amdgpu_device *adev)
  226. {
  227. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  228. struct atom_context *ctx = mode_info->atom_context;
  229. int index = GetIndexIntoMasterTable(DATA, Object_Header);
  230. u16 size, data_offset;
  231. u8 frev, crev;
  232. ATOM_CONNECTOR_OBJECT_TABLE *con_obj;
  233. ATOM_ENCODER_OBJECT_TABLE *enc_obj;
  234. ATOM_OBJECT_TABLE *router_obj;
  235. ATOM_DISPLAY_OBJECT_PATH_TABLE *path_obj;
  236. ATOM_OBJECT_HEADER *obj_header;
  237. int i, j, k, path_size, device_support;
  238. int connector_type;
  239. u16 conn_id, connector_object_id;
  240. struct amdgpu_i2c_bus_rec ddc_bus;
  241. struct amdgpu_router router;
  242. struct amdgpu_gpio_rec gpio;
  243. struct amdgpu_hpd hpd;
  244. if (!amdgpu_atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset))
  245. return false;
  246. if (crev < 2)
  247. return false;
  248. obj_header = (ATOM_OBJECT_HEADER *) (ctx->bios + data_offset);
  249. path_obj = (ATOM_DISPLAY_OBJECT_PATH_TABLE *)
  250. (ctx->bios + data_offset +
  251. le16_to_cpu(obj_header->usDisplayPathTableOffset));
  252. con_obj = (ATOM_CONNECTOR_OBJECT_TABLE *)
  253. (ctx->bios + data_offset +
  254. le16_to_cpu(obj_header->usConnectorObjectTableOffset));
  255. enc_obj = (ATOM_ENCODER_OBJECT_TABLE *)
  256. (ctx->bios + data_offset +
  257. le16_to_cpu(obj_header->usEncoderObjectTableOffset));
  258. router_obj = (ATOM_OBJECT_TABLE *)
  259. (ctx->bios + data_offset +
  260. le16_to_cpu(obj_header->usRouterObjectTableOffset));
  261. device_support = le16_to_cpu(obj_header->usDeviceSupport);
  262. path_size = 0;
  263. for (i = 0; i < path_obj->ucNumOfDispPath; i++) {
  264. uint8_t *addr = (uint8_t *) path_obj->asDispPath;
  265. ATOM_DISPLAY_OBJECT_PATH *path;
  266. addr += path_size;
  267. path = (ATOM_DISPLAY_OBJECT_PATH *) addr;
  268. path_size += le16_to_cpu(path->usSize);
  269. if (device_support & le16_to_cpu(path->usDeviceTag)) {
  270. uint8_t con_obj_id, con_obj_num, con_obj_type;
  271. con_obj_id =
  272. (le16_to_cpu(path->usConnObjectId) & OBJECT_ID_MASK)
  273. >> OBJECT_ID_SHIFT;
  274. con_obj_num =
  275. (le16_to_cpu(path->usConnObjectId) & ENUM_ID_MASK)
  276. >> ENUM_ID_SHIFT;
  277. con_obj_type =
  278. (le16_to_cpu(path->usConnObjectId) &
  279. OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
  280. connector_type =
  281. object_connector_convert[con_obj_id];
  282. connector_object_id = con_obj_id;
  283. if (connector_type == DRM_MODE_CONNECTOR_Unknown)
  284. continue;
  285. router.ddc_valid = false;
  286. router.cd_valid = false;
  287. for (j = 0; j < ((le16_to_cpu(path->usSize) - 8) / 2); j++) {
  288. uint8_t grph_obj_id, grph_obj_num, grph_obj_type;
  289. grph_obj_id =
  290. (le16_to_cpu(path->usGraphicObjIds[j]) &
  291. OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  292. grph_obj_num =
  293. (le16_to_cpu(path->usGraphicObjIds[j]) &
  294. ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  295. grph_obj_type =
  296. (le16_to_cpu(path->usGraphicObjIds[j]) &
  297. OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
  298. if (grph_obj_type == GRAPH_OBJECT_TYPE_ENCODER) {
  299. for (k = 0; k < enc_obj->ucNumberOfObjects; k++) {
  300. u16 encoder_obj = le16_to_cpu(enc_obj->asObjects[k].usObjectID);
  301. if (le16_to_cpu(path->usGraphicObjIds[j]) == encoder_obj) {
  302. ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
  303. (ctx->bios + data_offset +
  304. le16_to_cpu(enc_obj->asObjects[k].usRecordOffset));
  305. ATOM_ENCODER_CAP_RECORD *cap_record;
  306. u16 caps = 0;
  307. while (record->ucRecordSize > 0 &&
  308. record->ucRecordType > 0 &&
  309. record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
  310. switch (record->ucRecordType) {
  311. case ATOM_ENCODER_CAP_RECORD_TYPE:
  312. cap_record =(ATOM_ENCODER_CAP_RECORD *)
  313. record;
  314. caps = le16_to_cpu(cap_record->usEncoderCap);
  315. break;
  316. }
  317. record = (ATOM_COMMON_RECORD_HEADER *)
  318. ((char *)record + record->ucRecordSize);
  319. }
  320. amdgpu_display_add_encoder(adev, encoder_obj,
  321. le16_to_cpu(path->usDeviceTag),
  322. caps);
  323. }
  324. }
  325. } else if (grph_obj_type == GRAPH_OBJECT_TYPE_ROUTER) {
  326. for (k = 0; k < router_obj->ucNumberOfObjects; k++) {
  327. u16 router_obj_id = le16_to_cpu(router_obj->asObjects[k].usObjectID);
  328. if (le16_to_cpu(path->usGraphicObjIds[j]) == router_obj_id) {
  329. ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
  330. (ctx->bios + data_offset +
  331. le16_to_cpu(router_obj->asObjects[k].usRecordOffset));
  332. ATOM_I2C_RECORD *i2c_record;
  333. ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
  334. ATOM_ROUTER_DDC_PATH_SELECT_RECORD *ddc_path;
  335. ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *cd_path;
  336. ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *router_src_dst_table =
  337. (ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *)
  338. (ctx->bios + data_offset +
  339. le16_to_cpu(router_obj->asObjects[k].usSrcDstTableOffset));
  340. u8 *num_dst_objs = (u8 *)
  341. ((u8 *)router_src_dst_table + 1 +
  342. (router_src_dst_table->ucNumberOfSrc * 2));
  343. u16 *dst_objs = (u16 *)(num_dst_objs + 1);
  344. int enum_id;
  345. router.router_id = router_obj_id;
  346. for (enum_id = 0; enum_id < (*num_dst_objs); enum_id++) {
  347. if (le16_to_cpu(path->usConnObjectId) ==
  348. le16_to_cpu(dst_objs[enum_id]))
  349. break;
  350. }
  351. while (record->ucRecordSize > 0 &&
  352. record->ucRecordType > 0 &&
  353. record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
  354. switch (record->ucRecordType) {
  355. case ATOM_I2C_RECORD_TYPE:
  356. i2c_record =
  357. (ATOM_I2C_RECORD *)
  358. record;
  359. i2c_config =
  360. (ATOM_I2C_ID_CONFIG_ACCESS *)
  361. &i2c_record->sucI2cId;
  362. router.i2c_info =
  363. amdgpu_atombios_lookup_i2c_gpio(adev,
  364. i2c_config->
  365. ucAccess);
  366. router.i2c_addr = i2c_record->ucI2CAddr >> 1;
  367. break;
  368. case ATOM_ROUTER_DDC_PATH_SELECT_RECORD_TYPE:
  369. ddc_path = (ATOM_ROUTER_DDC_PATH_SELECT_RECORD *)
  370. record;
  371. router.ddc_valid = true;
  372. router.ddc_mux_type = ddc_path->ucMuxType;
  373. router.ddc_mux_control_pin = ddc_path->ucMuxControlPin;
  374. router.ddc_mux_state = ddc_path->ucMuxState[enum_id];
  375. break;
  376. case ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD_TYPE:
  377. cd_path = (ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *)
  378. record;
  379. router.cd_valid = true;
  380. router.cd_mux_type = cd_path->ucMuxType;
  381. router.cd_mux_control_pin = cd_path->ucMuxControlPin;
  382. router.cd_mux_state = cd_path->ucMuxState[enum_id];
  383. break;
  384. }
  385. record = (ATOM_COMMON_RECORD_HEADER *)
  386. ((char *)record + record->ucRecordSize);
  387. }
  388. }
  389. }
  390. }
  391. }
  392. /* look up gpio for ddc, hpd */
  393. ddc_bus.valid = false;
  394. hpd.hpd = AMDGPU_HPD_NONE;
  395. if ((le16_to_cpu(path->usDeviceTag) &
  396. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) == 0) {
  397. for (j = 0; j < con_obj->ucNumberOfObjects; j++) {
  398. if (le16_to_cpu(path->usConnObjectId) ==
  399. le16_to_cpu(con_obj->asObjects[j].
  400. usObjectID)) {
  401. ATOM_COMMON_RECORD_HEADER
  402. *record =
  403. (ATOM_COMMON_RECORD_HEADER
  404. *)
  405. (ctx->bios + data_offset +
  406. le16_to_cpu(con_obj->
  407. asObjects[j].
  408. usRecordOffset));
  409. ATOM_I2C_RECORD *i2c_record;
  410. ATOM_HPD_INT_RECORD *hpd_record;
  411. ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
  412. while (record->ucRecordSize > 0 &&
  413. record->ucRecordType > 0 &&
  414. record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
  415. switch (record->ucRecordType) {
  416. case ATOM_I2C_RECORD_TYPE:
  417. i2c_record =
  418. (ATOM_I2C_RECORD *)
  419. record;
  420. i2c_config =
  421. (ATOM_I2C_ID_CONFIG_ACCESS *)
  422. &i2c_record->sucI2cId;
  423. ddc_bus = amdgpu_atombios_lookup_i2c_gpio(adev,
  424. i2c_config->
  425. ucAccess);
  426. break;
  427. case ATOM_HPD_INT_RECORD_TYPE:
  428. hpd_record =
  429. (ATOM_HPD_INT_RECORD *)
  430. record;
  431. gpio = amdgpu_atombios_lookup_gpio(adev,
  432. hpd_record->ucHPDIntGPIOID);
  433. hpd = amdgpu_atombios_get_hpd_info_from_gpio(adev, &gpio);
  434. hpd.plugged_state = hpd_record->ucPlugged_PinState;
  435. break;
  436. }
  437. record =
  438. (ATOM_COMMON_RECORD_HEADER
  439. *) ((char *)record
  440. +
  441. record->
  442. ucRecordSize);
  443. }
  444. break;
  445. }
  446. }
  447. }
  448. /* needed for aux chan transactions */
  449. ddc_bus.hpd = hpd.hpd;
  450. conn_id = le16_to_cpu(path->usConnObjectId);
  451. amdgpu_display_add_connector(adev,
  452. conn_id,
  453. le16_to_cpu(path->usDeviceTag),
  454. connector_type, &ddc_bus,
  455. connector_object_id,
  456. &hpd,
  457. &router);
  458. }
  459. }
  460. amdgpu_link_encoder_connector(adev->ddev);
  461. return true;
  462. }
  463. union firmware_info {
  464. ATOM_FIRMWARE_INFO info;
  465. ATOM_FIRMWARE_INFO_V1_2 info_12;
  466. ATOM_FIRMWARE_INFO_V1_3 info_13;
  467. ATOM_FIRMWARE_INFO_V1_4 info_14;
  468. ATOM_FIRMWARE_INFO_V2_1 info_21;
  469. ATOM_FIRMWARE_INFO_V2_2 info_22;
  470. };
  471. int amdgpu_atombios_get_clock_info(struct amdgpu_device *adev)
  472. {
  473. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  474. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  475. uint8_t frev, crev;
  476. uint16_t data_offset;
  477. int ret = -EINVAL;
  478. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  479. &frev, &crev, &data_offset)) {
  480. int i;
  481. struct amdgpu_pll *ppll = &adev->clock.ppll[0];
  482. struct amdgpu_pll *spll = &adev->clock.spll;
  483. struct amdgpu_pll *mpll = &adev->clock.mpll;
  484. union firmware_info *firmware_info =
  485. (union firmware_info *)(mode_info->atom_context->bios +
  486. data_offset);
  487. /* pixel clocks */
  488. ppll->reference_freq =
  489. le16_to_cpu(firmware_info->info.usReferenceClock);
  490. ppll->reference_div = 0;
  491. ppll->pll_out_min =
  492. le32_to_cpu(firmware_info->info_12.ulMinPixelClockPLL_Output);
  493. ppll->pll_out_max =
  494. le32_to_cpu(firmware_info->info.ulMaxPixelClockPLL_Output);
  495. ppll->lcd_pll_out_min =
  496. le16_to_cpu(firmware_info->info_14.usLcdMinPixelClockPLL_Output) * 100;
  497. if (ppll->lcd_pll_out_min == 0)
  498. ppll->lcd_pll_out_min = ppll->pll_out_min;
  499. ppll->lcd_pll_out_max =
  500. le16_to_cpu(firmware_info->info_14.usLcdMaxPixelClockPLL_Output) * 100;
  501. if (ppll->lcd_pll_out_max == 0)
  502. ppll->lcd_pll_out_max = ppll->pll_out_max;
  503. if (ppll->pll_out_min == 0)
  504. ppll->pll_out_min = 64800;
  505. ppll->pll_in_min =
  506. le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Input);
  507. ppll->pll_in_max =
  508. le16_to_cpu(firmware_info->info.usMaxPixelClockPLL_Input);
  509. ppll->min_post_div = 2;
  510. ppll->max_post_div = 0x7f;
  511. ppll->min_frac_feedback_div = 0;
  512. ppll->max_frac_feedback_div = 9;
  513. ppll->min_ref_div = 2;
  514. ppll->max_ref_div = 0x3ff;
  515. ppll->min_feedback_div = 4;
  516. ppll->max_feedback_div = 0xfff;
  517. ppll->best_vco = 0;
  518. for (i = 1; i < AMDGPU_MAX_PPLL; i++)
  519. adev->clock.ppll[i] = *ppll;
  520. /* system clock */
  521. spll->reference_freq =
  522. le16_to_cpu(firmware_info->info_21.usCoreReferenceClock);
  523. spll->reference_div = 0;
  524. spll->pll_out_min =
  525. le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Output);
  526. spll->pll_out_max =
  527. le32_to_cpu(firmware_info->info.ulMaxEngineClockPLL_Output);
  528. /* ??? */
  529. if (spll->pll_out_min == 0)
  530. spll->pll_out_min = 64800;
  531. spll->pll_in_min =
  532. le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Input);
  533. spll->pll_in_max =
  534. le16_to_cpu(firmware_info->info.usMaxEngineClockPLL_Input);
  535. spll->min_post_div = 1;
  536. spll->max_post_div = 1;
  537. spll->min_ref_div = 2;
  538. spll->max_ref_div = 0xff;
  539. spll->min_feedback_div = 4;
  540. spll->max_feedback_div = 0xff;
  541. spll->best_vco = 0;
  542. /* memory clock */
  543. mpll->reference_freq =
  544. le16_to_cpu(firmware_info->info_21.usMemoryReferenceClock);
  545. mpll->reference_div = 0;
  546. mpll->pll_out_min =
  547. le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Output);
  548. mpll->pll_out_max =
  549. le32_to_cpu(firmware_info->info.ulMaxMemoryClockPLL_Output);
  550. /* ??? */
  551. if (mpll->pll_out_min == 0)
  552. mpll->pll_out_min = 64800;
  553. mpll->pll_in_min =
  554. le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Input);
  555. mpll->pll_in_max =
  556. le16_to_cpu(firmware_info->info.usMaxMemoryClockPLL_Input);
  557. adev->clock.default_sclk =
  558. le32_to_cpu(firmware_info->info.ulDefaultEngineClock);
  559. adev->clock.default_mclk =
  560. le32_to_cpu(firmware_info->info.ulDefaultMemoryClock);
  561. mpll->min_post_div = 1;
  562. mpll->max_post_div = 1;
  563. mpll->min_ref_div = 2;
  564. mpll->max_ref_div = 0xff;
  565. mpll->min_feedback_div = 4;
  566. mpll->max_feedback_div = 0xff;
  567. mpll->best_vco = 0;
  568. /* disp clock */
  569. adev->clock.default_dispclk =
  570. le32_to_cpu(firmware_info->info_21.ulDefaultDispEngineClkFreq);
  571. /* set a reasonable default for DP */
  572. if (adev->clock.default_dispclk < 53900) {
  573. DRM_INFO("Changing default dispclk from %dMhz to 600Mhz\n",
  574. adev->clock.default_dispclk / 100);
  575. adev->clock.default_dispclk = 60000;
  576. }
  577. adev->clock.dp_extclk =
  578. le16_to_cpu(firmware_info->info_21.usUniphyDPModeExtClkFreq);
  579. adev->clock.current_dispclk = adev->clock.default_dispclk;
  580. adev->clock.max_pixel_clock = le16_to_cpu(firmware_info->info.usMaxPixelClock);
  581. if (adev->clock.max_pixel_clock == 0)
  582. adev->clock.max_pixel_clock = 40000;
  583. /* not technically a clock, but... */
  584. adev->mode_info.firmware_flags =
  585. le16_to_cpu(firmware_info->info.usFirmwareCapability.susAccess);
  586. ret = 0;
  587. }
  588. adev->pm.current_sclk = adev->clock.default_sclk;
  589. adev->pm.current_mclk = adev->clock.default_mclk;
  590. return ret;
  591. }
  592. union gfx_info {
  593. ATOM_GFX_INFO_V2_1 info;
  594. };
  595. int amdgpu_atombios_get_gfx_info(struct amdgpu_device *adev)
  596. {
  597. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  598. int index = GetIndexIntoMasterTable(DATA, GFX_Info);
  599. uint8_t frev, crev;
  600. uint16_t data_offset;
  601. int ret = -EINVAL;
  602. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  603. &frev, &crev, &data_offset)) {
  604. union gfx_info *gfx_info = (union gfx_info *)
  605. (mode_info->atom_context->bios + data_offset);
  606. adev->gfx.config.max_shader_engines = gfx_info->info.max_shader_engines;
  607. adev->gfx.config.max_tile_pipes = gfx_info->info.max_tile_pipes;
  608. adev->gfx.config.max_cu_per_sh = gfx_info->info.max_cu_per_sh;
  609. adev->gfx.config.max_sh_per_se = gfx_info->info.max_sh_per_se;
  610. adev->gfx.config.max_backends_per_se = gfx_info->info.max_backends_per_se;
  611. adev->gfx.config.max_texture_channel_caches =
  612. gfx_info->info.max_texture_channel_caches;
  613. ret = 0;
  614. }
  615. return ret;
  616. }
  617. union igp_info {
  618. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  619. struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
  620. struct _ATOM_INTEGRATED_SYSTEM_INFO_V6 info_6;
  621. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7 info_7;
  622. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_8 info_8;
  623. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_9 info_9;
  624. };
  625. static void amdgpu_atombios_get_igp_ss_overrides(struct amdgpu_device *adev,
  626. struct amdgpu_atom_ss *ss,
  627. int id)
  628. {
  629. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  630. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  631. u16 data_offset, size;
  632. union igp_info *igp_info;
  633. u8 frev, crev;
  634. u16 percentage = 0, rate = 0;
  635. /* get any igp specific overrides */
  636. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, &size,
  637. &frev, &crev, &data_offset)) {
  638. igp_info = (union igp_info *)
  639. (mode_info->atom_context->bios + data_offset);
  640. switch (crev) {
  641. case 6:
  642. switch (id) {
  643. case ASIC_INTERNAL_SS_ON_TMDS:
  644. percentage = le16_to_cpu(igp_info->info_6.usDVISSPercentage);
  645. rate = le16_to_cpu(igp_info->info_6.usDVISSpreadRateIn10Hz);
  646. break;
  647. case ASIC_INTERNAL_SS_ON_HDMI:
  648. percentage = le16_to_cpu(igp_info->info_6.usHDMISSPercentage);
  649. rate = le16_to_cpu(igp_info->info_6.usHDMISSpreadRateIn10Hz);
  650. break;
  651. case ASIC_INTERNAL_SS_ON_LVDS:
  652. percentage = le16_to_cpu(igp_info->info_6.usLvdsSSPercentage);
  653. rate = le16_to_cpu(igp_info->info_6.usLvdsSSpreadRateIn10Hz);
  654. break;
  655. }
  656. break;
  657. case 7:
  658. switch (id) {
  659. case ASIC_INTERNAL_SS_ON_TMDS:
  660. percentage = le16_to_cpu(igp_info->info_7.usDVISSPercentage);
  661. rate = le16_to_cpu(igp_info->info_7.usDVISSpreadRateIn10Hz);
  662. break;
  663. case ASIC_INTERNAL_SS_ON_HDMI:
  664. percentage = le16_to_cpu(igp_info->info_7.usHDMISSPercentage);
  665. rate = le16_to_cpu(igp_info->info_7.usHDMISSpreadRateIn10Hz);
  666. break;
  667. case ASIC_INTERNAL_SS_ON_LVDS:
  668. percentage = le16_to_cpu(igp_info->info_7.usLvdsSSPercentage);
  669. rate = le16_to_cpu(igp_info->info_7.usLvdsSSpreadRateIn10Hz);
  670. break;
  671. }
  672. break;
  673. case 8:
  674. switch (id) {
  675. case ASIC_INTERNAL_SS_ON_TMDS:
  676. percentage = le16_to_cpu(igp_info->info_8.usDVISSPercentage);
  677. rate = le16_to_cpu(igp_info->info_8.usDVISSpreadRateIn10Hz);
  678. break;
  679. case ASIC_INTERNAL_SS_ON_HDMI:
  680. percentage = le16_to_cpu(igp_info->info_8.usHDMISSPercentage);
  681. rate = le16_to_cpu(igp_info->info_8.usHDMISSpreadRateIn10Hz);
  682. break;
  683. case ASIC_INTERNAL_SS_ON_LVDS:
  684. percentage = le16_to_cpu(igp_info->info_8.usLvdsSSPercentage);
  685. rate = le16_to_cpu(igp_info->info_8.usLvdsSSpreadRateIn10Hz);
  686. break;
  687. }
  688. break;
  689. case 9:
  690. switch (id) {
  691. case ASIC_INTERNAL_SS_ON_TMDS:
  692. percentage = le16_to_cpu(igp_info->info_9.usDVISSPercentage);
  693. rate = le16_to_cpu(igp_info->info_9.usDVISSpreadRateIn10Hz);
  694. break;
  695. case ASIC_INTERNAL_SS_ON_HDMI:
  696. percentage = le16_to_cpu(igp_info->info_9.usHDMISSPercentage);
  697. rate = le16_to_cpu(igp_info->info_9.usHDMISSpreadRateIn10Hz);
  698. break;
  699. case ASIC_INTERNAL_SS_ON_LVDS:
  700. percentage = le16_to_cpu(igp_info->info_9.usLvdsSSPercentage);
  701. rate = le16_to_cpu(igp_info->info_9.usLvdsSSpreadRateIn10Hz);
  702. break;
  703. }
  704. break;
  705. default:
  706. DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
  707. break;
  708. }
  709. if (percentage)
  710. ss->percentage = percentage;
  711. if (rate)
  712. ss->rate = rate;
  713. }
  714. }
  715. union asic_ss_info {
  716. struct _ATOM_ASIC_INTERNAL_SS_INFO info;
  717. struct _ATOM_ASIC_INTERNAL_SS_INFO_V2 info_2;
  718. struct _ATOM_ASIC_INTERNAL_SS_INFO_V3 info_3;
  719. };
  720. union asic_ss_assignment {
  721. struct _ATOM_ASIC_SS_ASSIGNMENT v1;
  722. struct _ATOM_ASIC_SS_ASSIGNMENT_V2 v2;
  723. struct _ATOM_ASIC_SS_ASSIGNMENT_V3 v3;
  724. };
  725. bool amdgpu_atombios_get_asic_ss_info(struct amdgpu_device *adev,
  726. struct amdgpu_atom_ss *ss,
  727. int id, u32 clock)
  728. {
  729. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  730. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  731. uint16_t data_offset, size;
  732. union asic_ss_info *ss_info;
  733. union asic_ss_assignment *ss_assign;
  734. uint8_t frev, crev;
  735. int i, num_indices;
  736. if (id == ASIC_INTERNAL_MEMORY_SS) {
  737. if (!(adev->mode_info.firmware_flags & ATOM_BIOS_INFO_MEMORY_CLOCK_SS_SUPPORT))
  738. return false;
  739. }
  740. if (id == ASIC_INTERNAL_ENGINE_SS) {
  741. if (!(adev->mode_info.firmware_flags & ATOM_BIOS_INFO_ENGINE_CLOCK_SS_SUPPORT))
  742. return false;
  743. }
  744. memset(ss, 0, sizeof(struct amdgpu_atom_ss));
  745. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, &size,
  746. &frev, &crev, &data_offset)) {
  747. ss_info =
  748. (union asic_ss_info *)(mode_info->atom_context->bios + data_offset);
  749. switch (frev) {
  750. case 1:
  751. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  752. sizeof(ATOM_ASIC_SS_ASSIGNMENT);
  753. ss_assign = (union asic_ss_assignment *)((u8 *)&ss_info->info.asSpreadSpectrum[0]);
  754. for (i = 0; i < num_indices; i++) {
  755. if ((ss_assign->v1.ucClockIndication == id) &&
  756. (clock <= le32_to_cpu(ss_assign->v1.ulTargetClockRange))) {
  757. ss->percentage =
  758. le16_to_cpu(ss_assign->v1.usSpreadSpectrumPercentage);
  759. ss->type = ss_assign->v1.ucSpreadSpectrumMode;
  760. ss->rate = le16_to_cpu(ss_assign->v1.usSpreadRateInKhz);
  761. ss->percentage_divider = 100;
  762. return true;
  763. }
  764. ss_assign = (union asic_ss_assignment *)
  765. ((u8 *)ss_assign + sizeof(ATOM_ASIC_SS_ASSIGNMENT));
  766. }
  767. break;
  768. case 2:
  769. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  770. sizeof(ATOM_ASIC_SS_ASSIGNMENT_V2);
  771. ss_assign = (union asic_ss_assignment *)((u8 *)&ss_info->info_2.asSpreadSpectrum[0]);
  772. for (i = 0; i < num_indices; i++) {
  773. if ((ss_assign->v2.ucClockIndication == id) &&
  774. (clock <= le32_to_cpu(ss_assign->v2.ulTargetClockRange))) {
  775. ss->percentage =
  776. le16_to_cpu(ss_assign->v2.usSpreadSpectrumPercentage);
  777. ss->type = ss_assign->v2.ucSpreadSpectrumMode;
  778. ss->rate = le16_to_cpu(ss_assign->v2.usSpreadRateIn10Hz);
  779. ss->percentage_divider = 100;
  780. if ((crev == 2) &&
  781. ((id == ASIC_INTERNAL_ENGINE_SS) ||
  782. (id == ASIC_INTERNAL_MEMORY_SS)))
  783. ss->rate /= 100;
  784. return true;
  785. }
  786. ss_assign = (union asic_ss_assignment *)
  787. ((u8 *)ss_assign + sizeof(ATOM_ASIC_SS_ASSIGNMENT_V2));
  788. }
  789. break;
  790. case 3:
  791. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  792. sizeof(ATOM_ASIC_SS_ASSIGNMENT_V3);
  793. ss_assign = (union asic_ss_assignment *)((u8 *)&ss_info->info_3.asSpreadSpectrum[0]);
  794. for (i = 0; i < num_indices; i++) {
  795. if ((ss_assign->v3.ucClockIndication == id) &&
  796. (clock <= le32_to_cpu(ss_assign->v3.ulTargetClockRange))) {
  797. ss->percentage =
  798. le16_to_cpu(ss_assign->v3.usSpreadSpectrumPercentage);
  799. ss->type = ss_assign->v3.ucSpreadSpectrumMode;
  800. ss->rate = le16_to_cpu(ss_assign->v3.usSpreadRateIn10Hz);
  801. if (ss_assign->v3.ucSpreadSpectrumMode &
  802. SS_MODE_V3_PERCENTAGE_DIV_BY_1000_MASK)
  803. ss->percentage_divider = 1000;
  804. else
  805. ss->percentage_divider = 100;
  806. if ((id == ASIC_INTERNAL_ENGINE_SS) ||
  807. (id == ASIC_INTERNAL_MEMORY_SS))
  808. ss->rate /= 100;
  809. if (adev->flags & AMD_IS_APU)
  810. amdgpu_atombios_get_igp_ss_overrides(adev, ss, id);
  811. return true;
  812. }
  813. ss_assign = (union asic_ss_assignment *)
  814. ((u8 *)ss_assign + sizeof(ATOM_ASIC_SS_ASSIGNMENT_V3));
  815. }
  816. break;
  817. default:
  818. DRM_ERROR("Unsupported ASIC_InternalSS_Info table: %d %d\n", frev, crev);
  819. break;
  820. }
  821. }
  822. return false;
  823. }
  824. union get_clock_dividers {
  825. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS v1;
  826. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V2 v2;
  827. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V3 v3;
  828. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4 v4;
  829. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V5 v5;
  830. struct _COMPUTE_GPU_CLOCK_INPUT_PARAMETERS_V1_6 v6_in;
  831. struct _COMPUTE_GPU_CLOCK_OUTPUT_PARAMETERS_V1_6 v6_out;
  832. };
  833. int amdgpu_atombios_get_clock_dividers(struct amdgpu_device *adev,
  834. u8 clock_type,
  835. u32 clock,
  836. bool strobe_mode,
  837. struct atom_clock_dividers *dividers)
  838. {
  839. union get_clock_dividers args;
  840. int index = GetIndexIntoMasterTable(COMMAND, ComputeMemoryEnginePLL);
  841. u8 frev, crev;
  842. memset(&args, 0, sizeof(args));
  843. memset(dividers, 0, sizeof(struct atom_clock_dividers));
  844. if (!amdgpu_atom_parse_cmd_header(adev->mode_info.atom_context, index, &frev, &crev))
  845. return -EINVAL;
  846. switch (crev) {
  847. case 4:
  848. /* fusion */
  849. args.v4.ulClock = cpu_to_le32(clock); /* 10 khz */
  850. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  851. dividers->post_divider = dividers->post_div = args.v4.ucPostDiv;
  852. dividers->real_clock = le32_to_cpu(args.v4.ulClock);
  853. break;
  854. case 6:
  855. /* CI */
  856. /* COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK, COMPUTE_GPUCLK_INPUT_FLAG_SCLK */
  857. args.v6_in.ulClock.ulComputeClockFlag = clock_type;
  858. args.v6_in.ulClock.ulClockFreq = cpu_to_le32(clock); /* 10 khz */
  859. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  860. dividers->whole_fb_div = le16_to_cpu(args.v6_out.ulFbDiv.usFbDiv);
  861. dividers->frac_fb_div = le16_to_cpu(args.v6_out.ulFbDiv.usFbDivFrac);
  862. dividers->ref_div = args.v6_out.ucPllRefDiv;
  863. dividers->post_div = args.v6_out.ucPllPostDiv;
  864. dividers->flags = args.v6_out.ucPllCntlFlag;
  865. dividers->real_clock = le32_to_cpu(args.v6_out.ulClock.ulClock);
  866. dividers->post_divider = args.v6_out.ulClock.ucPostDiv;
  867. break;
  868. default:
  869. return -EINVAL;
  870. }
  871. return 0;
  872. }
  873. int amdgpu_atombios_get_memory_pll_dividers(struct amdgpu_device *adev,
  874. u32 clock,
  875. bool strobe_mode,
  876. struct atom_mpll_param *mpll_param)
  877. {
  878. COMPUTE_MEMORY_CLOCK_PARAM_PARAMETERS_V2_1 args;
  879. int index = GetIndexIntoMasterTable(COMMAND, ComputeMemoryClockParam);
  880. u8 frev, crev;
  881. memset(&args, 0, sizeof(args));
  882. memset(mpll_param, 0, sizeof(struct atom_mpll_param));
  883. if (!amdgpu_atom_parse_cmd_header(adev->mode_info.atom_context, index, &frev, &crev))
  884. return -EINVAL;
  885. switch (frev) {
  886. case 2:
  887. switch (crev) {
  888. case 1:
  889. /* SI */
  890. args.ulClock = cpu_to_le32(clock); /* 10 khz */
  891. args.ucInputFlag = 0;
  892. if (strobe_mode)
  893. args.ucInputFlag |= MPLL_INPUT_FLAG_STROBE_MODE_EN;
  894. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  895. mpll_param->clkfrac = le16_to_cpu(args.ulFbDiv.usFbDivFrac);
  896. mpll_param->clkf = le16_to_cpu(args.ulFbDiv.usFbDiv);
  897. mpll_param->post_div = args.ucPostDiv;
  898. mpll_param->dll_speed = args.ucDllSpeed;
  899. mpll_param->bwcntl = args.ucBWCntl;
  900. mpll_param->vco_mode =
  901. (args.ucPllCntlFlag & MPLL_CNTL_FLAG_VCO_MODE_MASK);
  902. mpll_param->yclk_sel =
  903. (args.ucPllCntlFlag & MPLL_CNTL_FLAG_BYPASS_DQ_PLL) ? 1 : 0;
  904. mpll_param->qdr =
  905. (args.ucPllCntlFlag & MPLL_CNTL_FLAG_QDR_ENABLE) ? 1 : 0;
  906. mpll_param->half_rate =
  907. (args.ucPllCntlFlag & MPLL_CNTL_FLAG_AD_HALF_RATE) ? 1 : 0;
  908. break;
  909. default:
  910. return -EINVAL;
  911. }
  912. break;
  913. default:
  914. return -EINVAL;
  915. }
  916. return 0;
  917. }
  918. uint32_t amdgpu_atombios_get_engine_clock(struct amdgpu_device *adev)
  919. {
  920. GET_ENGINE_CLOCK_PS_ALLOCATION args;
  921. int index = GetIndexIntoMasterTable(COMMAND, GetEngineClock);
  922. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  923. return le32_to_cpu(args.ulReturnEngineClock);
  924. }
  925. uint32_t amdgpu_atombios_get_memory_clock(struct amdgpu_device *adev)
  926. {
  927. GET_MEMORY_CLOCK_PS_ALLOCATION args;
  928. int index = GetIndexIntoMasterTable(COMMAND, GetMemoryClock);
  929. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  930. return le32_to_cpu(args.ulReturnMemoryClock);
  931. }
  932. void amdgpu_atombios_set_engine_clock(struct amdgpu_device *adev,
  933. uint32_t eng_clock)
  934. {
  935. SET_ENGINE_CLOCK_PS_ALLOCATION args;
  936. int index = GetIndexIntoMasterTable(COMMAND, SetEngineClock);
  937. args.ulTargetEngineClock = cpu_to_le32(eng_clock); /* 10 khz */
  938. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  939. }
  940. void amdgpu_atombios_set_memory_clock(struct amdgpu_device *adev,
  941. uint32_t mem_clock)
  942. {
  943. SET_MEMORY_CLOCK_PS_ALLOCATION args;
  944. int index = GetIndexIntoMasterTable(COMMAND, SetMemoryClock);
  945. if (adev->flags & AMD_IS_APU)
  946. return;
  947. args.ulTargetMemoryClock = cpu_to_le32(mem_clock); /* 10 khz */
  948. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  949. }
  950. void amdgpu_atombios_set_engine_dram_timings(struct amdgpu_device *adev,
  951. u32 eng_clock, u32 mem_clock)
  952. {
  953. SET_ENGINE_CLOCK_PS_ALLOCATION args;
  954. int index = GetIndexIntoMasterTable(COMMAND, DynamicMemorySettings);
  955. u32 tmp;
  956. memset(&args, 0, sizeof(args));
  957. tmp = eng_clock & SET_CLOCK_FREQ_MASK;
  958. tmp |= (COMPUTE_ENGINE_PLL_PARAM << 24);
  959. args.ulTargetEngineClock = cpu_to_le32(tmp);
  960. if (mem_clock)
  961. args.sReserved.ulClock = cpu_to_le32(mem_clock & SET_CLOCK_FREQ_MASK);
  962. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  963. }
  964. union set_voltage {
  965. struct _SET_VOLTAGE_PS_ALLOCATION alloc;
  966. struct _SET_VOLTAGE_PARAMETERS v1;
  967. struct _SET_VOLTAGE_PARAMETERS_V2 v2;
  968. struct _SET_VOLTAGE_PARAMETERS_V1_3 v3;
  969. };
  970. void amdgpu_atombios_set_voltage(struct amdgpu_device *adev,
  971. u16 voltage_level,
  972. u8 voltage_type)
  973. {
  974. union set_voltage args;
  975. int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
  976. u8 frev, crev, volt_index = voltage_level;
  977. if (!amdgpu_atom_parse_cmd_header(adev->mode_info.atom_context, index, &frev, &crev))
  978. return;
  979. /* 0xff01 is a flag rather then an actual voltage */
  980. if (voltage_level == 0xff01)
  981. return;
  982. switch (crev) {
  983. case 1:
  984. args.v1.ucVoltageType = voltage_type;
  985. args.v1.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_ALL_SOURCE;
  986. args.v1.ucVoltageIndex = volt_index;
  987. break;
  988. case 2:
  989. args.v2.ucVoltageType = voltage_type;
  990. args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_SET_VOLTAGE;
  991. args.v2.usVoltageLevel = cpu_to_le16(voltage_level);
  992. break;
  993. case 3:
  994. args.v3.ucVoltageType = voltage_type;
  995. args.v3.ucVoltageMode = ATOM_SET_VOLTAGE;
  996. args.v3.usVoltageLevel = cpu_to_le16(voltage_level);
  997. break;
  998. default:
  999. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1000. return;
  1001. }
  1002. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  1003. }
  1004. int amdgpu_atombios_get_leakage_id_from_vbios(struct amdgpu_device *adev,
  1005. u16 *leakage_id)
  1006. {
  1007. union set_voltage args;
  1008. int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
  1009. u8 frev, crev;
  1010. if (!amdgpu_atom_parse_cmd_header(adev->mode_info.atom_context, index, &frev, &crev))
  1011. return -EINVAL;
  1012. switch (crev) {
  1013. case 3:
  1014. case 4:
  1015. args.v3.ucVoltageType = 0;
  1016. args.v3.ucVoltageMode = ATOM_GET_LEAKAGE_ID;
  1017. args.v3.usVoltageLevel = 0;
  1018. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  1019. *leakage_id = le16_to_cpu(args.v3.usVoltageLevel);
  1020. break;
  1021. default:
  1022. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1023. return -EINVAL;
  1024. }
  1025. return 0;
  1026. }
  1027. int amdgpu_atombios_get_leakage_vddc_based_on_leakage_params(struct amdgpu_device *adev,
  1028. u16 *vddc, u16 *vddci,
  1029. u16 virtual_voltage_id,
  1030. u16 vbios_voltage_id)
  1031. {
  1032. int index = GetIndexIntoMasterTable(DATA, ASIC_ProfilingInfo);
  1033. u8 frev, crev;
  1034. u16 data_offset, size;
  1035. int i, j;
  1036. ATOM_ASIC_PROFILING_INFO_V2_1 *profile;
  1037. u16 *leakage_bin, *vddc_id_buf, *vddc_buf, *vddci_id_buf, *vddci_buf;
  1038. *vddc = 0;
  1039. *vddci = 0;
  1040. if (!amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  1041. &frev, &crev, &data_offset))
  1042. return -EINVAL;
  1043. profile = (ATOM_ASIC_PROFILING_INFO_V2_1 *)
  1044. (adev->mode_info.atom_context->bios + data_offset);
  1045. switch (frev) {
  1046. case 1:
  1047. return -EINVAL;
  1048. case 2:
  1049. switch (crev) {
  1050. case 1:
  1051. if (size < sizeof(ATOM_ASIC_PROFILING_INFO_V2_1))
  1052. return -EINVAL;
  1053. leakage_bin = (u16 *)
  1054. (adev->mode_info.atom_context->bios + data_offset +
  1055. le16_to_cpu(profile->usLeakageBinArrayOffset));
  1056. vddc_id_buf = (u16 *)
  1057. (adev->mode_info.atom_context->bios + data_offset +
  1058. le16_to_cpu(profile->usElbVDDC_IdArrayOffset));
  1059. vddc_buf = (u16 *)
  1060. (adev->mode_info.atom_context->bios + data_offset +
  1061. le16_to_cpu(profile->usElbVDDC_LevelArrayOffset));
  1062. vddci_id_buf = (u16 *)
  1063. (adev->mode_info.atom_context->bios + data_offset +
  1064. le16_to_cpu(profile->usElbVDDCI_IdArrayOffset));
  1065. vddci_buf = (u16 *)
  1066. (adev->mode_info.atom_context->bios + data_offset +
  1067. le16_to_cpu(profile->usElbVDDCI_LevelArrayOffset));
  1068. if (profile->ucElbVDDC_Num > 0) {
  1069. for (i = 0; i < profile->ucElbVDDC_Num; i++) {
  1070. if (vddc_id_buf[i] == virtual_voltage_id) {
  1071. for (j = 0; j < profile->ucLeakageBinNum; j++) {
  1072. if (vbios_voltage_id <= leakage_bin[j]) {
  1073. *vddc = vddc_buf[j * profile->ucElbVDDC_Num + i];
  1074. break;
  1075. }
  1076. }
  1077. break;
  1078. }
  1079. }
  1080. }
  1081. if (profile->ucElbVDDCI_Num > 0) {
  1082. for (i = 0; i < profile->ucElbVDDCI_Num; i++) {
  1083. if (vddci_id_buf[i] == virtual_voltage_id) {
  1084. for (j = 0; j < profile->ucLeakageBinNum; j++) {
  1085. if (vbios_voltage_id <= leakage_bin[j]) {
  1086. *vddci = vddci_buf[j * profile->ucElbVDDCI_Num + i];
  1087. break;
  1088. }
  1089. }
  1090. break;
  1091. }
  1092. }
  1093. }
  1094. break;
  1095. default:
  1096. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1097. return -EINVAL;
  1098. }
  1099. break;
  1100. default:
  1101. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1102. return -EINVAL;
  1103. }
  1104. return 0;
  1105. }
  1106. union get_voltage_info {
  1107. struct _GET_VOLTAGE_INFO_INPUT_PARAMETER_V1_2 in;
  1108. struct _GET_EVV_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_2 evv_out;
  1109. };
  1110. int amdgpu_atombios_get_voltage_evv(struct amdgpu_device *adev,
  1111. u16 virtual_voltage_id,
  1112. u16 *voltage)
  1113. {
  1114. int index = GetIndexIntoMasterTable(COMMAND, GetVoltageInfo);
  1115. u32 entry_id;
  1116. u32 count = adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count;
  1117. union get_voltage_info args;
  1118. for (entry_id = 0; entry_id < count; entry_id++) {
  1119. if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[entry_id].v ==
  1120. virtual_voltage_id)
  1121. break;
  1122. }
  1123. if (entry_id >= count)
  1124. return -EINVAL;
  1125. args.in.ucVoltageType = VOLTAGE_TYPE_VDDC;
  1126. args.in.ucVoltageMode = ATOM_GET_VOLTAGE_EVV_VOLTAGE;
  1127. args.in.usVoltageLevel = cpu_to_le16(virtual_voltage_id);
  1128. args.in.ulSCLKFreq =
  1129. cpu_to_le32(adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[entry_id].clk);
  1130. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  1131. *voltage = le16_to_cpu(args.evv_out.usVoltageLevel);
  1132. return 0;
  1133. }
  1134. union voltage_object_info {
  1135. struct _ATOM_VOLTAGE_OBJECT_INFO v1;
  1136. struct _ATOM_VOLTAGE_OBJECT_INFO_V2 v2;
  1137. struct _ATOM_VOLTAGE_OBJECT_INFO_V3_1 v3;
  1138. };
  1139. union voltage_object {
  1140. struct _ATOM_VOLTAGE_OBJECT v1;
  1141. struct _ATOM_VOLTAGE_OBJECT_V2 v2;
  1142. union _ATOM_VOLTAGE_OBJECT_V3 v3;
  1143. };
  1144. static ATOM_VOLTAGE_OBJECT_V3 *amdgpu_atombios_lookup_voltage_object_v3(ATOM_VOLTAGE_OBJECT_INFO_V3_1 *v3,
  1145. u8 voltage_type, u8 voltage_mode)
  1146. {
  1147. u32 size = le16_to_cpu(v3->sHeader.usStructureSize);
  1148. u32 offset = offsetof(ATOM_VOLTAGE_OBJECT_INFO_V3_1, asVoltageObj[0]);
  1149. u8 *start = (u8*)v3;
  1150. while (offset < size) {
  1151. ATOM_VOLTAGE_OBJECT_V3 *vo = (ATOM_VOLTAGE_OBJECT_V3 *)(start + offset);
  1152. if ((vo->asGpioVoltageObj.sHeader.ucVoltageType == voltage_type) &&
  1153. (vo->asGpioVoltageObj.sHeader.ucVoltageMode == voltage_mode))
  1154. return vo;
  1155. offset += le16_to_cpu(vo->asGpioVoltageObj.sHeader.usSize);
  1156. }
  1157. return NULL;
  1158. }
  1159. bool
  1160. amdgpu_atombios_is_voltage_gpio(struct amdgpu_device *adev,
  1161. u8 voltage_type, u8 voltage_mode)
  1162. {
  1163. int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
  1164. u8 frev, crev;
  1165. u16 data_offset, size;
  1166. union voltage_object_info *voltage_info;
  1167. if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  1168. &frev, &crev, &data_offset)) {
  1169. voltage_info = (union voltage_object_info *)
  1170. (adev->mode_info.atom_context->bios + data_offset);
  1171. switch (frev) {
  1172. case 3:
  1173. switch (crev) {
  1174. case 1:
  1175. if (amdgpu_atombios_lookup_voltage_object_v3(&voltage_info->v3,
  1176. voltage_type, voltage_mode))
  1177. return true;
  1178. break;
  1179. default:
  1180. DRM_ERROR("unknown voltage object table\n");
  1181. return false;
  1182. }
  1183. break;
  1184. default:
  1185. DRM_ERROR("unknown voltage object table\n");
  1186. return false;
  1187. }
  1188. }
  1189. return false;
  1190. }
  1191. int amdgpu_atombios_get_voltage_table(struct amdgpu_device *adev,
  1192. u8 voltage_type, u8 voltage_mode,
  1193. struct atom_voltage_table *voltage_table)
  1194. {
  1195. int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
  1196. u8 frev, crev;
  1197. u16 data_offset, size;
  1198. int i;
  1199. union voltage_object_info *voltage_info;
  1200. union voltage_object *voltage_object = NULL;
  1201. if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  1202. &frev, &crev, &data_offset)) {
  1203. voltage_info = (union voltage_object_info *)
  1204. (adev->mode_info.atom_context->bios + data_offset);
  1205. switch (frev) {
  1206. case 3:
  1207. switch (crev) {
  1208. case 1:
  1209. voltage_object = (union voltage_object *)
  1210. amdgpu_atombios_lookup_voltage_object_v3(&voltage_info->v3,
  1211. voltage_type, voltage_mode);
  1212. if (voltage_object) {
  1213. ATOM_GPIO_VOLTAGE_OBJECT_V3 *gpio =
  1214. &voltage_object->v3.asGpioVoltageObj;
  1215. VOLTAGE_LUT_ENTRY_V2 *lut;
  1216. if (gpio->ucGpioEntryNum > MAX_VOLTAGE_ENTRIES)
  1217. return -EINVAL;
  1218. lut = &gpio->asVolGpioLut[0];
  1219. for (i = 0; i < gpio->ucGpioEntryNum; i++) {
  1220. voltage_table->entries[i].value =
  1221. le16_to_cpu(lut->usVoltageValue);
  1222. voltage_table->entries[i].smio_low =
  1223. le32_to_cpu(lut->ulVoltageId);
  1224. lut = (VOLTAGE_LUT_ENTRY_V2 *)
  1225. ((u8 *)lut + sizeof(VOLTAGE_LUT_ENTRY_V2));
  1226. }
  1227. voltage_table->mask_low = le32_to_cpu(gpio->ulGpioMaskVal);
  1228. voltage_table->count = gpio->ucGpioEntryNum;
  1229. voltage_table->phase_delay = gpio->ucPhaseDelay;
  1230. return 0;
  1231. }
  1232. break;
  1233. default:
  1234. DRM_ERROR("unknown voltage object table\n");
  1235. return -EINVAL;
  1236. }
  1237. break;
  1238. default:
  1239. DRM_ERROR("unknown voltage object table\n");
  1240. return -EINVAL;
  1241. }
  1242. }
  1243. return -EINVAL;
  1244. }
  1245. union vram_info {
  1246. struct _ATOM_VRAM_INFO_V3 v1_3;
  1247. struct _ATOM_VRAM_INFO_V4 v1_4;
  1248. struct _ATOM_VRAM_INFO_HEADER_V2_1 v2_1;
  1249. };
  1250. #define MEM_ID_MASK 0xff000000
  1251. #define MEM_ID_SHIFT 24
  1252. #define CLOCK_RANGE_MASK 0x00ffffff
  1253. #define CLOCK_RANGE_SHIFT 0
  1254. #define LOW_NIBBLE_MASK 0xf
  1255. #define DATA_EQU_PREV 0
  1256. #define DATA_FROM_TABLE 4
  1257. int amdgpu_atombios_init_mc_reg_table(struct amdgpu_device *adev,
  1258. u8 module_index,
  1259. struct atom_mc_reg_table *reg_table)
  1260. {
  1261. int index = GetIndexIntoMasterTable(DATA, VRAM_Info);
  1262. u8 frev, crev, num_entries, t_mem_id, num_ranges = 0;
  1263. u32 i = 0, j;
  1264. u16 data_offset, size;
  1265. union vram_info *vram_info;
  1266. memset(reg_table, 0, sizeof(struct atom_mc_reg_table));
  1267. if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  1268. &frev, &crev, &data_offset)) {
  1269. vram_info = (union vram_info *)
  1270. (adev->mode_info.atom_context->bios + data_offset);
  1271. switch (frev) {
  1272. case 1:
  1273. DRM_ERROR("old table version %d, %d\n", frev, crev);
  1274. return -EINVAL;
  1275. case 2:
  1276. switch (crev) {
  1277. case 1:
  1278. if (module_index < vram_info->v2_1.ucNumOfVRAMModule) {
  1279. ATOM_INIT_REG_BLOCK *reg_block =
  1280. (ATOM_INIT_REG_BLOCK *)
  1281. ((u8 *)vram_info + le16_to_cpu(vram_info->v2_1.usMemClkPatchTblOffset));
  1282. ATOM_MEMORY_SETTING_DATA_BLOCK *reg_data =
  1283. (ATOM_MEMORY_SETTING_DATA_BLOCK *)
  1284. ((u8 *)reg_block + (2 * sizeof(u16)) +
  1285. le16_to_cpu(reg_block->usRegIndexTblSize));
  1286. ATOM_INIT_REG_INDEX_FORMAT *format = &reg_block->asRegIndexBuf[0];
  1287. num_entries = (u8)((le16_to_cpu(reg_block->usRegIndexTblSize)) /
  1288. sizeof(ATOM_INIT_REG_INDEX_FORMAT)) - 1;
  1289. if (num_entries > VBIOS_MC_REGISTER_ARRAY_SIZE)
  1290. return -EINVAL;
  1291. while (i < num_entries) {
  1292. if (format->ucPreRegDataLength & ACCESS_PLACEHOLDER)
  1293. break;
  1294. reg_table->mc_reg_address[i].s1 =
  1295. (u16)(le16_to_cpu(format->usRegIndex));
  1296. reg_table->mc_reg_address[i].pre_reg_data =
  1297. (u8)(format->ucPreRegDataLength);
  1298. i++;
  1299. format = (ATOM_INIT_REG_INDEX_FORMAT *)
  1300. ((u8 *)format + sizeof(ATOM_INIT_REG_INDEX_FORMAT));
  1301. }
  1302. reg_table->last = i;
  1303. while ((le32_to_cpu(*(u32 *)reg_data) != END_OF_REG_DATA_BLOCK) &&
  1304. (num_ranges < VBIOS_MAX_AC_TIMING_ENTRIES)) {
  1305. t_mem_id = (u8)((le32_to_cpu(*(u32 *)reg_data) & MEM_ID_MASK)
  1306. >> MEM_ID_SHIFT);
  1307. if (module_index == t_mem_id) {
  1308. reg_table->mc_reg_table_entry[num_ranges].mclk_max =
  1309. (u32)((le32_to_cpu(*(u32 *)reg_data) & CLOCK_RANGE_MASK)
  1310. >> CLOCK_RANGE_SHIFT);
  1311. for (i = 0, j = 1; i < reg_table->last; i++) {
  1312. if ((reg_table->mc_reg_address[i].pre_reg_data & LOW_NIBBLE_MASK) == DATA_FROM_TABLE) {
  1313. reg_table->mc_reg_table_entry[num_ranges].mc_data[i] =
  1314. (u32)le32_to_cpu(*((u32 *)reg_data + j));
  1315. j++;
  1316. } else if ((reg_table->mc_reg_address[i].pre_reg_data & LOW_NIBBLE_MASK) == DATA_EQU_PREV) {
  1317. reg_table->mc_reg_table_entry[num_ranges].mc_data[i] =
  1318. reg_table->mc_reg_table_entry[num_ranges].mc_data[i - 1];
  1319. }
  1320. }
  1321. num_ranges++;
  1322. }
  1323. reg_data = (ATOM_MEMORY_SETTING_DATA_BLOCK *)
  1324. ((u8 *)reg_data + le16_to_cpu(reg_block->usRegDataBlkSize));
  1325. }
  1326. if (le32_to_cpu(*(u32 *)reg_data) != END_OF_REG_DATA_BLOCK)
  1327. return -EINVAL;
  1328. reg_table->num_entries = num_ranges;
  1329. } else
  1330. return -EINVAL;
  1331. break;
  1332. default:
  1333. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1334. return -EINVAL;
  1335. }
  1336. break;
  1337. default:
  1338. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1339. return -EINVAL;
  1340. }
  1341. return 0;
  1342. }
  1343. return -EINVAL;
  1344. }
  1345. bool amdgpu_atombios_has_gpu_virtualization_table(struct amdgpu_device *adev)
  1346. {
  1347. int index = GetIndexIntoMasterTable(DATA, GPUVirtualizationInfo);
  1348. u8 frev, crev;
  1349. u16 data_offset, size;
  1350. if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  1351. &frev, &crev, &data_offset))
  1352. return true;
  1353. return false;
  1354. }
  1355. void amdgpu_atombios_scratch_regs_lock(struct amdgpu_device *adev, bool lock)
  1356. {
  1357. uint32_t bios_6_scratch;
  1358. bios_6_scratch = RREG32(mmBIOS_SCRATCH_6);
  1359. if (lock) {
  1360. bios_6_scratch |= ATOM_S6_CRITICAL_STATE;
  1361. bios_6_scratch &= ~ATOM_S6_ACC_MODE;
  1362. } else {
  1363. bios_6_scratch &= ~ATOM_S6_CRITICAL_STATE;
  1364. bios_6_scratch |= ATOM_S6_ACC_MODE;
  1365. }
  1366. WREG32(mmBIOS_SCRATCH_6, bios_6_scratch);
  1367. }
  1368. void amdgpu_atombios_scratch_regs_init(struct amdgpu_device *adev)
  1369. {
  1370. uint32_t bios_2_scratch, bios_6_scratch;
  1371. bios_2_scratch = RREG32(mmBIOS_SCRATCH_2);
  1372. bios_6_scratch = RREG32(mmBIOS_SCRATCH_6);
  1373. /* let the bios control the backlight */
  1374. bios_2_scratch &= ~ATOM_S2_VRI_BRIGHT_ENABLE;
  1375. /* tell the bios not to handle mode switching */
  1376. bios_6_scratch |= ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH;
  1377. /* clear the vbios dpms state */
  1378. bios_2_scratch &= ~ATOM_S2_DEVICE_DPMS_STATE;
  1379. WREG32(mmBIOS_SCRATCH_2, bios_2_scratch);
  1380. WREG32(mmBIOS_SCRATCH_6, bios_6_scratch);
  1381. }
  1382. void amdgpu_atombios_scratch_regs_save(struct amdgpu_device *adev)
  1383. {
  1384. int i;
  1385. for (i = 0; i < AMDGPU_BIOS_NUM_SCRATCH; i++)
  1386. adev->bios_scratch[i] = RREG32(mmBIOS_SCRATCH_0 + i);
  1387. }
  1388. void amdgpu_atombios_scratch_regs_restore(struct amdgpu_device *adev)
  1389. {
  1390. int i;
  1391. for (i = 0; i < AMDGPU_BIOS_NUM_SCRATCH; i++)
  1392. WREG32(mmBIOS_SCRATCH_0 + i, adev->bios_scratch[i]);
  1393. }
  1394. /* Atom needs data in little endian format
  1395. * so swap as appropriate when copying data to
  1396. * or from atom. Note that atom operates on
  1397. * dw units.
  1398. */
  1399. void amdgpu_atombios_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le)
  1400. {
  1401. #ifdef __BIG_ENDIAN
  1402. u8 src_tmp[20], dst_tmp[20]; /* used for byteswapping */
  1403. u32 *dst32, *src32;
  1404. int i;
  1405. memcpy(src_tmp, src, num_bytes);
  1406. src32 = (u32 *)src_tmp;
  1407. dst32 = (u32 *)dst_tmp;
  1408. if (to_le) {
  1409. for (i = 0; i < ((num_bytes + 3) / 4); i++)
  1410. dst32[i] = cpu_to_le32(src32[i]);
  1411. memcpy(dst, dst_tmp, num_bytes);
  1412. } else {
  1413. u8 dws = num_bytes & ~3;
  1414. for (i = 0; i < ((num_bytes + 3) / 4); i++)
  1415. dst32[i] = le32_to_cpu(src32[i]);
  1416. memcpy(dst, dst_tmp, dws);
  1417. if (num_bytes % 4) {
  1418. for (i = 0; i < (num_bytes % 4); i++)
  1419. dst[dws+i] = dst_tmp[dws+i];
  1420. }
  1421. }
  1422. #else
  1423. memcpy(dst, src, num_bytes);
  1424. #endif
  1425. }