irq_comm.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377
  1. /*
  2. * irq_comm.c: Common API for in kernel interrupt controller
  3. * Copyright (c) 2007, Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
  16. * Place - Suite 330, Boston, MA 02111-1307 USA.
  17. * Authors:
  18. * Yaozu (Eddie) Dong <Eddie.dong@intel.com>
  19. *
  20. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  21. */
  22. #include <linux/kvm_host.h>
  23. #include <linux/slab.h>
  24. #include <linux/export.h>
  25. #include <trace/events/kvm.h>
  26. #include <asm/msidef.h>
  27. #include "irq.h"
  28. #include "ioapic.h"
  29. #include "lapic.h"
  30. static int kvm_set_pic_irq(struct kvm_kernel_irq_routing_entry *e,
  31. struct kvm *kvm, int irq_source_id, int level,
  32. bool line_status)
  33. {
  34. struct kvm_pic *pic = pic_irqchip(kvm);
  35. return kvm_pic_set_irq(pic, e->irqchip.pin, irq_source_id, level);
  36. }
  37. static int kvm_set_ioapic_irq(struct kvm_kernel_irq_routing_entry *e,
  38. struct kvm *kvm, int irq_source_id, int level,
  39. bool line_status)
  40. {
  41. struct kvm_ioapic *ioapic = kvm->arch.vioapic;
  42. return kvm_ioapic_set_irq(ioapic, e->irqchip.pin, irq_source_id, level,
  43. line_status);
  44. }
  45. int kvm_irq_delivery_to_apic(struct kvm *kvm, struct kvm_lapic *src,
  46. struct kvm_lapic_irq *irq, unsigned long *dest_map)
  47. {
  48. int i, r = -1;
  49. struct kvm_vcpu *vcpu, *lowest = NULL;
  50. if (irq->dest_mode == 0 && irq->dest_id == 0xff &&
  51. kvm_lowest_prio_delivery(irq)) {
  52. printk(KERN_INFO "kvm: apic: phys broadcast and lowest prio\n");
  53. irq->delivery_mode = APIC_DM_FIXED;
  54. }
  55. if (kvm_irq_delivery_to_apic_fast(kvm, src, irq, &r, dest_map))
  56. return r;
  57. kvm_for_each_vcpu(i, vcpu, kvm) {
  58. if (!kvm_apic_present(vcpu))
  59. continue;
  60. if (!kvm_apic_match_dest(vcpu, src, irq->shorthand,
  61. irq->dest_id, irq->dest_mode))
  62. continue;
  63. if (!kvm_lowest_prio_delivery(irq)) {
  64. if (r < 0)
  65. r = 0;
  66. r += kvm_apic_set_irq(vcpu, irq, dest_map);
  67. } else if (kvm_lapic_enabled(vcpu)) {
  68. if (!lowest)
  69. lowest = vcpu;
  70. else if (kvm_apic_compare_prio(vcpu, lowest) < 0)
  71. lowest = vcpu;
  72. }
  73. }
  74. if (lowest)
  75. r = kvm_apic_set_irq(lowest, irq, dest_map);
  76. return r;
  77. }
  78. void kvm_set_msi_irq(struct kvm_kernel_irq_routing_entry *e,
  79. struct kvm_lapic_irq *irq)
  80. {
  81. trace_kvm_msi_set_irq(e->msi.address_lo, e->msi.data);
  82. irq->dest_id = (e->msi.address_lo &
  83. MSI_ADDR_DEST_ID_MASK) >> MSI_ADDR_DEST_ID_SHIFT;
  84. irq->vector = (e->msi.data &
  85. MSI_DATA_VECTOR_MASK) >> MSI_DATA_VECTOR_SHIFT;
  86. irq->dest_mode = (1 << MSI_ADDR_DEST_MODE_SHIFT) & e->msi.address_lo;
  87. irq->trig_mode = (1 << MSI_DATA_TRIGGER_SHIFT) & e->msi.data;
  88. irq->delivery_mode = e->msi.data & 0x700;
  89. irq->msi_redir_hint = ((e->msi.address_lo
  90. & MSI_ADDR_REDIRECTION_LOWPRI) > 0);
  91. irq->level = 1;
  92. irq->shorthand = 0;
  93. }
  94. EXPORT_SYMBOL_GPL(kvm_set_msi_irq);
  95. int kvm_set_msi(struct kvm_kernel_irq_routing_entry *e,
  96. struct kvm *kvm, int irq_source_id, int level, bool line_status)
  97. {
  98. struct kvm_lapic_irq irq;
  99. if (!level)
  100. return -1;
  101. kvm_set_msi_irq(e, &irq);
  102. return kvm_irq_delivery_to_apic(kvm, NULL, &irq, NULL);
  103. }
  104. int kvm_arch_set_irq_inatomic(struct kvm_kernel_irq_routing_entry *e,
  105. struct kvm *kvm, int irq_source_id, int level,
  106. bool line_status)
  107. {
  108. struct kvm_lapic_irq irq;
  109. int r;
  110. if (unlikely(e->type != KVM_IRQ_ROUTING_MSI))
  111. return -EWOULDBLOCK;
  112. kvm_set_msi_irq(e, &irq);
  113. if (kvm_irq_delivery_to_apic_fast(kvm, NULL, &irq, &r, NULL))
  114. return r;
  115. else
  116. return -EWOULDBLOCK;
  117. }
  118. int kvm_request_irq_source_id(struct kvm *kvm)
  119. {
  120. unsigned long *bitmap = &kvm->arch.irq_sources_bitmap;
  121. int irq_source_id;
  122. mutex_lock(&kvm->irq_lock);
  123. irq_source_id = find_first_zero_bit(bitmap, BITS_PER_LONG);
  124. if (irq_source_id >= BITS_PER_LONG) {
  125. printk(KERN_WARNING "kvm: exhaust allocatable IRQ sources!\n");
  126. irq_source_id = -EFAULT;
  127. goto unlock;
  128. }
  129. ASSERT(irq_source_id != KVM_USERSPACE_IRQ_SOURCE_ID);
  130. ASSERT(irq_source_id != KVM_IRQFD_RESAMPLE_IRQ_SOURCE_ID);
  131. set_bit(irq_source_id, bitmap);
  132. unlock:
  133. mutex_unlock(&kvm->irq_lock);
  134. return irq_source_id;
  135. }
  136. void kvm_free_irq_source_id(struct kvm *kvm, int irq_source_id)
  137. {
  138. ASSERT(irq_source_id != KVM_USERSPACE_IRQ_SOURCE_ID);
  139. ASSERT(irq_source_id != KVM_IRQFD_RESAMPLE_IRQ_SOURCE_ID);
  140. mutex_lock(&kvm->irq_lock);
  141. if (irq_source_id < 0 ||
  142. irq_source_id >= BITS_PER_LONG) {
  143. printk(KERN_ERR "kvm: IRQ source ID out of range!\n");
  144. goto unlock;
  145. }
  146. clear_bit(irq_source_id, &kvm->arch.irq_sources_bitmap);
  147. if (!ioapic_in_kernel(kvm))
  148. goto unlock;
  149. kvm_ioapic_clear_all(kvm->arch.vioapic, irq_source_id);
  150. kvm_pic_clear_all(pic_irqchip(kvm), irq_source_id);
  151. unlock:
  152. mutex_unlock(&kvm->irq_lock);
  153. }
  154. void kvm_register_irq_mask_notifier(struct kvm *kvm, int irq,
  155. struct kvm_irq_mask_notifier *kimn)
  156. {
  157. mutex_lock(&kvm->irq_lock);
  158. kimn->irq = irq;
  159. hlist_add_head_rcu(&kimn->link, &kvm->arch.mask_notifier_list);
  160. mutex_unlock(&kvm->irq_lock);
  161. }
  162. void kvm_unregister_irq_mask_notifier(struct kvm *kvm, int irq,
  163. struct kvm_irq_mask_notifier *kimn)
  164. {
  165. mutex_lock(&kvm->irq_lock);
  166. hlist_del_rcu(&kimn->link);
  167. mutex_unlock(&kvm->irq_lock);
  168. synchronize_srcu(&kvm->irq_srcu);
  169. }
  170. void kvm_fire_mask_notifiers(struct kvm *kvm, unsigned irqchip, unsigned pin,
  171. bool mask)
  172. {
  173. struct kvm_irq_mask_notifier *kimn;
  174. int idx, gsi;
  175. idx = srcu_read_lock(&kvm->irq_srcu);
  176. gsi = kvm_irq_map_chip_pin(kvm, irqchip, pin);
  177. if (gsi != -1)
  178. hlist_for_each_entry_rcu(kimn, &kvm->arch.mask_notifier_list, link)
  179. if (kimn->irq == gsi)
  180. kimn->func(kimn, mask);
  181. srcu_read_unlock(&kvm->irq_srcu, idx);
  182. }
  183. int kvm_set_routing_entry(struct kvm_kernel_irq_routing_entry *e,
  184. const struct kvm_irq_routing_entry *ue)
  185. {
  186. int r = -EINVAL;
  187. int delta;
  188. unsigned max_pin;
  189. switch (ue->type) {
  190. case KVM_IRQ_ROUTING_IRQCHIP:
  191. delta = 0;
  192. switch (ue->u.irqchip.irqchip) {
  193. case KVM_IRQCHIP_PIC_MASTER:
  194. e->set = kvm_set_pic_irq;
  195. max_pin = PIC_NUM_PINS;
  196. break;
  197. case KVM_IRQCHIP_PIC_SLAVE:
  198. e->set = kvm_set_pic_irq;
  199. max_pin = PIC_NUM_PINS;
  200. delta = 8;
  201. break;
  202. case KVM_IRQCHIP_IOAPIC:
  203. max_pin = KVM_IOAPIC_NUM_PINS;
  204. e->set = kvm_set_ioapic_irq;
  205. break;
  206. default:
  207. goto out;
  208. }
  209. e->irqchip.irqchip = ue->u.irqchip.irqchip;
  210. e->irqchip.pin = ue->u.irqchip.pin + delta;
  211. if (e->irqchip.pin >= max_pin)
  212. goto out;
  213. break;
  214. case KVM_IRQ_ROUTING_MSI:
  215. e->set = kvm_set_msi;
  216. e->msi.address_lo = ue->u.msi.address_lo;
  217. e->msi.address_hi = ue->u.msi.address_hi;
  218. e->msi.data = ue->u.msi.data;
  219. break;
  220. default:
  221. goto out;
  222. }
  223. r = 0;
  224. out:
  225. return r;
  226. }
  227. bool kvm_intr_is_single_vcpu(struct kvm *kvm, struct kvm_lapic_irq *irq,
  228. struct kvm_vcpu **dest_vcpu)
  229. {
  230. int i, r = 0;
  231. struct kvm_vcpu *vcpu;
  232. if (kvm_intr_is_single_vcpu_fast(kvm, irq, dest_vcpu))
  233. return true;
  234. kvm_for_each_vcpu(i, vcpu, kvm) {
  235. if (!kvm_apic_present(vcpu))
  236. continue;
  237. if (!kvm_apic_match_dest(vcpu, NULL, irq->shorthand,
  238. irq->dest_id, irq->dest_mode))
  239. continue;
  240. if (++r == 2)
  241. return false;
  242. *dest_vcpu = vcpu;
  243. }
  244. return r == 1;
  245. }
  246. EXPORT_SYMBOL_GPL(kvm_intr_is_single_vcpu);
  247. #define IOAPIC_ROUTING_ENTRY(irq) \
  248. { .gsi = irq, .type = KVM_IRQ_ROUTING_IRQCHIP, \
  249. .u.irqchip = { .irqchip = KVM_IRQCHIP_IOAPIC, .pin = (irq) } }
  250. #define ROUTING_ENTRY1(irq) IOAPIC_ROUTING_ENTRY(irq)
  251. #define PIC_ROUTING_ENTRY(irq) \
  252. { .gsi = irq, .type = KVM_IRQ_ROUTING_IRQCHIP, \
  253. .u.irqchip = { .irqchip = SELECT_PIC(irq), .pin = (irq) % 8 } }
  254. #define ROUTING_ENTRY2(irq) \
  255. IOAPIC_ROUTING_ENTRY(irq), PIC_ROUTING_ENTRY(irq)
  256. static const struct kvm_irq_routing_entry default_routing[] = {
  257. ROUTING_ENTRY2(0), ROUTING_ENTRY2(1),
  258. ROUTING_ENTRY2(2), ROUTING_ENTRY2(3),
  259. ROUTING_ENTRY2(4), ROUTING_ENTRY2(5),
  260. ROUTING_ENTRY2(6), ROUTING_ENTRY2(7),
  261. ROUTING_ENTRY2(8), ROUTING_ENTRY2(9),
  262. ROUTING_ENTRY2(10), ROUTING_ENTRY2(11),
  263. ROUTING_ENTRY2(12), ROUTING_ENTRY2(13),
  264. ROUTING_ENTRY2(14), ROUTING_ENTRY2(15),
  265. ROUTING_ENTRY1(16), ROUTING_ENTRY1(17),
  266. ROUTING_ENTRY1(18), ROUTING_ENTRY1(19),
  267. ROUTING_ENTRY1(20), ROUTING_ENTRY1(21),
  268. ROUTING_ENTRY1(22), ROUTING_ENTRY1(23),
  269. };
  270. int kvm_setup_default_irq_routing(struct kvm *kvm)
  271. {
  272. return kvm_set_irq_routing(kvm, default_routing,
  273. ARRAY_SIZE(default_routing), 0);
  274. }
  275. static const struct kvm_irq_routing_entry empty_routing[] = {};
  276. int kvm_setup_empty_irq_routing(struct kvm *kvm)
  277. {
  278. return kvm_set_irq_routing(kvm, empty_routing, 0, 0);
  279. }
  280. void kvm_arch_irq_routing_update(struct kvm *kvm)
  281. {
  282. if (ioapic_in_kernel(kvm) || !irqchip_in_kernel(kvm))
  283. return;
  284. kvm_make_scan_ioapic_request(kvm);
  285. }
  286. void kvm_scan_ioapic_routes(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
  287. {
  288. struct kvm *kvm = vcpu->kvm;
  289. struct kvm_kernel_irq_routing_entry *entry;
  290. struct kvm_irq_routing_table *table;
  291. u32 i, nr_ioapic_pins;
  292. int idx;
  293. /* kvm->irq_routing must be read after clearing
  294. * KVM_SCAN_IOAPIC. */
  295. smp_mb();
  296. idx = srcu_read_lock(&kvm->irq_srcu);
  297. table = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
  298. nr_ioapic_pins = min_t(u32, table->nr_rt_entries,
  299. kvm->arch.nr_reserved_ioapic_pins);
  300. for (i = 0; i < nr_ioapic_pins; ++i) {
  301. hlist_for_each_entry(entry, &table->map[i], link) {
  302. u32 dest_id, dest_mode;
  303. bool level;
  304. if (entry->type != KVM_IRQ_ROUTING_MSI)
  305. continue;
  306. dest_id = (entry->msi.address_lo >> 12) & 0xff;
  307. dest_mode = (entry->msi.address_lo >> 2) & 0x1;
  308. level = entry->msi.data & MSI_DATA_TRIGGER_LEVEL;
  309. if (level && kvm_apic_match_dest(vcpu, NULL, 0,
  310. dest_id, dest_mode)) {
  311. u32 vector = entry->msi.data & 0xff;
  312. __set_bit(vector,
  313. (unsigned long *) eoi_exit_bitmap);
  314. }
  315. }
  316. }
  317. srcu_read_unlock(&kvm->irq_srcu, idx);
  318. }