qp.c 128 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include <rdma/ib_umem.h>
  34. #include <rdma/ib_cache.h>
  35. #include <rdma/ib_user_verbs.h>
  36. #include "mlx5_ib.h"
  37. /* not supported currently */
  38. static int wq_signature;
  39. enum {
  40. MLX5_IB_ACK_REQ_FREQ = 8,
  41. };
  42. enum {
  43. MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
  44. MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
  45. MLX5_IB_LINK_TYPE_IB = 0,
  46. MLX5_IB_LINK_TYPE_ETH = 1
  47. };
  48. enum {
  49. MLX5_IB_SQ_STRIDE = 6,
  50. MLX5_IB_CACHE_LINE_SIZE = 64,
  51. };
  52. static const u32 mlx5_ib_opcode[] = {
  53. [IB_WR_SEND] = MLX5_OPCODE_SEND,
  54. [IB_WR_LSO] = MLX5_OPCODE_LSO,
  55. [IB_WR_SEND_WITH_IMM] = MLX5_OPCODE_SEND_IMM,
  56. [IB_WR_RDMA_WRITE] = MLX5_OPCODE_RDMA_WRITE,
  57. [IB_WR_RDMA_WRITE_WITH_IMM] = MLX5_OPCODE_RDMA_WRITE_IMM,
  58. [IB_WR_RDMA_READ] = MLX5_OPCODE_RDMA_READ,
  59. [IB_WR_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_CS,
  60. [IB_WR_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_FA,
  61. [IB_WR_SEND_WITH_INV] = MLX5_OPCODE_SEND_INVAL,
  62. [IB_WR_LOCAL_INV] = MLX5_OPCODE_UMR,
  63. [IB_WR_REG_MR] = MLX5_OPCODE_UMR,
  64. [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_MASKED_CS,
  65. [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_MASKED_FA,
  66. [MLX5_IB_WR_UMR] = MLX5_OPCODE_UMR,
  67. };
  68. struct mlx5_wqe_eth_pad {
  69. u8 rsvd0[16];
  70. };
  71. enum raw_qp_set_mask_map {
  72. MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID = 1UL << 0,
  73. };
  74. struct mlx5_modify_raw_qp_param {
  75. u16 operation;
  76. u32 set_mask; /* raw_qp_set_mask_map */
  77. u8 rq_q_ctr_id;
  78. };
  79. static void get_cqs(enum ib_qp_type qp_type,
  80. struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
  81. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq);
  82. static int is_qp0(enum ib_qp_type qp_type)
  83. {
  84. return qp_type == IB_QPT_SMI;
  85. }
  86. static int is_sqp(enum ib_qp_type qp_type)
  87. {
  88. return is_qp0(qp_type) || is_qp1(qp_type);
  89. }
  90. static void *get_wqe(struct mlx5_ib_qp *qp, int offset)
  91. {
  92. return mlx5_buf_offset(&qp->buf, offset);
  93. }
  94. static void *get_recv_wqe(struct mlx5_ib_qp *qp, int n)
  95. {
  96. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  97. }
  98. void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n)
  99. {
  100. return get_wqe(qp, qp->sq.offset + (n << MLX5_IB_SQ_STRIDE));
  101. }
  102. /**
  103. * mlx5_ib_read_user_wqe() - Copy a user-space WQE to kernel space.
  104. *
  105. * @qp: QP to copy from.
  106. * @send: copy from the send queue when non-zero, use the receive queue
  107. * otherwise.
  108. * @wqe_index: index to start copying from. For send work queues, the
  109. * wqe_index is in units of MLX5_SEND_WQE_BB.
  110. * For receive work queue, it is the number of work queue
  111. * element in the queue.
  112. * @buffer: destination buffer.
  113. * @length: maximum number of bytes to copy.
  114. *
  115. * Copies at least a single WQE, but may copy more data.
  116. *
  117. * Return: the number of bytes copied, or an error code.
  118. */
  119. int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
  120. void *buffer, u32 length,
  121. struct mlx5_ib_qp_base *base)
  122. {
  123. struct ib_device *ibdev = qp->ibqp.device;
  124. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  125. struct mlx5_ib_wq *wq = send ? &qp->sq : &qp->rq;
  126. size_t offset;
  127. size_t wq_end;
  128. struct ib_umem *umem = base->ubuffer.umem;
  129. u32 first_copy_length;
  130. int wqe_length;
  131. int ret;
  132. if (wq->wqe_cnt == 0) {
  133. mlx5_ib_dbg(dev, "mlx5_ib_read_user_wqe for a QP with wqe_cnt == 0. qp_type: 0x%x\n",
  134. qp->ibqp.qp_type);
  135. return -EINVAL;
  136. }
  137. offset = wq->offset + ((wqe_index % wq->wqe_cnt) << wq->wqe_shift);
  138. wq_end = wq->offset + (wq->wqe_cnt << wq->wqe_shift);
  139. if (send && length < sizeof(struct mlx5_wqe_ctrl_seg))
  140. return -EINVAL;
  141. if (offset > umem->length ||
  142. (send && offset + sizeof(struct mlx5_wqe_ctrl_seg) > umem->length))
  143. return -EINVAL;
  144. first_copy_length = min_t(u32, offset + length, wq_end) - offset;
  145. ret = ib_umem_copy_from(buffer, umem, offset, first_copy_length);
  146. if (ret)
  147. return ret;
  148. if (send) {
  149. struct mlx5_wqe_ctrl_seg *ctrl = buffer;
  150. int ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK;
  151. wqe_length = ds * MLX5_WQE_DS_UNITS;
  152. } else {
  153. wqe_length = 1 << wq->wqe_shift;
  154. }
  155. if (wqe_length <= first_copy_length)
  156. return first_copy_length;
  157. ret = ib_umem_copy_from(buffer + first_copy_length, umem, wq->offset,
  158. wqe_length - first_copy_length);
  159. if (ret)
  160. return ret;
  161. return wqe_length;
  162. }
  163. static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
  164. {
  165. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  166. struct ib_event event;
  167. if (type == MLX5_EVENT_TYPE_PATH_MIG) {
  168. /* This event is only valid for trans_qps */
  169. to_mibqp(qp)->port = to_mibqp(qp)->trans_qp.alt_port;
  170. }
  171. if (ibqp->event_handler) {
  172. event.device = ibqp->device;
  173. event.element.qp = ibqp;
  174. switch (type) {
  175. case MLX5_EVENT_TYPE_PATH_MIG:
  176. event.event = IB_EVENT_PATH_MIG;
  177. break;
  178. case MLX5_EVENT_TYPE_COMM_EST:
  179. event.event = IB_EVENT_COMM_EST;
  180. break;
  181. case MLX5_EVENT_TYPE_SQ_DRAINED:
  182. event.event = IB_EVENT_SQ_DRAINED;
  183. break;
  184. case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
  185. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  186. break;
  187. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  188. event.event = IB_EVENT_QP_FATAL;
  189. break;
  190. case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
  191. event.event = IB_EVENT_PATH_MIG_ERR;
  192. break;
  193. case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  194. event.event = IB_EVENT_QP_REQ_ERR;
  195. break;
  196. case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
  197. event.event = IB_EVENT_QP_ACCESS_ERR;
  198. break;
  199. default:
  200. pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
  201. return;
  202. }
  203. ibqp->event_handler(&event, ibqp->qp_context);
  204. }
  205. }
  206. static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
  207. int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
  208. {
  209. int wqe_size;
  210. int wq_size;
  211. /* Sanity check RQ size before proceeding */
  212. if (cap->max_recv_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz)))
  213. return -EINVAL;
  214. if (!has_rq) {
  215. qp->rq.max_gs = 0;
  216. qp->rq.wqe_cnt = 0;
  217. qp->rq.wqe_shift = 0;
  218. cap->max_recv_wr = 0;
  219. cap->max_recv_sge = 0;
  220. } else {
  221. if (ucmd) {
  222. qp->rq.wqe_cnt = ucmd->rq_wqe_count;
  223. qp->rq.wqe_shift = ucmd->rq_wqe_shift;
  224. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  225. qp->rq.max_post = qp->rq.wqe_cnt;
  226. } else {
  227. wqe_size = qp->wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : 0;
  228. wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
  229. wqe_size = roundup_pow_of_two(wqe_size);
  230. wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
  231. wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
  232. qp->rq.wqe_cnt = wq_size / wqe_size;
  233. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq)) {
  234. mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
  235. wqe_size,
  236. MLX5_CAP_GEN(dev->mdev,
  237. max_wqe_sz_rq));
  238. return -EINVAL;
  239. }
  240. qp->rq.wqe_shift = ilog2(wqe_size);
  241. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  242. qp->rq.max_post = qp->rq.wqe_cnt;
  243. }
  244. }
  245. return 0;
  246. }
  247. static int sq_overhead(struct ib_qp_init_attr *attr)
  248. {
  249. int size = 0;
  250. switch (attr->qp_type) {
  251. case IB_QPT_XRC_INI:
  252. size += sizeof(struct mlx5_wqe_xrc_seg);
  253. /* fall through */
  254. case IB_QPT_RC:
  255. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  256. max(sizeof(struct mlx5_wqe_atomic_seg) +
  257. sizeof(struct mlx5_wqe_raddr_seg),
  258. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  259. sizeof(struct mlx5_mkey_seg));
  260. break;
  261. case IB_QPT_XRC_TGT:
  262. return 0;
  263. case IB_QPT_UC:
  264. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  265. max(sizeof(struct mlx5_wqe_raddr_seg),
  266. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  267. sizeof(struct mlx5_mkey_seg));
  268. break;
  269. case IB_QPT_UD:
  270. if (attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
  271. size += sizeof(struct mlx5_wqe_eth_pad) +
  272. sizeof(struct mlx5_wqe_eth_seg);
  273. /* fall through */
  274. case IB_QPT_SMI:
  275. case MLX5_IB_QPT_HW_GSI:
  276. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  277. sizeof(struct mlx5_wqe_datagram_seg);
  278. break;
  279. case MLX5_IB_QPT_REG_UMR:
  280. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  281. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  282. sizeof(struct mlx5_mkey_seg);
  283. break;
  284. default:
  285. return -EINVAL;
  286. }
  287. return size;
  288. }
  289. static int calc_send_wqe(struct ib_qp_init_attr *attr)
  290. {
  291. int inl_size = 0;
  292. int size;
  293. size = sq_overhead(attr);
  294. if (size < 0)
  295. return size;
  296. if (attr->cap.max_inline_data) {
  297. inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
  298. attr->cap.max_inline_data;
  299. }
  300. size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
  301. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN &&
  302. ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE)
  303. return MLX5_SIG_WQE_SIZE;
  304. else
  305. return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
  306. }
  307. static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
  308. struct mlx5_ib_qp *qp)
  309. {
  310. int wqe_size;
  311. int wq_size;
  312. if (!attr->cap.max_send_wr)
  313. return 0;
  314. wqe_size = calc_send_wqe(attr);
  315. mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
  316. if (wqe_size < 0)
  317. return wqe_size;
  318. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  319. mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
  320. wqe_size, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  321. return -EINVAL;
  322. }
  323. qp->max_inline_data = wqe_size - sq_overhead(attr) -
  324. sizeof(struct mlx5_wqe_inline_seg);
  325. attr->cap.max_inline_data = qp->max_inline_data;
  326. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN)
  327. qp->signature_en = true;
  328. wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
  329. qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
  330. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  331. mlx5_ib_dbg(dev, "wqe count(%d) exceeds limits(%d)\n",
  332. qp->sq.wqe_cnt,
  333. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  334. return -ENOMEM;
  335. }
  336. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  337. qp->sq.max_gs = attr->cap.max_send_sge;
  338. qp->sq.max_post = wq_size / wqe_size;
  339. attr->cap.max_send_wr = qp->sq.max_post;
  340. return wq_size;
  341. }
  342. static int set_user_buf_size(struct mlx5_ib_dev *dev,
  343. struct mlx5_ib_qp *qp,
  344. struct mlx5_ib_create_qp *ucmd,
  345. struct mlx5_ib_qp_base *base,
  346. struct ib_qp_init_attr *attr)
  347. {
  348. int desc_sz = 1 << qp->sq.wqe_shift;
  349. if (desc_sz > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  350. mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
  351. desc_sz, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  352. return -EINVAL;
  353. }
  354. if (ucmd->sq_wqe_count && ((1 << ilog2(ucmd->sq_wqe_count)) != ucmd->sq_wqe_count)) {
  355. mlx5_ib_warn(dev, "sq_wqe_count %d, sq_wqe_count %d\n",
  356. ucmd->sq_wqe_count, ucmd->sq_wqe_count);
  357. return -EINVAL;
  358. }
  359. qp->sq.wqe_cnt = ucmd->sq_wqe_count;
  360. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  361. mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
  362. qp->sq.wqe_cnt,
  363. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  364. return -EINVAL;
  365. }
  366. if (attr->qp_type == IB_QPT_RAW_PACKET) {
  367. base->ubuffer.buf_size = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  368. qp->raw_packet_qp.sq.ubuffer.buf_size = qp->sq.wqe_cnt << 6;
  369. } else {
  370. base->ubuffer.buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  371. (qp->sq.wqe_cnt << 6);
  372. }
  373. return 0;
  374. }
  375. static int qp_has_rq(struct ib_qp_init_attr *attr)
  376. {
  377. if (attr->qp_type == IB_QPT_XRC_INI ||
  378. attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
  379. attr->qp_type == MLX5_IB_QPT_REG_UMR ||
  380. !attr->cap.max_recv_wr)
  381. return 0;
  382. return 1;
  383. }
  384. static int first_med_uuar(void)
  385. {
  386. return 1;
  387. }
  388. static int next_uuar(int n)
  389. {
  390. n++;
  391. while (((n % 4) & 2))
  392. n++;
  393. return n;
  394. }
  395. static int num_med_uuar(struct mlx5_uuar_info *uuari)
  396. {
  397. int n;
  398. n = uuari->num_uars * MLX5_NON_FP_BF_REGS_PER_PAGE -
  399. uuari->num_low_latency_uuars - 1;
  400. return n >= 0 ? n : 0;
  401. }
  402. static int max_uuari(struct mlx5_uuar_info *uuari)
  403. {
  404. return uuari->num_uars * 4;
  405. }
  406. static int first_hi_uuar(struct mlx5_uuar_info *uuari)
  407. {
  408. int med;
  409. int i;
  410. int t;
  411. med = num_med_uuar(uuari);
  412. for (t = 0, i = first_med_uuar();; i = next_uuar(i)) {
  413. t++;
  414. if (t == med)
  415. return next_uuar(i);
  416. }
  417. return 0;
  418. }
  419. static int alloc_high_class_uuar(struct mlx5_uuar_info *uuari)
  420. {
  421. int i;
  422. for (i = first_hi_uuar(uuari); i < max_uuari(uuari); i = next_uuar(i)) {
  423. if (!test_bit(i, uuari->bitmap)) {
  424. set_bit(i, uuari->bitmap);
  425. uuari->count[i]++;
  426. return i;
  427. }
  428. }
  429. return -ENOMEM;
  430. }
  431. static int alloc_med_class_uuar(struct mlx5_uuar_info *uuari)
  432. {
  433. int minidx = first_med_uuar();
  434. int i;
  435. for (i = first_med_uuar(); i < first_hi_uuar(uuari); i = next_uuar(i)) {
  436. if (uuari->count[i] < uuari->count[minidx])
  437. minidx = i;
  438. }
  439. uuari->count[minidx]++;
  440. return minidx;
  441. }
  442. static int alloc_uuar(struct mlx5_uuar_info *uuari,
  443. enum mlx5_ib_latency_class lat)
  444. {
  445. int uuarn = -EINVAL;
  446. mutex_lock(&uuari->lock);
  447. switch (lat) {
  448. case MLX5_IB_LATENCY_CLASS_LOW:
  449. uuarn = 0;
  450. uuari->count[uuarn]++;
  451. break;
  452. case MLX5_IB_LATENCY_CLASS_MEDIUM:
  453. if (uuari->ver < 2)
  454. uuarn = -ENOMEM;
  455. else
  456. uuarn = alloc_med_class_uuar(uuari);
  457. break;
  458. case MLX5_IB_LATENCY_CLASS_HIGH:
  459. if (uuari->ver < 2)
  460. uuarn = -ENOMEM;
  461. else
  462. uuarn = alloc_high_class_uuar(uuari);
  463. break;
  464. case MLX5_IB_LATENCY_CLASS_FAST_PATH:
  465. uuarn = 2;
  466. break;
  467. }
  468. mutex_unlock(&uuari->lock);
  469. return uuarn;
  470. }
  471. static void free_med_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  472. {
  473. clear_bit(uuarn, uuari->bitmap);
  474. --uuari->count[uuarn];
  475. }
  476. static void free_high_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  477. {
  478. clear_bit(uuarn, uuari->bitmap);
  479. --uuari->count[uuarn];
  480. }
  481. static void free_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  482. {
  483. int nuuars = uuari->num_uars * MLX5_BF_REGS_PER_PAGE;
  484. int high_uuar = nuuars - uuari->num_low_latency_uuars;
  485. mutex_lock(&uuari->lock);
  486. if (uuarn == 0) {
  487. --uuari->count[uuarn];
  488. goto out;
  489. }
  490. if (uuarn < high_uuar) {
  491. free_med_class_uuar(uuari, uuarn);
  492. goto out;
  493. }
  494. free_high_class_uuar(uuari, uuarn);
  495. out:
  496. mutex_unlock(&uuari->lock);
  497. }
  498. static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
  499. {
  500. switch (state) {
  501. case IB_QPS_RESET: return MLX5_QP_STATE_RST;
  502. case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
  503. case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
  504. case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
  505. case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
  506. case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
  507. case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
  508. default: return -1;
  509. }
  510. }
  511. static int to_mlx5_st(enum ib_qp_type type)
  512. {
  513. switch (type) {
  514. case IB_QPT_RC: return MLX5_QP_ST_RC;
  515. case IB_QPT_UC: return MLX5_QP_ST_UC;
  516. case IB_QPT_UD: return MLX5_QP_ST_UD;
  517. case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
  518. case IB_QPT_XRC_INI:
  519. case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
  520. case IB_QPT_SMI: return MLX5_QP_ST_QP0;
  521. case MLX5_IB_QPT_HW_GSI: return MLX5_QP_ST_QP1;
  522. case IB_QPT_RAW_IPV6: return MLX5_QP_ST_RAW_IPV6;
  523. case IB_QPT_RAW_PACKET:
  524. case IB_QPT_RAW_ETHERTYPE: return MLX5_QP_ST_RAW_ETHERTYPE;
  525. case IB_QPT_MAX:
  526. default: return -EINVAL;
  527. }
  528. }
  529. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq,
  530. struct mlx5_ib_cq *recv_cq);
  531. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq,
  532. struct mlx5_ib_cq *recv_cq);
  533. static int uuarn_to_uar_index(struct mlx5_uuar_info *uuari, int uuarn)
  534. {
  535. return uuari->uars[uuarn / MLX5_BF_REGS_PER_PAGE].index;
  536. }
  537. static int mlx5_ib_umem_get(struct mlx5_ib_dev *dev,
  538. struct ib_pd *pd,
  539. unsigned long addr, size_t size,
  540. struct ib_umem **umem,
  541. int *npages, int *page_shift, int *ncont,
  542. u32 *offset)
  543. {
  544. int err;
  545. *umem = ib_umem_get(pd->uobject->context, addr, size, 0, 0);
  546. if (IS_ERR(*umem)) {
  547. mlx5_ib_dbg(dev, "umem_get failed\n");
  548. return PTR_ERR(*umem);
  549. }
  550. mlx5_ib_cont_pages(*umem, addr, npages, page_shift, ncont, NULL);
  551. err = mlx5_ib_get_buf_offset(addr, *page_shift, offset);
  552. if (err) {
  553. mlx5_ib_warn(dev, "bad offset\n");
  554. goto err_umem;
  555. }
  556. mlx5_ib_dbg(dev, "addr 0x%lx, size %zu, npages %d, page_shift %d, ncont %d, offset %d\n",
  557. addr, size, *npages, *page_shift, *ncont, *offset);
  558. return 0;
  559. err_umem:
  560. ib_umem_release(*umem);
  561. *umem = NULL;
  562. return err;
  563. }
  564. static void destroy_user_rq(struct ib_pd *pd, struct mlx5_ib_rwq *rwq)
  565. {
  566. struct mlx5_ib_ucontext *context;
  567. context = to_mucontext(pd->uobject->context);
  568. mlx5_ib_db_unmap_user(context, &rwq->db);
  569. if (rwq->umem)
  570. ib_umem_release(rwq->umem);
  571. }
  572. static int create_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  573. struct mlx5_ib_rwq *rwq,
  574. struct mlx5_ib_create_wq *ucmd)
  575. {
  576. struct mlx5_ib_ucontext *context;
  577. int page_shift = 0;
  578. int npages;
  579. u32 offset = 0;
  580. int ncont = 0;
  581. int err;
  582. if (!ucmd->buf_addr)
  583. return -EINVAL;
  584. context = to_mucontext(pd->uobject->context);
  585. rwq->umem = ib_umem_get(pd->uobject->context, ucmd->buf_addr,
  586. rwq->buf_size, 0, 0);
  587. if (IS_ERR(rwq->umem)) {
  588. mlx5_ib_dbg(dev, "umem_get failed\n");
  589. err = PTR_ERR(rwq->umem);
  590. return err;
  591. }
  592. mlx5_ib_cont_pages(rwq->umem, ucmd->buf_addr, &npages, &page_shift,
  593. &ncont, NULL);
  594. err = mlx5_ib_get_buf_offset(ucmd->buf_addr, page_shift,
  595. &rwq->rq_page_offset);
  596. if (err) {
  597. mlx5_ib_warn(dev, "bad offset\n");
  598. goto err_umem;
  599. }
  600. rwq->rq_num_pas = ncont;
  601. rwq->page_shift = page_shift;
  602. rwq->log_page_size = page_shift - MLX5_ADAPTER_PAGE_SHIFT;
  603. rwq->wq_sig = !!(ucmd->flags & MLX5_WQ_FLAG_SIGNATURE);
  604. mlx5_ib_dbg(dev, "addr 0x%llx, size %zd, npages %d, page_shift %d, ncont %d, offset %d\n",
  605. (unsigned long long)ucmd->buf_addr, rwq->buf_size,
  606. npages, page_shift, ncont, offset);
  607. err = mlx5_ib_db_map_user(context, ucmd->db_addr, &rwq->db);
  608. if (err) {
  609. mlx5_ib_dbg(dev, "map failed\n");
  610. goto err_umem;
  611. }
  612. rwq->create_type = MLX5_WQ_USER;
  613. return 0;
  614. err_umem:
  615. ib_umem_release(rwq->umem);
  616. return err;
  617. }
  618. static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  619. struct mlx5_ib_qp *qp, struct ib_udata *udata,
  620. struct ib_qp_init_attr *attr,
  621. u32 **in,
  622. struct mlx5_ib_create_qp_resp *resp, int *inlen,
  623. struct mlx5_ib_qp_base *base)
  624. {
  625. struct mlx5_ib_ucontext *context;
  626. struct mlx5_ib_create_qp ucmd;
  627. struct mlx5_ib_ubuffer *ubuffer = &base->ubuffer;
  628. int page_shift = 0;
  629. int uar_index;
  630. int npages;
  631. u32 offset = 0;
  632. int uuarn;
  633. int ncont = 0;
  634. __be64 *pas;
  635. void *qpc;
  636. int err;
  637. err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
  638. if (err) {
  639. mlx5_ib_dbg(dev, "copy failed\n");
  640. return err;
  641. }
  642. context = to_mucontext(pd->uobject->context);
  643. /*
  644. * TBD: should come from the verbs when we have the API
  645. */
  646. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  647. /* In CROSS_CHANNEL CQ and QP must use the same UAR */
  648. uuarn = MLX5_CROSS_CHANNEL_UUAR;
  649. else {
  650. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_HIGH);
  651. if (uuarn < 0) {
  652. mlx5_ib_dbg(dev, "failed to allocate low latency UUAR\n");
  653. mlx5_ib_dbg(dev, "reverting to medium latency\n");
  654. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_MEDIUM);
  655. if (uuarn < 0) {
  656. mlx5_ib_dbg(dev, "failed to allocate medium latency UUAR\n");
  657. mlx5_ib_dbg(dev, "reverting to high latency\n");
  658. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_LOW);
  659. if (uuarn < 0) {
  660. mlx5_ib_warn(dev, "uuar allocation failed\n");
  661. return uuarn;
  662. }
  663. }
  664. }
  665. }
  666. uar_index = uuarn_to_uar_index(&context->uuari, uuarn);
  667. mlx5_ib_dbg(dev, "uuarn 0x%x, uar_index 0x%x\n", uuarn, uar_index);
  668. qp->rq.offset = 0;
  669. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  670. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  671. err = set_user_buf_size(dev, qp, &ucmd, base, attr);
  672. if (err)
  673. goto err_uuar;
  674. if (ucmd.buf_addr && ubuffer->buf_size) {
  675. ubuffer->buf_addr = ucmd.buf_addr;
  676. err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr,
  677. ubuffer->buf_size,
  678. &ubuffer->umem, &npages, &page_shift,
  679. &ncont, &offset);
  680. if (err)
  681. goto err_uuar;
  682. } else {
  683. ubuffer->umem = NULL;
  684. }
  685. *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
  686. MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * ncont;
  687. *in = mlx5_vzalloc(*inlen);
  688. if (!*in) {
  689. err = -ENOMEM;
  690. goto err_umem;
  691. }
  692. pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas);
  693. if (ubuffer->umem)
  694. mlx5_ib_populate_pas(dev, ubuffer->umem, page_shift, pas, 0);
  695. qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
  696. MLX5_SET(qpc, qpc, log_page_size, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  697. MLX5_SET(qpc, qpc, page_offset, offset);
  698. MLX5_SET(qpc, qpc, uar_page, uar_index);
  699. resp->uuar_index = uuarn;
  700. qp->uuarn = uuarn;
  701. err = mlx5_ib_db_map_user(context, ucmd.db_addr, &qp->db);
  702. if (err) {
  703. mlx5_ib_dbg(dev, "map failed\n");
  704. goto err_free;
  705. }
  706. err = ib_copy_to_udata(udata, resp, sizeof(*resp));
  707. if (err) {
  708. mlx5_ib_dbg(dev, "copy failed\n");
  709. goto err_unmap;
  710. }
  711. qp->create_type = MLX5_QP_USER;
  712. return 0;
  713. err_unmap:
  714. mlx5_ib_db_unmap_user(context, &qp->db);
  715. err_free:
  716. kvfree(*in);
  717. err_umem:
  718. if (ubuffer->umem)
  719. ib_umem_release(ubuffer->umem);
  720. err_uuar:
  721. free_uuar(&context->uuari, uuarn);
  722. return err;
  723. }
  724. static void destroy_qp_user(struct ib_pd *pd, struct mlx5_ib_qp *qp,
  725. struct mlx5_ib_qp_base *base)
  726. {
  727. struct mlx5_ib_ucontext *context;
  728. context = to_mucontext(pd->uobject->context);
  729. mlx5_ib_db_unmap_user(context, &qp->db);
  730. if (base->ubuffer.umem)
  731. ib_umem_release(base->ubuffer.umem);
  732. free_uuar(&context->uuari, qp->uuarn);
  733. }
  734. static int create_kernel_qp(struct mlx5_ib_dev *dev,
  735. struct ib_qp_init_attr *init_attr,
  736. struct mlx5_ib_qp *qp,
  737. u32 **in, int *inlen,
  738. struct mlx5_ib_qp_base *base)
  739. {
  740. enum mlx5_ib_latency_class lc = MLX5_IB_LATENCY_CLASS_LOW;
  741. struct mlx5_uuar_info *uuari;
  742. int uar_index;
  743. void *qpc;
  744. int uuarn;
  745. int err;
  746. uuari = &dev->mdev->priv.uuari;
  747. if (init_attr->create_flags & ~(IB_QP_CREATE_SIGNATURE_EN |
  748. IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK |
  749. IB_QP_CREATE_IPOIB_UD_LSO |
  750. mlx5_ib_create_qp_sqpn_qp1()))
  751. return -EINVAL;
  752. if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
  753. lc = MLX5_IB_LATENCY_CLASS_FAST_PATH;
  754. uuarn = alloc_uuar(uuari, lc);
  755. if (uuarn < 0) {
  756. mlx5_ib_dbg(dev, "\n");
  757. return -ENOMEM;
  758. }
  759. qp->bf = &uuari->bfs[uuarn];
  760. uar_index = qp->bf->uar->index;
  761. err = calc_sq_size(dev, init_attr, qp);
  762. if (err < 0) {
  763. mlx5_ib_dbg(dev, "err %d\n", err);
  764. goto err_uuar;
  765. }
  766. qp->rq.offset = 0;
  767. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  768. base->ubuffer.buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
  769. err = mlx5_buf_alloc(dev->mdev, base->ubuffer.buf_size, &qp->buf);
  770. if (err) {
  771. mlx5_ib_dbg(dev, "err %d\n", err);
  772. goto err_uuar;
  773. }
  774. qp->sq.qend = mlx5_get_send_wqe(qp, qp->sq.wqe_cnt);
  775. *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
  776. MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * qp->buf.npages;
  777. *in = mlx5_vzalloc(*inlen);
  778. if (!*in) {
  779. err = -ENOMEM;
  780. goto err_buf;
  781. }
  782. qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
  783. MLX5_SET(qpc, qpc, uar_page, uar_index);
  784. MLX5_SET(qpc, qpc, log_page_size, qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  785. /* Set "fast registration enabled" for all kernel QPs */
  786. MLX5_SET(qpc, qpc, fre, 1);
  787. MLX5_SET(qpc, qpc, rlky, 1);
  788. if (init_attr->create_flags & mlx5_ib_create_qp_sqpn_qp1()) {
  789. MLX5_SET(qpc, qpc, deth_sqpn, 1);
  790. qp->flags |= MLX5_IB_QP_SQPN_QP1;
  791. }
  792. mlx5_fill_page_array(&qp->buf,
  793. (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas));
  794. err = mlx5_db_alloc(dev->mdev, &qp->db);
  795. if (err) {
  796. mlx5_ib_dbg(dev, "err %d\n", err);
  797. goto err_free;
  798. }
  799. qp->sq.wrid = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wrid), GFP_KERNEL);
  800. qp->sq.wr_data = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wr_data), GFP_KERNEL);
  801. qp->rq.wrid = kmalloc(qp->rq.wqe_cnt * sizeof(*qp->rq.wrid), GFP_KERNEL);
  802. qp->sq.w_list = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.w_list), GFP_KERNEL);
  803. qp->sq.wqe_head = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wqe_head), GFP_KERNEL);
  804. if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
  805. !qp->sq.w_list || !qp->sq.wqe_head) {
  806. err = -ENOMEM;
  807. goto err_wrid;
  808. }
  809. qp->create_type = MLX5_QP_KERNEL;
  810. return 0;
  811. err_wrid:
  812. mlx5_db_free(dev->mdev, &qp->db);
  813. kfree(qp->sq.wqe_head);
  814. kfree(qp->sq.w_list);
  815. kfree(qp->sq.wrid);
  816. kfree(qp->sq.wr_data);
  817. kfree(qp->rq.wrid);
  818. err_free:
  819. kvfree(*in);
  820. err_buf:
  821. mlx5_buf_free(dev->mdev, &qp->buf);
  822. err_uuar:
  823. free_uuar(&dev->mdev->priv.uuari, uuarn);
  824. return err;
  825. }
  826. static void destroy_qp_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  827. {
  828. mlx5_db_free(dev->mdev, &qp->db);
  829. kfree(qp->sq.wqe_head);
  830. kfree(qp->sq.w_list);
  831. kfree(qp->sq.wrid);
  832. kfree(qp->sq.wr_data);
  833. kfree(qp->rq.wrid);
  834. mlx5_buf_free(dev->mdev, &qp->buf);
  835. free_uuar(&dev->mdev->priv.uuari, qp->bf->uuarn);
  836. }
  837. static u32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
  838. {
  839. if (attr->srq || (attr->qp_type == IB_QPT_XRC_TGT) ||
  840. (attr->qp_type == IB_QPT_XRC_INI))
  841. return MLX5_SRQ_RQ;
  842. else if (!qp->has_rq)
  843. return MLX5_ZERO_LEN_RQ;
  844. else
  845. return MLX5_NON_ZERO_RQ;
  846. }
  847. static int is_connected(enum ib_qp_type qp_type)
  848. {
  849. if (qp_type == IB_QPT_RC || qp_type == IB_QPT_UC)
  850. return 1;
  851. return 0;
  852. }
  853. static int create_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  854. struct mlx5_ib_sq *sq, u32 tdn)
  855. {
  856. u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
  857. void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);
  858. MLX5_SET(tisc, tisc, transport_domain, tdn);
  859. return mlx5_core_create_tis(dev->mdev, in, sizeof(in), &sq->tisn);
  860. }
  861. static void destroy_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  862. struct mlx5_ib_sq *sq)
  863. {
  864. mlx5_core_destroy_tis(dev->mdev, sq->tisn);
  865. }
  866. static int create_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  867. struct mlx5_ib_sq *sq, void *qpin,
  868. struct ib_pd *pd)
  869. {
  870. struct mlx5_ib_ubuffer *ubuffer = &sq->ubuffer;
  871. __be64 *pas;
  872. void *in;
  873. void *sqc;
  874. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  875. void *wq;
  876. int inlen;
  877. int err;
  878. int page_shift = 0;
  879. int npages;
  880. int ncont = 0;
  881. u32 offset = 0;
  882. err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr, ubuffer->buf_size,
  883. &sq->ubuffer.umem, &npages, &page_shift,
  884. &ncont, &offset);
  885. if (err)
  886. return err;
  887. inlen = MLX5_ST_SZ_BYTES(create_sq_in) + sizeof(u64) * ncont;
  888. in = mlx5_vzalloc(inlen);
  889. if (!in) {
  890. err = -ENOMEM;
  891. goto err_umem;
  892. }
  893. sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
  894. MLX5_SET(sqc, sqc, flush_in_error_en, 1);
  895. MLX5_SET(sqc, sqc, state, MLX5_SQC_STATE_RST);
  896. MLX5_SET(sqc, sqc, user_index, MLX5_GET(qpc, qpc, user_index));
  897. MLX5_SET(sqc, sqc, cqn, MLX5_GET(qpc, qpc, cqn_snd));
  898. MLX5_SET(sqc, sqc, tis_lst_sz, 1);
  899. MLX5_SET(sqc, sqc, tis_num_0, sq->tisn);
  900. wq = MLX5_ADDR_OF(sqc, sqc, wq);
  901. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  902. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  903. MLX5_SET(wq, wq, uar_page, MLX5_GET(qpc, qpc, uar_page));
  904. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  905. MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
  906. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_sq_size));
  907. MLX5_SET(wq, wq, log_wq_pg_sz, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  908. MLX5_SET(wq, wq, page_offset, offset);
  909. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  910. mlx5_ib_populate_pas(dev, sq->ubuffer.umem, page_shift, pas, 0);
  911. err = mlx5_core_create_sq_tracked(dev->mdev, in, inlen, &sq->base.mqp);
  912. kvfree(in);
  913. if (err)
  914. goto err_umem;
  915. return 0;
  916. err_umem:
  917. ib_umem_release(sq->ubuffer.umem);
  918. sq->ubuffer.umem = NULL;
  919. return err;
  920. }
  921. static void destroy_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  922. struct mlx5_ib_sq *sq)
  923. {
  924. mlx5_core_destroy_sq_tracked(dev->mdev, &sq->base.mqp);
  925. ib_umem_release(sq->ubuffer.umem);
  926. }
  927. static int get_rq_pas_size(void *qpc)
  928. {
  929. u32 log_page_size = MLX5_GET(qpc, qpc, log_page_size) + 12;
  930. u32 log_rq_stride = MLX5_GET(qpc, qpc, log_rq_stride);
  931. u32 log_rq_size = MLX5_GET(qpc, qpc, log_rq_size);
  932. u32 page_offset = MLX5_GET(qpc, qpc, page_offset);
  933. u32 po_quanta = 1 << (log_page_size - 6);
  934. u32 rq_sz = 1 << (log_rq_size + 4 + log_rq_stride);
  935. u32 page_size = 1 << log_page_size;
  936. u32 rq_sz_po = rq_sz + (page_offset * po_quanta);
  937. u32 rq_num_pas = (rq_sz_po + page_size - 1) / page_size;
  938. return rq_num_pas * sizeof(u64);
  939. }
  940. static int create_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  941. struct mlx5_ib_rq *rq, void *qpin)
  942. {
  943. struct mlx5_ib_qp *mqp = rq->base.container_mibqp;
  944. __be64 *pas;
  945. __be64 *qp_pas;
  946. void *in;
  947. void *rqc;
  948. void *wq;
  949. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  950. int inlen;
  951. int err;
  952. u32 rq_pas_size = get_rq_pas_size(qpc);
  953. inlen = MLX5_ST_SZ_BYTES(create_rq_in) + rq_pas_size;
  954. in = mlx5_vzalloc(inlen);
  955. if (!in)
  956. return -ENOMEM;
  957. rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
  958. MLX5_SET(rqc, rqc, vsd, 1);
  959. MLX5_SET(rqc, rqc, mem_rq_type, MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
  960. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
  961. MLX5_SET(rqc, rqc, flush_in_error_en, 1);
  962. MLX5_SET(rqc, rqc, user_index, MLX5_GET(qpc, qpc, user_index));
  963. MLX5_SET(rqc, rqc, cqn, MLX5_GET(qpc, qpc, cqn_rcv));
  964. if (mqp->flags & MLX5_IB_QP_CAP_SCATTER_FCS)
  965. MLX5_SET(rqc, rqc, scatter_fcs, 1);
  966. wq = MLX5_ADDR_OF(rqc, rqc, wq);
  967. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  968. MLX5_SET(wq, wq, end_padding_mode,
  969. MLX5_GET(qpc, qpc, end_padding_mode));
  970. MLX5_SET(wq, wq, page_offset, MLX5_GET(qpc, qpc, page_offset));
  971. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  972. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  973. MLX5_SET(wq, wq, log_wq_stride, MLX5_GET(qpc, qpc, log_rq_stride) + 4);
  974. MLX5_SET(wq, wq, log_wq_pg_sz, MLX5_GET(qpc, qpc, log_page_size));
  975. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_rq_size));
  976. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  977. qp_pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, qpin, pas);
  978. memcpy(pas, qp_pas, rq_pas_size);
  979. err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rq->base.mqp);
  980. kvfree(in);
  981. return err;
  982. }
  983. static void destroy_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  984. struct mlx5_ib_rq *rq)
  985. {
  986. mlx5_core_destroy_rq_tracked(dev->mdev, &rq->base.mqp);
  987. }
  988. static int create_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  989. struct mlx5_ib_rq *rq, u32 tdn)
  990. {
  991. u32 *in;
  992. void *tirc;
  993. int inlen;
  994. int err;
  995. inlen = MLX5_ST_SZ_BYTES(create_tir_in);
  996. in = mlx5_vzalloc(inlen);
  997. if (!in)
  998. return -ENOMEM;
  999. tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
  1000. MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_DIRECT);
  1001. MLX5_SET(tirc, tirc, inline_rqn, rq->base.mqp.qpn);
  1002. MLX5_SET(tirc, tirc, transport_domain, tdn);
  1003. err = mlx5_core_create_tir(dev->mdev, in, inlen, &rq->tirn);
  1004. kvfree(in);
  1005. return err;
  1006. }
  1007. static void destroy_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  1008. struct mlx5_ib_rq *rq)
  1009. {
  1010. mlx5_core_destroy_tir(dev->mdev, rq->tirn);
  1011. }
  1012. static int create_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1013. u32 *in,
  1014. struct ib_pd *pd)
  1015. {
  1016. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  1017. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1018. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1019. struct ib_uobject *uobj = pd->uobject;
  1020. struct ib_ucontext *ucontext = uobj->context;
  1021. struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
  1022. int err;
  1023. u32 tdn = mucontext->tdn;
  1024. if (qp->sq.wqe_cnt) {
  1025. err = create_raw_packet_qp_tis(dev, sq, tdn);
  1026. if (err)
  1027. return err;
  1028. err = create_raw_packet_qp_sq(dev, sq, in, pd);
  1029. if (err)
  1030. goto err_destroy_tis;
  1031. sq->base.container_mibqp = qp;
  1032. }
  1033. if (qp->rq.wqe_cnt) {
  1034. rq->base.container_mibqp = qp;
  1035. err = create_raw_packet_qp_rq(dev, rq, in);
  1036. if (err)
  1037. goto err_destroy_sq;
  1038. err = create_raw_packet_qp_tir(dev, rq, tdn);
  1039. if (err)
  1040. goto err_destroy_rq;
  1041. }
  1042. qp->trans_qp.base.mqp.qpn = qp->sq.wqe_cnt ? sq->base.mqp.qpn :
  1043. rq->base.mqp.qpn;
  1044. return 0;
  1045. err_destroy_rq:
  1046. destroy_raw_packet_qp_rq(dev, rq);
  1047. err_destroy_sq:
  1048. if (!qp->sq.wqe_cnt)
  1049. return err;
  1050. destroy_raw_packet_qp_sq(dev, sq);
  1051. err_destroy_tis:
  1052. destroy_raw_packet_qp_tis(dev, sq);
  1053. return err;
  1054. }
  1055. static void destroy_raw_packet_qp(struct mlx5_ib_dev *dev,
  1056. struct mlx5_ib_qp *qp)
  1057. {
  1058. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  1059. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1060. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1061. if (qp->rq.wqe_cnt) {
  1062. destroy_raw_packet_qp_tir(dev, rq);
  1063. destroy_raw_packet_qp_rq(dev, rq);
  1064. }
  1065. if (qp->sq.wqe_cnt) {
  1066. destroy_raw_packet_qp_sq(dev, sq);
  1067. destroy_raw_packet_qp_tis(dev, sq);
  1068. }
  1069. }
  1070. static void raw_packet_qp_copy_info(struct mlx5_ib_qp *qp,
  1071. struct mlx5_ib_raw_packet_qp *raw_packet_qp)
  1072. {
  1073. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1074. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1075. sq->sq = &qp->sq;
  1076. rq->rq = &qp->rq;
  1077. sq->doorbell = &qp->db;
  1078. rq->doorbell = &qp->db;
  1079. }
  1080. static void destroy_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  1081. {
  1082. mlx5_core_destroy_tir(dev->mdev, qp->rss_qp.tirn);
  1083. }
  1084. static int create_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1085. struct ib_pd *pd,
  1086. struct ib_qp_init_attr *init_attr,
  1087. struct ib_udata *udata)
  1088. {
  1089. struct ib_uobject *uobj = pd->uobject;
  1090. struct ib_ucontext *ucontext = uobj->context;
  1091. struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
  1092. struct mlx5_ib_create_qp_resp resp = {};
  1093. int inlen;
  1094. int err;
  1095. u32 *in;
  1096. void *tirc;
  1097. void *hfso;
  1098. u32 selected_fields = 0;
  1099. size_t min_resp_len;
  1100. u32 tdn = mucontext->tdn;
  1101. struct mlx5_ib_create_qp_rss ucmd = {};
  1102. size_t required_cmd_sz;
  1103. if (init_attr->qp_type != IB_QPT_RAW_PACKET)
  1104. return -EOPNOTSUPP;
  1105. if (init_attr->create_flags || init_attr->send_cq)
  1106. return -EINVAL;
  1107. min_resp_len = offsetof(typeof(resp), uuar_index) + sizeof(resp.uuar_index);
  1108. if (udata->outlen < min_resp_len)
  1109. return -EINVAL;
  1110. required_cmd_sz = offsetof(typeof(ucmd), reserved1) + sizeof(ucmd.reserved1);
  1111. if (udata->inlen < required_cmd_sz) {
  1112. mlx5_ib_dbg(dev, "invalid inlen\n");
  1113. return -EINVAL;
  1114. }
  1115. if (udata->inlen > sizeof(ucmd) &&
  1116. !ib_is_udata_cleared(udata, sizeof(ucmd),
  1117. udata->inlen - sizeof(ucmd))) {
  1118. mlx5_ib_dbg(dev, "inlen is not supported\n");
  1119. return -EOPNOTSUPP;
  1120. }
  1121. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
  1122. mlx5_ib_dbg(dev, "copy failed\n");
  1123. return -EFAULT;
  1124. }
  1125. if (ucmd.comp_mask) {
  1126. mlx5_ib_dbg(dev, "invalid comp mask\n");
  1127. return -EOPNOTSUPP;
  1128. }
  1129. if (memchr_inv(ucmd.reserved, 0, sizeof(ucmd.reserved)) || ucmd.reserved1) {
  1130. mlx5_ib_dbg(dev, "invalid reserved\n");
  1131. return -EOPNOTSUPP;
  1132. }
  1133. err = ib_copy_to_udata(udata, &resp, min_resp_len);
  1134. if (err) {
  1135. mlx5_ib_dbg(dev, "copy failed\n");
  1136. return -EINVAL;
  1137. }
  1138. inlen = MLX5_ST_SZ_BYTES(create_tir_in);
  1139. in = mlx5_vzalloc(inlen);
  1140. if (!in)
  1141. return -ENOMEM;
  1142. tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
  1143. MLX5_SET(tirc, tirc, disp_type,
  1144. MLX5_TIRC_DISP_TYPE_INDIRECT);
  1145. MLX5_SET(tirc, tirc, indirect_table,
  1146. init_attr->rwq_ind_tbl->ind_tbl_num);
  1147. MLX5_SET(tirc, tirc, transport_domain, tdn);
  1148. hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
  1149. switch (ucmd.rx_hash_function) {
  1150. case MLX5_RX_HASH_FUNC_TOEPLITZ:
  1151. {
  1152. void *rss_key = MLX5_ADDR_OF(tirc, tirc, rx_hash_toeplitz_key);
  1153. size_t len = MLX5_FLD_SZ_BYTES(tirc, rx_hash_toeplitz_key);
  1154. if (len != ucmd.rx_key_len) {
  1155. err = -EINVAL;
  1156. goto err;
  1157. }
  1158. MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_TOEPLITZ);
  1159. MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
  1160. memcpy(rss_key, ucmd.rx_hash_key, len);
  1161. break;
  1162. }
  1163. default:
  1164. err = -EOPNOTSUPP;
  1165. goto err;
  1166. }
  1167. if (!ucmd.rx_hash_fields_mask) {
  1168. /* special case when this TIR serves as steering entry without hashing */
  1169. if (!init_attr->rwq_ind_tbl->log_ind_tbl_size)
  1170. goto create_tir;
  1171. err = -EINVAL;
  1172. goto err;
  1173. }
  1174. if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1175. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4)) &&
  1176. ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
  1177. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))) {
  1178. err = -EINVAL;
  1179. goto err;
  1180. }
  1181. /* If none of IPV4 & IPV6 SRC/DST was set - this bit field is ignored */
  1182. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1183. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4))
  1184. MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
  1185. MLX5_L3_PROT_TYPE_IPV4);
  1186. else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
  1187. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
  1188. MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
  1189. MLX5_L3_PROT_TYPE_IPV6);
  1190. if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1191. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP)) &&
  1192. ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
  1193. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))) {
  1194. err = -EINVAL;
  1195. goto err;
  1196. }
  1197. /* If none of TCP & UDP SRC/DST was set - this bit field is ignored */
  1198. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1199. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP))
  1200. MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
  1201. MLX5_L4_PROT_TYPE_TCP);
  1202. else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
  1203. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
  1204. MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
  1205. MLX5_L4_PROT_TYPE_UDP);
  1206. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1207. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6))
  1208. selected_fields |= MLX5_HASH_FIELD_SEL_SRC_IP;
  1209. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4) ||
  1210. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
  1211. selected_fields |= MLX5_HASH_FIELD_SEL_DST_IP;
  1212. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1213. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP))
  1214. selected_fields |= MLX5_HASH_FIELD_SEL_L4_SPORT;
  1215. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP) ||
  1216. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
  1217. selected_fields |= MLX5_HASH_FIELD_SEL_L4_DPORT;
  1218. MLX5_SET(rx_hash_field_select, hfso, selected_fields, selected_fields);
  1219. create_tir:
  1220. err = mlx5_core_create_tir(dev->mdev, in, inlen, &qp->rss_qp.tirn);
  1221. if (err)
  1222. goto err;
  1223. kvfree(in);
  1224. /* qpn is reserved for that QP */
  1225. qp->trans_qp.base.mqp.qpn = 0;
  1226. qp->flags |= MLX5_IB_QP_RSS;
  1227. return 0;
  1228. err:
  1229. kvfree(in);
  1230. return err;
  1231. }
  1232. static int create_qp_common(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  1233. struct ib_qp_init_attr *init_attr,
  1234. struct ib_udata *udata, struct mlx5_ib_qp *qp)
  1235. {
  1236. struct mlx5_ib_resources *devr = &dev->devr;
  1237. int inlen = MLX5_ST_SZ_BYTES(create_qp_in);
  1238. struct mlx5_core_dev *mdev = dev->mdev;
  1239. struct mlx5_ib_create_qp_resp resp;
  1240. struct mlx5_ib_cq *send_cq;
  1241. struct mlx5_ib_cq *recv_cq;
  1242. unsigned long flags;
  1243. u32 uidx = MLX5_IB_DEFAULT_UIDX;
  1244. struct mlx5_ib_create_qp ucmd;
  1245. struct mlx5_ib_qp_base *base;
  1246. void *qpc;
  1247. u32 *in;
  1248. int err;
  1249. base = init_attr->qp_type == IB_QPT_RAW_PACKET ?
  1250. &qp->raw_packet_qp.rq.base :
  1251. &qp->trans_qp.base;
  1252. if (init_attr->qp_type != IB_QPT_RAW_PACKET)
  1253. mlx5_ib_odp_create_qp(qp);
  1254. mutex_init(&qp->mutex);
  1255. spin_lock_init(&qp->sq.lock);
  1256. spin_lock_init(&qp->rq.lock);
  1257. if (init_attr->rwq_ind_tbl) {
  1258. if (!udata)
  1259. return -ENOSYS;
  1260. err = create_rss_raw_qp_tir(dev, qp, pd, init_attr, udata);
  1261. return err;
  1262. }
  1263. if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK) {
  1264. if (!MLX5_CAP_GEN(mdev, block_lb_mc)) {
  1265. mlx5_ib_dbg(dev, "block multicast loopback isn't supported\n");
  1266. return -EINVAL;
  1267. } else {
  1268. qp->flags |= MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK;
  1269. }
  1270. }
  1271. if (init_attr->create_flags &
  1272. (IB_QP_CREATE_CROSS_CHANNEL |
  1273. IB_QP_CREATE_MANAGED_SEND |
  1274. IB_QP_CREATE_MANAGED_RECV)) {
  1275. if (!MLX5_CAP_GEN(mdev, cd)) {
  1276. mlx5_ib_dbg(dev, "cross-channel isn't supported\n");
  1277. return -EINVAL;
  1278. }
  1279. if (init_attr->create_flags & IB_QP_CREATE_CROSS_CHANNEL)
  1280. qp->flags |= MLX5_IB_QP_CROSS_CHANNEL;
  1281. if (init_attr->create_flags & IB_QP_CREATE_MANAGED_SEND)
  1282. qp->flags |= MLX5_IB_QP_MANAGED_SEND;
  1283. if (init_attr->create_flags & IB_QP_CREATE_MANAGED_RECV)
  1284. qp->flags |= MLX5_IB_QP_MANAGED_RECV;
  1285. }
  1286. if (init_attr->qp_type == IB_QPT_UD &&
  1287. (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO))
  1288. if (!MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  1289. mlx5_ib_dbg(dev, "ipoib UD lso qp isn't supported\n");
  1290. return -EOPNOTSUPP;
  1291. }
  1292. if (init_attr->create_flags & IB_QP_CREATE_SCATTER_FCS) {
  1293. if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
  1294. mlx5_ib_dbg(dev, "Scatter FCS is supported only for Raw Packet QPs");
  1295. return -EOPNOTSUPP;
  1296. }
  1297. if (!MLX5_CAP_GEN(dev->mdev, eth_net_offloads) ||
  1298. !MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
  1299. mlx5_ib_dbg(dev, "Scatter FCS isn't supported\n");
  1300. return -EOPNOTSUPP;
  1301. }
  1302. qp->flags |= MLX5_IB_QP_CAP_SCATTER_FCS;
  1303. }
  1304. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  1305. qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
  1306. if (pd && pd->uobject) {
  1307. if (ib_copy_from_udata(&ucmd, udata, sizeof(ucmd))) {
  1308. mlx5_ib_dbg(dev, "copy failed\n");
  1309. return -EFAULT;
  1310. }
  1311. err = get_qp_user_index(to_mucontext(pd->uobject->context),
  1312. &ucmd, udata->inlen, &uidx);
  1313. if (err)
  1314. return err;
  1315. qp->wq_sig = !!(ucmd.flags & MLX5_QP_FLAG_SIGNATURE);
  1316. qp->scat_cqe = !!(ucmd.flags & MLX5_QP_FLAG_SCATTER_CQE);
  1317. } else {
  1318. qp->wq_sig = !!wq_signature;
  1319. }
  1320. qp->has_rq = qp_has_rq(init_attr);
  1321. err = set_rq_size(dev, &init_attr->cap, qp->has_rq,
  1322. qp, (pd && pd->uobject) ? &ucmd : NULL);
  1323. if (err) {
  1324. mlx5_ib_dbg(dev, "err %d\n", err);
  1325. return err;
  1326. }
  1327. if (pd) {
  1328. if (pd->uobject) {
  1329. __u32 max_wqes =
  1330. 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  1331. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d)\n", ucmd.sq_wqe_count);
  1332. if (ucmd.rq_wqe_shift != qp->rq.wqe_shift ||
  1333. ucmd.rq_wqe_count != qp->rq.wqe_cnt) {
  1334. mlx5_ib_dbg(dev, "invalid rq params\n");
  1335. return -EINVAL;
  1336. }
  1337. if (ucmd.sq_wqe_count > max_wqes) {
  1338. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d) > max allowed (%d)\n",
  1339. ucmd.sq_wqe_count, max_wqes);
  1340. return -EINVAL;
  1341. }
  1342. if (init_attr->create_flags &
  1343. mlx5_ib_create_qp_sqpn_qp1()) {
  1344. mlx5_ib_dbg(dev, "user-space is not allowed to create UD QPs spoofing as QP1\n");
  1345. return -EINVAL;
  1346. }
  1347. err = create_user_qp(dev, pd, qp, udata, init_attr, &in,
  1348. &resp, &inlen, base);
  1349. if (err)
  1350. mlx5_ib_dbg(dev, "err %d\n", err);
  1351. } else {
  1352. err = create_kernel_qp(dev, init_attr, qp, &in, &inlen,
  1353. base);
  1354. if (err)
  1355. mlx5_ib_dbg(dev, "err %d\n", err);
  1356. }
  1357. if (err)
  1358. return err;
  1359. } else {
  1360. in = mlx5_vzalloc(inlen);
  1361. if (!in)
  1362. return -ENOMEM;
  1363. qp->create_type = MLX5_QP_EMPTY;
  1364. }
  1365. if (is_sqp(init_attr->qp_type))
  1366. qp->port = init_attr->port_num;
  1367. qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
  1368. MLX5_SET(qpc, qpc, st, to_mlx5_st(init_attr->qp_type));
  1369. MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
  1370. if (init_attr->qp_type != MLX5_IB_QPT_REG_UMR)
  1371. MLX5_SET(qpc, qpc, pd, to_mpd(pd ? pd : devr->p0)->pdn);
  1372. else
  1373. MLX5_SET(qpc, qpc, latency_sensitive, 1);
  1374. if (qp->wq_sig)
  1375. MLX5_SET(qpc, qpc, wq_signature, 1);
  1376. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  1377. MLX5_SET(qpc, qpc, block_lb_mc, 1);
  1378. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  1379. MLX5_SET(qpc, qpc, cd_master, 1);
  1380. if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
  1381. MLX5_SET(qpc, qpc, cd_slave_send, 1);
  1382. if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
  1383. MLX5_SET(qpc, qpc, cd_slave_receive, 1);
  1384. if (qp->scat_cqe && is_connected(init_attr->qp_type)) {
  1385. int rcqe_sz;
  1386. int scqe_sz;
  1387. rcqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->recv_cq);
  1388. scqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->send_cq);
  1389. if (rcqe_sz == 128)
  1390. MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA64_CQE);
  1391. else
  1392. MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA32_CQE);
  1393. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR) {
  1394. if (scqe_sz == 128)
  1395. MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA64_CQE);
  1396. else
  1397. MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA32_CQE);
  1398. }
  1399. }
  1400. if (qp->rq.wqe_cnt) {
  1401. MLX5_SET(qpc, qpc, log_rq_stride, qp->rq.wqe_shift - 4);
  1402. MLX5_SET(qpc, qpc, log_rq_size, ilog2(qp->rq.wqe_cnt));
  1403. }
  1404. MLX5_SET(qpc, qpc, rq_type, get_rx_type(qp, init_attr));
  1405. if (qp->sq.wqe_cnt)
  1406. MLX5_SET(qpc, qpc, log_sq_size, ilog2(qp->sq.wqe_cnt));
  1407. else
  1408. MLX5_SET(qpc, qpc, no_sq, 1);
  1409. /* Set default resources */
  1410. switch (init_attr->qp_type) {
  1411. case IB_QPT_XRC_TGT:
  1412. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
  1413. MLX5_SET(qpc, qpc, cqn_snd, to_mcq(devr->c0)->mcq.cqn);
  1414. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
  1415. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(init_attr->xrcd)->xrcdn);
  1416. break;
  1417. case IB_QPT_XRC_INI:
  1418. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
  1419. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
  1420. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
  1421. break;
  1422. default:
  1423. if (init_attr->srq) {
  1424. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x0)->xrcdn);
  1425. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(init_attr->srq)->msrq.srqn);
  1426. } else {
  1427. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
  1428. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s1)->msrq.srqn);
  1429. }
  1430. }
  1431. if (init_attr->send_cq)
  1432. MLX5_SET(qpc, qpc, cqn_snd, to_mcq(init_attr->send_cq)->mcq.cqn);
  1433. if (init_attr->recv_cq)
  1434. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(init_attr->recv_cq)->mcq.cqn);
  1435. MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma);
  1436. /* 0xffffff means we ask to work with cqe version 0 */
  1437. if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1)
  1438. MLX5_SET(qpc, qpc, user_index, uidx);
  1439. /* we use IB_QP_CREATE_IPOIB_UD_LSO to indicates ipoib qp */
  1440. if (init_attr->qp_type == IB_QPT_UD &&
  1441. (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)) {
  1442. MLX5_SET(qpc, qpc, ulp_stateless_offload_mode, 1);
  1443. qp->flags |= MLX5_IB_QP_LSO;
  1444. }
  1445. if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
  1446. qp->raw_packet_qp.sq.ubuffer.buf_addr = ucmd.sq_buf_addr;
  1447. raw_packet_qp_copy_info(qp, &qp->raw_packet_qp);
  1448. err = create_raw_packet_qp(dev, qp, in, pd);
  1449. } else {
  1450. err = mlx5_core_create_qp(dev->mdev, &base->mqp, in, inlen);
  1451. }
  1452. if (err) {
  1453. mlx5_ib_dbg(dev, "create qp failed\n");
  1454. goto err_create;
  1455. }
  1456. kvfree(in);
  1457. base->container_mibqp = qp;
  1458. base->mqp.event = mlx5_ib_qp_event;
  1459. get_cqs(init_attr->qp_type, init_attr->send_cq, init_attr->recv_cq,
  1460. &send_cq, &recv_cq);
  1461. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  1462. mlx5_ib_lock_cqs(send_cq, recv_cq);
  1463. /* Maintain device to QPs access, needed for further handling via reset
  1464. * flow
  1465. */
  1466. list_add_tail(&qp->qps_list, &dev->qp_list);
  1467. /* Maintain CQ to QPs access, needed for further handling via reset flow
  1468. */
  1469. if (send_cq)
  1470. list_add_tail(&qp->cq_send_list, &send_cq->list_send_qp);
  1471. if (recv_cq)
  1472. list_add_tail(&qp->cq_recv_list, &recv_cq->list_recv_qp);
  1473. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1474. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  1475. return 0;
  1476. err_create:
  1477. if (qp->create_type == MLX5_QP_USER)
  1478. destroy_qp_user(pd, qp, base);
  1479. else if (qp->create_type == MLX5_QP_KERNEL)
  1480. destroy_qp_kernel(dev, qp);
  1481. kvfree(in);
  1482. return err;
  1483. }
  1484. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  1485. __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
  1486. {
  1487. if (send_cq) {
  1488. if (recv_cq) {
  1489. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  1490. spin_lock(&send_cq->lock);
  1491. spin_lock_nested(&recv_cq->lock,
  1492. SINGLE_DEPTH_NESTING);
  1493. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  1494. spin_lock(&send_cq->lock);
  1495. __acquire(&recv_cq->lock);
  1496. } else {
  1497. spin_lock(&recv_cq->lock);
  1498. spin_lock_nested(&send_cq->lock,
  1499. SINGLE_DEPTH_NESTING);
  1500. }
  1501. } else {
  1502. spin_lock(&send_cq->lock);
  1503. __acquire(&recv_cq->lock);
  1504. }
  1505. } else if (recv_cq) {
  1506. spin_lock(&recv_cq->lock);
  1507. __acquire(&send_cq->lock);
  1508. } else {
  1509. __acquire(&send_cq->lock);
  1510. __acquire(&recv_cq->lock);
  1511. }
  1512. }
  1513. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  1514. __releases(&send_cq->lock) __releases(&recv_cq->lock)
  1515. {
  1516. if (send_cq) {
  1517. if (recv_cq) {
  1518. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  1519. spin_unlock(&recv_cq->lock);
  1520. spin_unlock(&send_cq->lock);
  1521. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  1522. __release(&recv_cq->lock);
  1523. spin_unlock(&send_cq->lock);
  1524. } else {
  1525. spin_unlock(&send_cq->lock);
  1526. spin_unlock(&recv_cq->lock);
  1527. }
  1528. } else {
  1529. __release(&recv_cq->lock);
  1530. spin_unlock(&send_cq->lock);
  1531. }
  1532. } else if (recv_cq) {
  1533. __release(&send_cq->lock);
  1534. spin_unlock(&recv_cq->lock);
  1535. } else {
  1536. __release(&recv_cq->lock);
  1537. __release(&send_cq->lock);
  1538. }
  1539. }
  1540. static struct mlx5_ib_pd *get_pd(struct mlx5_ib_qp *qp)
  1541. {
  1542. return to_mpd(qp->ibqp.pd);
  1543. }
  1544. static void get_cqs(enum ib_qp_type qp_type,
  1545. struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
  1546. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
  1547. {
  1548. switch (qp_type) {
  1549. case IB_QPT_XRC_TGT:
  1550. *send_cq = NULL;
  1551. *recv_cq = NULL;
  1552. break;
  1553. case MLX5_IB_QPT_REG_UMR:
  1554. case IB_QPT_XRC_INI:
  1555. *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
  1556. *recv_cq = NULL;
  1557. break;
  1558. case IB_QPT_SMI:
  1559. case MLX5_IB_QPT_HW_GSI:
  1560. case IB_QPT_RC:
  1561. case IB_QPT_UC:
  1562. case IB_QPT_UD:
  1563. case IB_QPT_RAW_IPV6:
  1564. case IB_QPT_RAW_ETHERTYPE:
  1565. case IB_QPT_RAW_PACKET:
  1566. *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
  1567. *recv_cq = ib_recv_cq ? to_mcq(ib_recv_cq) : NULL;
  1568. break;
  1569. case IB_QPT_MAX:
  1570. default:
  1571. *send_cq = NULL;
  1572. *recv_cq = NULL;
  1573. break;
  1574. }
  1575. }
  1576. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1577. const struct mlx5_modify_raw_qp_param *raw_qp_param,
  1578. u8 lag_tx_affinity);
  1579. static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  1580. {
  1581. struct mlx5_ib_cq *send_cq, *recv_cq;
  1582. struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
  1583. unsigned long flags;
  1584. int err;
  1585. if (qp->ibqp.rwq_ind_tbl) {
  1586. destroy_rss_raw_qp_tir(dev, qp);
  1587. return;
  1588. }
  1589. base = qp->ibqp.qp_type == IB_QPT_RAW_PACKET ?
  1590. &qp->raw_packet_qp.rq.base :
  1591. &qp->trans_qp.base;
  1592. if (qp->state != IB_QPS_RESET) {
  1593. if (qp->ibqp.qp_type != IB_QPT_RAW_PACKET) {
  1594. mlx5_ib_qp_disable_pagefaults(qp);
  1595. err = mlx5_core_qp_modify(dev->mdev,
  1596. MLX5_CMD_OP_2RST_QP, 0,
  1597. NULL, &base->mqp);
  1598. } else {
  1599. struct mlx5_modify_raw_qp_param raw_qp_param = {
  1600. .operation = MLX5_CMD_OP_2RST_QP
  1601. };
  1602. err = modify_raw_packet_qp(dev, qp, &raw_qp_param, 0);
  1603. }
  1604. if (err)
  1605. mlx5_ib_warn(dev, "mlx5_ib: modify QP 0x%06x to RESET failed\n",
  1606. base->mqp.qpn);
  1607. }
  1608. get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
  1609. &send_cq, &recv_cq);
  1610. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  1611. mlx5_ib_lock_cqs(send_cq, recv_cq);
  1612. /* del from lists under both locks above to protect reset flow paths */
  1613. list_del(&qp->qps_list);
  1614. if (send_cq)
  1615. list_del(&qp->cq_send_list);
  1616. if (recv_cq)
  1617. list_del(&qp->cq_recv_list);
  1618. if (qp->create_type == MLX5_QP_KERNEL) {
  1619. __mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  1620. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  1621. if (send_cq != recv_cq)
  1622. __mlx5_ib_cq_clean(send_cq, base->mqp.qpn,
  1623. NULL);
  1624. }
  1625. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1626. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  1627. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET) {
  1628. destroy_raw_packet_qp(dev, qp);
  1629. } else {
  1630. err = mlx5_core_destroy_qp(dev->mdev, &base->mqp);
  1631. if (err)
  1632. mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n",
  1633. base->mqp.qpn);
  1634. }
  1635. if (qp->create_type == MLX5_QP_KERNEL)
  1636. destroy_qp_kernel(dev, qp);
  1637. else if (qp->create_type == MLX5_QP_USER)
  1638. destroy_qp_user(&get_pd(qp)->ibpd, qp, base);
  1639. }
  1640. static const char *ib_qp_type_str(enum ib_qp_type type)
  1641. {
  1642. switch (type) {
  1643. case IB_QPT_SMI:
  1644. return "IB_QPT_SMI";
  1645. case IB_QPT_GSI:
  1646. return "IB_QPT_GSI";
  1647. case IB_QPT_RC:
  1648. return "IB_QPT_RC";
  1649. case IB_QPT_UC:
  1650. return "IB_QPT_UC";
  1651. case IB_QPT_UD:
  1652. return "IB_QPT_UD";
  1653. case IB_QPT_RAW_IPV6:
  1654. return "IB_QPT_RAW_IPV6";
  1655. case IB_QPT_RAW_ETHERTYPE:
  1656. return "IB_QPT_RAW_ETHERTYPE";
  1657. case IB_QPT_XRC_INI:
  1658. return "IB_QPT_XRC_INI";
  1659. case IB_QPT_XRC_TGT:
  1660. return "IB_QPT_XRC_TGT";
  1661. case IB_QPT_RAW_PACKET:
  1662. return "IB_QPT_RAW_PACKET";
  1663. case MLX5_IB_QPT_REG_UMR:
  1664. return "MLX5_IB_QPT_REG_UMR";
  1665. case IB_QPT_MAX:
  1666. default:
  1667. return "Invalid QP type";
  1668. }
  1669. }
  1670. struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
  1671. struct ib_qp_init_attr *init_attr,
  1672. struct ib_udata *udata)
  1673. {
  1674. struct mlx5_ib_dev *dev;
  1675. struct mlx5_ib_qp *qp;
  1676. u16 xrcdn = 0;
  1677. int err;
  1678. if (pd) {
  1679. dev = to_mdev(pd->device);
  1680. if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
  1681. if (!pd->uobject) {
  1682. mlx5_ib_dbg(dev, "Raw Packet QP is not supported for kernel consumers\n");
  1683. return ERR_PTR(-EINVAL);
  1684. } else if (!to_mucontext(pd->uobject->context)->cqe_version) {
  1685. mlx5_ib_dbg(dev, "Raw Packet QP is only supported for CQE version > 0\n");
  1686. return ERR_PTR(-EINVAL);
  1687. }
  1688. }
  1689. } else {
  1690. /* being cautious here */
  1691. if (init_attr->qp_type != IB_QPT_XRC_TGT &&
  1692. init_attr->qp_type != MLX5_IB_QPT_REG_UMR) {
  1693. pr_warn("%s: no PD for transport %s\n", __func__,
  1694. ib_qp_type_str(init_attr->qp_type));
  1695. return ERR_PTR(-EINVAL);
  1696. }
  1697. dev = to_mdev(to_mxrcd(init_attr->xrcd)->ibxrcd.device);
  1698. }
  1699. switch (init_attr->qp_type) {
  1700. case IB_QPT_XRC_TGT:
  1701. case IB_QPT_XRC_INI:
  1702. if (!MLX5_CAP_GEN(dev->mdev, xrc)) {
  1703. mlx5_ib_dbg(dev, "XRC not supported\n");
  1704. return ERR_PTR(-ENOSYS);
  1705. }
  1706. init_attr->recv_cq = NULL;
  1707. if (init_attr->qp_type == IB_QPT_XRC_TGT) {
  1708. xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
  1709. init_attr->send_cq = NULL;
  1710. }
  1711. /* fall through */
  1712. case IB_QPT_RAW_PACKET:
  1713. case IB_QPT_RC:
  1714. case IB_QPT_UC:
  1715. case IB_QPT_UD:
  1716. case IB_QPT_SMI:
  1717. case MLX5_IB_QPT_HW_GSI:
  1718. case MLX5_IB_QPT_REG_UMR:
  1719. qp = kzalloc(sizeof(*qp), GFP_KERNEL);
  1720. if (!qp)
  1721. return ERR_PTR(-ENOMEM);
  1722. err = create_qp_common(dev, pd, init_attr, udata, qp);
  1723. if (err) {
  1724. mlx5_ib_dbg(dev, "create_qp_common failed\n");
  1725. kfree(qp);
  1726. return ERR_PTR(err);
  1727. }
  1728. if (is_qp0(init_attr->qp_type))
  1729. qp->ibqp.qp_num = 0;
  1730. else if (is_qp1(init_attr->qp_type))
  1731. qp->ibqp.qp_num = 1;
  1732. else
  1733. qp->ibqp.qp_num = qp->trans_qp.base.mqp.qpn;
  1734. mlx5_ib_dbg(dev, "ib qpnum 0x%x, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x\n",
  1735. qp->ibqp.qp_num, qp->trans_qp.base.mqp.qpn,
  1736. to_mcq(init_attr->recv_cq)->mcq.cqn,
  1737. to_mcq(init_attr->send_cq)->mcq.cqn);
  1738. qp->trans_qp.xrcdn = xrcdn;
  1739. break;
  1740. case IB_QPT_GSI:
  1741. return mlx5_ib_gsi_create_qp(pd, init_attr);
  1742. case IB_QPT_RAW_IPV6:
  1743. case IB_QPT_RAW_ETHERTYPE:
  1744. case IB_QPT_MAX:
  1745. default:
  1746. mlx5_ib_dbg(dev, "unsupported qp type %d\n",
  1747. init_attr->qp_type);
  1748. /* Don't support raw QPs */
  1749. return ERR_PTR(-EINVAL);
  1750. }
  1751. return &qp->ibqp;
  1752. }
  1753. int mlx5_ib_destroy_qp(struct ib_qp *qp)
  1754. {
  1755. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  1756. struct mlx5_ib_qp *mqp = to_mqp(qp);
  1757. if (unlikely(qp->qp_type == IB_QPT_GSI))
  1758. return mlx5_ib_gsi_destroy_qp(qp);
  1759. destroy_qp_common(dev, mqp);
  1760. kfree(mqp);
  1761. return 0;
  1762. }
  1763. static __be32 to_mlx5_access_flags(struct mlx5_ib_qp *qp, const struct ib_qp_attr *attr,
  1764. int attr_mask)
  1765. {
  1766. u32 hw_access_flags = 0;
  1767. u8 dest_rd_atomic;
  1768. u32 access_flags;
  1769. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  1770. dest_rd_atomic = attr->max_dest_rd_atomic;
  1771. else
  1772. dest_rd_atomic = qp->trans_qp.resp_depth;
  1773. if (attr_mask & IB_QP_ACCESS_FLAGS)
  1774. access_flags = attr->qp_access_flags;
  1775. else
  1776. access_flags = qp->trans_qp.atomic_rd_en;
  1777. if (!dest_rd_atomic)
  1778. access_flags &= IB_ACCESS_REMOTE_WRITE;
  1779. if (access_flags & IB_ACCESS_REMOTE_READ)
  1780. hw_access_flags |= MLX5_QP_BIT_RRE;
  1781. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  1782. hw_access_flags |= (MLX5_QP_BIT_RAE | MLX5_ATOMIC_MODE_CX);
  1783. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  1784. hw_access_flags |= MLX5_QP_BIT_RWE;
  1785. return cpu_to_be32(hw_access_flags);
  1786. }
  1787. enum {
  1788. MLX5_PATH_FLAG_FL = 1 << 0,
  1789. MLX5_PATH_FLAG_FREE_AR = 1 << 1,
  1790. MLX5_PATH_FLAG_COUNTER = 1 << 2,
  1791. };
  1792. static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
  1793. {
  1794. if (rate == IB_RATE_PORT_CURRENT) {
  1795. return 0;
  1796. } else if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_300_GBPS) {
  1797. return -EINVAL;
  1798. } else {
  1799. while (rate != IB_RATE_2_5_GBPS &&
  1800. !(1 << (rate + MLX5_STAT_RATE_OFFSET) &
  1801. MLX5_CAP_GEN(dev->mdev, stat_rate_support)))
  1802. --rate;
  1803. }
  1804. return rate + MLX5_STAT_RATE_OFFSET;
  1805. }
  1806. static int modify_raw_packet_eth_prio(struct mlx5_core_dev *dev,
  1807. struct mlx5_ib_sq *sq, u8 sl)
  1808. {
  1809. void *in;
  1810. void *tisc;
  1811. int inlen;
  1812. int err;
  1813. inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
  1814. in = mlx5_vzalloc(inlen);
  1815. if (!in)
  1816. return -ENOMEM;
  1817. MLX5_SET(modify_tis_in, in, bitmask.prio, 1);
  1818. tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
  1819. MLX5_SET(tisc, tisc, prio, ((sl & 0x7) << 1));
  1820. err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
  1821. kvfree(in);
  1822. return err;
  1823. }
  1824. static int modify_raw_packet_tx_affinity(struct mlx5_core_dev *dev,
  1825. struct mlx5_ib_sq *sq, u8 tx_affinity)
  1826. {
  1827. void *in;
  1828. void *tisc;
  1829. int inlen;
  1830. int err;
  1831. inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
  1832. in = mlx5_vzalloc(inlen);
  1833. if (!in)
  1834. return -ENOMEM;
  1835. MLX5_SET(modify_tis_in, in, bitmask.lag_tx_port_affinity, 1);
  1836. tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
  1837. MLX5_SET(tisc, tisc, lag_tx_port_affinity, tx_affinity);
  1838. err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
  1839. kvfree(in);
  1840. return err;
  1841. }
  1842. static int mlx5_set_path(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1843. const struct ib_ah_attr *ah,
  1844. struct mlx5_qp_path *path, u8 port, int attr_mask,
  1845. u32 path_flags, const struct ib_qp_attr *attr,
  1846. bool alt)
  1847. {
  1848. enum rdma_link_layer ll = rdma_port_get_link_layer(&dev->ib_dev, port);
  1849. int err;
  1850. if (attr_mask & IB_QP_PKEY_INDEX)
  1851. path->pkey_index = cpu_to_be16(alt ? attr->alt_pkey_index :
  1852. attr->pkey_index);
  1853. if (ah->ah_flags & IB_AH_GRH) {
  1854. if (ah->grh.sgid_index >=
  1855. dev->mdev->port_caps[port - 1].gid_table_len) {
  1856. pr_err("sgid_index (%u) too large. max is %d\n",
  1857. ah->grh.sgid_index,
  1858. dev->mdev->port_caps[port - 1].gid_table_len);
  1859. return -EINVAL;
  1860. }
  1861. }
  1862. if (ll == IB_LINK_LAYER_ETHERNET) {
  1863. if (!(ah->ah_flags & IB_AH_GRH))
  1864. return -EINVAL;
  1865. memcpy(path->rmac, ah->dmac, sizeof(ah->dmac));
  1866. path->udp_sport = mlx5_get_roce_udp_sport(dev, port,
  1867. ah->grh.sgid_index);
  1868. path->dci_cfi_prio_sl = (ah->sl & 0x7) << 4;
  1869. } else {
  1870. path->fl_free_ar = (path_flags & MLX5_PATH_FLAG_FL) ? 0x80 : 0;
  1871. path->fl_free_ar |=
  1872. (path_flags & MLX5_PATH_FLAG_FREE_AR) ? 0x40 : 0;
  1873. path->rlid = cpu_to_be16(ah->dlid);
  1874. path->grh_mlid = ah->src_path_bits & 0x7f;
  1875. if (ah->ah_flags & IB_AH_GRH)
  1876. path->grh_mlid |= 1 << 7;
  1877. path->dci_cfi_prio_sl = ah->sl & 0xf;
  1878. }
  1879. if (ah->ah_flags & IB_AH_GRH) {
  1880. path->mgid_index = ah->grh.sgid_index;
  1881. path->hop_limit = ah->grh.hop_limit;
  1882. path->tclass_flowlabel =
  1883. cpu_to_be32((ah->grh.traffic_class << 20) |
  1884. (ah->grh.flow_label));
  1885. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  1886. }
  1887. err = ib_rate_to_mlx5(dev, ah->static_rate);
  1888. if (err < 0)
  1889. return err;
  1890. path->static_rate = err;
  1891. path->port = port;
  1892. if (attr_mask & IB_QP_TIMEOUT)
  1893. path->ackto_lt = (alt ? attr->alt_timeout : attr->timeout) << 3;
  1894. if ((qp->ibqp.qp_type == IB_QPT_RAW_PACKET) && qp->sq.wqe_cnt)
  1895. return modify_raw_packet_eth_prio(dev->mdev,
  1896. &qp->raw_packet_qp.sq,
  1897. ah->sl & 0xf);
  1898. return 0;
  1899. }
  1900. static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
  1901. [MLX5_QP_STATE_INIT] = {
  1902. [MLX5_QP_STATE_INIT] = {
  1903. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1904. MLX5_QP_OPTPAR_RAE |
  1905. MLX5_QP_OPTPAR_RWE |
  1906. MLX5_QP_OPTPAR_PKEY_INDEX |
  1907. MLX5_QP_OPTPAR_PRI_PORT,
  1908. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1909. MLX5_QP_OPTPAR_PKEY_INDEX |
  1910. MLX5_QP_OPTPAR_PRI_PORT,
  1911. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1912. MLX5_QP_OPTPAR_Q_KEY |
  1913. MLX5_QP_OPTPAR_PRI_PORT,
  1914. },
  1915. [MLX5_QP_STATE_RTR] = {
  1916. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1917. MLX5_QP_OPTPAR_RRE |
  1918. MLX5_QP_OPTPAR_RAE |
  1919. MLX5_QP_OPTPAR_RWE |
  1920. MLX5_QP_OPTPAR_PKEY_INDEX,
  1921. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1922. MLX5_QP_OPTPAR_RWE |
  1923. MLX5_QP_OPTPAR_PKEY_INDEX,
  1924. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1925. MLX5_QP_OPTPAR_Q_KEY,
  1926. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1927. MLX5_QP_OPTPAR_Q_KEY,
  1928. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1929. MLX5_QP_OPTPAR_RRE |
  1930. MLX5_QP_OPTPAR_RAE |
  1931. MLX5_QP_OPTPAR_RWE |
  1932. MLX5_QP_OPTPAR_PKEY_INDEX,
  1933. },
  1934. },
  1935. [MLX5_QP_STATE_RTR] = {
  1936. [MLX5_QP_STATE_RTS] = {
  1937. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1938. MLX5_QP_OPTPAR_RRE |
  1939. MLX5_QP_OPTPAR_RAE |
  1940. MLX5_QP_OPTPAR_RWE |
  1941. MLX5_QP_OPTPAR_PM_STATE |
  1942. MLX5_QP_OPTPAR_RNR_TIMEOUT,
  1943. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1944. MLX5_QP_OPTPAR_RWE |
  1945. MLX5_QP_OPTPAR_PM_STATE,
  1946. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  1947. },
  1948. },
  1949. [MLX5_QP_STATE_RTS] = {
  1950. [MLX5_QP_STATE_RTS] = {
  1951. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1952. MLX5_QP_OPTPAR_RAE |
  1953. MLX5_QP_OPTPAR_RWE |
  1954. MLX5_QP_OPTPAR_RNR_TIMEOUT |
  1955. MLX5_QP_OPTPAR_PM_STATE |
  1956. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1957. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1958. MLX5_QP_OPTPAR_PM_STATE |
  1959. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1960. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
  1961. MLX5_QP_OPTPAR_SRQN |
  1962. MLX5_QP_OPTPAR_CQN_RCV,
  1963. },
  1964. },
  1965. [MLX5_QP_STATE_SQER] = {
  1966. [MLX5_QP_STATE_RTS] = {
  1967. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  1968. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
  1969. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
  1970. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
  1971. MLX5_QP_OPTPAR_RWE |
  1972. MLX5_QP_OPTPAR_RAE |
  1973. MLX5_QP_OPTPAR_RRE,
  1974. },
  1975. },
  1976. };
  1977. static int ib_nr_to_mlx5_nr(int ib_mask)
  1978. {
  1979. switch (ib_mask) {
  1980. case IB_QP_STATE:
  1981. return 0;
  1982. case IB_QP_CUR_STATE:
  1983. return 0;
  1984. case IB_QP_EN_SQD_ASYNC_NOTIFY:
  1985. return 0;
  1986. case IB_QP_ACCESS_FLAGS:
  1987. return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
  1988. MLX5_QP_OPTPAR_RAE;
  1989. case IB_QP_PKEY_INDEX:
  1990. return MLX5_QP_OPTPAR_PKEY_INDEX;
  1991. case IB_QP_PORT:
  1992. return MLX5_QP_OPTPAR_PRI_PORT;
  1993. case IB_QP_QKEY:
  1994. return MLX5_QP_OPTPAR_Q_KEY;
  1995. case IB_QP_AV:
  1996. return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
  1997. MLX5_QP_OPTPAR_PRI_PORT;
  1998. case IB_QP_PATH_MTU:
  1999. return 0;
  2000. case IB_QP_TIMEOUT:
  2001. return MLX5_QP_OPTPAR_ACK_TIMEOUT;
  2002. case IB_QP_RETRY_CNT:
  2003. return MLX5_QP_OPTPAR_RETRY_COUNT;
  2004. case IB_QP_RNR_RETRY:
  2005. return MLX5_QP_OPTPAR_RNR_RETRY;
  2006. case IB_QP_RQ_PSN:
  2007. return 0;
  2008. case IB_QP_MAX_QP_RD_ATOMIC:
  2009. return MLX5_QP_OPTPAR_SRA_MAX;
  2010. case IB_QP_ALT_PATH:
  2011. return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
  2012. case IB_QP_MIN_RNR_TIMER:
  2013. return MLX5_QP_OPTPAR_RNR_TIMEOUT;
  2014. case IB_QP_SQ_PSN:
  2015. return 0;
  2016. case IB_QP_MAX_DEST_RD_ATOMIC:
  2017. return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
  2018. MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
  2019. case IB_QP_PATH_MIG_STATE:
  2020. return MLX5_QP_OPTPAR_PM_STATE;
  2021. case IB_QP_CAP:
  2022. return 0;
  2023. case IB_QP_DEST_QPN:
  2024. return 0;
  2025. }
  2026. return 0;
  2027. }
  2028. static int ib_mask_to_mlx5_opt(int ib_mask)
  2029. {
  2030. int result = 0;
  2031. int i;
  2032. for (i = 0; i < 8 * sizeof(int); i++) {
  2033. if ((1 << i) & ib_mask)
  2034. result |= ib_nr_to_mlx5_nr(1 << i);
  2035. }
  2036. return result;
  2037. }
  2038. static int modify_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  2039. struct mlx5_ib_rq *rq, int new_state,
  2040. const struct mlx5_modify_raw_qp_param *raw_qp_param)
  2041. {
  2042. void *in;
  2043. void *rqc;
  2044. int inlen;
  2045. int err;
  2046. inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
  2047. in = mlx5_vzalloc(inlen);
  2048. if (!in)
  2049. return -ENOMEM;
  2050. MLX5_SET(modify_rq_in, in, rq_state, rq->state);
  2051. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  2052. MLX5_SET(rqc, rqc, state, new_state);
  2053. if (raw_qp_param->set_mask & MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID) {
  2054. if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
  2055. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  2056. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_MODIFY_RQ_COUNTER_SET_ID);
  2057. MLX5_SET(rqc, rqc, counter_set_id, raw_qp_param->rq_q_ctr_id);
  2058. } else
  2059. pr_info_once("%s: RAW PACKET QP counters are not supported on current FW\n",
  2060. dev->ib_dev.name);
  2061. }
  2062. err = mlx5_core_modify_rq(dev->mdev, rq->base.mqp.qpn, in, inlen);
  2063. if (err)
  2064. goto out;
  2065. rq->state = new_state;
  2066. out:
  2067. kvfree(in);
  2068. return err;
  2069. }
  2070. static int modify_raw_packet_qp_sq(struct mlx5_core_dev *dev,
  2071. struct mlx5_ib_sq *sq, int new_state)
  2072. {
  2073. void *in;
  2074. void *sqc;
  2075. int inlen;
  2076. int err;
  2077. inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
  2078. in = mlx5_vzalloc(inlen);
  2079. if (!in)
  2080. return -ENOMEM;
  2081. MLX5_SET(modify_sq_in, in, sq_state, sq->state);
  2082. sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);
  2083. MLX5_SET(sqc, sqc, state, new_state);
  2084. err = mlx5_core_modify_sq(dev, sq->base.mqp.qpn, in, inlen);
  2085. if (err)
  2086. goto out;
  2087. sq->state = new_state;
  2088. out:
  2089. kvfree(in);
  2090. return err;
  2091. }
  2092. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  2093. const struct mlx5_modify_raw_qp_param *raw_qp_param,
  2094. u8 tx_affinity)
  2095. {
  2096. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  2097. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  2098. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  2099. int rq_state;
  2100. int sq_state;
  2101. int err;
  2102. switch (raw_qp_param->operation) {
  2103. case MLX5_CMD_OP_RST2INIT_QP:
  2104. rq_state = MLX5_RQC_STATE_RDY;
  2105. sq_state = MLX5_SQC_STATE_RDY;
  2106. break;
  2107. case MLX5_CMD_OP_2ERR_QP:
  2108. rq_state = MLX5_RQC_STATE_ERR;
  2109. sq_state = MLX5_SQC_STATE_ERR;
  2110. break;
  2111. case MLX5_CMD_OP_2RST_QP:
  2112. rq_state = MLX5_RQC_STATE_RST;
  2113. sq_state = MLX5_SQC_STATE_RST;
  2114. break;
  2115. case MLX5_CMD_OP_INIT2INIT_QP:
  2116. case MLX5_CMD_OP_INIT2RTR_QP:
  2117. case MLX5_CMD_OP_RTR2RTS_QP:
  2118. case MLX5_CMD_OP_RTS2RTS_QP:
  2119. if (raw_qp_param->set_mask)
  2120. return -EINVAL;
  2121. else
  2122. return 0;
  2123. default:
  2124. WARN_ON(1);
  2125. return -EINVAL;
  2126. }
  2127. if (qp->rq.wqe_cnt) {
  2128. err = modify_raw_packet_qp_rq(dev, rq, rq_state, raw_qp_param);
  2129. if (err)
  2130. return err;
  2131. }
  2132. if (qp->sq.wqe_cnt) {
  2133. if (tx_affinity) {
  2134. err = modify_raw_packet_tx_affinity(dev->mdev, sq,
  2135. tx_affinity);
  2136. if (err)
  2137. return err;
  2138. }
  2139. return modify_raw_packet_qp_sq(dev->mdev, sq, sq_state);
  2140. }
  2141. return 0;
  2142. }
  2143. static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
  2144. const struct ib_qp_attr *attr, int attr_mask,
  2145. enum ib_qp_state cur_state, enum ib_qp_state new_state)
  2146. {
  2147. static const u16 optab[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE] = {
  2148. [MLX5_QP_STATE_RST] = {
  2149. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2150. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2151. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_RST2INIT_QP,
  2152. },
  2153. [MLX5_QP_STATE_INIT] = {
  2154. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2155. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2156. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_INIT2INIT_QP,
  2157. [MLX5_QP_STATE_RTR] = MLX5_CMD_OP_INIT2RTR_QP,
  2158. },
  2159. [MLX5_QP_STATE_RTR] = {
  2160. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2161. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2162. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTR2RTS_QP,
  2163. },
  2164. [MLX5_QP_STATE_RTS] = {
  2165. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2166. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2167. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTS2RTS_QP,
  2168. },
  2169. [MLX5_QP_STATE_SQD] = {
  2170. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2171. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2172. },
  2173. [MLX5_QP_STATE_SQER] = {
  2174. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2175. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2176. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_SQERR2RTS_QP,
  2177. },
  2178. [MLX5_QP_STATE_ERR] = {
  2179. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2180. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2181. }
  2182. };
  2183. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2184. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2185. struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
  2186. struct mlx5_ib_cq *send_cq, *recv_cq;
  2187. struct mlx5_qp_context *context;
  2188. struct mlx5_ib_pd *pd;
  2189. struct mlx5_ib_port *mibport = NULL;
  2190. enum mlx5_qp_state mlx5_cur, mlx5_new;
  2191. enum mlx5_qp_optpar optpar;
  2192. int sqd_event;
  2193. int mlx5_st;
  2194. int err;
  2195. u16 op;
  2196. u8 tx_affinity = 0;
  2197. context = kzalloc(sizeof(*context), GFP_KERNEL);
  2198. if (!context)
  2199. return -ENOMEM;
  2200. err = to_mlx5_st(ibqp->qp_type);
  2201. if (err < 0) {
  2202. mlx5_ib_dbg(dev, "unsupported qp type %d\n", ibqp->qp_type);
  2203. goto out;
  2204. }
  2205. context->flags = cpu_to_be32(err << 16);
  2206. if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
  2207. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  2208. } else {
  2209. switch (attr->path_mig_state) {
  2210. case IB_MIG_MIGRATED:
  2211. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  2212. break;
  2213. case IB_MIG_REARM:
  2214. context->flags |= cpu_to_be32(MLX5_QP_PM_REARM << 11);
  2215. break;
  2216. case IB_MIG_ARMED:
  2217. context->flags |= cpu_to_be32(MLX5_QP_PM_ARMED << 11);
  2218. break;
  2219. }
  2220. }
  2221. if ((cur_state == IB_QPS_RESET) && (new_state == IB_QPS_INIT)) {
  2222. if ((ibqp->qp_type == IB_QPT_RC) ||
  2223. (ibqp->qp_type == IB_QPT_UD &&
  2224. !(qp->flags & MLX5_IB_QP_SQPN_QP1)) ||
  2225. (ibqp->qp_type == IB_QPT_UC) ||
  2226. (ibqp->qp_type == IB_QPT_RAW_PACKET) ||
  2227. (ibqp->qp_type == IB_QPT_XRC_INI) ||
  2228. (ibqp->qp_type == IB_QPT_XRC_TGT)) {
  2229. if (mlx5_lag_is_active(dev->mdev)) {
  2230. tx_affinity = (unsigned int)atomic_add_return(1,
  2231. &dev->roce.next_port) %
  2232. MLX5_MAX_PORTS + 1;
  2233. context->flags |= cpu_to_be32(tx_affinity << 24);
  2234. }
  2235. }
  2236. }
  2237. if (is_sqp(ibqp->qp_type)) {
  2238. context->mtu_msgmax = (IB_MTU_256 << 5) | 8;
  2239. } else if (ibqp->qp_type == IB_QPT_UD ||
  2240. ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
  2241. context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
  2242. } else if (attr_mask & IB_QP_PATH_MTU) {
  2243. if (attr->path_mtu < IB_MTU_256 ||
  2244. attr->path_mtu > IB_MTU_4096) {
  2245. mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
  2246. err = -EINVAL;
  2247. goto out;
  2248. }
  2249. context->mtu_msgmax = (attr->path_mtu << 5) |
  2250. (u8)MLX5_CAP_GEN(dev->mdev, log_max_msg);
  2251. }
  2252. if (attr_mask & IB_QP_DEST_QPN)
  2253. context->log_pg_sz_remote_qpn = cpu_to_be32(attr->dest_qp_num);
  2254. if (attr_mask & IB_QP_PKEY_INDEX)
  2255. context->pri_path.pkey_index = cpu_to_be16(attr->pkey_index);
  2256. /* todo implement counter_index functionality */
  2257. if (is_sqp(ibqp->qp_type))
  2258. context->pri_path.port = qp->port;
  2259. if (attr_mask & IB_QP_PORT)
  2260. context->pri_path.port = attr->port_num;
  2261. if (attr_mask & IB_QP_AV) {
  2262. err = mlx5_set_path(dev, qp, &attr->ah_attr, &context->pri_path,
  2263. attr_mask & IB_QP_PORT ? attr->port_num : qp->port,
  2264. attr_mask, 0, attr, false);
  2265. if (err)
  2266. goto out;
  2267. }
  2268. if (attr_mask & IB_QP_TIMEOUT)
  2269. context->pri_path.ackto_lt |= attr->timeout << 3;
  2270. if (attr_mask & IB_QP_ALT_PATH) {
  2271. err = mlx5_set_path(dev, qp, &attr->alt_ah_attr,
  2272. &context->alt_path,
  2273. attr->alt_port_num,
  2274. attr_mask | IB_QP_PKEY_INDEX | IB_QP_TIMEOUT,
  2275. 0, attr, true);
  2276. if (err)
  2277. goto out;
  2278. }
  2279. pd = get_pd(qp);
  2280. get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
  2281. &send_cq, &recv_cq);
  2282. context->flags_pd = cpu_to_be32(pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
  2283. context->cqn_send = send_cq ? cpu_to_be32(send_cq->mcq.cqn) : 0;
  2284. context->cqn_recv = recv_cq ? cpu_to_be32(recv_cq->mcq.cqn) : 0;
  2285. context->params1 = cpu_to_be32(MLX5_IB_ACK_REQ_FREQ << 28);
  2286. if (attr_mask & IB_QP_RNR_RETRY)
  2287. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  2288. if (attr_mask & IB_QP_RETRY_CNT)
  2289. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  2290. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  2291. if (attr->max_rd_atomic)
  2292. context->params1 |=
  2293. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  2294. }
  2295. if (attr_mask & IB_QP_SQ_PSN)
  2296. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  2297. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  2298. if (attr->max_dest_rd_atomic)
  2299. context->params2 |=
  2300. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  2301. }
  2302. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
  2303. context->params2 |= to_mlx5_access_flags(qp, attr, attr_mask);
  2304. if (attr_mask & IB_QP_MIN_RNR_TIMER)
  2305. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  2306. if (attr_mask & IB_QP_RQ_PSN)
  2307. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  2308. if (attr_mask & IB_QP_QKEY)
  2309. context->qkey = cpu_to_be32(attr->qkey);
  2310. if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  2311. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  2312. if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
  2313. attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
  2314. sqd_event = 1;
  2315. else
  2316. sqd_event = 0;
  2317. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2318. u8 port_num = (attr_mask & IB_QP_PORT ? attr->port_num :
  2319. qp->port) - 1;
  2320. mibport = &dev->port[port_num];
  2321. context->qp_counter_set_usr_page |=
  2322. cpu_to_be32((u32)(mibport->q_cnt_id) << 24);
  2323. }
  2324. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  2325. context->sq_crq_size |= cpu_to_be16(1 << 4);
  2326. if (qp->flags & MLX5_IB_QP_SQPN_QP1)
  2327. context->deth_sqpn = cpu_to_be32(1);
  2328. mlx5_cur = to_mlx5_state(cur_state);
  2329. mlx5_new = to_mlx5_state(new_state);
  2330. mlx5_st = to_mlx5_st(ibqp->qp_type);
  2331. if (mlx5_st < 0)
  2332. goto out;
  2333. /* If moving to a reset or error state, we must disable page faults on
  2334. * this QP and flush all current page faults. Otherwise a stale page
  2335. * fault may attempt to work on this QP after it is reset and moved
  2336. * again to RTS, and may cause the driver and the device to get out of
  2337. * sync. */
  2338. if (cur_state != IB_QPS_RESET && cur_state != IB_QPS_ERR &&
  2339. (new_state == IB_QPS_RESET || new_state == IB_QPS_ERR) &&
  2340. (qp->ibqp.qp_type != IB_QPT_RAW_PACKET))
  2341. mlx5_ib_qp_disable_pagefaults(qp);
  2342. if (mlx5_cur >= MLX5_QP_NUM_STATE || mlx5_new >= MLX5_QP_NUM_STATE ||
  2343. !optab[mlx5_cur][mlx5_new])
  2344. goto out;
  2345. op = optab[mlx5_cur][mlx5_new];
  2346. optpar = ib_mask_to_mlx5_opt(attr_mask);
  2347. optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
  2348. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET) {
  2349. struct mlx5_modify_raw_qp_param raw_qp_param = {};
  2350. raw_qp_param.operation = op;
  2351. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2352. raw_qp_param.rq_q_ctr_id = mibport->q_cnt_id;
  2353. raw_qp_param.set_mask |= MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID;
  2354. }
  2355. err = modify_raw_packet_qp(dev, qp, &raw_qp_param, tx_affinity);
  2356. } else {
  2357. err = mlx5_core_qp_modify(dev->mdev, op, optpar, context,
  2358. &base->mqp);
  2359. }
  2360. if (err)
  2361. goto out;
  2362. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT &&
  2363. (qp->ibqp.qp_type != IB_QPT_RAW_PACKET))
  2364. mlx5_ib_qp_enable_pagefaults(qp);
  2365. qp->state = new_state;
  2366. if (attr_mask & IB_QP_ACCESS_FLAGS)
  2367. qp->trans_qp.atomic_rd_en = attr->qp_access_flags;
  2368. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  2369. qp->trans_qp.resp_depth = attr->max_dest_rd_atomic;
  2370. if (attr_mask & IB_QP_PORT)
  2371. qp->port = attr->port_num;
  2372. if (attr_mask & IB_QP_ALT_PATH)
  2373. qp->trans_qp.alt_port = attr->alt_port_num;
  2374. /*
  2375. * If we moved a kernel QP to RESET, clean up all old CQ
  2376. * entries and reinitialize the QP.
  2377. */
  2378. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  2379. mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  2380. ibqp->srq ? to_msrq(ibqp->srq) : NULL);
  2381. if (send_cq != recv_cq)
  2382. mlx5_ib_cq_clean(send_cq, base->mqp.qpn, NULL);
  2383. qp->rq.head = 0;
  2384. qp->rq.tail = 0;
  2385. qp->sq.head = 0;
  2386. qp->sq.tail = 0;
  2387. qp->sq.cur_post = 0;
  2388. qp->sq.last_poll = 0;
  2389. qp->db.db[MLX5_RCV_DBR] = 0;
  2390. qp->db.db[MLX5_SND_DBR] = 0;
  2391. }
  2392. out:
  2393. kfree(context);
  2394. return err;
  2395. }
  2396. int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  2397. int attr_mask, struct ib_udata *udata)
  2398. {
  2399. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2400. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2401. enum ib_qp_type qp_type;
  2402. enum ib_qp_state cur_state, new_state;
  2403. int err = -EINVAL;
  2404. int port;
  2405. enum rdma_link_layer ll = IB_LINK_LAYER_UNSPECIFIED;
  2406. if (ibqp->rwq_ind_tbl)
  2407. return -ENOSYS;
  2408. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  2409. return mlx5_ib_gsi_modify_qp(ibqp, attr, attr_mask);
  2410. qp_type = (unlikely(ibqp->qp_type == MLX5_IB_QPT_HW_GSI)) ?
  2411. IB_QPT_GSI : ibqp->qp_type;
  2412. mutex_lock(&qp->mutex);
  2413. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  2414. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  2415. if (!(cur_state == new_state && cur_state == IB_QPS_RESET)) {
  2416. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  2417. ll = dev->ib_dev.get_link_layer(&dev->ib_dev, port);
  2418. }
  2419. if (qp_type != MLX5_IB_QPT_REG_UMR &&
  2420. !ib_modify_qp_is_ok(cur_state, new_state, qp_type, attr_mask, ll)) {
  2421. mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
  2422. cur_state, new_state, ibqp->qp_type, attr_mask);
  2423. goto out;
  2424. }
  2425. if ((attr_mask & IB_QP_PORT) &&
  2426. (attr->port_num == 0 ||
  2427. attr->port_num > MLX5_CAP_GEN(dev->mdev, num_ports))) {
  2428. mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
  2429. attr->port_num, dev->num_ports);
  2430. goto out;
  2431. }
  2432. if (attr_mask & IB_QP_PKEY_INDEX) {
  2433. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  2434. if (attr->pkey_index >=
  2435. dev->mdev->port_caps[port - 1].pkey_table_len) {
  2436. mlx5_ib_dbg(dev, "invalid pkey index %d\n",
  2437. attr->pkey_index);
  2438. goto out;
  2439. }
  2440. }
  2441. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  2442. attr->max_rd_atomic >
  2443. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_res_qp))) {
  2444. mlx5_ib_dbg(dev, "invalid max_rd_atomic value %d\n",
  2445. attr->max_rd_atomic);
  2446. goto out;
  2447. }
  2448. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  2449. attr->max_dest_rd_atomic >
  2450. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_req_qp))) {
  2451. mlx5_ib_dbg(dev, "invalid max_dest_rd_atomic value %d\n",
  2452. attr->max_dest_rd_atomic);
  2453. goto out;
  2454. }
  2455. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  2456. err = 0;
  2457. goto out;
  2458. }
  2459. err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
  2460. out:
  2461. mutex_unlock(&qp->mutex);
  2462. return err;
  2463. }
  2464. static int mlx5_wq_overflow(struct mlx5_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  2465. {
  2466. struct mlx5_ib_cq *cq;
  2467. unsigned cur;
  2468. cur = wq->head - wq->tail;
  2469. if (likely(cur + nreq < wq->max_post))
  2470. return 0;
  2471. cq = to_mcq(ib_cq);
  2472. spin_lock(&cq->lock);
  2473. cur = wq->head - wq->tail;
  2474. spin_unlock(&cq->lock);
  2475. return cur + nreq >= wq->max_post;
  2476. }
  2477. static __always_inline void set_raddr_seg(struct mlx5_wqe_raddr_seg *rseg,
  2478. u64 remote_addr, u32 rkey)
  2479. {
  2480. rseg->raddr = cpu_to_be64(remote_addr);
  2481. rseg->rkey = cpu_to_be32(rkey);
  2482. rseg->reserved = 0;
  2483. }
  2484. static void *set_eth_seg(struct mlx5_wqe_eth_seg *eseg,
  2485. struct ib_send_wr *wr, void *qend,
  2486. struct mlx5_ib_qp *qp, int *size)
  2487. {
  2488. void *seg = eseg;
  2489. memset(eseg, 0, sizeof(struct mlx5_wqe_eth_seg));
  2490. if (wr->send_flags & IB_SEND_IP_CSUM)
  2491. eseg->cs_flags = MLX5_ETH_WQE_L3_CSUM |
  2492. MLX5_ETH_WQE_L4_CSUM;
  2493. seg += sizeof(struct mlx5_wqe_eth_seg);
  2494. *size += sizeof(struct mlx5_wqe_eth_seg) / 16;
  2495. if (wr->opcode == IB_WR_LSO) {
  2496. struct ib_ud_wr *ud_wr = container_of(wr, struct ib_ud_wr, wr);
  2497. int size_of_inl_hdr_start = sizeof(eseg->inline_hdr_start);
  2498. u64 left, leftlen, copysz;
  2499. void *pdata = ud_wr->header;
  2500. left = ud_wr->hlen;
  2501. eseg->mss = cpu_to_be16(ud_wr->mss);
  2502. eseg->inline_hdr_sz = cpu_to_be16(left);
  2503. /*
  2504. * check if there is space till the end of queue, if yes,
  2505. * copy all in one shot, otherwise copy till the end of queue,
  2506. * rollback and than the copy the left
  2507. */
  2508. leftlen = qend - (void *)eseg->inline_hdr_start;
  2509. copysz = min_t(u64, leftlen, left);
  2510. memcpy(seg - size_of_inl_hdr_start, pdata, copysz);
  2511. if (likely(copysz > size_of_inl_hdr_start)) {
  2512. seg += ALIGN(copysz - size_of_inl_hdr_start, 16);
  2513. *size += ALIGN(copysz - size_of_inl_hdr_start, 16) / 16;
  2514. }
  2515. if (unlikely(copysz < left)) { /* the last wqe in the queue */
  2516. seg = mlx5_get_send_wqe(qp, 0);
  2517. left -= copysz;
  2518. pdata += copysz;
  2519. memcpy(seg, pdata, left);
  2520. seg += ALIGN(left, 16);
  2521. *size += ALIGN(left, 16) / 16;
  2522. }
  2523. }
  2524. return seg;
  2525. }
  2526. static void set_datagram_seg(struct mlx5_wqe_datagram_seg *dseg,
  2527. struct ib_send_wr *wr)
  2528. {
  2529. memcpy(&dseg->av, &to_mah(ud_wr(wr)->ah)->av, sizeof(struct mlx5_av));
  2530. dseg->av.dqp_dct = cpu_to_be32(ud_wr(wr)->remote_qpn | MLX5_EXTENDED_UD_AV);
  2531. dseg->av.key.qkey.qkey = cpu_to_be32(ud_wr(wr)->remote_qkey);
  2532. }
  2533. static void set_data_ptr_seg(struct mlx5_wqe_data_seg *dseg, struct ib_sge *sg)
  2534. {
  2535. dseg->byte_count = cpu_to_be32(sg->length);
  2536. dseg->lkey = cpu_to_be32(sg->lkey);
  2537. dseg->addr = cpu_to_be64(sg->addr);
  2538. }
  2539. static __be16 get_klm_octo(int npages)
  2540. {
  2541. return cpu_to_be16(ALIGN(npages, 8) / 2);
  2542. }
  2543. static __be64 frwr_mkey_mask(void)
  2544. {
  2545. u64 result;
  2546. result = MLX5_MKEY_MASK_LEN |
  2547. MLX5_MKEY_MASK_PAGE_SIZE |
  2548. MLX5_MKEY_MASK_START_ADDR |
  2549. MLX5_MKEY_MASK_EN_RINVAL |
  2550. MLX5_MKEY_MASK_KEY |
  2551. MLX5_MKEY_MASK_LR |
  2552. MLX5_MKEY_MASK_LW |
  2553. MLX5_MKEY_MASK_RR |
  2554. MLX5_MKEY_MASK_RW |
  2555. MLX5_MKEY_MASK_A |
  2556. MLX5_MKEY_MASK_SMALL_FENCE |
  2557. MLX5_MKEY_MASK_FREE;
  2558. return cpu_to_be64(result);
  2559. }
  2560. static __be64 sig_mkey_mask(void)
  2561. {
  2562. u64 result;
  2563. result = MLX5_MKEY_MASK_LEN |
  2564. MLX5_MKEY_MASK_PAGE_SIZE |
  2565. MLX5_MKEY_MASK_START_ADDR |
  2566. MLX5_MKEY_MASK_EN_SIGERR |
  2567. MLX5_MKEY_MASK_EN_RINVAL |
  2568. MLX5_MKEY_MASK_KEY |
  2569. MLX5_MKEY_MASK_LR |
  2570. MLX5_MKEY_MASK_LW |
  2571. MLX5_MKEY_MASK_RR |
  2572. MLX5_MKEY_MASK_RW |
  2573. MLX5_MKEY_MASK_SMALL_FENCE |
  2574. MLX5_MKEY_MASK_FREE |
  2575. MLX5_MKEY_MASK_BSF_EN;
  2576. return cpu_to_be64(result);
  2577. }
  2578. static void set_reg_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr,
  2579. struct mlx5_ib_mr *mr)
  2580. {
  2581. int ndescs = mr->ndescs;
  2582. memset(umr, 0, sizeof(*umr));
  2583. if (mr->access_mode == MLX5_MKC_ACCESS_MODE_KLMS)
  2584. /* KLMs take twice the size of MTTs */
  2585. ndescs *= 2;
  2586. umr->flags = MLX5_UMR_CHECK_NOT_FREE;
  2587. umr->klm_octowords = get_klm_octo(ndescs);
  2588. umr->mkey_mask = frwr_mkey_mask();
  2589. }
  2590. static void set_linv_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr)
  2591. {
  2592. memset(umr, 0, sizeof(*umr));
  2593. umr->mkey_mask = cpu_to_be64(MLX5_MKEY_MASK_FREE);
  2594. umr->flags = 1 << 7;
  2595. }
  2596. static __be64 get_umr_reg_mr_mask(void)
  2597. {
  2598. u64 result;
  2599. result = MLX5_MKEY_MASK_LEN |
  2600. MLX5_MKEY_MASK_PAGE_SIZE |
  2601. MLX5_MKEY_MASK_START_ADDR |
  2602. MLX5_MKEY_MASK_PD |
  2603. MLX5_MKEY_MASK_LR |
  2604. MLX5_MKEY_MASK_LW |
  2605. MLX5_MKEY_MASK_KEY |
  2606. MLX5_MKEY_MASK_RR |
  2607. MLX5_MKEY_MASK_RW |
  2608. MLX5_MKEY_MASK_A |
  2609. MLX5_MKEY_MASK_FREE;
  2610. return cpu_to_be64(result);
  2611. }
  2612. static __be64 get_umr_unreg_mr_mask(void)
  2613. {
  2614. u64 result;
  2615. result = MLX5_MKEY_MASK_FREE;
  2616. return cpu_to_be64(result);
  2617. }
  2618. static __be64 get_umr_update_mtt_mask(void)
  2619. {
  2620. u64 result;
  2621. result = MLX5_MKEY_MASK_FREE;
  2622. return cpu_to_be64(result);
  2623. }
  2624. static __be64 get_umr_update_translation_mask(void)
  2625. {
  2626. u64 result;
  2627. result = MLX5_MKEY_MASK_LEN |
  2628. MLX5_MKEY_MASK_PAGE_SIZE |
  2629. MLX5_MKEY_MASK_START_ADDR |
  2630. MLX5_MKEY_MASK_KEY |
  2631. MLX5_MKEY_MASK_FREE;
  2632. return cpu_to_be64(result);
  2633. }
  2634. static __be64 get_umr_update_access_mask(void)
  2635. {
  2636. u64 result;
  2637. result = MLX5_MKEY_MASK_LW |
  2638. MLX5_MKEY_MASK_RR |
  2639. MLX5_MKEY_MASK_RW |
  2640. MLX5_MKEY_MASK_A |
  2641. MLX5_MKEY_MASK_KEY |
  2642. MLX5_MKEY_MASK_FREE;
  2643. return cpu_to_be64(result);
  2644. }
  2645. static __be64 get_umr_update_pd_mask(void)
  2646. {
  2647. u64 result;
  2648. result = MLX5_MKEY_MASK_PD |
  2649. MLX5_MKEY_MASK_KEY |
  2650. MLX5_MKEY_MASK_FREE;
  2651. return cpu_to_be64(result);
  2652. }
  2653. static void set_reg_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  2654. struct ib_send_wr *wr)
  2655. {
  2656. struct mlx5_umr_wr *umrwr = umr_wr(wr);
  2657. memset(umr, 0, sizeof(*umr));
  2658. if (wr->send_flags & MLX5_IB_SEND_UMR_FAIL_IF_FREE)
  2659. umr->flags = MLX5_UMR_CHECK_FREE; /* fail if free */
  2660. else
  2661. umr->flags = MLX5_UMR_CHECK_NOT_FREE; /* fail if not free */
  2662. if (!(wr->send_flags & MLX5_IB_SEND_UMR_UNREG)) {
  2663. umr->klm_octowords = get_klm_octo(umrwr->npages);
  2664. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_MTT) {
  2665. umr->mkey_mask = get_umr_update_mtt_mask();
  2666. umr->bsf_octowords = get_klm_octo(umrwr->target.offset);
  2667. umr->flags |= MLX5_UMR_TRANSLATION_OFFSET_EN;
  2668. }
  2669. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION)
  2670. umr->mkey_mask |= get_umr_update_translation_mask();
  2671. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_ACCESS)
  2672. umr->mkey_mask |= get_umr_update_access_mask();
  2673. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_PD)
  2674. umr->mkey_mask |= get_umr_update_pd_mask();
  2675. if (!umr->mkey_mask)
  2676. umr->mkey_mask = get_umr_reg_mr_mask();
  2677. } else {
  2678. umr->mkey_mask = get_umr_unreg_mr_mask();
  2679. }
  2680. if (!wr->num_sge)
  2681. umr->flags |= MLX5_UMR_INLINE;
  2682. }
  2683. static u8 get_umr_flags(int acc)
  2684. {
  2685. return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
  2686. (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
  2687. (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
  2688. (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
  2689. MLX5_PERM_LOCAL_READ | MLX5_PERM_UMR_EN;
  2690. }
  2691. static void set_reg_mkey_seg(struct mlx5_mkey_seg *seg,
  2692. struct mlx5_ib_mr *mr,
  2693. u32 key, int access)
  2694. {
  2695. int ndescs = ALIGN(mr->ndescs, 8) >> 1;
  2696. memset(seg, 0, sizeof(*seg));
  2697. if (mr->access_mode == MLX5_MKC_ACCESS_MODE_MTT)
  2698. seg->log2_page_size = ilog2(mr->ibmr.page_size);
  2699. else if (mr->access_mode == MLX5_MKC_ACCESS_MODE_KLMS)
  2700. /* KLMs take twice the size of MTTs */
  2701. ndescs *= 2;
  2702. seg->flags = get_umr_flags(access) | mr->access_mode;
  2703. seg->qpn_mkey7_0 = cpu_to_be32((key & 0xff) | 0xffffff00);
  2704. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL);
  2705. seg->start_addr = cpu_to_be64(mr->ibmr.iova);
  2706. seg->len = cpu_to_be64(mr->ibmr.length);
  2707. seg->xlt_oct_size = cpu_to_be32(ndescs);
  2708. }
  2709. static void set_linv_mkey_seg(struct mlx5_mkey_seg *seg)
  2710. {
  2711. memset(seg, 0, sizeof(*seg));
  2712. seg->status = MLX5_MKEY_STATUS_FREE;
  2713. }
  2714. static void set_reg_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr)
  2715. {
  2716. struct mlx5_umr_wr *umrwr = umr_wr(wr);
  2717. memset(seg, 0, sizeof(*seg));
  2718. if (wr->send_flags & MLX5_IB_SEND_UMR_UNREG) {
  2719. seg->status = MLX5_MKEY_STATUS_FREE;
  2720. return;
  2721. }
  2722. seg->flags = convert_access(umrwr->access_flags);
  2723. if (!(wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_MTT)) {
  2724. if (umrwr->pd)
  2725. seg->flags_pd = cpu_to_be32(to_mpd(umrwr->pd)->pdn);
  2726. seg->start_addr = cpu_to_be64(umrwr->target.virt_addr);
  2727. }
  2728. seg->len = cpu_to_be64(umrwr->length);
  2729. seg->log2_page_size = umrwr->page_shift;
  2730. seg->qpn_mkey7_0 = cpu_to_be32(0xffffff00 |
  2731. mlx5_mkey_variant(umrwr->mkey));
  2732. }
  2733. static void set_reg_data_seg(struct mlx5_wqe_data_seg *dseg,
  2734. struct mlx5_ib_mr *mr,
  2735. struct mlx5_ib_pd *pd)
  2736. {
  2737. int bcount = mr->desc_size * mr->ndescs;
  2738. dseg->addr = cpu_to_be64(mr->desc_map);
  2739. dseg->byte_count = cpu_to_be32(ALIGN(bcount, 64));
  2740. dseg->lkey = cpu_to_be32(pd->ibpd.local_dma_lkey);
  2741. }
  2742. static __be32 send_ieth(struct ib_send_wr *wr)
  2743. {
  2744. switch (wr->opcode) {
  2745. case IB_WR_SEND_WITH_IMM:
  2746. case IB_WR_RDMA_WRITE_WITH_IMM:
  2747. return wr->ex.imm_data;
  2748. case IB_WR_SEND_WITH_INV:
  2749. return cpu_to_be32(wr->ex.invalidate_rkey);
  2750. default:
  2751. return 0;
  2752. }
  2753. }
  2754. static u8 calc_sig(void *wqe, int size)
  2755. {
  2756. u8 *p = wqe;
  2757. u8 res = 0;
  2758. int i;
  2759. for (i = 0; i < size; i++)
  2760. res ^= p[i];
  2761. return ~res;
  2762. }
  2763. static u8 wq_sig(void *wqe)
  2764. {
  2765. return calc_sig(wqe, (*((u8 *)wqe + 8) & 0x3f) << 4);
  2766. }
  2767. static int set_data_inl_seg(struct mlx5_ib_qp *qp, struct ib_send_wr *wr,
  2768. void *wqe, int *sz)
  2769. {
  2770. struct mlx5_wqe_inline_seg *seg;
  2771. void *qend = qp->sq.qend;
  2772. void *addr;
  2773. int inl = 0;
  2774. int copy;
  2775. int len;
  2776. int i;
  2777. seg = wqe;
  2778. wqe += sizeof(*seg);
  2779. for (i = 0; i < wr->num_sge; i++) {
  2780. addr = (void *)(unsigned long)(wr->sg_list[i].addr);
  2781. len = wr->sg_list[i].length;
  2782. inl += len;
  2783. if (unlikely(inl > qp->max_inline_data))
  2784. return -ENOMEM;
  2785. if (unlikely(wqe + len > qend)) {
  2786. copy = qend - wqe;
  2787. memcpy(wqe, addr, copy);
  2788. addr += copy;
  2789. len -= copy;
  2790. wqe = mlx5_get_send_wqe(qp, 0);
  2791. }
  2792. memcpy(wqe, addr, len);
  2793. wqe += len;
  2794. }
  2795. seg->byte_count = cpu_to_be32(inl | MLX5_INLINE_SEG);
  2796. *sz = ALIGN(inl + sizeof(seg->byte_count), 16) / 16;
  2797. return 0;
  2798. }
  2799. static u16 prot_field_size(enum ib_signature_type type)
  2800. {
  2801. switch (type) {
  2802. case IB_SIG_TYPE_T10_DIF:
  2803. return MLX5_DIF_SIZE;
  2804. default:
  2805. return 0;
  2806. }
  2807. }
  2808. static u8 bs_selector(int block_size)
  2809. {
  2810. switch (block_size) {
  2811. case 512: return 0x1;
  2812. case 520: return 0x2;
  2813. case 4096: return 0x3;
  2814. case 4160: return 0x4;
  2815. case 1073741824: return 0x5;
  2816. default: return 0;
  2817. }
  2818. }
  2819. static void mlx5_fill_inl_bsf(struct ib_sig_domain *domain,
  2820. struct mlx5_bsf_inl *inl)
  2821. {
  2822. /* Valid inline section and allow BSF refresh */
  2823. inl->vld_refresh = cpu_to_be16(MLX5_BSF_INL_VALID |
  2824. MLX5_BSF_REFRESH_DIF);
  2825. inl->dif_apptag = cpu_to_be16(domain->sig.dif.app_tag);
  2826. inl->dif_reftag = cpu_to_be32(domain->sig.dif.ref_tag);
  2827. /* repeating block */
  2828. inl->rp_inv_seed = MLX5_BSF_REPEAT_BLOCK;
  2829. inl->sig_type = domain->sig.dif.bg_type == IB_T10DIF_CRC ?
  2830. MLX5_DIF_CRC : MLX5_DIF_IPCS;
  2831. if (domain->sig.dif.ref_remap)
  2832. inl->dif_inc_ref_guard_check |= MLX5_BSF_INC_REFTAG;
  2833. if (domain->sig.dif.app_escape) {
  2834. if (domain->sig.dif.ref_escape)
  2835. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPREF_ESCAPE;
  2836. else
  2837. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPTAG_ESCAPE;
  2838. }
  2839. inl->dif_app_bitmask_check =
  2840. cpu_to_be16(domain->sig.dif.apptag_check_mask);
  2841. }
  2842. static int mlx5_set_bsf(struct ib_mr *sig_mr,
  2843. struct ib_sig_attrs *sig_attrs,
  2844. struct mlx5_bsf *bsf, u32 data_size)
  2845. {
  2846. struct mlx5_core_sig_ctx *msig = to_mmr(sig_mr)->sig;
  2847. struct mlx5_bsf_basic *basic = &bsf->basic;
  2848. struct ib_sig_domain *mem = &sig_attrs->mem;
  2849. struct ib_sig_domain *wire = &sig_attrs->wire;
  2850. memset(bsf, 0, sizeof(*bsf));
  2851. /* Basic + Extended + Inline */
  2852. basic->bsf_size_sbs = 1 << 7;
  2853. /* Input domain check byte mask */
  2854. basic->check_byte_mask = sig_attrs->check_mask;
  2855. basic->raw_data_size = cpu_to_be32(data_size);
  2856. /* Memory domain */
  2857. switch (sig_attrs->mem.sig_type) {
  2858. case IB_SIG_TYPE_NONE:
  2859. break;
  2860. case IB_SIG_TYPE_T10_DIF:
  2861. basic->mem.bs_selector = bs_selector(mem->sig.dif.pi_interval);
  2862. basic->m_bfs_psv = cpu_to_be32(msig->psv_memory.psv_idx);
  2863. mlx5_fill_inl_bsf(mem, &bsf->m_inl);
  2864. break;
  2865. default:
  2866. return -EINVAL;
  2867. }
  2868. /* Wire domain */
  2869. switch (sig_attrs->wire.sig_type) {
  2870. case IB_SIG_TYPE_NONE:
  2871. break;
  2872. case IB_SIG_TYPE_T10_DIF:
  2873. if (mem->sig.dif.pi_interval == wire->sig.dif.pi_interval &&
  2874. mem->sig_type == wire->sig_type) {
  2875. /* Same block structure */
  2876. basic->bsf_size_sbs |= 1 << 4;
  2877. if (mem->sig.dif.bg_type == wire->sig.dif.bg_type)
  2878. basic->wire.copy_byte_mask |= MLX5_CPY_GRD_MASK;
  2879. if (mem->sig.dif.app_tag == wire->sig.dif.app_tag)
  2880. basic->wire.copy_byte_mask |= MLX5_CPY_APP_MASK;
  2881. if (mem->sig.dif.ref_tag == wire->sig.dif.ref_tag)
  2882. basic->wire.copy_byte_mask |= MLX5_CPY_REF_MASK;
  2883. } else
  2884. basic->wire.bs_selector = bs_selector(wire->sig.dif.pi_interval);
  2885. basic->w_bfs_psv = cpu_to_be32(msig->psv_wire.psv_idx);
  2886. mlx5_fill_inl_bsf(wire, &bsf->w_inl);
  2887. break;
  2888. default:
  2889. return -EINVAL;
  2890. }
  2891. return 0;
  2892. }
  2893. static int set_sig_data_segment(struct ib_sig_handover_wr *wr,
  2894. struct mlx5_ib_qp *qp, void **seg, int *size)
  2895. {
  2896. struct ib_sig_attrs *sig_attrs = wr->sig_attrs;
  2897. struct ib_mr *sig_mr = wr->sig_mr;
  2898. struct mlx5_bsf *bsf;
  2899. u32 data_len = wr->wr.sg_list->length;
  2900. u32 data_key = wr->wr.sg_list->lkey;
  2901. u64 data_va = wr->wr.sg_list->addr;
  2902. int ret;
  2903. int wqe_size;
  2904. if (!wr->prot ||
  2905. (data_key == wr->prot->lkey &&
  2906. data_va == wr->prot->addr &&
  2907. data_len == wr->prot->length)) {
  2908. /**
  2909. * Source domain doesn't contain signature information
  2910. * or data and protection are interleaved in memory.
  2911. * So need construct:
  2912. * ------------------
  2913. * | data_klm |
  2914. * ------------------
  2915. * | BSF |
  2916. * ------------------
  2917. **/
  2918. struct mlx5_klm *data_klm = *seg;
  2919. data_klm->bcount = cpu_to_be32(data_len);
  2920. data_klm->key = cpu_to_be32(data_key);
  2921. data_klm->va = cpu_to_be64(data_va);
  2922. wqe_size = ALIGN(sizeof(*data_klm), 64);
  2923. } else {
  2924. /**
  2925. * Source domain contains signature information
  2926. * So need construct a strided block format:
  2927. * ---------------------------
  2928. * | stride_block_ctrl |
  2929. * ---------------------------
  2930. * | data_klm |
  2931. * ---------------------------
  2932. * | prot_klm |
  2933. * ---------------------------
  2934. * | BSF |
  2935. * ---------------------------
  2936. **/
  2937. struct mlx5_stride_block_ctrl_seg *sblock_ctrl;
  2938. struct mlx5_stride_block_entry *data_sentry;
  2939. struct mlx5_stride_block_entry *prot_sentry;
  2940. u32 prot_key = wr->prot->lkey;
  2941. u64 prot_va = wr->prot->addr;
  2942. u16 block_size = sig_attrs->mem.sig.dif.pi_interval;
  2943. int prot_size;
  2944. sblock_ctrl = *seg;
  2945. data_sentry = (void *)sblock_ctrl + sizeof(*sblock_ctrl);
  2946. prot_sentry = (void *)data_sentry + sizeof(*data_sentry);
  2947. prot_size = prot_field_size(sig_attrs->mem.sig_type);
  2948. if (!prot_size) {
  2949. pr_err("Bad block size given: %u\n", block_size);
  2950. return -EINVAL;
  2951. }
  2952. sblock_ctrl->bcount_per_cycle = cpu_to_be32(block_size +
  2953. prot_size);
  2954. sblock_ctrl->op = cpu_to_be32(MLX5_STRIDE_BLOCK_OP);
  2955. sblock_ctrl->repeat_count = cpu_to_be32(data_len / block_size);
  2956. sblock_ctrl->num_entries = cpu_to_be16(2);
  2957. data_sentry->bcount = cpu_to_be16(block_size);
  2958. data_sentry->key = cpu_to_be32(data_key);
  2959. data_sentry->va = cpu_to_be64(data_va);
  2960. data_sentry->stride = cpu_to_be16(block_size);
  2961. prot_sentry->bcount = cpu_to_be16(prot_size);
  2962. prot_sentry->key = cpu_to_be32(prot_key);
  2963. prot_sentry->va = cpu_to_be64(prot_va);
  2964. prot_sentry->stride = cpu_to_be16(prot_size);
  2965. wqe_size = ALIGN(sizeof(*sblock_ctrl) + sizeof(*data_sentry) +
  2966. sizeof(*prot_sentry), 64);
  2967. }
  2968. *seg += wqe_size;
  2969. *size += wqe_size / 16;
  2970. if (unlikely((*seg == qp->sq.qend)))
  2971. *seg = mlx5_get_send_wqe(qp, 0);
  2972. bsf = *seg;
  2973. ret = mlx5_set_bsf(sig_mr, sig_attrs, bsf, data_len);
  2974. if (ret)
  2975. return -EINVAL;
  2976. *seg += sizeof(*bsf);
  2977. *size += sizeof(*bsf) / 16;
  2978. if (unlikely((*seg == qp->sq.qend)))
  2979. *seg = mlx5_get_send_wqe(qp, 0);
  2980. return 0;
  2981. }
  2982. static void set_sig_mkey_segment(struct mlx5_mkey_seg *seg,
  2983. struct ib_sig_handover_wr *wr, u32 nelements,
  2984. u32 length, u32 pdn)
  2985. {
  2986. struct ib_mr *sig_mr = wr->sig_mr;
  2987. u32 sig_key = sig_mr->rkey;
  2988. u8 sigerr = to_mmr(sig_mr)->sig->sigerr_count & 1;
  2989. memset(seg, 0, sizeof(*seg));
  2990. seg->flags = get_umr_flags(wr->access_flags) |
  2991. MLX5_MKC_ACCESS_MODE_KLMS;
  2992. seg->qpn_mkey7_0 = cpu_to_be32((sig_key & 0xff) | 0xffffff00);
  2993. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL | sigerr << 26 |
  2994. MLX5_MKEY_BSF_EN | pdn);
  2995. seg->len = cpu_to_be64(length);
  2996. seg->xlt_oct_size = cpu_to_be32(be16_to_cpu(get_klm_octo(nelements)));
  2997. seg->bsfs_octo_size = cpu_to_be32(MLX5_MKEY_BSF_OCTO_SIZE);
  2998. }
  2999. static void set_sig_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  3000. u32 nelements)
  3001. {
  3002. memset(umr, 0, sizeof(*umr));
  3003. umr->flags = MLX5_FLAGS_INLINE | MLX5_FLAGS_CHECK_FREE;
  3004. umr->klm_octowords = get_klm_octo(nelements);
  3005. umr->bsf_octowords = cpu_to_be16(MLX5_MKEY_BSF_OCTO_SIZE);
  3006. umr->mkey_mask = sig_mkey_mask();
  3007. }
  3008. static int set_sig_umr_wr(struct ib_send_wr *send_wr, struct mlx5_ib_qp *qp,
  3009. void **seg, int *size)
  3010. {
  3011. struct ib_sig_handover_wr *wr = sig_handover_wr(send_wr);
  3012. struct mlx5_ib_mr *sig_mr = to_mmr(wr->sig_mr);
  3013. u32 pdn = get_pd(qp)->pdn;
  3014. u32 klm_oct_size;
  3015. int region_len, ret;
  3016. if (unlikely(wr->wr.num_sge != 1) ||
  3017. unlikely(wr->access_flags & IB_ACCESS_REMOTE_ATOMIC) ||
  3018. unlikely(!sig_mr->sig) || unlikely(!qp->signature_en) ||
  3019. unlikely(!sig_mr->sig->sig_status_checked))
  3020. return -EINVAL;
  3021. /* length of the protected region, data + protection */
  3022. region_len = wr->wr.sg_list->length;
  3023. if (wr->prot &&
  3024. (wr->prot->lkey != wr->wr.sg_list->lkey ||
  3025. wr->prot->addr != wr->wr.sg_list->addr ||
  3026. wr->prot->length != wr->wr.sg_list->length))
  3027. region_len += wr->prot->length;
  3028. /**
  3029. * KLM octoword size - if protection was provided
  3030. * then we use strided block format (3 octowords),
  3031. * else we use single KLM (1 octoword)
  3032. **/
  3033. klm_oct_size = wr->prot ? 3 : 1;
  3034. set_sig_umr_segment(*seg, klm_oct_size);
  3035. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3036. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3037. if (unlikely((*seg == qp->sq.qend)))
  3038. *seg = mlx5_get_send_wqe(qp, 0);
  3039. set_sig_mkey_segment(*seg, wr, klm_oct_size, region_len, pdn);
  3040. *seg += sizeof(struct mlx5_mkey_seg);
  3041. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3042. if (unlikely((*seg == qp->sq.qend)))
  3043. *seg = mlx5_get_send_wqe(qp, 0);
  3044. ret = set_sig_data_segment(wr, qp, seg, size);
  3045. if (ret)
  3046. return ret;
  3047. sig_mr->sig->sig_status_checked = false;
  3048. return 0;
  3049. }
  3050. static int set_psv_wr(struct ib_sig_domain *domain,
  3051. u32 psv_idx, void **seg, int *size)
  3052. {
  3053. struct mlx5_seg_set_psv *psv_seg = *seg;
  3054. memset(psv_seg, 0, sizeof(*psv_seg));
  3055. psv_seg->psv_num = cpu_to_be32(psv_idx);
  3056. switch (domain->sig_type) {
  3057. case IB_SIG_TYPE_NONE:
  3058. break;
  3059. case IB_SIG_TYPE_T10_DIF:
  3060. psv_seg->transient_sig = cpu_to_be32(domain->sig.dif.bg << 16 |
  3061. domain->sig.dif.app_tag);
  3062. psv_seg->ref_tag = cpu_to_be32(domain->sig.dif.ref_tag);
  3063. break;
  3064. default:
  3065. pr_err("Bad signature type given.\n");
  3066. return 1;
  3067. }
  3068. *seg += sizeof(*psv_seg);
  3069. *size += sizeof(*psv_seg) / 16;
  3070. return 0;
  3071. }
  3072. static int set_reg_wr(struct mlx5_ib_qp *qp,
  3073. struct ib_reg_wr *wr,
  3074. void **seg, int *size)
  3075. {
  3076. struct mlx5_ib_mr *mr = to_mmr(wr->mr);
  3077. struct mlx5_ib_pd *pd = to_mpd(qp->ibqp.pd);
  3078. if (unlikely(wr->wr.send_flags & IB_SEND_INLINE)) {
  3079. mlx5_ib_warn(to_mdev(qp->ibqp.device),
  3080. "Invalid IB_SEND_INLINE send flag\n");
  3081. return -EINVAL;
  3082. }
  3083. set_reg_umr_seg(*seg, mr);
  3084. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3085. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3086. if (unlikely((*seg == qp->sq.qend)))
  3087. *seg = mlx5_get_send_wqe(qp, 0);
  3088. set_reg_mkey_seg(*seg, mr, wr->key, wr->access);
  3089. *seg += sizeof(struct mlx5_mkey_seg);
  3090. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3091. if (unlikely((*seg == qp->sq.qend)))
  3092. *seg = mlx5_get_send_wqe(qp, 0);
  3093. set_reg_data_seg(*seg, mr, pd);
  3094. *seg += sizeof(struct mlx5_wqe_data_seg);
  3095. *size += (sizeof(struct mlx5_wqe_data_seg) / 16);
  3096. return 0;
  3097. }
  3098. static void set_linv_wr(struct mlx5_ib_qp *qp, void **seg, int *size)
  3099. {
  3100. set_linv_umr_seg(*seg);
  3101. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3102. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3103. if (unlikely((*seg == qp->sq.qend)))
  3104. *seg = mlx5_get_send_wqe(qp, 0);
  3105. set_linv_mkey_seg(*seg);
  3106. *seg += sizeof(struct mlx5_mkey_seg);
  3107. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3108. if (unlikely((*seg == qp->sq.qend)))
  3109. *seg = mlx5_get_send_wqe(qp, 0);
  3110. }
  3111. static void dump_wqe(struct mlx5_ib_qp *qp, int idx, int size_16)
  3112. {
  3113. __be32 *p = NULL;
  3114. int tidx = idx;
  3115. int i, j;
  3116. pr_debug("dump wqe at %p\n", mlx5_get_send_wqe(qp, tidx));
  3117. for (i = 0, j = 0; i < size_16 * 4; i += 4, j += 4) {
  3118. if ((i & 0xf) == 0) {
  3119. void *buf = mlx5_get_send_wqe(qp, tidx);
  3120. tidx = (tidx + 1) & (qp->sq.wqe_cnt - 1);
  3121. p = buf;
  3122. j = 0;
  3123. }
  3124. pr_debug("%08x %08x %08x %08x\n", be32_to_cpu(p[j]),
  3125. be32_to_cpu(p[j + 1]), be32_to_cpu(p[j + 2]),
  3126. be32_to_cpu(p[j + 3]));
  3127. }
  3128. }
  3129. static void mlx5_bf_copy(u64 __iomem *dst, u64 *src,
  3130. unsigned bytecnt, struct mlx5_ib_qp *qp)
  3131. {
  3132. while (bytecnt > 0) {
  3133. __iowrite64_copy(dst++, src++, 8);
  3134. __iowrite64_copy(dst++, src++, 8);
  3135. __iowrite64_copy(dst++, src++, 8);
  3136. __iowrite64_copy(dst++, src++, 8);
  3137. __iowrite64_copy(dst++, src++, 8);
  3138. __iowrite64_copy(dst++, src++, 8);
  3139. __iowrite64_copy(dst++, src++, 8);
  3140. __iowrite64_copy(dst++, src++, 8);
  3141. bytecnt -= 64;
  3142. if (unlikely(src == qp->sq.qend))
  3143. src = mlx5_get_send_wqe(qp, 0);
  3144. }
  3145. }
  3146. static u8 get_fence(u8 fence, struct ib_send_wr *wr)
  3147. {
  3148. if (unlikely(wr->opcode == IB_WR_LOCAL_INV &&
  3149. wr->send_flags & IB_SEND_FENCE))
  3150. return MLX5_FENCE_MODE_STRONG_ORDERING;
  3151. if (unlikely(fence)) {
  3152. if (wr->send_flags & IB_SEND_FENCE)
  3153. return MLX5_FENCE_MODE_SMALL_AND_FENCE;
  3154. else
  3155. return fence;
  3156. } else if (unlikely(wr->send_flags & IB_SEND_FENCE)) {
  3157. return MLX5_FENCE_MODE_FENCE;
  3158. }
  3159. return 0;
  3160. }
  3161. static int begin_wqe(struct mlx5_ib_qp *qp, void **seg,
  3162. struct mlx5_wqe_ctrl_seg **ctrl,
  3163. struct ib_send_wr *wr, unsigned *idx,
  3164. int *size, int nreq)
  3165. {
  3166. if (unlikely(mlx5_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)))
  3167. return -ENOMEM;
  3168. *idx = qp->sq.cur_post & (qp->sq.wqe_cnt - 1);
  3169. *seg = mlx5_get_send_wqe(qp, *idx);
  3170. *ctrl = *seg;
  3171. *(uint32_t *)(*seg + 8) = 0;
  3172. (*ctrl)->imm = send_ieth(wr);
  3173. (*ctrl)->fm_ce_se = qp->sq_signal_bits |
  3174. (wr->send_flags & IB_SEND_SIGNALED ?
  3175. MLX5_WQE_CTRL_CQ_UPDATE : 0) |
  3176. (wr->send_flags & IB_SEND_SOLICITED ?
  3177. MLX5_WQE_CTRL_SOLICITED : 0);
  3178. *seg += sizeof(**ctrl);
  3179. *size = sizeof(**ctrl) / 16;
  3180. return 0;
  3181. }
  3182. static void finish_wqe(struct mlx5_ib_qp *qp,
  3183. struct mlx5_wqe_ctrl_seg *ctrl,
  3184. u8 size, unsigned idx, u64 wr_id,
  3185. int nreq, u8 fence, u8 next_fence,
  3186. u32 mlx5_opcode)
  3187. {
  3188. u8 opmod = 0;
  3189. ctrl->opmod_idx_opcode = cpu_to_be32(((u32)(qp->sq.cur_post) << 8) |
  3190. mlx5_opcode | ((u32)opmod << 24));
  3191. ctrl->qpn_ds = cpu_to_be32(size | (qp->trans_qp.base.mqp.qpn << 8));
  3192. ctrl->fm_ce_se |= fence;
  3193. qp->fm_cache = next_fence;
  3194. if (unlikely(qp->wq_sig))
  3195. ctrl->signature = wq_sig(ctrl);
  3196. qp->sq.wrid[idx] = wr_id;
  3197. qp->sq.w_list[idx].opcode = mlx5_opcode;
  3198. qp->sq.wqe_head[idx] = qp->sq.head + nreq;
  3199. qp->sq.cur_post += DIV_ROUND_UP(size * 16, MLX5_SEND_WQE_BB);
  3200. qp->sq.w_list[idx].next = qp->sq.cur_post;
  3201. }
  3202. int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  3203. struct ib_send_wr **bad_wr)
  3204. {
  3205. struct mlx5_wqe_ctrl_seg *ctrl = NULL; /* compiler warning */
  3206. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3207. struct mlx5_core_dev *mdev = dev->mdev;
  3208. struct mlx5_ib_qp *qp;
  3209. struct mlx5_ib_mr *mr;
  3210. struct mlx5_wqe_data_seg *dpseg;
  3211. struct mlx5_wqe_xrc_seg *xrc;
  3212. struct mlx5_bf *bf;
  3213. int uninitialized_var(size);
  3214. void *qend;
  3215. unsigned long flags;
  3216. unsigned idx;
  3217. int err = 0;
  3218. int inl = 0;
  3219. int num_sge;
  3220. void *seg;
  3221. int nreq;
  3222. int i;
  3223. u8 next_fence = 0;
  3224. u8 fence;
  3225. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3226. return mlx5_ib_gsi_post_send(ibqp, wr, bad_wr);
  3227. qp = to_mqp(ibqp);
  3228. bf = qp->bf;
  3229. qend = qp->sq.qend;
  3230. spin_lock_irqsave(&qp->sq.lock, flags);
  3231. if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  3232. err = -EIO;
  3233. *bad_wr = wr;
  3234. nreq = 0;
  3235. goto out;
  3236. }
  3237. for (nreq = 0; wr; nreq++, wr = wr->next) {
  3238. if (unlikely(wr->opcode >= ARRAY_SIZE(mlx5_ib_opcode))) {
  3239. mlx5_ib_warn(dev, "\n");
  3240. err = -EINVAL;
  3241. *bad_wr = wr;
  3242. goto out;
  3243. }
  3244. fence = qp->fm_cache;
  3245. num_sge = wr->num_sge;
  3246. if (unlikely(num_sge > qp->sq.max_gs)) {
  3247. mlx5_ib_warn(dev, "\n");
  3248. err = -EINVAL;
  3249. *bad_wr = wr;
  3250. goto out;
  3251. }
  3252. err = begin_wqe(qp, &seg, &ctrl, wr, &idx, &size, nreq);
  3253. if (err) {
  3254. mlx5_ib_warn(dev, "\n");
  3255. err = -ENOMEM;
  3256. *bad_wr = wr;
  3257. goto out;
  3258. }
  3259. switch (ibqp->qp_type) {
  3260. case IB_QPT_XRC_INI:
  3261. xrc = seg;
  3262. seg += sizeof(*xrc);
  3263. size += sizeof(*xrc) / 16;
  3264. /* fall through */
  3265. case IB_QPT_RC:
  3266. switch (wr->opcode) {
  3267. case IB_WR_RDMA_READ:
  3268. case IB_WR_RDMA_WRITE:
  3269. case IB_WR_RDMA_WRITE_WITH_IMM:
  3270. set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
  3271. rdma_wr(wr)->rkey);
  3272. seg += sizeof(struct mlx5_wqe_raddr_seg);
  3273. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  3274. break;
  3275. case IB_WR_ATOMIC_CMP_AND_SWP:
  3276. case IB_WR_ATOMIC_FETCH_AND_ADD:
  3277. case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
  3278. mlx5_ib_warn(dev, "Atomic operations are not supported yet\n");
  3279. err = -ENOSYS;
  3280. *bad_wr = wr;
  3281. goto out;
  3282. case IB_WR_LOCAL_INV:
  3283. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  3284. qp->sq.wr_data[idx] = IB_WR_LOCAL_INV;
  3285. ctrl->imm = cpu_to_be32(wr->ex.invalidate_rkey);
  3286. set_linv_wr(qp, &seg, &size);
  3287. num_sge = 0;
  3288. break;
  3289. case IB_WR_REG_MR:
  3290. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  3291. qp->sq.wr_data[idx] = IB_WR_REG_MR;
  3292. ctrl->imm = cpu_to_be32(reg_wr(wr)->key);
  3293. err = set_reg_wr(qp, reg_wr(wr), &seg, &size);
  3294. if (err) {
  3295. *bad_wr = wr;
  3296. goto out;
  3297. }
  3298. num_sge = 0;
  3299. break;
  3300. case IB_WR_REG_SIG_MR:
  3301. qp->sq.wr_data[idx] = IB_WR_REG_SIG_MR;
  3302. mr = to_mmr(sig_handover_wr(wr)->sig_mr);
  3303. ctrl->imm = cpu_to_be32(mr->ibmr.rkey);
  3304. err = set_sig_umr_wr(wr, qp, &seg, &size);
  3305. if (err) {
  3306. mlx5_ib_warn(dev, "\n");
  3307. *bad_wr = wr;
  3308. goto out;
  3309. }
  3310. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  3311. nreq, get_fence(fence, wr),
  3312. next_fence, MLX5_OPCODE_UMR);
  3313. /*
  3314. * SET_PSV WQEs are not signaled and solicited
  3315. * on error
  3316. */
  3317. wr->send_flags &= ~IB_SEND_SIGNALED;
  3318. wr->send_flags |= IB_SEND_SOLICITED;
  3319. err = begin_wqe(qp, &seg, &ctrl, wr,
  3320. &idx, &size, nreq);
  3321. if (err) {
  3322. mlx5_ib_warn(dev, "\n");
  3323. err = -ENOMEM;
  3324. *bad_wr = wr;
  3325. goto out;
  3326. }
  3327. err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->mem,
  3328. mr->sig->psv_memory.psv_idx, &seg,
  3329. &size);
  3330. if (err) {
  3331. mlx5_ib_warn(dev, "\n");
  3332. *bad_wr = wr;
  3333. goto out;
  3334. }
  3335. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  3336. nreq, get_fence(fence, wr),
  3337. next_fence, MLX5_OPCODE_SET_PSV);
  3338. err = begin_wqe(qp, &seg, &ctrl, wr,
  3339. &idx, &size, nreq);
  3340. if (err) {
  3341. mlx5_ib_warn(dev, "\n");
  3342. err = -ENOMEM;
  3343. *bad_wr = wr;
  3344. goto out;
  3345. }
  3346. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  3347. err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->wire,
  3348. mr->sig->psv_wire.psv_idx, &seg,
  3349. &size);
  3350. if (err) {
  3351. mlx5_ib_warn(dev, "\n");
  3352. *bad_wr = wr;
  3353. goto out;
  3354. }
  3355. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  3356. nreq, get_fence(fence, wr),
  3357. next_fence, MLX5_OPCODE_SET_PSV);
  3358. num_sge = 0;
  3359. goto skip_psv;
  3360. default:
  3361. break;
  3362. }
  3363. break;
  3364. case IB_QPT_UC:
  3365. switch (wr->opcode) {
  3366. case IB_WR_RDMA_WRITE:
  3367. case IB_WR_RDMA_WRITE_WITH_IMM:
  3368. set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
  3369. rdma_wr(wr)->rkey);
  3370. seg += sizeof(struct mlx5_wqe_raddr_seg);
  3371. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  3372. break;
  3373. default:
  3374. break;
  3375. }
  3376. break;
  3377. case IB_QPT_SMI:
  3378. case MLX5_IB_QPT_HW_GSI:
  3379. set_datagram_seg(seg, wr);
  3380. seg += sizeof(struct mlx5_wqe_datagram_seg);
  3381. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  3382. if (unlikely((seg == qend)))
  3383. seg = mlx5_get_send_wqe(qp, 0);
  3384. break;
  3385. case IB_QPT_UD:
  3386. set_datagram_seg(seg, wr);
  3387. seg += sizeof(struct mlx5_wqe_datagram_seg);
  3388. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  3389. if (unlikely((seg == qend)))
  3390. seg = mlx5_get_send_wqe(qp, 0);
  3391. /* handle qp that supports ud offload */
  3392. if (qp->flags & IB_QP_CREATE_IPOIB_UD_LSO) {
  3393. struct mlx5_wqe_eth_pad *pad;
  3394. pad = seg;
  3395. memset(pad, 0, sizeof(struct mlx5_wqe_eth_pad));
  3396. seg += sizeof(struct mlx5_wqe_eth_pad);
  3397. size += sizeof(struct mlx5_wqe_eth_pad) / 16;
  3398. seg = set_eth_seg(seg, wr, qend, qp, &size);
  3399. if (unlikely((seg == qend)))
  3400. seg = mlx5_get_send_wqe(qp, 0);
  3401. }
  3402. break;
  3403. case MLX5_IB_QPT_REG_UMR:
  3404. if (wr->opcode != MLX5_IB_WR_UMR) {
  3405. err = -EINVAL;
  3406. mlx5_ib_warn(dev, "bad opcode\n");
  3407. goto out;
  3408. }
  3409. qp->sq.wr_data[idx] = MLX5_IB_WR_UMR;
  3410. ctrl->imm = cpu_to_be32(umr_wr(wr)->mkey);
  3411. set_reg_umr_segment(seg, wr);
  3412. seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3413. size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3414. if (unlikely((seg == qend)))
  3415. seg = mlx5_get_send_wqe(qp, 0);
  3416. set_reg_mkey_segment(seg, wr);
  3417. seg += sizeof(struct mlx5_mkey_seg);
  3418. size += sizeof(struct mlx5_mkey_seg) / 16;
  3419. if (unlikely((seg == qend)))
  3420. seg = mlx5_get_send_wqe(qp, 0);
  3421. break;
  3422. default:
  3423. break;
  3424. }
  3425. if (wr->send_flags & IB_SEND_INLINE && num_sge) {
  3426. int uninitialized_var(sz);
  3427. err = set_data_inl_seg(qp, wr, seg, &sz);
  3428. if (unlikely(err)) {
  3429. mlx5_ib_warn(dev, "\n");
  3430. *bad_wr = wr;
  3431. goto out;
  3432. }
  3433. inl = 1;
  3434. size += sz;
  3435. } else {
  3436. dpseg = seg;
  3437. for (i = 0; i < num_sge; i++) {
  3438. if (unlikely(dpseg == qend)) {
  3439. seg = mlx5_get_send_wqe(qp, 0);
  3440. dpseg = seg;
  3441. }
  3442. if (likely(wr->sg_list[i].length)) {
  3443. set_data_ptr_seg(dpseg, wr->sg_list + i);
  3444. size += sizeof(struct mlx5_wqe_data_seg) / 16;
  3445. dpseg++;
  3446. }
  3447. }
  3448. }
  3449. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  3450. get_fence(fence, wr), next_fence,
  3451. mlx5_ib_opcode[wr->opcode]);
  3452. skip_psv:
  3453. if (0)
  3454. dump_wqe(qp, idx, size);
  3455. }
  3456. out:
  3457. if (likely(nreq)) {
  3458. qp->sq.head += nreq;
  3459. /* Make sure that descriptors are written before
  3460. * updating doorbell record and ringing the doorbell
  3461. */
  3462. wmb();
  3463. qp->db.db[MLX5_SND_DBR] = cpu_to_be32(qp->sq.cur_post);
  3464. /* Make sure doorbell record is visible to the HCA before
  3465. * we hit doorbell */
  3466. wmb();
  3467. if (bf->need_lock)
  3468. spin_lock(&bf->lock);
  3469. else
  3470. __acquire(&bf->lock);
  3471. /* TBD enable WC */
  3472. if (0 && nreq == 1 && bf->uuarn && inl && size > 1 && size <= bf->buf_size / 16) {
  3473. mlx5_bf_copy(bf->reg + bf->offset, (u64 *)ctrl, ALIGN(size * 16, 64), qp);
  3474. /* wc_wmb(); */
  3475. } else {
  3476. mlx5_write64((__be32 *)ctrl, bf->regreg + bf->offset,
  3477. MLX5_GET_DOORBELL_LOCK(&bf->lock32));
  3478. /* Make sure doorbells don't leak out of SQ spinlock
  3479. * and reach the HCA out of order.
  3480. */
  3481. mmiowb();
  3482. }
  3483. bf->offset ^= bf->buf_size;
  3484. if (bf->need_lock)
  3485. spin_unlock(&bf->lock);
  3486. else
  3487. __release(&bf->lock);
  3488. }
  3489. spin_unlock_irqrestore(&qp->sq.lock, flags);
  3490. return err;
  3491. }
  3492. static void set_sig_seg(struct mlx5_rwqe_sig *sig, int size)
  3493. {
  3494. sig->signature = calc_sig(sig, size);
  3495. }
  3496. int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  3497. struct ib_recv_wr **bad_wr)
  3498. {
  3499. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  3500. struct mlx5_wqe_data_seg *scat;
  3501. struct mlx5_rwqe_sig *sig;
  3502. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3503. struct mlx5_core_dev *mdev = dev->mdev;
  3504. unsigned long flags;
  3505. int err = 0;
  3506. int nreq;
  3507. int ind;
  3508. int i;
  3509. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3510. return mlx5_ib_gsi_post_recv(ibqp, wr, bad_wr);
  3511. spin_lock_irqsave(&qp->rq.lock, flags);
  3512. if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  3513. err = -EIO;
  3514. *bad_wr = wr;
  3515. nreq = 0;
  3516. goto out;
  3517. }
  3518. ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
  3519. for (nreq = 0; wr; nreq++, wr = wr->next) {
  3520. if (mlx5_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  3521. err = -ENOMEM;
  3522. *bad_wr = wr;
  3523. goto out;
  3524. }
  3525. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  3526. err = -EINVAL;
  3527. *bad_wr = wr;
  3528. goto out;
  3529. }
  3530. scat = get_recv_wqe(qp, ind);
  3531. if (qp->wq_sig)
  3532. scat++;
  3533. for (i = 0; i < wr->num_sge; i++)
  3534. set_data_ptr_seg(scat + i, wr->sg_list + i);
  3535. if (i < qp->rq.max_gs) {
  3536. scat[i].byte_count = 0;
  3537. scat[i].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
  3538. scat[i].addr = 0;
  3539. }
  3540. if (qp->wq_sig) {
  3541. sig = (struct mlx5_rwqe_sig *)scat;
  3542. set_sig_seg(sig, (qp->rq.max_gs + 1) << 2);
  3543. }
  3544. qp->rq.wrid[ind] = wr->wr_id;
  3545. ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
  3546. }
  3547. out:
  3548. if (likely(nreq)) {
  3549. qp->rq.head += nreq;
  3550. /* Make sure that descriptors are written before
  3551. * doorbell record.
  3552. */
  3553. wmb();
  3554. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  3555. }
  3556. spin_unlock_irqrestore(&qp->rq.lock, flags);
  3557. return err;
  3558. }
  3559. static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
  3560. {
  3561. switch (mlx5_state) {
  3562. case MLX5_QP_STATE_RST: return IB_QPS_RESET;
  3563. case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
  3564. case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
  3565. case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
  3566. case MLX5_QP_STATE_SQ_DRAINING:
  3567. case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
  3568. case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
  3569. case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
  3570. default: return -1;
  3571. }
  3572. }
  3573. static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
  3574. {
  3575. switch (mlx5_mig_state) {
  3576. case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
  3577. case MLX5_QP_PM_REARM: return IB_MIG_REARM;
  3578. case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
  3579. default: return -1;
  3580. }
  3581. }
  3582. static int to_ib_qp_access_flags(int mlx5_flags)
  3583. {
  3584. int ib_flags = 0;
  3585. if (mlx5_flags & MLX5_QP_BIT_RRE)
  3586. ib_flags |= IB_ACCESS_REMOTE_READ;
  3587. if (mlx5_flags & MLX5_QP_BIT_RWE)
  3588. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  3589. if (mlx5_flags & MLX5_QP_BIT_RAE)
  3590. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  3591. return ib_flags;
  3592. }
  3593. static void to_ib_ah_attr(struct mlx5_ib_dev *ibdev, struct ib_ah_attr *ib_ah_attr,
  3594. struct mlx5_qp_path *path)
  3595. {
  3596. struct mlx5_core_dev *dev = ibdev->mdev;
  3597. memset(ib_ah_attr, 0, sizeof(*ib_ah_attr));
  3598. ib_ah_attr->port_num = path->port;
  3599. if (ib_ah_attr->port_num == 0 ||
  3600. ib_ah_attr->port_num > MLX5_CAP_GEN(dev, num_ports))
  3601. return;
  3602. ib_ah_attr->sl = path->dci_cfi_prio_sl & 0xf;
  3603. ib_ah_attr->dlid = be16_to_cpu(path->rlid);
  3604. ib_ah_attr->src_path_bits = path->grh_mlid & 0x7f;
  3605. ib_ah_attr->static_rate = path->static_rate ? path->static_rate - 5 : 0;
  3606. ib_ah_attr->ah_flags = (path->grh_mlid & (1 << 7)) ? IB_AH_GRH : 0;
  3607. if (ib_ah_attr->ah_flags) {
  3608. ib_ah_attr->grh.sgid_index = path->mgid_index;
  3609. ib_ah_attr->grh.hop_limit = path->hop_limit;
  3610. ib_ah_attr->grh.traffic_class =
  3611. (be32_to_cpu(path->tclass_flowlabel) >> 20) & 0xff;
  3612. ib_ah_attr->grh.flow_label =
  3613. be32_to_cpu(path->tclass_flowlabel) & 0xfffff;
  3614. memcpy(ib_ah_attr->grh.dgid.raw,
  3615. path->rgid, sizeof(ib_ah_attr->grh.dgid.raw));
  3616. }
  3617. }
  3618. static int query_raw_packet_qp_sq_state(struct mlx5_ib_dev *dev,
  3619. struct mlx5_ib_sq *sq,
  3620. u8 *sq_state)
  3621. {
  3622. void *out;
  3623. void *sqc;
  3624. int inlen;
  3625. int err;
  3626. inlen = MLX5_ST_SZ_BYTES(query_sq_out);
  3627. out = mlx5_vzalloc(inlen);
  3628. if (!out)
  3629. return -ENOMEM;
  3630. err = mlx5_core_query_sq(dev->mdev, sq->base.mqp.qpn, out);
  3631. if (err)
  3632. goto out;
  3633. sqc = MLX5_ADDR_OF(query_sq_out, out, sq_context);
  3634. *sq_state = MLX5_GET(sqc, sqc, state);
  3635. sq->state = *sq_state;
  3636. out:
  3637. kvfree(out);
  3638. return err;
  3639. }
  3640. static int query_raw_packet_qp_rq_state(struct mlx5_ib_dev *dev,
  3641. struct mlx5_ib_rq *rq,
  3642. u8 *rq_state)
  3643. {
  3644. void *out;
  3645. void *rqc;
  3646. int inlen;
  3647. int err;
  3648. inlen = MLX5_ST_SZ_BYTES(query_rq_out);
  3649. out = mlx5_vzalloc(inlen);
  3650. if (!out)
  3651. return -ENOMEM;
  3652. err = mlx5_core_query_rq(dev->mdev, rq->base.mqp.qpn, out);
  3653. if (err)
  3654. goto out;
  3655. rqc = MLX5_ADDR_OF(query_rq_out, out, rq_context);
  3656. *rq_state = MLX5_GET(rqc, rqc, state);
  3657. rq->state = *rq_state;
  3658. out:
  3659. kvfree(out);
  3660. return err;
  3661. }
  3662. static int sqrq_state_to_qp_state(u8 sq_state, u8 rq_state,
  3663. struct mlx5_ib_qp *qp, u8 *qp_state)
  3664. {
  3665. static const u8 sqrq_trans[MLX5_RQ_NUM_STATE][MLX5_SQ_NUM_STATE] = {
  3666. [MLX5_RQC_STATE_RST] = {
  3667. [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
  3668. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  3669. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE_BAD,
  3670. [MLX5_SQ_STATE_NA] = IB_QPS_RESET,
  3671. },
  3672. [MLX5_RQC_STATE_RDY] = {
  3673. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
  3674. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  3675. [MLX5_SQC_STATE_ERR] = IB_QPS_SQE,
  3676. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE,
  3677. },
  3678. [MLX5_RQC_STATE_ERR] = {
  3679. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
  3680. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  3681. [MLX5_SQC_STATE_ERR] = IB_QPS_ERR,
  3682. [MLX5_SQ_STATE_NA] = IB_QPS_ERR,
  3683. },
  3684. [MLX5_RQ_STATE_NA] = {
  3685. [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
  3686. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  3687. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE,
  3688. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE_BAD,
  3689. },
  3690. };
  3691. *qp_state = sqrq_trans[rq_state][sq_state];
  3692. if (*qp_state == MLX5_QP_STATE_BAD) {
  3693. WARN(1, "Buggy Raw Packet QP state, SQ 0x%x state: 0x%x, RQ 0x%x state: 0x%x",
  3694. qp->raw_packet_qp.sq.base.mqp.qpn, sq_state,
  3695. qp->raw_packet_qp.rq.base.mqp.qpn, rq_state);
  3696. return -EINVAL;
  3697. }
  3698. if (*qp_state == MLX5_QP_STATE)
  3699. *qp_state = qp->state;
  3700. return 0;
  3701. }
  3702. static int query_raw_packet_qp_state(struct mlx5_ib_dev *dev,
  3703. struct mlx5_ib_qp *qp,
  3704. u8 *raw_packet_qp_state)
  3705. {
  3706. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  3707. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  3708. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  3709. int err;
  3710. u8 sq_state = MLX5_SQ_STATE_NA;
  3711. u8 rq_state = MLX5_RQ_STATE_NA;
  3712. if (qp->sq.wqe_cnt) {
  3713. err = query_raw_packet_qp_sq_state(dev, sq, &sq_state);
  3714. if (err)
  3715. return err;
  3716. }
  3717. if (qp->rq.wqe_cnt) {
  3718. err = query_raw_packet_qp_rq_state(dev, rq, &rq_state);
  3719. if (err)
  3720. return err;
  3721. }
  3722. return sqrq_state_to_qp_state(sq_state, rq_state, qp,
  3723. raw_packet_qp_state);
  3724. }
  3725. static int query_qp_attr(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  3726. struct ib_qp_attr *qp_attr)
  3727. {
  3728. int outlen = MLX5_ST_SZ_BYTES(query_qp_out);
  3729. struct mlx5_qp_context *context;
  3730. int mlx5_state;
  3731. u32 *outb;
  3732. int err = 0;
  3733. outb = kzalloc(outlen, GFP_KERNEL);
  3734. if (!outb)
  3735. return -ENOMEM;
  3736. err = mlx5_core_qp_query(dev->mdev, &qp->trans_qp.base.mqp, outb,
  3737. outlen);
  3738. if (err)
  3739. goto out;
  3740. /* FIXME: use MLX5_GET rather than mlx5_qp_context manual struct */
  3741. context = (struct mlx5_qp_context *)MLX5_ADDR_OF(query_qp_out, outb, qpc);
  3742. mlx5_state = be32_to_cpu(context->flags) >> 28;
  3743. qp->state = to_ib_qp_state(mlx5_state);
  3744. qp_attr->path_mtu = context->mtu_msgmax >> 5;
  3745. qp_attr->path_mig_state =
  3746. to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
  3747. qp_attr->qkey = be32_to_cpu(context->qkey);
  3748. qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
  3749. qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
  3750. qp_attr->dest_qp_num = be32_to_cpu(context->log_pg_sz_remote_qpn) & 0xffffff;
  3751. qp_attr->qp_access_flags =
  3752. to_ib_qp_access_flags(be32_to_cpu(context->params2));
  3753. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
  3754. to_ib_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
  3755. to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
  3756. qp_attr->alt_pkey_index =
  3757. be16_to_cpu(context->alt_path.pkey_index);
  3758. qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
  3759. }
  3760. qp_attr->pkey_index = be16_to_cpu(context->pri_path.pkey_index);
  3761. qp_attr->port_num = context->pri_path.port;
  3762. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  3763. qp_attr->sq_draining = mlx5_state == MLX5_QP_STATE_SQ_DRAINING;
  3764. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
  3765. qp_attr->max_dest_rd_atomic =
  3766. 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
  3767. qp_attr->min_rnr_timer =
  3768. (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
  3769. qp_attr->timeout = context->pri_path.ackto_lt >> 3;
  3770. qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
  3771. qp_attr->rnr_retry = (be32_to_cpu(context->params1) >> 13) & 0x7;
  3772. qp_attr->alt_timeout = context->alt_path.ackto_lt >> 3;
  3773. out:
  3774. kfree(outb);
  3775. return err;
  3776. }
  3777. int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
  3778. int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
  3779. {
  3780. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3781. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  3782. int err = 0;
  3783. u8 raw_packet_qp_state;
  3784. if (ibqp->rwq_ind_tbl)
  3785. return -ENOSYS;
  3786. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3787. return mlx5_ib_gsi_query_qp(ibqp, qp_attr, qp_attr_mask,
  3788. qp_init_attr);
  3789. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  3790. /*
  3791. * Wait for any outstanding page faults, in case the user frees memory
  3792. * based upon this query's result.
  3793. */
  3794. flush_workqueue(mlx5_ib_page_fault_wq);
  3795. #endif
  3796. mutex_lock(&qp->mutex);
  3797. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET) {
  3798. err = query_raw_packet_qp_state(dev, qp, &raw_packet_qp_state);
  3799. if (err)
  3800. goto out;
  3801. qp->state = raw_packet_qp_state;
  3802. qp_attr->port_num = 1;
  3803. } else {
  3804. err = query_qp_attr(dev, qp, qp_attr);
  3805. if (err)
  3806. goto out;
  3807. }
  3808. qp_attr->qp_state = qp->state;
  3809. qp_attr->cur_qp_state = qp_attr->qp_state;
  3810. qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
  3811. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  3812. if (!ibqp->uobject) {
  3813. qp_attr->cap.max_send_wr = qp->sq.max_post;
  3814. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  3815. qp_init_attr->qp_context = ibqp->qp_context;
  3816. } else {
  3817. qp_attr->cap.max_send_wr = 0;
  3818. qp_attr->cap.max_send_sge = 0;
  3819. }
  3820. qp_init_attr->qp_type = ibqp->qp_type;
  3821. qp_init_attr->recv_cq = ibqp->recv_cq;
  3822. qp_init_attr->send_cq = ibqp->send_cq;
  3823. qp_init_attr->srq = ibqp->srq;
  3824. qp_attr->cap.max_inline_data = qp->max_inline_data;
  3825. qp_init_attr->cap = qp_attr->cap;
  3826. qp_init_attr->create_flags = 0;
  3827. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  3828. qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
  3829. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  3830. qp_init_attr->create_flags |= IB_QP_CREATE_CROSS_CHANNEL;
  3831. if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
  3832. qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_SEND;
  3833. if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
  3834. qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_RECV;
  3835. if (qp->flags & MLX5_IB_QP_SQPN_QP1)
  3836. qp_init_attr->create_flags |= mlx5_ib_create_qp_sqpn_qp1();
  3837. qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
  3838. IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
  3839. out:
  3840. mutex_unlock(&qp->mutex);
  3841. return err;
  3842. }
  3843. struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
  3844. struct ib_ucontext *context,
  3845. struct ib_udata *udata)
  3846. {
  3847. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3848. struct mlx5_ib_xrcd *xrcd;
  3849. int err;
  3850. if (!MLX5_CAP_GEN(dev->mdev, xrc))
  3851. return ERR_PTR(-ENOSYS);
  3852. xrcd = kmalloc(sizeof(*xrcd), GFP_KERNEL);
  3853. if (!xrcd)
  3854. return ERR_PTR(-ENOMEM);
  3855. err = mlx5_core_xrcd_alloc(dev->mdev, &xrcd->xrcdn);
  3856. if (err) {
  3857. kfree(xrcd);
  3858. return ERR_PTR(-ENOMEM);
  3859. }
  3860. return &xrcd->ibxrcd;
  3861. }
  3862. int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd)
  3863. {
  3864. struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
  3865. u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
  3866. int err;
  3867. err = mlx5_core_xrcd_dealloc(dev->mdev, xrcdn);
  3868. if (err) {
  3869. mlx5_ib_warn(dev, "failed to dealloc xrcdn 0x%x\n", xrcdn);
  3870. return err;
  3871. }
  3872. kfree(xrcd);
  3873. return 0;
  3874. }
  3875. static void mlx5_ib_wq_event(struct mlx5_core_qp *core_qp, int type)
  3876. {
  3877. struct mlx5_ib_rwq *rwq = to_mibrwq(core_qp);
  3878. struct mlx5_ib_dev *dev = to_mdev(rwq->ibwq.device);
  3879. struct ib_event event;
  3880. if (rwq->ibwq.event_handler) {
  3881. event.device = rwq->ibwq.device;
  3882. event.element.wq = &rwq->ibwq;
  3883. switch (type) {
  3884. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  3885. event.event = IB_EVENT_WQ_FATAL;
  3886. break;
  3887. default:
  3888. mlx5_ib_warn(dev, "Unexpected event type %d on WQ %06x\n", type, core_qp->qpn);
  3889. return;
  3890. }
  3891. rwq->ibwq.event_handler(&event, rwq->ibwq.wq_context);
  3892. }
  3893. }
  3894. static int create_rq(struct mlx5_ib_rwq *rwq, struct ib_pd *pd,
  3895. struct ib_wq_init_attr *init_attr)
  3896. {
  3897. struct mlx5_ib_dev *dev;
  3898. __be64 *rq_pas0;
  3899. void *in;
  3900. void *rqc;
  3901. void *wq;
  3902. int inlen;
  3903. int err;
  3904. dev = to_mdev(pd->device);
  3905. inlen = MLX5_ST_SZ_BYTES(create_rq_in) + sizeof(u64) * rwq->rq_num_pas;
  3906. in = mlx5_vzalloc(inlen);
  3907. if (!in)
  3908. return -ENOMEM;
  3909. rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
  3910. MLX5_SET(rqc, rqc, mem_rq_type,
  3911. MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
  3912. MLX5_SET(rqc, rqc, user_index, rwq->user_index);
  3913. MLX5_SET(rqc, rqc, cqn, to_mcq(init_attr->cq)->mcq.cqn);
  3914. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
  3915. MLX5_SET(rqc, rqc, flush_in_error_en, 1);
  3916. wq = MLX5_ADDR_OF(rqc, rqc, wq);
  3917. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  3918. MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
  3919. MLX5_SET(wq, wq, log_wq_stride, rwq->log_rq_stride);
  3920. MLX5_SET(wq, wq, log_wq_sz, rwq->log_rq_size);
  3921. MLX5_SET(wq, wq, pd, to_mpd(pd)->pdn);
  3922. MLX5_SET(wq, wq, page_offset, rwq->rq_page_offset);
  3923. MLX5_SET(wq, wq, log_wq_pg_sz, rwq->log_page_size);
  3924. MLX5_SET(wq, wq, wq_signature, rwq->wq_sig);
  3925. MLX5_SET64(wq, wq, dbr_addr, rwq->db.dma);
  3926. rq_pas0 = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  3927. mlx5_ib_populate_pas(dev, rwq->umem, rwq->page_shift, rq_pas0, 0);
  3928. err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rwq->core_qp);
  3929. kvfree(in);
  3930. return err;
  3931. }
  3932. static int set_user_rq_size(struct mlx5_ib_dev *dev,
  3933. struct ib_wq_init_attr *wq_init_attr,
  3934. struct mlx5_ib_create_wq *ucmd,
  3935. struct mlx5_ib_rwq *rwq)
  3936. {
  3937. /* Sanity check RQ size before proceeding */
  3938. if (wq_init_attr->max_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_wq_sz)))
  3939. return -EINVAL;
  3940. if (!ucmd->rq_wqe_count)
  3941. return -EINVAL;
  3942. rwq->wqe_count = ucmd->rq_wqe_count;
  3943. rwq->wqe_shift = ucmd->rq_wqe_shift;
  3944. rwq->buf_size = (rwq->wqe_count << rwq->wqe_shift);
  3945. rwq->log_rq_stride = rwq->wqe_shift;
  3946. rwq->log_rq_size = ilog2(rwq->wqe_count);
  3947. return 0;
  3948. }
  3949. static int prepare_user_rq(struct ib_pd *pd,
  3950. struct ib_wq_init_attr *init_attr,
  3951. struct ib_udata *udata,
  3952. struct mlx5_ib_rwq *rwq)
  3953. {
  3954. struct mlx5_ib_dev *dev = to_mdev(pd->device);
  3955. struct mlx5_ib_create_wq ucmd = {};
  3956. int err;
  3957. size_t required_cmd_sz;
  3958. required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
  3959. if (udata->inlen < required_cmd_sz) {
  3960. mlx5_ib_dbg(dev, "invalid inlen\n");
  3961. return -EINVAL;
  3962. }
  3963. if (udata->inlen > sizeof(ucmd) &&
  3964. !ib_is_udata_cleared(udata, sizeof(ucmd),
  3965. udata->inlen - sizeof(ucmd))) {
  3966. mlx5_ib_dbg(dev, "inlen is not supported\n");
  3967. return -EOPNOTSUPP;
  3968. }
  3969. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
  3970. mlx5_ib_dbg(dev, "copy failed\n");
  3971. return -EFAULT;
  3972. }
  3973. if (ucmd.comp_mask) {
  3974. mlx5_ib_dbg(dev, "invalid comp mask\n");
  3975. return -EOPNOTSUPP;
  3976. }
  3977. if (ucmd.reserved) {
  3978. mlx5_ib_dbg(dev, "invalid reserved\n");
  3979. return -EOPNOTSUPP;
  3980. }
  3981. err = set_user_rq_size(dev, init_attr, &ucmd, rwq);
  3982. if (err) {
  3983. mlx5_ib_dbg(dev, "err %d\n", err);
  3984. return err;
  3985. }
  3986. err = create_user_rq(dev, pd, rwq, &ucmd);
  3987. if (err) {
  3988. mlx5_ib_dbg(dev, "err %d\n", err);
  3989. if (err)
  3990. return err;
  3991. }
  3992. rwq->user_index = ucmd.user_index;
  3993. return 0;
  3994. }
  3995. struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
  3996. struct ib_wq_init_attr *init_attr,
  3997. struct ib_udata *udata)
  3998. {
  3999. struct mlx5_ib_dev *dev;
  4000. struct mlx5_ib_rwq *rwq;
  4001. struct mlx5_ib_create_wq_resp resp = {};
  4002. size_t min_resp_len;
  4003. int err;
  4004. if (!udata)
  4005. return ERR_PTR(-ENOSYS);
  4006. min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
  4007. if (udata->outlen && udata->outlen < min_resp_len)
  4008. return ERR_PTR(-EINVAL);
  4009. dev = to_mdev(pd->device);
  4010. switch (init_attr->wq_type) {
  4011. case IB_WQT_RQ:
  4012. rwq = kzalloc(sizeof(*rwq), GFP_KERNEL);
  4013. if (!rwq)
  4014. return ERR_PTR(-ENOMEM);
  4015. err = prepare_user_rq(pd, init_attr, udata, rwq);
  4016. if (err)
  4017. goto err;
  4018. err = create_rq(rwq, pd, init_attr);
  4019. if (err)
  4020. goto err_user_rq;
  4021. break;
  4022. default:
  4023. mlx5_ib_dbg(dev, "unsupported wq type %d\n",
  4024. init_attr->wq_type);
  4025. return ERR_PTR(-EINVAL);
  4026. }
  4027. rwq->ibwq.wq_num = rwq->core_qp.qpn;
  4028. rwq->ibwq.state = IB_WQS_RESET;
  4029. if (udata->outlen) {
  4030. resp.response_length = offsetof(typeof(resp), response_length) +
  4031. sizeof(resp.response_length);
  4032. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  4033. if (err)
  4034. goto err_copy;
  4035. }
  4036. rwq->core_qp.event = mlx5_ib_wq_event;
  4037. rwq->ibwq.event_handler = init_attr->event_handler;
  4038. return &rwq->ibwq;
  4039. err_copy:
  4040. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4041. err_user_rq:
  4042. destroy_user_rq(pd, rwq);
  4043. err:
  4044. kfree(rwq);
  4045. return ERR_PTR(err);
  4046. }
  4047. int mlx5_ib_destroy_wq(struct ib_wq *wq)
  4048. {
  4049. struct mlx5_ib_dev *dev = to_mdev(wq->device);
  4050. struct mlx5_ib_rwq *rwq = to_mrwq(wq);
  4051. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4052. destroy_user_rq(wq->pd, rwq);
  4053. kfree(rwq);
  4054. return 0;
  4055. }
  4056. struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
  4057. struct ib_rwq_ind_table_init_attr *init_attr,
  4058. struct ib_udata *udata)
  4059. {
  4060. struct mlx5_ib_dev *dev = to_mdev(device);
  4061. struct mlx5_ib_rwq_ind_table *rwq_ind_tbl;
  4062. int sz = 1 << init_attr->log_ind_tbl_size;
  4063. struct mlx5_ib_create_rwq_ind_tbl_resp resp = {};
  4064. size_t min_resp_len;
  4065. int inlen;
  4066. int err;
  4067. int i;
  4068. u32 *in;
  4069. void *rqtc;
  4070. if (udata->inlen > 0 &&
  4071. !ib_is_udata_cleared(udata, 0,
  4072. udata->inlen))
  4073. return ERR_PTR(-EOPNOTSUPP);
  4074. min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
  4075. if (udata->outlen && udata->outlen < min_resp_len)
  4076. return ERR_PTR(-EINVAL);
  4077. rwq_ind_tbl = kzalloc(sizeof(*rwq_ind_tbl), GFP_KERNEL);
  4078. if (!rwq_ind_tbl)
  4079. return ERR_PTR(-ENOMEM);
  4080. inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
  4081. in = mlx5_vzalloc(inlen);
  4082. if (!in) {
  4083. err = -ENOMEM;
  4084. goto err;
  4085. }
  4086. rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
  4087. MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
  4088. MLX5_SET(rqtc, rqtc, rqt_max_size, sz);
  4089. for (i = 0; i < sz; i++)
  4090. MLX5_SET(rqtc, rqtc, rq_num[i], init_attr->ind_tbl[i]->wq_num);
  4091. err = mlx5_core_create_rqt(dev->mdev, in, inlen, &rwq_ind_tbl->rqtn);
  4092. kvfree(in);
  4093. if (err)
  4094. goto err;
  4095. rwq_ind_tbl->ib_rwq_ind_tbl.ind_tbl_num = rwq_ind_tbl->rqtn;
  4096. if (udata->outlen) {
  4097. resp.response_length = offsetof(typeof(resp), response_length) +
  4098. sizeof(resp.response_length);
  4099. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  4100. if (err)
  4101. goto err_copy;
  4102. }
  4103. return &rwq_ind_tbl->ib_rwq_ind_tbl;
  4104. err_copy:
  4105. mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
  4106. err:
  4107. kfree(rwq_ind_tbl);
  4108. return ERR_PTR(err);
  4109. }
  4110. int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
  4111. {
  4112. struct mlx5_ib_rwq_ind_table *rwq_ind_tbl = to_mrwq_ind_table(ib_rwq_ind_tbl);
  4113. struct mlx5_ib_dev *dev = to_mdev(ib_rwq_ind_tbl->device);
  4114. mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
  4115. kfree(rwq_ind_tbl);
  4116. return 0;
  4117. }
  4118. int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
  4119. u32 wq_attr_mask, struct ib_udata *udata)
  4120. {
  4121. struct mlx5_ib_dev *dev = to_mdev(wq->device);
  4122. struct mlx5_ib_rwq *rwq = to_mrwq(wq);
  4123. struct mlx5_ib_modify_wq ucmd = {};
  4124. size_t required_cmd_sz;
  4125. int curr_wq_state;
  4126. int wq_state;
  4127. int inlen;
  4128. int err;
  4129. void *rqc;
  4130. void *in;
  4131. required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
  4132. if (udata->inlen < required_cmd_sz)
  4133. return -EINVAL;
  4134. if (udata->inlen > sizeof(ucmd) &&
  4135. !ib_is_udata_cleared(udata, sizeof(ucmd),
  4136. udata->inlen - sizeof(ucmd)))
  4137. return -EOPNOTSUPP;
  4138. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen)))
  4139. return -EFAULT;
  4140. if (ucmd.comp_mask || ucmd.reserved)
  4141. return -EOPNOTSUPP;
  4142. inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
  4143. in = mlx5_vzalloc(inlen);
  4144. if (!in)
  4145. return -ENOMEM;
  4146. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  4147. curr_wq_state = (wq_attr_mask & IB_WQ_CUR_STATE) ?
  4148. wq_attr->curr_wq_state : wq->state;
  4149. wq_state = (wq_attr_mask & IB_WQ_STATE) ?
  4150. wq_attr->wq_state : curr_wq_state;
  4151. if (curr_wq_state == IB_WQS_ERR)
  4152. curr_wq_state = MLX5_RQC_STATE_ERR;
  4153. if (wq_state == IB_WQS_ERR)
  4154. wq_state = MLX5_RQC_STATE_ERR;
  4155. MLX5_SET(modify_rq_in, in, rq_state, curr_wq_state);
  4156. MLX5_SET(rqc, rqc, state, wq_state);
  4157. err = mlx5_core_modify_rq(dev->mdev, rwq->core_qp.qpn, in, inlen);
  4158. kvfree(in);
  4159. if (!err)
  4160. rwq->ibwq.state = (wq_state == MLX5_RQC_STATE_ERR) ? IB_WQS_ERR : wq_state;
  4161. return err;
  4162. }