main.c 86 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/highmem.h>
  33. #include <linux/module.h>
  34. #include <linux/init.h>
  35. #include <linux/errno.h>
  36. #include <linux/pci.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/slab.h>
  39. #if defined(CONFIG_X86)
  40. #include <asm/pat.h>
  41. #endif
  42. #include <linux/sched.h>
  43. #include <linux/delay.h>
  44. #include <rdma/ib_user_verbs.h>
  45. #include <rdma/ib_addr.h>
  46. #include <rdma/ib_cache.h>
  47. #include <linux/mlx5/port.h>
  48. #include <linux/mlx5/vport.h>
  49. #include <linux/list.h>
  50. #include <rdma/ib_smi.h>
  51. #include <rdma/ib_umem.h>
  52. #include <linux/in.h>
  53. #include <linux/etherdevice.h>
  54. #include <linux/mlx5/fs.h>
  55. #include "mlx5_ib.h"
  56. #define DRIVER_NAME "mlx5_ib"
  57. #define DRIVER_VERSION "2.2-1"
  58. #define DRIVER_RELDATE "Feb 2014"
  59. MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
  60. MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
  61. MODULE_LICENSE("Dual BSD/GPL");
  62. MODULE_VERSION(DRIVER_VERSION);
  63. static int deprecated_prof_sel = 2;
  64. module_param_named(prof_sel, deprecated_prof_sel, int, 0444);
  65. MODULE_PARM_DESC(prof_sel, "profile selector. Deprecated here. Moved to module mlx5_core");
  66. static char mlx5_version[] =
  67. DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
  68. DRIVER_VERSION " (" DRIVER_RELDATE ")\n";
  69. enum {
  70. MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
  71. };
  72. static enum rdma_link_layer
  73. mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
  74. {
  75. switch (port_type_cap) {
  76. case MLX5_CAP_PORT_TYPE_IB:
  77. return IB_LINK_LAYER_INFINIBAND;
  78. case MLX5_CAP_PORT_TYPE_ETH:
  79. return IB_LINK_LAYER_ETHERNET;
  80. default:
  81. return IB_LINK_LAYER_UNSPECIFIED;
  82. }
  83. }
  84. static enum rdma_link_layer
  85. mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
  86. {
  87. struct mlx5_ib_dev *dev = to_mdev(device);
  88. int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
  89. return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  90. }
  91. static int mlx5_netdev_event(struct notifier_block *this,
  92. unsigned long event, void *ptr)
  93. {
  94. struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
  95. struct mlx5_ib_dev *ibdev = container_of(this, struct mlx5_ib_dev,
  96. roce.nb);
  97. switch (event) {
  98. case NETDEV_REGISTER:
  99. case NETDEV_UNREGISTER:
  100. write_lock(&ibdev->roce.netdev_lock);
  101. if (ndev->dev.parent == &ibdev->mdev->pdev->dev)
  102. ibdev->roce.netdev = (event == NETDEV_UNREGISTER) ?
  103. NULL : ndev;
  104. write_unlock(&ibdev->roce.netdev_lock);
  105. break;
  106. case NETDEV_UP:
  107. case NETDEV_DOWN: {
  108. struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
  109. struct net_device *upper = NULL;
  110. if (lag_ndev) {
  111. upper = netdev_master_upper_dev_get(lag_ndev);
  112. dev_put(lag_ndev);
  113. }
  114. if ((upper == ndev || (!upper && ndev == ibdev->roce.netdev))
  115. && ibdev->ib_active) {
  116. struct ib_event ibev = {0};
  117. ibev.device = &ibdev->ib_dev;
  118. ibev.event = (event == NETDEV_UP) ?
  119. IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
  120. ibev.element.port_num = 1;
  121. ib_dispatch_event(&ibev);
  122. }
  123. break;
  124. }
  125. default:
  126. break;
  127. }
  128. return NOTIFY_DONE;
  129. }
  130. static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
  131. u8 port_num)
  132. {
  133. struct mlx5_ib_dev *ibdev = to_mdev(device);
  134. struct net_device *ndev;
  135. ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
  136. if (ndev)
  137. return ndev;
  138. /* Ensure ndev does not disappear before we invoke dev_hold()
  139. */
  140. read_lock(&ibdev->roce.netdev_lock);
  141. ndev = ibdev->roce.netdev;
  142. if (ndev)
  143. dev_hold(ndev);
  144. read_unlock(&ibdev->roce.netdev_lock);
  145. return ndev;
  146. }
  147. static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
  148. struct ib_port_attr *props)
  149. {
  150. struct mlx5_ib_dev *dev = to_mdev(device);
  151. struct net_device *ndev, *upper;
  152. enum ib_mtu ndev_ib_mtu;
  153. u16 qkey_viol_cntr;
  154. memset(props, 0, sizeof(*props));
  155. props->port_cap_flags |= IB_PORT_CM_SUP;
  156. props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
  157. props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
  158. roce_address_table_size);
  159. props->max_mtu = IB_MTU_4096;
  160. props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
  161. props->pkey_tbl_len = 1;
  162. props->state = IB_PORT_DOWN;
  163. props->phys_state = 3;
  164. mlx5_query_nic_vport_qkey_viol_cntr(dev->mdev, &qkey_viol_cntr);
  165. props->qkey_viol_cntr = qkey_viol_cntr;
  166. ndev = mlx5_ib_get_netdev(device, port_num);
  167. if (!ndev)
  168. return 0;
  169. if (mlx5_lag_is_active(dev->mdev)) {
  170. rcu_read_lock();
  171. upper = netdev_master_upper_dev_get_rcu(ndev);
  172. if (upper) {
  173. dev_put(ndev);
  174. ndev = upper;
  175. dev_hold(ndev);
  176. }
  177. rcu_read_unlock();
  178. }
  179. if (netif_running(ndev) && netif_carrier_ok(ndev)) {
  180. props->state = IB_PORT_ACTIVE;
  181. props->phys_state = 5;
  182. }
  183. ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
  184. dev_put(ndev);
  185. props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
  186. props->active_width = IB_WIDTH_4X; /* TODO */
  187. props->active_speed = IB_SPEED_QDR; /* TODO */
  188. return 0;
  189. }
  190. static void ib_gid_to_mlx5_roce_addr(const union ib_gid *gid,
  191. const struct ib_gid_attr *attr,
  192. void *mlx5_addr)
  193. {
  194. #define MLX5_SET_RA(p, f, v) MLX5_SET(roce_addr_layout, p, f, v)
  195. char *mlx5_addr_l3_addr = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
  196. source_l3_address);
  197. void *mlx5_addr_mac = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
  198. source_mac_47_32);
  199. if (!gid)
  200. return;
  201. ether_addr_copy(mlx5_addr_mac, attr->ndev->dev_addr);
  202. if (is_vlan_dev(attr->ndev)) {
  203. MLX5_SET_RA(mlx5_addr, vlan_valid, 1);
  204. MLX5_SET_RA(mlx5_addr, vlan_id, vlan_dev_vlan_id(attr->ndev));
  205. }
  206. switch (attr->gid_type) {
  207. case IB_GID_TYPE_IB:
  208. MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_1);
  209. break;
  210. case IB_GID_TYPE_ROCE_UDP_ENCAP:
  211. MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_2);
  212. break;
  213. default:
  214. WARN_ON(true);
  215. }
  216. if (attr->gid_type != IB_GID_TYPE_IB) {
  217. if (ipv6_addr_v4mapped((void *)gid))
  218. MLX5_SET_RA(mlx5_addr, roce_l3_type,
  219. MLX5_ROCE_L3_TYPE_IPV4);
  220. else
  221. MLX5_SET_RA(mlx5_addr, roce_l3_type,
  222. MLX5_ROCE_L3_TYPE_IPV6);
  223. }
  224. if ((attr->gid_type == IB_GID_TYPE_IB) ||
  225. !ipv6_addr_v4mapped((void *)gid))
  226. memcpy(mlx5_addr_l3_addr, gid, sizeof(*gid));
  227. else
  228. memcpy(&mlx5_addr_l3_addr[12], &gid->raw[12], 4);
  229. }
  230. static int set_roce_addr(struct ib_device *device, u8 port_num,
  231. unsigned int index,
  232. const union ib_gid *gid,
  233. const struct ib_gid_attr *attr)
  234. {
  235. struct mlx5_ib_dev *dev = to_mdev(device);
  236. u32 in[MLX5_ST_SZ_DW(set_roce_address_in)] = {0};
  237. u32 out[MLX5_ST_SZ_DW(set_roce_address_out)] = {0};
  238. void *in_addr = MLX5_ADDR_OF(set_roce_address_in, in, roce_address);
  239. enum rdma_link_layer ll = mlx5_ib_port_link_layer(device, port_num);
  240. if (ll != IB_LINK_LAYER_ETHERNET)
  241. return -EINVAL;
  242. ib_gid_to_mlx5_roce_addr(gid, attr, in_addr);
  243. MLX5_SET(set_roce_address_in, in, roce_address_index, index);
  244. MLX5_SET(set_roce_address_in, in, opcode, MLX5_CMD_OP_SET_ROCE_ADDRESS);
  245. return mlx5_cmd_exec(dev->mdev, in, sizeof(in), out, sizeof(out));
  246. }
  247. static int mlx5_ib_add_gid(struct ib_device *device, u8 port_num,
  248. unsigned int index, const union ib_gid *gid,
  249. const struct ib_gid_attr *attr,
  250. __always_unused void **context)
  251. {
  252. return set_roce_addr(device, port_num, index, gid, attr);
  253. }
  254. static int mlx5_ib_del_gid(struct ib_device *device, u8 port_num,
  255. unsigned int index, __always_unused void **context)
  256. {
  257. return set_roce_addr(device, port_num, index, NULL, NULL);
  258. }
  259. __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
  260. int index)
  261. {
  262. struct ib_gid_attr attr;
  263. union ib_gid gid;
  264. if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
  265. return 0;
  266. if (!attr.ndev)
  267. return 0;
  268. dev_put(attr.ndev);
  269. if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
  270. return 0;
  271. return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
  272. }
  273. static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
  274. {
  275. if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
  276. return !MLX5_CAP_GEN(dev->mdev, ib_virt);
  277. return 0;
  278. }
  279. enum {
  280. MLX5_VPORT_ACCESS_METHOD_MAD,
  281. MLX5_VPORT_ACCESS_METHOD_HCA,
  282. MLX5_VPORT_ACCESS_METHOD_NIC,
  283. };
  284. static int mlx5_get_vport_access_method(struct ib_device *ibdev)
  285. {
  286. if (mlx5_use_mad_ifc(to_mdev(ibdev)))
  287. return MLX5_VPORT_ACCESS_METHOD_MAD;
  288. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  289. IB_LINK_LAYER_ETHERNET)
  290. return MLX5_VPORT_ACCESS_METHOD_NIC;
  291. return MLX5_VPORT_ACCESS_METHOD_HCA;
  292. }
  293. static void get_atomic_caps(struct mlx5_ib_dev *dev,
  294. struct ib_device_attr *props)
  295. {
  296. u8 tmp;
  297. u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
  298. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
  299. u8 atomic_req_8B_endianness_mode =
  300. MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianess_mode);
  301. /* Check if HW supports 8 bytes standard atomic operations and capable
  302. * of host endianness respond
  303. */
  304. tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
  305. if (((atomic_operations & tmp) == tmp) &&
  306. (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
  307. (atomic_req_8B_endianness_mode)) {
  308. props->atomic_cap = IB_ATOMIC_HCA;
  309. } else {
  310. props->atomic_cap = IB_ATOMIC_NONE;
  311. }
  312. }
  313. static int mlx5_query_system_image_guid(struct ib_device *ibdev,
  314. __be64 *sys_image_guid)
  315. {
  316. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  317. struct mlx5_core_dev *mdev = dev->mdev;
  318. u64 tmp;
  319. int err;
  320. switch (mlx5_get_vport_access_method(ibdev)) {
  321. case MLX5_VPORT_ACCESS_METHOD_MAD:
  322. return mlx5_query_mad_ifc_system_image_guid(ibdev,
  323. sys_image_guid);
  324. case MLX5_VPORT_ACCESS_METHOD_HCA:
  325. err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
  326. break;
  327. case MLX5_VPORT_ACCESS_METHOD_NIC:
  328. err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
  329. break;
  330. default:
  331. return -EINVAL;
  332. }
  333. if (!err)
  334. *sys_image_guid = cpu_to_be64(tmp);
  335. return err;
  336. }
  337. static int mlx5_query_max_pkeys(struct ib_device *ibdev,
  338. u16 *max_pkeys)
  339. {
  340. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  341. struct mlx5_core_dev *mdev = dev->mdev;
  342. switch (mlx5_get_vport_access_method(ibdev)) {
  343. case MLX5_VPORT_ACCESS_METHOD_MAD:
  344. return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
  345. case MLX5_VPORT_ACCESS_METHOD_HCA:
  346. case MLX5_VPORT_ACCESS_METHOD_NIC:
  347. *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
  348. pkey_table_size));
  349. return 0;
  350. default:
  351. return -EINVAL;
  352. }
  353. }
  354. static int mlx5_query_vendor_id(struct ib_device *ibdev,
  355. u32 *vendor_id)
  356. {
  357. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  358. switch (mlx5_get_vport_access_method(ibdev)) {
  359. case MLX5_VPORT_ACCESS_METHOD_MAD:
  360. return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
  361. case MLX5_VPORT_ACCESS_METHOD_HCA:
  362. case MLX5_VPORT_ACCESS_METHOD_NIC:
  363. return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
  364. default:
  365. return -EINVAL;
  366. }
  367. }
  368. static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
  369. __be64 *node_guid)
  370. {
  371. u64 tmp;
  372. int err;
  373. switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
  374. case MLX5_VPORT_ACCESS_METHOD_MAD:
  375. return mlx5_query_mad_ifc_node_guid(dev, node_guid);
  376. case MLX5_VPORT_ACCESS_METHOD_HCA:
  377. err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
  378. break;
  379. case MLX5_VPORT_ACCESS_METHOD_NIC:
  380. err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
  381. break;
  382. default:
  383. return -EINVAL;
  384. }
  385. if (!err)
  386. *node_guid = cpu_to_be64(tmp);
  387. return err;
  388. }
  389. struct mlx5_reg_node_desc {
  390. u8 desc[IB_DEVICE_NODE_DESC_MAX];
  391. };
  392. static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
  393. {
  394. struct mlx5_reg_node_desc in;
  395. if (mlx5_use_mad_ifc(dev))
  396. return mlx5_query_mad_ifc_node_desc(dev, node_desc);
  397. memset(&in, 0, sizeof(in));
  398. return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
  399. sizeof(struct mlx5_reg_node_desc),
  400. MLX5_REG_NODE_DESC, 0, 0);
  401. }
  402. static int mlx5_ib_query_device(struct ib_device *ibdev,
  403. struct ib_device_attr *props,
  404. struct ib_udata *uhw)
  405. {
  406. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  407. struct mlx5_core_dev *mdev = dev->mdev;
  408. int err = -ENOMEM;
  409. int max_rq_sg;
  410. int max_sq_sg;
  411. u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
  412. struct mlx5_ib_query_device_resp resp = {};
  413. size_t resp_len;
  414. u64 max_tso;
  415. resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
  416. if (uhw->outlen && uhw->outlen < resp_len)
  417. return -EINVAL;
  418. else
  419. resp.response_length = resp_len;
  420. if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
  421. return -EINVAL;
  422. memset(props, 0, sizeof(*props));
  423. err = mlx5_query_system_image_guid(ibdev,
  424. &props->sys_image_guid);
  425. if (err)
  426. return err;
  427. err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
  428. if (err)
  429. return err;
  430. err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
  431. if (err)
  432. return err;
  433. props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
  434. (fw_rev_min(dev->mdev) << 16) |
  435. fw_rev_sub(dev->mdev);
  436. props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
  437. IB_DEVICE_PORT_ACTIVE_EVENT |
  438. IB_DEVICE_SYS_IMAGE_GUID |
  439. IB_DEVICE_RC_RNR_NAK_GEN;
  440. if (MLX5_CAP_GEN(mdev, pkv))
  441. props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
  442. if (MLX5_CAP_GEN(mdev, qkv))
  443. props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
  444. if (MLX5_CAP_GEN(mdev, apm))
  445. props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
  446. if (MLX5_CAP_GEN(mdev, xrc))
  447. props->device_cap_flags |= IB_DEVICE_XRC;
  448. if (MLX5_CAP_GEN(mdev, imaicl)) {
  449. props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
  450. IB_DEVICE_MEM_WINDOW_TYPE_2B;
  451. props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  452. /* We support 'Gappy' memory registration too */
  453. props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
  454. }
  455. props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
  456. if (MLX5_CAP_GEN(mdev, sho)) {
  457. props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
  458. /* At this stage no support for signature handover */
  459. props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
  460. IB_PROT_T10DIF_TYPE_2 |
  461. IB_PROT_T10DIF_TYPE_3;
  462. props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
  463. IB_GUARD_T10DIF_CSUM;
  464. }
  465. if (MLX5_CAP_GEN(mdev, block_lb_mc))
  466. props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
  467. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads)) {
  468. if (MLX5_CAP_ETH(mdev, csum_cap))
  469. props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
  470. if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
  471. max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
  472. if (max_tso) {
  473. resp.tso_caps.max_tso = 1 << max_tso;
  474. resp.tso_caps.supported_qpts |=
  475. 1 << IB_QPT_RAW_PACKET;
  476. resp.response_length += sizeof(resp.tso_caps);
  477. }
  478. }
  479. if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
  480. resp.rss_caps.rx_hash_function =
  481. MLX5_RX_HASH_FUNC_TOEPLITZ;
  482. resp.rss_caps.rx_hash_fields_mask =
  483. MLX5_RX_HASH_SRC_IPV4 |
  484. MLX5_RX_HASH_DST_IPV4 |
  485. MLX5_RX_HASH_SRC_IPV6 |
  486. MLX5_RX_HASH_DST_IPV6 |
  487. MLX5_RX_HASH_SRC_PORT_TCP |
  488. MLX5_RX_HASH_DST_PORT_TCP |
  489. MLX5_RX_HASH_SRC_PORT_UDP |
  490. MLX5_RX_HASH_DST_PORT_UDP;
  491. resp.response_length += sizeof(resp.rss_caps);
  492. }
  493. } else {
  494. if (field_avail(typeof(resp), tso_caps, uhw->outlen))
  495. resp.response_length += sizeof(resp.tso_caps);
  496. if (field_avail(typeof(resp), rss_caps, uhw->outlen))
  497. resp.response_length += sizeof(resp.rss_caps);
  498. }
  499. if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  500. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  501. props->device_cap_flags |= IB_DEVICE_UD_TSO;
  502. }
  503. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  504. MLX5_CAP_ETH(dev->mdev, scatter_fcs))
  505. props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
  506. if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
  507. props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
  508. props->vendor_part_id = mdev->pdev->device;
  509. props->hw_ver = mdev->pdev->revision;
  510. props->max_mr_size = ~0ull;
  511. props->page_size_cap = ~(min_page_size - 1);
  512. props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
  513. props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  514. max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
  515. sizeof(struct mlx5_wqe_data_seg);
  516. max_sq_sg = (MLX5_CAP_GEN(mdev, max_wqe_sz_sq) -
  517. sizeof(struct mlx5_wqe_ctrl_seg)) /
  518. sizeof(struct mlx5_wqe_data_seg);
  519. props->max_sge = min(max_rq_sg, max_sq_sg);
  520. props->max_sge_rd = MLX5_MAX_SGE_RD;
  521. props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
  522. props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
  523. props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  524. props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
  525. props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
  526. props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
  527. props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
  528. props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
  529. props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
  530. props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
  531. props->max_srq_sge = max_rq_sg - 1;
  532. props->max_fast_reg_page_list_len =
  533. 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
  534. get_atomic_caps(dev, props);
  535. props->masked_atomic_cap = IB_ATOMIC_NONE;
  536. props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
  537. props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
  538. props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
  539. props->max_mcast_grp;
  540. props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
  541. props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
  542. props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
  543. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  544. if (MLX5_CAP_GEN(mdev, pg))
  545. props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
  546. props->odp_caps = dev->odp_caps;
  547. #endif
  548. if (MLX5_CAP_GEN(mdev, cd))
  549. props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
  550. if (!mlx5_core_is_pf(mdev))
  551. props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
  552. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  553. IB_LINK_LAYER_ETHERNET) {
  554. props->rss_caps.max_rwq_indirection_tables =
  555. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
  556. props->rss_caps.max_rwq_indirection_table_size =
  557. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
  558. props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
  559. props->max_wq_type_rq =
  560. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
  561. }
  562. if (uhw->outlen) {
  563. err = ib_copy_to_udata(uhw, &resp, resp.response_length);
  564. if (err)
  565. return err;
  566. }
  567. return 0;
  568. }
  569. enum mlx5_ib_width {
  570. MLX5_IB_WIDTH_1X = 1 << 0,
  571. MLX5_IB_WIDTH_2X = 1 << 1,
  572. MLX5_IB_WIDTH_4X = 1 << 2,
  573. MLX5_IB_WIDTH_8X = 1 << 3,
  574. MLX5_IB_WIDTH_12X = 1 << 4
  575. };
  576. static int translate_active_width(struct ib_device *ibdev, u8 active_width,
  577. u8 *ib_width)
  578. {
  579. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  580. int err = 0;
  581. if (active_width & MLX5_IB_WIDTH_1X) {
  582. *ib_width = IB_WIDTH_1X;
  583. } else if (active_width & MLX5_IB_WIDTH_2X) {
  584. mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
  585. (int)active_width);
  586. err = -EINVAL;
  587. } else if (active_width & MLX5_IB_WIDTH_4X) {
  588. *ib_width = IB_WIDTH_4X;
  589. } else if (active_width & MLX5_IB_WIDTH_8X) {
  590. *ib_width = IB_WIDTH_8X;
  591. } else if (active_width & MLX5_IB_WIDTH_12X) {
  592. *ib_width = IB_WIDTH_12X;
  593. } else {
  594. mlx5_ib_dbg(dev, "Invalid active_width %d\n",
  595. (int)active_width);
  596. err = -EINVAL;
  597. }
  598. return err;
  599. }
  600. static int mlx5_mtu_to_ib_mtu(int mtu)
  601. {
  602. switch (mtu) {
  603. case 256: return 1;
  604. case 512: return 2;
  605. case 1024: return 3;
  606. case 2048: return 4;
  607. case 4096: return 5;
  608. default:
  609. pr_warn("invalid mtu\n");
  610. return -1;
  611. }
  612. }
  613. enum ib_max_vl_num {
  614. __IB_MAX_VL_0 = 1,
  615. __IB_MAX_VL_0_1 = 2,
  616. __IB_MAX_VL_0_3 = 3,
  617. __IB_MAX_VL_0_7 = 4,
  618. __IB_MAX_VL_0_14 = 5,
  619. };
  620. enum mlx5_vl_hw_cap {
  621. MLX5_VL_HW_0 = 1,
  622. MLX5_VL_HW_0_1 = 2,
  623. MLX5_VL_HW_0_2 = 3,
  624. MLX5_VL_HW_0_3 = 4,
  625. MLX5_VL_HW_0_4 = 5,
  626. MLX5_VL_HW_0_5 = 6,
  627. MLX5_VL_HW_0_6 = 7,
  628. MLX5_VL_HW_0_7 = 8,
  629. MLX5_VL_HW_0_14 = 15
  630. };
  631. static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
  632. u8 *max_vl_num)
  633. {
  634. switch (vl_hw_cap) {
  635. case MLX5_VL_HW_0:
  636. *max_vl_num = __IB_MAX_VL_0;
  637. break;
  638. case MLX5_VL_HW_0_1:
  639. *max_vl_num = __IB_MAX_VL_0_1;
  640. break;
  641. case MLX5_VL_HW_0_3:
  642. *max_vl_num = __IB_MAX_VL_0_3;
  643. break;
  644. case MLX5_VL_HW_0_7:
  645. *max_vl_num = __IB_MAX_VL_0_7;
  646. break;
  647. case MLX5_VL_HW_0_14:
  648. *max_vl_num = __IB_MAX_VL_0_14;
  649. break;
  650. default:
  651. return -EINVAL;
  652. }
  653. return 0;
  654. }
  655. static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
  656. struct ib_port_attr *props)
  657. {
  658. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  659. struct mlx5_core_dev *mdev = dev->mdev;
  660. struct mlx5_hca_vport_context *rep;
  661. u16 max_mtu;
  662. u16 oper_mtu;
  663. int err;
  664. u8 ib_link_width_oper;
  665. u8 vl_hw_cap;
  666. rep = kzalloc(sizeof(*rep), GFP_KERNEL);
  667. if (!rep) {
  668. err = -ENOMEM;
  669. goto out;
  670. }
  671. memset(props, 0, sizeof(*props));
  672. err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
  673. if (err)
  674. goto out;
  675. props->lid = rep->lid;
  676. props->lmc = rep->lmc;
  677. props->sm_lid = rep->sm_lid;
  678. props->sm_sl = rep->sm_sl;
  679. props->state = rep->vport_state;
  680. props->phys_state = rep->port_physical_state;
  681. props->port_cap_flags = rep->cap_mask1;
  682. props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
  683. props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
  684. props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
  685. props->bad_pkey_cntr = rep->pkey_violation_counter;
  686. props->qkey_viol_cntr = rep->qkey_violation_counter;
  687. props->subnet_timeout = rep->subnet_timeout;
  688. props->init_type_reply = rep->init_type_reply;
  689. props->grh_required = rep->grh_required;
  690. err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
  691. if (err)
  692. goto out;
  693. err = translate_active_width(ibdev, ib_link_width_oper,
  694. &props->active_width);
  695. if (err)
  696. goto out;
  697. err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
  698. if (err)
  699. goto out;
  700. mlx5_query_port_max_mtu(mdev, &max_mtu, port);
  701. props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
  702. mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
  703. props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
  704. err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
  705. if (err)
  706. goto out;
  707. err = translate_max_vl_num(ibdev, vl_hw_cap,
  708. &props->max_vl_num);
  709. out:
  710. kfree(rep);
  711. return err;
  712. }
  713. int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
  714. struct ib_port_attr *props)
  715. {
  716. switch (mlx5_get_vport_access_method(ibdev)) {
  717. case MLX5_VPORT_ACCESS_METHOD_MAD:
  718. return mlx5_query_mad_ifc_port(ibdev, port, props);
  719. case MLX5_VPORT_ACCESS_METHOD_HCA:
  720. return mlx5_query_hca_port(ibdev, port, props);
  721. case MLX5_VPORT_ACCESS_METHOD_NIC:
  722. return mlx5_query_port_roce(ibdev, port, props);
  723. default:
  724. return -EINVAL;
  725. }
  726. }
  727. static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
  728. union ib_gid *gid)
  729. {
  730. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  731. struct mlx5_core_dev *mdev = dev->mdev;
  732. switch (mlx5_get_vport_access_method(ibdev)) {
  733. case MLX5_VPORT_ACCESS_METHOD_MAD:
  734. return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
  735. case MLX5_VPORT_ACCESS_METHOD_HCA:
  736. return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
  737. default:
  738. return -EINVAL;
  739. }
  740. }
  741. static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
  742. u16 *pkey)
  743. {
  744. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  745. struct mlx5_core_dev *mdev = dev->mdev;
  746. switch (mlx5_get_vport_access_method(ibdev)) {
  747. case MLX5_VPORT_ACCESS_METHOD_MAD:
  748. return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
  749. case MLX5_VPORT_ACCESS_METHOD_HCA:
  750. case MLX5_VPORT_ACCESS_METHOD_NIC:
  751. return mlx5_query_hca_vport_pkey(mdev, 0, port, 0, index,
  752. pkey);
  753. default:
  754. return -EINVAL;
  755. }
  756. }
  757. static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
  758. struct ib_device_modify *props)
  759. {
  760. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  761. struct mlx5_reg_node_desc in;
  762. struct mlx5_reg_node_desc out;
  763. int err;
  764. if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
  765. return -EOPNOTSUPP;
  766. if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
  767. return 0;
  768. /*
  769. * If possible, pass node desc to FW, so it can generate
  770. * a 144 trap. If cmd fails, just ignore.
  771. */
  772. memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  773. err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
  774. sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
  775. if (err)
  776. return err;
  777. memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  778. return err;
  779. }
  780. static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
  781. struct ib_port_modify *props)
  782. {
  783. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  784. struct ib_port_attr attr;
  785. u32 tmp;
  786. int err;
  787. mutex_lock(&dev->cap_mask_mutex);
  788. err = mlx5_ib_query_port(ibdev, port, &attr);
  789. if (err)
  790. goto out;
  791. tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
  792. ~props->clr_port_cap_mask;
  793. err = mlx5_set_port_caps(dev->mdev, port, tmp);
  794. out:
  795. mutex_unlock(&dev->cap_mask_mutex);
  796. return err;
  797. }
  798. static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
  799. struct ib_udata *udata)
  800. {
  801. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  802. struct mlx5_ib_alloc_ucontext_req_v2 req = {};
  803. struct mlx5_ib_alloc_ucontext_resp resp = {};
  804. struct mlx5_ib_ucontext *context;
  805. struct mlx5_uuar_info *uuari;
  806. struct mlx5_uar *uars;
  807. int gross_uuars;
  808. int num_uars;
  809. int ver;
  810. int uuarn;
  811. int err;
  812. int i;
  813. size_t reqlen;
  814. size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
  815. max_cqe_version);
  816. if (!dev->ib_active)
  817. return ERR_PTR(-EAGAIN);
  818. if (udata->inlen < sizeof(struct ib_uverbs_cmd_hdr))
  819. return ERR_PTR(-EINVAL);
  820. reqlen = udata->inlen - sizeof(struct ib_uverbs_cmd_hdr);
  821. if (reqlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
  822. ver = 0;
  823. else if (reqlen >= min_req_v2)
  824. ver = 2;
  825. else
  826. return ERR_PTR(-EINVAL);
  827. err = ib_copy_from_udata(&req, udata, min(reqlen, sizeof(req)));
  828. if (err)
  829. return ERR_PTR(err);
  830. if (req.flags)
  831. return ERR_PTR(-EINVAL);
  832. if (req.total_num_uuars > MLX5_MAX_UUARS)
  833. return ERR_PTR(-ENOMEM);
  834. if (req.total_num_uuars == 0)
  835. return ERR_PTR(-EINVAL);
  836. if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
  837. return ERR_PTR(-EOPNOTSUPP);
  838. if (reqlen > sizeof(req) &&
  839. !ib_is_udata_cleared(udata, sizeof(req),
  840. reqlen - sizeof(req)))
  841. return ERR_PTR(-EOPNOTSUPP);
  842. req.total_num_uuars = ALIGN(req.total_num_uuars,
  843. MLX5_NON_FP_BF_REGS_PER_PAGE);
  844. if (req.num_low_latency_uuars > req.total_num_uuars - 1)
  845. return ERR_PTR(-EINVAL);
  846. num_uars = req.total_num_uuars / MLX5_NON_FP_BF_REGS_PER_PAGE;
  847. gross_uuars = num_uars * MLX5_BF_REGS_PER_PAGE;
  848. resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
  849. if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
  850. resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
  851. resp.cache_line_size = L1_CACHE_BYTES;
  852. resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
  853. resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
  854. resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  855. resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  856. resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
  857. resp.cqe_version = min_t(__u8,
  858. (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
  859. req.max_cqe_version);
  860. resp.response_length = min(offsetof(typeof(resp), response_length) +
  861. sizeof(resp.response_length), udata->outlen);
  862. context = kzalloc(sizeof(*context), GFP_KERNEL);
  863. if (!context)
  864. return ERR_PTR(-ENOMEM);
  865. uuari = &context->uuari;
  866. mutex_init(&uuari->lock);
  867. uars = kcalloc(num_uars, sizeof(*uars), GFP_KERNEL);
  868. if (!uars) {
  869. err = -ENOMEM;
  870. goto out_ctx;
  871. }
  872. uuari->bitmap = kcalloc(BITS_TO_LONGS(gross_uuars),
  873. sizeof(*uuari->bitmap),
  874. GFP_KERNEL);
  875. if (!uuari->bitmap) {
  876. err = -ENOMEM;
  877. goto out_uar_ctx;
  878. }
  879. /*
  880. * clear all fast path uuars
  881. */
  882. for (i = 0; i < gross_uuars; i++) {
  883. uuarn = i & 3;
  884. if (uuarn == 2 || uuarn == 3)
  885. set_bit(i, uuari->bitmap);
  886. }
  887. uuari->count = kcalloc(gross_uuars, sizeof(*uuari->count), GFP_KERNEL);
  888. if (!uuari->count) {
  889. err = -ENOMEM;
  890. goto out_bitmap;
  891. }
  892. for (i = 0; i < num_uars; i++) {
  893. err = mlx5_cmd_alloc_uar(dev->mdev, &uars[i].index);
  894. if (err)
  895. goto out_count;
  896. }
  897. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  898. context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
  899. #endif
  900. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
  901. err = mlx5_core_alloc_transport_domain(dev->mdev,
  902. &context->tdn);
  903. if (err)
  904. goto out_uars;
  905. }
  906. INIT_LIST_HEAD(&context->vma_private_list);
  907. INIT_LIST_HEAD(&context->db_page_list);
  908. mutex_init(&context->db_page_mutex);
  909. resp.tot_uuars = req.total_num_uuars;
  910. resp.num_ports = MLX5_CAP_GEN(dev->mdev, num_ports);
  911. if (field_avail(typeof(resp), cqe_version, udata->outlen))
  912. resp.response_length += sizeof(resp.cqe_version);
  913. if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
  914. resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE;
  915. resp.response_length += sizeof(resp.cmds_supp_uhw);
  916. }
  917. /*
  918. * We don't want to expose information from the PCI bar that is located
  919. * after 4096 bytes, so if the arch only supports larger pages, let's
  920. * pretend we don't support reading the HCA's core clock. This is also
  921. * forced by mmap function.
  922. */
  923. if (PAGE_SIZE <= 4096 &&
  924. field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
  925. resp.comp_mask |=
  926. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
  927. resp.hca_core_clock_offset =
  928. offsetof(struct mlx5_init_seg, internal_timer_h) %
  929. PAGE_SIZE;
  930. resp.response_length += sizeof(resp.hca_core_clock_offset) +
  931. sizeof(resp.reserved2);
  932. }
  933. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  934. if (err)
  935. goto out_td;
  936. uuari->ver = ver;
  937. uuari->num_low_latency_uuars = req.num_low_latency_uuars;
  938. uuari->uars = uars;
  939. uuari->num_uars = num_uars;
  940. context->cqe_version = resp.cqe_version;
  941. return &context->ibucontext;
  942. out_td:
  943. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  944. mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
  945. out_uars:
  946. for (i--; i >= 0; i--)
  947. mlx5_cmd_free_uar(dev->mdev, uars[i].index);
  948. out_count:
  949. kfree(uuari->count);
  950. out_bitmap:
  951. kfree(uuari->bitmap);
  952. out_uar_ctx:
  953. kfree(uars);
  954. out_ctx:
  955. kfree(context);
  956. return ERR_PTR(err);
  957. }
  958. static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
  959. {
  960. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  961. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  962. struct mlx5_uuar_info *uuari = &context->uuari;
  963. int i;
  964. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  965. mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
  966. for (i = 0; i < uuari->num_uars; i++) {
  967. if (mlx5_cmd_free_uar(dev->mdev, uuari->uars[i].index))
  968. mlx5_ib_warn(dev, "failed to free UAR 0x%x\n", uuari->uars[i].index);
  969. }
  970. kfree(uuari->count);
  971. kfree(uuari->bitmap);
  972. kfree(uuari->uars);
  973. kfree(context);
  974. return 0;
  975. }
  976. static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev, int index)
  977. {
  978. return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) + index;
  979. }
  980. static int get_command(unsigned long offset)
  981. {
  982. return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
  983. }
  984. static int get_arg(unsigned long offset)
  985. {
  986. return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
  987. }
  988. static int get_index(unsigned long offset)
  989. {
  990. return get_arg(offset);
  991. }
  992. static void mlx5_ib_vma_open(struct vm_area_struct *area)
  993. {
  994. /* vma_open is called when a new VMA is created on top of our VMA. This
  995. * is done through either mremap flow or split_vma (usually due to
  996. * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
  997. * as this VMA is strongly hardware related. Therefore we set the
  998. * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
  999. * calling us again and trying to do incorrect actions. We assume that
  1000. * the original VMA size is exactly a single page, and therefore all
  1001. * "splitting" operation will not happen to it.
  1002. */
  1003. area->vm_ops = NULL;
  1004. }
  1005. static void mlx5_ib_vma_close(struct vm_area_struct *area)
  1006. {
  1007. struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
  1008. /* It's guaranteed that all VMAs opened on a FD are closed before the
  1009. * file itself is closed, therefore no sync is needed with the regular
  1010. * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
  1011. * However need a sync with accessing the vma as part of
  1012. * mlx5_ib_disassociate_ucontext.
  1013. * The close operation is usually called under mm->mmap_sem except when
  1014. * process is exiting.
  1015. * The exiting case is handled explicitly as part of
  1016. * mlx5_ib_disassociate_ucontext.
  1017. */
  1018. mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
  1019. /* setting the vma context pointer to null in the mlx5_ib driver's
  1020. * private data, to protect a race condition in
  1021. * mlx5_ib_disassociate_ucontext().
  1022. */
  1023. mlx5_ib_vma_priv_data->vma = NULL;
  1024. list_del(&mlx5_ib_vma_priv_data->list);
  1025. kfree(mlx5_ib_vma_priv_data);
  1026. }
  1027. static const struct vm_operations_struct mlx5_ib_vm_ops = {
  1028. .open = mlx5_ib_vma_open,
  1029. .close = mlx5_ib_vma_close
  1030. };
  1031. static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
  1032. struct mlx5_ib_ucontext *ctx)
  1033. {
  1034. struct mlx5_ib_vma_private_data *vma_prv;
  1035. struct list_head *vma_head = &ctx->vma_private_list;
  1036. vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
  1037. if (!vma_prv)
  1038. return -ENOMEM;
  1039. vma_prv->vma = vma;
  1040. vma->vm_private_data = vma_prv;
  1041. vma->vm_ops = &mlx5_ib_vm_ops;
  1042. list_add(&vma_prv->list, vma_head);
  1043. return 0;
  1044. }
  1045. static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
  1046. {
  1047. int ret;
  1048. struct vm_area_struct *vma;
  1049. struct mlx5_ib_vma_private_data *vma_private, *n;
  1050. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1051. struct task_struct *owning_process = NULL;
  1052. struct mm_struct *owning_mm = NULL;
  1053. owning_process = get_pid_task(ibcontext->tgid, PIDTYPE_PID);
  1054. if (!owning_process)
  1055. return;
  1056. owning_mm = get_task_mm(owning_process);
  1057. if (!owning_mm) {
  1058. pr_info("no mm, disassociate ucontext is pending task termination\n");
  1059. while (1) {
  1060. put_task_struct(owning_process);
  1061. usleep_range(1000, 2000);
  1062. owning_process = get_pid_task(ibcontext->tgid,
  1063. PIDTYPE_PID);
  1064. if (!owning_process ||
  1065. owning_process->state == TASK_DEAD) {
  1066. pr_info("disassociate ucontext done, task was terminated\n");
  1067. /* in case task was dead need to release the
  1068. * task struct.
  1069. */
  1070. if (owning_process)
  1071. put_task_struct(owning_process);
  1072. return;
  1073. }
  1074. }
  1075. }
  1076. /* need to protect from a race on closing the vma as part of
  1077. * mlx5_ib_vma_close.
  1078. */
  1079. down_read(&owning_mm->mmap_sem);
  1080. list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
  1081. list) {
  1082. vma = vma_private->vma;
  1083. ret = zap_vma_ptes(vma, vma->vm_start,
  1084. PAGE_SIZE);
  1085. WARN_ONCE(ret, "%s: zap_vma_ptes failed", __func__);
  1086. /* context going to be destroyed, should
  1087. * not access ops any more.
  1088. */
  1089. vma->vm_ops = NULL;
  1090. list_del(&vma_private->list);
  1091. kfree(vma_private);
  1092. }
  1093. up_read(&owning_mm->mmap_sem);
  1094. mmput(owning_mm);
  1095. put_task_struct(owning_process);
  1096. }
  1097. static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
  1098. {
  1099. switch (cmd) {
  1100. case MLX5_IB_MMAP_WC_PAGE:
  1101. return "WC";
  1102. case MLX5_IB_MMAP_REGULAR_PAGE:
  1103. return "best effort WC";
  1104. case MLX5_IB_MMAP_NC_PAGE:
  1105. return "NC";
  1106. default:
  1107. return NULL;
  1108. }
  1109. }
  1110. static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
  1111. struct vm_area_struct *vma,
  1112. struct mlx5_ib_ucontext *context)
  1113. {
  1114. struct mlx5_uuar_info *uuari = &context->uuari;
  1115. int err;
  1116. unsigned long idx;
  1117. phys_addr_t pfn, pa;
  1118. pgprot_t prot;
  1119. switch (cmd) {
  1120. case MLX5_IB_MMAP_WC_PAGE:
  1121. /* Some architectures don't support WC memory */
  1122. #if defined(CONFIG_X86)
  1123. if (!pat_enabled())
  1124. return -EPERM;
  1125. #elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
  1126. return -EPERM;
  1127. #endif
  1128. /* fall through */
  1129. case MLX5_IB_MMAP_REGULAR_PAGE:
  1130. /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
  1131. prot = pgprot_writecombine(vma->vm_page_prot);
  1132. break;
  1133. case MLX5_IB_MMAP_NC_PAGE:
  1134. prot = pgprot_noncached(vma->vm_page_prot);
  1135. break;
  1136. default:
  1137. return -EINVAL;
  1138. }
  1139. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1140. return -EINVAL;
  1141. idx = get_index(vma->vm_pgoff);
  1142. if (idx >= uuari->num_uars)
  1143. return -EINVAL;
  1144. pfn = uar_index2pfn(dev, uuari->uars[idx].index);
  1145. mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
  1146. vma->vm_page_prot = prot;
  1147. err = io_remap_pfn_range(vma, vma->vm_start, pfn,
  1148. PAGE_SIZE, vma->vm_page_prot);
  1149. if (err) {
  1150. mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
  1151. err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
  1152. return -EAGAIN;
  1153. }
  1154. pa = pfn << PAGE_SHIFT;
  1155. mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
  1156. vma->vm_start, &pa);
  1157. return mlx5_ib_set_vma_data(vma, context);
  1158. }
  1159. static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
  1160. {
  1161. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1162. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1163. unsigned long command;
  1164. phys_addr_t pfn;
  1165. command = get_command(vma->vm_pgoff);
  1166. switch (command) {
  1167. case MLX5_IB_MMAP_WC_PAGE:
  1168. case MLX5_IB_MMAP_NC_PAGE:
  1169. case MLX5_IB_MMAP_REGULAR_PAGE:
  1170. return uar_mmap(dev, command, vma, context);
  1171. case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
  1172. return -ENOSYS;
  1173. case MLX5_IB_MMAP_CORE_CLOCK:
  1174. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1175. return -EINVAL;
  1176. if (vma->vm_flags & VM_WRITE)
  1177. return -EPERM;
  1178. /* Don't expose to user-space information it shouldn't have */
  1179. if (PAGE_SIZE > 4096)
  1180. return -EOPNOTSUPP;
  1181. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  1182. pfn = (dev->mdev->iseg_base +
  1183. offsetof(struct mlx5_init_seg, internal_timer_h)) >>
  1184. PAGE_SHIFT;
  1185. if (io_remap_pfn_range(vma, vma->vm_start, pfn,
  1186. PAGE_SIZE, vma->vm_page_prot))
  1187. return -EAGAIN;
  1188. mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
  1189. vma->vm_start,
  1190. (unsigned long long)pfn << PAGE_SHIFT);
  1191. break;
  1192. default:
  1193. return -EINVAL;
  1194. }
  1195. return 0;
  1196. }
  1197. static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
  1198. struct ib_ucontext *context,
  1199. struct ib_udata *udata)
  1200. {
  1201. struct mlx5_ib_alloc_pd_resp resp;
  1202. struct mlx5_ib_pd *pd;
  1203. int err;
  1204. pd = kmalloc(sizeof(*pd), GFP_KERNEL);
  1205. if (!pd)
  1206. return ERR_PTR(-ENOMEM);
  1207. err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
  1208. if (err) {
  1209. kfree(pd);
  1210. return ERR_PTR(err);
  1211. }
  1212. if (context) {
  1213. resp.pdn = pd->pdn;
  1214. if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
  1215. mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
  1216. kfree(pd);
  1217. return ERR_PTR(-EFAULT);
  1218. }
  1219. }
  1220. return &pd->ibpd;
  1221. }
  1222. static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
  1223. {
  1224. struct mlx5_ib_dev *mdev = to_mdev(pd->device);
  1225. struct mlx5_ib_pd *mpd = to_mpd(pd);
  1226. mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
  1227. kfree(mpd);
  1228. return 0;
  1229. }
  1230. enum {
  1231. MATCH_CRITERIA_ENABLE_OUTER_BIT,
  1232. MATCH_CRITERIA_ENABLE_MISC_BIT,
  1233. MATCH_CRITERIA_ENABLE_INNER_BIT
  1234. };
  1235. #define HEADER_IS_ZERO(match_criteria, headers) \
  1236. !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
  1237. 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
  1238. static u8 get_match_criteria_enable(u32 *match_criteria)
  1239. {
  1240. u8 match_criteria_enable;
  1241. match_criteria_enable =
  1242. (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
  1243. MATCH_CRITERIA_ENABLE_OUTER_BIT;
  1244. match_criteria_enable |=
  1245. (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
  1246. MATCH_CRITERIA_ENABLE_MISC_BIT;
  1247. match_criteria_enable |=
  1248. (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
  1249. MATCH_CRITERIA_ENABLE_INNER_BIT;
  1250. return match_criteria_enable;
  1251. }
  1252. static void set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
  1253. {
  1254. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
  1255. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
  1256. }
  1257. static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
  1258. {
  1259. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
  1260. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
  1261. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
  1262. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
  1263. }
  1264. #define LAST_ETH_FIELD vlan_tag
  1265. #define LAST_IB_FIELD sl
  1266. #define LAST_IPV4_FIELD tos
  1267. #define LAST_IPV6_FIELD traffic_class
  1268. #define LAST_TCP_UDP_FIELD src_port
  1269. /* Field is the last supported field */
  1270. #define FIELDS_NOT_SUPPORTED(filter, field)\
  1271. memchr_inv((void *)&filter.field +\
  1272. sizeof(filter.field), 0,\
  1273. sizeof(filter) -\
  1274. offsetof(typeof(filter), field) -\
  1275. sizeof(filter.field))
  1276. static int parse_flow_attr(u32 *match_c, u32 *match_v,
  1277. const union ib_flow_spec *ib_spec)
  1278. {
  1279. void *outer_headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1280. outer_headers);
  1281. void *outer_headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1282. outer_headers);
  1283. void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1284. misc_parameters);
  1285. void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1286. misc_parameters);
  1287. switch (ib_spec->type) {
  1288. case IB_FLOW_SPEC_ETH:
  1289. if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
  1290. return -ENOTSUPP;
  1291. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
  1292. dmac_47_16),
  1293. ib_spec->eth.mask.dst_mac);
  1294. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
  1295. dmac_47_16),
  1296. ib_spec->eth.val.dst_mac);
  1297. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
  1298. smac_47_16),
  1299. ib_spec->eth.mask.src_mac);
  1300. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
  1301. smac_47_16),
  1302. ib_spec->eth.val.src_mac);
  1303. if (ib_spec->eth.mask.vlan_tag) {
  1304. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1305. vlan_tag, 1);
  1306. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1307. vlan_tag, 1);
  1308. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1309. first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
  1310. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1311. first_vid, ntohs(ib_spec->eth.val.vlan_tag));
  1312. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1313. first_cfi,
  1314. ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
  1315. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1316. first_cfi,
  1317. ntohs(ib_spec->eth.val.vlan_tag) >> 12);
  1318. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1319. first_prio,
  1320. ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
  1321. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1322. first_prio,
  1323. ntohs(ib_spec->eth.val.vlan_tag) >> 13);
  1324. }
  1325. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1326. ethertype, ntohs(ib_spec->eth.mask.ether_type));
  1327. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1328. ethertype, ntohs(ib_spec->eth.val.ether_type));
  1329. break;
  1330. case IB_FLOW_SPEC_IPV4:
  1331. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
  1332. return -ENOTSUPP;
  1333. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1334. ethertype, 0xffff);
  1335. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1336. ethertype, ETH_P_IP);
  1337. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
  1338. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  1339. &ib_spec->ipv4.mask.src_ip,
  1340. sizeof(ib_spec->ipv4.mask.src_ip));
  1341. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
  1342. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  1343. &ib_spec->ipv4.val.src_ip,
  1344. sizeof(ib_spec->ipv4.val.src_ip));
  1345. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
  1346. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  1347. &ib_spec->ipv4.mask.dst_ip,
  1348. sizeof(ib_spec->ipv4.mask.dst_ip));
  1349. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
  1350. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  1351. &ib_spec->ipv4.val.dst_ip,
  1352. sizeof(ib_spec->ipv4.val.dst_ip));
  1353. set_tos(outer_headers_c, outer_headers_v,
  1354. ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
  1355. set_proto(outer_headers_c, outer_headers_v,
  1356. ib_spec->ipv4.mask.proto, ib_spec->ipv4.val.proto);
  1357. break;
  1358. case IB_FLOW_SPEC_IPV6:
  1359. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
  1360. return -ENOTSUPP;
  1361. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1362. ethertype, 0xffff);
  1363. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1364. ethertype, ETH_P_IPV6);
  1365. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
  1366. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  1367. &ib_spec->ipv6.mask.src_ip,
  1368. sizeof(ib_spec->ipv6.mask.src_ip));
  1369. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
  1370. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  1371. &ib_spec->ipv6.val.src_ip,
  1372. sizeof(ib_spec->ipv6.val.src_ip));
  1373. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
  1374. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  1375. &ib_spec->ipv6.mask.dst_ip,
  1376. sizeof(ib_spec->ipv6.mask.dst_ip));
  1377. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
  1378. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  1379. &ib_spec->ipv6.val.dst_ip,
  1380. sizeof(ib_spec->ipv6.val.dst_ip));
  1381. set_tos(outer_headers_c, outer_headers_v,
  1382. ib_spec->ipv6.mask.traffic_class,
  1383. ib_spec->ipv6.val.traffic_class);
  1384. set_proto(outer_headers_c, outer_headers_v,
  1385. ib_spec->ipv6.mask.next_hdr,
  1386. ib_spec->ipv6.val.next_hdr);
  1387. MLX5_SET(fte_match_set_misc, misc_params_c,
  1388. outer_ipv6_flow_label,
  1389. ntohl(ib_spec->ipv6.mask.flow_label));
  1390. MLX5_SET(fte_match_set_misc, misc_params_v,
  1391. outer_ipv6_flow_label,
  1392. ntohl(ib_spec->ipv6.val.flow_label));
  1393. break;
  1394. case IB_FLOW_SPEC_TCP:
  1395. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  1396. LAST_TCP_UDP_FIELD))
  1397. return -ENOTSUPP;
  1398. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, ip_protocol,
  1399. 0xff);
  1400. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, ip_protocol,
  1401. IPPROTO_TCP);
  1402. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, tcp_sport,
  1403. ntohs(ib_spec->tcp_udp.mask.src_port));
  1404. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, tcp_sport,
  1405. ntohs(ib_spec->tcp_udp.val.src_port));
  1406. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, tcp_dport,
  1407. ntohs(ib_spec->tcp_udp.mask.dst_port));
  1408. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, tcp_dport,
  1409. ntohs(ib_spec->tcp_udp.val.dst_port));
  1410. break;
  1411. case IB_FLOW_SPEC_UDP:
  1412. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  1413. LAST_TCP_UDP_FIELD))
  1414. return -ENOTSUPP;
  1415. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, ip_protocol,
  1416. 0xff);
  1417. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, ip_protocol,
  1418. IPPROTO_UDP);
  1419. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, udp_sport,
  1420. ntohs(ib_spec->tcp_udp.mask.src_port));
  1421. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, udp_sport,
  1422. ntohs(ib_spec->tcp_udp.val.src_port));
  1423. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, udp_dport,
  1424. ntohs(ib_spec->tcp_udp.mask.dst_port));
  1425. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, udp_dport,
  1426. ntohs(ib_spec->tcp_udp.val.dst_port));
  1427. break;
  1428. default:
  1429. return -EINVAL;
  1430. }
  1431. return 0;
  1432. }
  1433. /* If a flow could catch both multicast and unicast packets,
  1434. * it won't fall into the multicast flow steering table and this rule
  1435. * could steal other multicast packets.
  1436. */
  1437. static bool flow_is_multicast_only(struct ib_flow_attr *ib_attr)
  1438. {
  1439. struct ib_flow_spec_eth *eth_spec;
  1440. if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
  1441. ib_attr->size < sizeof(struct ib_flow_attr) +
  1442. sizeof(struct ib_flow_spec_eth) ||
  1443. ib_attr->num_of_specs < 1)
  1444. return false;
  1445. eth_spec = (struct ib_flow_spec_eth *)(ib_attr + 1);
  1446. if (eth_spec->type != IB_FLOW_SPEC_ETH ||
  1447. eth_spec->size != sizeof(*eth_spec))
  1448. return false;
  1449. return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
  1450. is_multicast_ether_addr(eth_spec->val.dst_mac);
  1451. }
  1452. static bool is_valid_attr(const struct ib_flow_attr *flow_attr)
  1453. {
  1454. union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
  1455. bool has_ipv4_spec = false;
  1456. bool eth_type_ipv4 = true;
  1457. unsigned int spec_index;
  1458. /* Validate that ethertype is correct */
  1459. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  1460. if (ib_spec->type == IB_FLOW_SPEC_ETH &&
  1461. ib_spec->eth.mask.ether_type) {
  1462. if (!((ib_spec->eth.mask.ether_type == htons(0xffff)) &&
  1463. ib_spec->eth.val.ether_type == htons(ETH_P_IP)))
  1464. eth_type_ipv4 = false;
  1465. } else if (ib_spec->type == IB_FLOW_SPEC_IPV4) {
  1466. has_ipv4_spec = true;
  1467. }
  1468. ib_spec = (void *)ib_spec + ib_spec->size;
  1469. }
  1470. return !has_ipv4_spec || eth_type_ipv4;
  1471. }
  1472. static void put_flow_table(struct mlx5_ib_dev *dev,
  1473. struct mlx5_ib_flow_prio *prio, bool ft_added)
  1474. {
  1475. prio->refcount -= !!ft_added;
  1476. if (!prio->refcount) {
  1477. mlx5_destroy_flow_table(prio->flow_table);
  1478. prio->flow_table = NULL;
  1479. }
  1480. }
  1481. static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
  1482. {
  1483. struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
  1484. struct mlx5_ib_flow_handler *handler = container_of(flow_id,
  1485. struct mlx5_ib_flow_handler,
  1486. ibflow);
  1487. struct mlx5_ib_flow_handler *iter, *tmp;
  1488. mutex_lock(&dev->flow_db.lock);
  1489. list_for_each_entry_safe(iter, tmp, &handler->list, list) {
  1490. mlx5_del_flow_rule(iter->rule);
  1491. put_flow_table(dev, iter->prio, true);
  1492. list_del(&iter->list);
  1493. kfree(iter);
  1494. }
  1495. mlx5_del_flow_rule(handler->rule);
  1496. put_flow_table(dev, handler->prio, true);
  1497. mutex_unlock(&dev->flow_db.lock);
  1498. kfree(handler);
  1499. return 0;
  1500. }
  1501. static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
  1502. {
  1503. priority *= 2;
  1504. if (!dont_trap)
  1505. priority++;
  1506. return priority;
  1507. }
  1508. enum flow_table_type {
  1509. MLX5_IB_FT_RX,
  1510. MLX5_IB_FT_TX
  1511. };
  1512. #define MLX5_FS_MAX_TYPES 10
  1513. #define MLX5_FS_MAX_ENTRIES 32000UL
  1514. static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
  1515. struct ib_flow_attr *flow_attr,
  1516. enum flow_table_type ft_type)
  1517. {
  1518. bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
  1519. struct mlx5_flow_namespace *ns = NULL;
  1520. struct mlx5_ib_flow_prio *prio;
  1521. struct mlx5_flow_table *ft;
  1522. int num_entries;
  1523. int num_groups;
  1524. int priority;
  1525. int err = 0;
  1526. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  1527. if (flow_is_multicast_only(flow_attr) &&
  1528. !dont_trap)
  1529. priority = MLX5_IB_FLOW_MCAST_PRIO;
  1530. else
  1531. priority = ib_prio_to_core_prio(flow_attr->priority,
  1532. dont_trap);
  1533. ns = mlx5_get_flow_namespace(dev->mdev,
  1534. MLX5_FLOW_NAMESPACE_BYPASS);
  1535. num_entries = MLX5_FS_MAX_ENTRIES;
  1536. num_groups = MLX5_FS_MAX_TYPES;
  1537. prio = &dev->flow_db.prios[priority];
  1538. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1539. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  1540. ns = mlx5_get_flow_namespace(dev->mdev,
  1541. MLX5_FLOW_NAMESPACE_LEFTOVERS);
  1542. build_leftovers_ft_param(&priority,
  1543. &num_entries,
  1544. &num_groups);
  1545. prio = &dev->flow_db.prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
  1546. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  1547. if (!MLX5_CAP_FLOWTABLE(dev->mdev,
  1548. allow_sniffer_and_nic_rx_shared_tir))
  1549. return ERR_PTR(-ENOTSUPP);
  1550. ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
  1551. MLX5_FLOW_NAMESPACE_SNIFFER_RX :
  1552. MLX5_FLOW_NAMESPACE_SNIFFER_TX);
  1553. prio = &dev->flow_db.sniffer[ft_type];
  1554. priority = 0;
  1555. num_entries = 1;
  1556. num_groups = 1;
  1557. }
  1558. if (!ns)
  1559. return ERR_PTR(-ENOTSUPP);
  1560. ft = prio->flow_table;
  1561. if (!ft) {
  1562. ft = mlx5_create_auto_grouped_flow_table(ns, priority,
  1563. num_entries,
  1564. num_groups,
  1565. 0);
  1566. if (!IS_ERR(ft)) {
  1567. prio->refcount = 0;
  1568. prio->flow_table = ft;
  1569. } else {
  1570. err = PTR_ERR(ft);
  1571. }
  1572. }
  1573. return err ? ERR_PTR(err) : prio;
  1574. }
  1575. static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
  1576. struct mlx5_ib_flow_prio *ft_prio,
  1577. const struct ib_flow_attr *flow_attr,
  1578. struct mlx5_flow_destination *dst)
  1579. {
  1580. struct mlx5_flow_table *ft = ft_prio->flow_table;
  1581. struct mlx5_ib_flow_handler *handler;
  1582. struct mlx5_flow_spec *spec;
  1583. const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
  1584. unsigned int spec_index;
  1585. u32 action;
  1586. int err = 0;
  1587. if (!is_valid_attr(flow_attr))
  1588. return ERR_PTR(-EINVAL);
  1589. spec = mlx5_vzalloc(sizeof(*spec));
  1590. handler = kzalloc(sizeof(*handler), GFP_KERNEL);
  1591. if (!handler || !spec) {
  1592. err = -ENOMEM;
  1593. goto free;
  1594. }
  1595. INIT_LIST_HEAD(&handler->list);
  1596. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  1597. err = parse_flow_attr(spec->match_criteria,
  1598. spec->match_value, ib_flow);
  1599. if (err < 0)
  1600. goto free;
  1601. ib_flow += ((union ib_flow_spec *)ib_flow)->size;
  1602. }
  1603. spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
  1604. action = dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
  1605. MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
  1606. handler->rule = mlx5_add_flow_rule(ft, spec,
  1607. action,
  1608. MLX5_FS_DEFAULT_FLOW_TAG,
  1609. dst);
  1610. if (IS_ERR(handler->rule)) {
  1611. err = PTR_ERR(handler->rule);
  1612. goto free;
  1613. }
  1614. ft_prio->refcount++;
  1615. handler->prio = ft_prio;
  1616. ft_prio->flow_table = ft;
  1617. free:
  1618. if (err)
  1619. kfree(handler);
  1620. kvfree(spec);
  1621. return err ? ERR_PTR(err) : handler;
  1622. }
  1623. static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
  1624. struct mlx5_ib_flow_prio *ft_prio,
  1625. struct ib_flow_attr *flow_attr,
  1626. struct mlx5_flow_destination *dst)
  1627. {
  1628. struct mlx5_ib_flow_handler *handler_dst = NULL;
  1629. struct mlx5_ib_flow_handler *handler = NULL;
  1630. handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
  1631. if (!IS_ERR(handler)) {
  1632. handler_dst = create_flow_rule(dev, ft_prio,
  1633. flow_attr, dst);
  1634. if (IS_ERR(handler_dst)) {
  1635. mlx5_del_flow_rule(handler->rule);
  1636. ft_prio->refcount--;
  1637. kfree(handler);
  1638. handler = handler_dst;
  1639. } else {
  1640. list_add(&handler_dst->list, &handler->list);
  1641. }
  1642. }
  1643. return handler;
  1644. }
  1645. enum {
  1646. LEFTOVERS_MC,
  1647. LEFTOVERS_UC,
  1648. };
  1649. static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
  1650. struct mlx5_ib_flow_prio *ft_prio,
  1651. struct ib_flow_attr *flow_attr,
  1652. struct mlx5_flow_destination *dst)
  1653. {
  1654. struct mlx5_ib_flow_handler *handler_ucast = NULL;
  1655. struct mlx5_ib_flow_handler *handler = NULL;
  1656. static struct {
  1657. struct ib_flow_attr flow_attr;
  1658. struct ib_flow_spec_eth eth_flow;
  1659. } leftovers_specs[] = {
  1660. [LEFTOVERS_MC] = {
  1661. .flow_attr = {
  1662. .num_of_specs = 1,
  1663. .size = sizeof(leftovers_specs[0])
  1664. },
  1665. .eth_flow = {
  1666. .type = IB_FLOW_SPEC_ETH,
  1667. .size = sizeof(struct ib_flow_spec_eth),
  1668. .mask = {.dst_mac = {0x1} },
  1669. .val = {.dst_mac = {0x1} }
  1670. }
  1671. },
  1672. [LEFTOVERS_UC] = {
  1673. .flow_attr = {
  1674. .num_of_specs = 1,
  1675. .size = sizeof(leftovers_specs[0])
  1676. },
  1677. .eth_flow = {
  1678. .type = IB_FLOW_SPEC_ETH,
  1679. .size = sizeof(struct ib_flow_spec_eth),
  1680. .mask = {.dst_mac = {0x1} },
  1681. .val = {.dst_mac = {} }
  1682. }
  1683. }
  1684. };
  1685. handler = create_flow_rule(dev, ft_prio,
  1686. &leftovers_specs[LEFTOVERS_MC].flow_attr,
  1687. dst);
  1688. if (!IS_ERR(handler) &&
  1689. flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
  1690. handler_ucast = create_flow_rule(dev, ft_prio,
  1691. &leftovers_specs[LEFTOVERS_UC].flow_attr,
  1692. dst);
  1693. if (IS_ERR(handler_ucast)) {
  1694. mlx5_del_flow_rule(handler->rule);
  1695. ft_prio->refcount--;
  1696. kfree(handler);
  1697. handler = handler_ucast;
  1698. } else {
  1699. list_add(&handler_ucast->list, &handler->list);
  1700. }
  1701. }
  1702. return handler;
  1703. }
  1704. static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
  1705. struct mlx5_ib_flow_prio *ft_rx,
  1706. struct mlx5_ib_flow_prio *ft_tx,
  1707. struct mlx5_flow_destination *dst)
  1708. {
  1709. struct mlx5_ib_flow_handler *handler_rx;
  1710. struct mlx5_ib_flow_handler *handler_tx;
  1711. int err;
  1712. static const struct ib_flow_attr flow_attr = {
  1713. .num_of_specs = 0,
  1714. .size = sizeof(flow_attr)
  1715. };
  1716. handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
  1717. if (IS_ERR(handler_rx)) {
  1718. err = PTR_ERR(handler_rx);
  1719. goto err;
  1720. }
  1721. handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
  1722. if (IS_ERR(handler_tx)) {
  1723. err = PTR_ERR(handler_tx);
  1724. goto err_tx;
  1725. }
  1726. list_add(&handler_tx->list, &handler_rx->list);
  1727. return handler_rx;
  1728. err_tx:
  1729. mlx5_del_flow_rule(handler_rx->rule);
  1730. ft_rx->refcount--;
  1731. kfree(handler_rx);
  1732. err:
  1733. return ERR_PTR(err);
  1734. }
  1735. static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
  1736. struct ib_flow_attr *flow_attr,
  1737. int domain)
  1738. {
  1739. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  1740. struct mlx5_ib_qp *mqp = to_mqp(qp);
  1741. struct mlx5_ib_flow_handler *handler = NULL;
  1742. struct mlx5_flow_destination *dst = NULL;
  1743. struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
  1744. struct mlx5_ib_flow_prio *ft_prio;
  1745. int err;
  1746. if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
  1747. return ERR_PTR(-ENOSPC);
  1748. if (domain != IB_FLOW_DOMAIN_USER ||
  1749. flow_attr->port > MLX5_CAP_GEN(dev->mdev, num_ports) ||
  1750. (flow_attr->flags & ~IB_FLOW_ATTR_FLAGS_DONT_TRAP))
  1751. return ERR_PTR(-EINVAL);
  1752. dst = kzalloc(sizeof(*dst), GFP_KERNEL);
  1753. if (!dst)
  1754. return ERR_PTR(-ENOMEM);
  1755. mutex_lock(&dev->flow_db.lock);
  1756. ft_prio = get_flow_table(dev, flow_attr, MLX5_IB_FT_RX);
  1757. if (IS_ERR(ft_prio)) {
  1758. err = PTR_ERR(ft_prio);
  1759. goto unlock;
  1760. }
  1761. if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  1762. ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
  1763. if (IS_ERR(ft_prio_tx)) {
  1764. err = PTR_ERR(ft_prio_tx);
  1765. ft_prio_tx = NULL;
  1766. goto destroy_ft;
  1767. }
  1768. }
  1769. dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
  1770. if (mqp->flags & MLX5_IB_QP_RSS)
  1771. dst->tir_num = mqp->rss_qp.tirn;
  1772. else
  1773. dst->tir_num = mqp->raw_packet_qp.rq.tirn;
  1774. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  1775. if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
  1776. handler = create_dont_trap_rule(dev, ft_prio,
  1777. flow_attr, dst);
  1778. } else {
  1779. handler = create_flow_rule(dev, ft_prio, flow_attr,
  1780. dst);
  1781. }
  1782. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1783. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  1784. handler = create_leftovers_rule(dev, ft_prio, flow_attr,
  1785. dst);
  1786. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  1787. handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
  1788. } else {
  1789. err = -EINVAL;
  1790. goto destroy_ft;
  1791. }
  1792. if (IS_ERR(handler)) {
  1793. err = PTR_ERR(handler);
  1794. handler = NULL;
  1795. goto destroy_ft;
  1796. }
  1797. mutex_unlock(&dev->flow_db.lock);
  1798. kfree(dst);
  1799. return &handler->ibflow;
  1800. destroy_ft:
  1801. put_flow_table(dev, ft_prio, false);
  1802. if (ft_prio_tx)
  1803. put_flow_table(dev, ft_prio_tx, false);
  1804. unlock:
  1805. mutex_unlock(&dev->flow_db.lock);
  1806. kfree(dst);
  1807. kfree(handler);
  1808. return ERR_PTR(err);
  1809. }
  1810. static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  1811. {
  1812. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1813. int err;
  1814. err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
  1815. if (err)
  1816. mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
  1817. ibqp->qp_num, gid->raw);
  1818. return err;
  1819. }
  1820. static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  1821. {
  1822. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1823. int err;
  1824. err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
  1825. if (err)
  1826. mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
  1827. ibqp->qp_num, gid->raw);
  1828. return err;
  1829. }
  1830. static int init_node_data(struct mlx5_ib_dev *dev)
  1831. {
  1832. int err;
  1833. err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
  1834. if (err)
  1835. return err;
  1836. dev->mdev->rev_id = dev->mdev->pdev->revision;
  1837. return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
  1838. }
  1839. static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
  1840. char *buf)
  1841. {
  1842. struct mlx5_ib_dev *dev =
  1843. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1844. return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
  1845. }
  1846. static ssize_t show_reg_pages(struct device *device,
  1847. struct device_attribute *attr, char *buf)
  1848. {
  1849. struct mlx5_ib_dev *dev =
  1850. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1851. return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
  1852. }
  1853. static ssize_t show_hca(struct device *device, struct device_attribute *attr,
  1854. char *buf)
  1855. {
  1856. struct mlx5_ib_dev *dev =
  1857. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1858. return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
  1859. }
  1860. static ssize_t show_rev(struct device *device, struct device_attribute *attr,
  1861. char *buf)
  1862. {
  1863. struct mlx5_ib_dev *dev =
  1864. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1865. return sprintf(buf, "%x\n", dev->mdev->rev_id);
  1866. }
  1867. static ssize_t show_board(struct device *device, struct device_attribute *attr,
  1868. char *buf)
  1869. {
  1870. struct mlx5_ib_dev *dev =
  1871. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1872. return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
  1873. dev->mdev->board_id);
  1874. }
  1875. static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
  1876. static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
  1877. static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
  1878. static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
  1879. static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
  1880. static struct device_attribute *mlx5_class_attributes[] = {
  1881. &dev_attr_hw_rev,
  1882. &dev_attr_hca_type,
  1883. &dev_attr_board_id,
  1884. &dev_attr_fw_pages,
  1885. &dev_attr_reg_pages,
  1886. };
  1887. static void pkey_change_handler(struct work_struct *work)
  1888. {
  1889. struct mlx5_ib_port_resources *ports =
  1890. container_of(work, struct mlx5_ib_port_resources,
  1891. pkey_change_work);
  1892. mutex_lock(&ports->devr->mutex);
  1893. mlx5_ib_gsi_pkey_change(ports->gsi);
  1894. mutex_unlock(&ports->devr->mutex);
  1895. }
  1896. static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
  1897. {
  1898. struct mlx5_ib_qp *mqp;
  1899. struct mlx5_ib_cq *send_mcq, *recv_mcq;
  1900. struct mlx5_core_cq *mcq;
  1901. struct list_head cq_armed_list;
  1902. unsigned long flags_qp;
  1903. unsigned long flags_cq;
  1904. unsigned long flags;
  1905. INIT_LIST_HEAD(&cq_armed_list);
  1906. /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
  1907. spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
  1908. list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
  1909. spin_lock_irqsave(&mqp->sq.lock, flags_qp);
  1910. if (mqp->sq.tail != mqp->sq.head) {
  1911. send_mcq = to_mcq(mqp->ibqp.send_cq);
  1912. spin_lock_irqsave(&send_mcq->lock, flags_cq);
  1913. if (send_mcq->mcq.comp &&
  1914. mqp->ibqp.send_cq->comp_handler) {
  1915. if (!send_mcq->mcq.reset_notify_added) {
  1916. send_mcq->mcq.reset_notify_added = 1;
  1917. list_add_tail(&send_mcq->mcq.reset_notify,
  1918. &cq_armed_list);
  1919. }
  1920. }
  1921. spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
  1922. }
  1923. spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
  1924. spin_lock_irqsave(&mqp->rq.lock, flags_qp);
  1925. /* no handling is needed for SRQ */
  1926. if (!mqp->ibqp.srq) {
  1927. if (mqp->rq.tail != mqp->rq.head) {
  1928. recv_mcq = to_mcq(mqp->ibqp.recv_cq);
  1929. spin_lock_irqsave(&recv_mcq->lock, flags_cq);
  1930. if (recv_mcq->mcq.comp &&
  1931. mqp->ibqp.recv_cq->comp_handler) {
  1932. if (!recv_mcq->mcq.reset_notify_added) {
  1933. recv_mcq->mcq.reset_notify_added = 1;
  1934. list_add_tail(&recv_mcq->mcq.reset_notify,
  1935. &cq_armed_list);
  1936. }
  1937. }
  1938. spin_unlock_irqrestore(&recv_mcq->lock,
  1939. flags_cq);
  1940. }
  1941. }
  1942. spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
  1943. }
  1944. /*At that point all inflight post send were put to be executed as of we
  1945. * lock/unlock above locks Now need to arm all involved CQs.
  1946. */
  1947. list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
  1948. mcq->comp(mcq);
  1949. }
  1950. spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
  1951. }
  1952. static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
  1953. enum mlx5_dev_event event, unsigned long param)
  1954. {
  1955. struct mlx5_ib_dev *ibdev = (struct mlx5_ib_dev *)context;
  1956. struct ib_event ibev;
  1957. u8 port = 0;
  1958. switch (event) {
  1959. case MLX5_DEV_EVENT_SYS_ERROR:
  1960. ibdev->ib_active = false;
  1961. ibev.event = IB_EVENT_DEVICE_FATAL;
  1962. mlx5_ib_handle_internal_error(ibdev);
  1963. break;
  1964. case MLX5_DEV_EVENT_PORT_UP:
  1965. case MLX5_DEV_EVENT_PORT_DOWN:
  1966. case MLX5_DEV_EVENT_PORT_INITIALIZED:
  1967. port = (u8)param;
  1968. /* In RoCE, port up/down events are handled in
  1969. * mlx5_netdev_event().
  1970. */
  1971. if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
  1972. IB_LINK_LAYER_ETHERNET)
  1973. return;
  1974. ibev.event = (event == MLX5_DEV_EVENT_PORT_UP) ?
  1975. IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
  1976. break;
  1977. case MLX5_DEV_EVENT_LID_CHANGE:
  1978. ibev.event = IB_EVENT_LID_CHANGE;
  1979. port = (u8)param;
  1980. break;
  1981. case MLX5_DEV_EVENT_PKEY_CHANGE:
  1982. ibev.event = IB_EVENT_PKEY_CHANGE;
  1983. port = (u8)param;
  1984. schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
  1985. break;
  1986. case MLX5_DEV_EVENT_GUID_CHANGE:
  1987. ibev.event = IB_EVENT_GID_CHANGE;
  1988. port = (u8)param;
  1989. break;
  1990. case MLX5_DEV_EVENT_CLIENT_REREG:
  1991. ibev.event = IB_EVENT_CLIENT_REREGISTER;
  1992. port = (u8)param;
  1993. break;
  1994. }
  1995. ibev.device = &ibdev->ib_dev;
  1996. ibev.element.port_num = port;
  1997. if (port < 1 || port > ibdev->num_ports) {
  1998. mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
  1999. return;
  2000. }
  2001. if (ibdev->ib_active)
  2002. ib_dispatch_event(&ibev);
  2003. }
  2004. static void get_ext_port_caps(struct mlx5_ib_dev *dev)
  2005. {
  2006. int port;
  2007. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++)
  2008. mlx5_query_ext_port_caps(dev, port);
  2009. }
  2010. static int get_port_caps(struct mlx5_ib_dev *dev)
  2011. {
  2012. struct ib_device_attr *dprops = NULL;
  2013. struct ib_port_attr *pprops = NULL;
  2014. int err = -ENOMEM;
  2015. int port;
  2016. struct ib_udata uhw = {.inlen = 0, .outlen = 0};
  2017. pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
  2018. if (!pprops)
  2019. goto out;
  2020. dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
  2021. if (!dprops)
  2022. goto out;
  2023. err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
  2024. if (err) {
  2025. mlx5_ib_warn(dev, "query_device failed %d\n", err);
  2026. goto out;
  2027. }
  2028. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
  2029. err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
  2030. if (err) {
  2031. mlx5_ib_warn(dev, "query_port %d failed %d\n",
  2032. port, err);
  2033. break;
  2034. }
  2035. dev->mdev->port_caps[port - 1].pkey_table_len =
  2036. dprops->max_pkeys;
  2037. dev->mdev->port_caps[port - 1].gid_table_len =
  2038. pprops->gid_tbl_len;
  2039. mlx5_ib_dbg(dev, "pkey_table_len %d, gid_table_len %d\n",
  2040. dprops->max_pkeys, pprops->gid_tbl_len);
  2041. }
  2042. out:
  2043. kfree(pprops);
  2044. kfree(dprops);
  2045. return err;
  2046. }
  2047. static void destroy_umrc_res(struct mlx5_ib_dev *dev)
  2048. {
  2049. int err;
  2050. err = mlx5_mr_cache_cleanup(dev);
  2051. if (err)
  2052. mlx5_ib_warn(dev, "mr cache cleanup failed\n");
  2053. mlx5_ib_destroy_qp(dev->umrc.qp);
  2054. ib_free_cq(dev->umrc.cq);
  2055. ib_dealloc_pd(dev->umrc.pd);
  2056. }
  2057. enum {
  2058. MAX_UMR_WR = 128,
  2059. };
  2060. static int create_umr_res(struct mlx5_ib_dev *dev)
  2061. {
  2062. struct ib_qp_init_attr *init_attr = NULL;
  2063. struct ib_qp_attr *attr = NULL;
  2064. struct ib_pd *pd;
  2065. struct ib_cq *cq;
  2066. struct ib_qp *qp;
  2067. int ret;
  2068. attr = kzalloc(sizeof(*attr), GFP_KERNEL);
  2069. init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
  2070. if (!attr || !init_attr) {
  2071. ret = -ENOMEM;
  2072. goto error_0;
  2073. }
  2074. pd = ib_alloc_pd(&dev->ib_dev, 0);
  2075. if (IS_ERR(pd)) {
  2076. mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
  2077. ret = PTR_ERR(pd);
  2078. goto error_0;
  2079. }
  2080. cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
  2081. if (IS_ERR(cq)) {
  2082. mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
  2083. ret = PTR_ERR(cq);
  2084. goto error_2;
  2085. }
  2086. init_attr->send_cq = cq;
  2087. init_attr->recv_cq = cq;
  2088. init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
  2089. init_attr->cap.max_send_wr = MAX_UMR_WR;
  2090. init_attr->cap.max_send_sge = 1;
  2091. init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
  2092. init_attr->port_num = 1;
  2093. qp = mlx5_ib_create_qp(pd, init_attr, NULL);
  2094. if (IS_ERR(qp)) {
  2095. mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
  2096. ret = PTR_ERR(qp);
  2097. goto error_3;
  2098. }
  2099. qp->device = &dev->ib_dev;
  2100. qp->real_qp = qp;
  2101. qp->uobject = NULL;
  2102. qp->qp_type = MLX5_IB_QPT_REG_UMR;
  2103. attr->qp_state = IB_QPS_INIT;
  2104. attr->port_num = 1;
  2105. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
  2106. IB_QP_PORT, NULL);
  2107. if (ret) {
  2108. mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
  2109. goto error_4;
  2110. }
  2111. memset(attr, 0, sizeof(*attr));
  2112. attr->qp_state = IB_QPS_RTR;
  2113. attr->path_mtu = IB_MTU_256;
  2114. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  2115. if (ret) {
  2116. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
  2117. goto error_4;
  2118. }
  2119. memset(attr, 0, sizeof(*attr));
  2120. attr->qp_state = IB_QPS_RTS;
  2121. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  2122. if (ret) {
  2123. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
  2124. goto error_4;
  2125. }
  2126. dev->umrc.qp = qp;
  2127. dev->umrc.cq = cq;
  2128. dev->umrc.pd = pd;
  2129. sema_init(&dev->umrc.sem, MAX_UMR_WR);
  2130. ret = mlx5_mr_cache_init(dev);
  2131. if (ret) {
  2132. mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
  2133. goto error_4;
  2134. }
  2135. kfree(attr);
  2136. kfree(init_attr);
  2137. return 0;
  2138. error_4:
  2139. mlx5_ib_destroy_qp(qp);
  2140. error_3:
  2141. ib_free_cq(cq);
  2142. error_2:
  2143. ib_dealloc_pd(pd);
  2144. error_0:
  2145. kfree(attr);
  2146. kfree(init_attr);
  2147. return ret;
  2148. }
  2149. static int create_dev_resources(struct mlx5_ib_resources *devr)
  2150. {
  2151. struct ib_srq_init_attr attr;
  2152. struct mlx5_ib_dev *dev;
  2153. struct ib_cq_init_attr cq_attr = {.cqe = 1};
  2154. int port;
  2155. int ret = 0;
  2156. dev = container_of(devr, struct mlx5_ib_dev, devr);
  2157. mutex_init(&devr->mutex);
  2158. devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
  2159. if (IS_ERR(devr->p0)) {
  2160. ret = PTR_ERR(devr->p0);
  2161. goto error0;
  2162. }
  2163. devr->p0->device = &dev->ib_dev;
  2164. devr->p0->uobject = NULL;
  2165. atomic_set(&devr->p0->usecnt, 0);
  2166. devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
  2167. if (IS_ERR(devr->c0)) {
  2168. ret = PTR_ERR(devr->c0);
  2169. goto error1;
  2170. }
  2171. devr->c0->device = &dev->ib_dev;
  2172. devr->c0->uobject = NULL;
  2173. devr->c0->comp_handler = NULL;
  2174. devr->c0->event_handler = NULL;
  2175. devr->c0->cq_context = NULL;
  2176. atomic_set(&devr->c0->usecnt, 0);
  2177. devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  2178. if (IS_ERR(devr->x0)) {
  2179. ret = PTR_ERR(devr->x0);
  2180. goto error2;
  2181. }
  2182. devr->x0->device = &dev->ib_dev;
  2183. devr->x0->inode = NULL;
  2184. atomic_set(&devr->x0->usecnt, 0);
  2185. mutex_init(&devr->x0->tgt_qp_mutex);
  2186. INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
  2187. devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  2188. if (IS_ERR(devr->x1)) {
  2189. ret = PTR_ERR(devr->x1);
  2190. goto error3;
  2191. }
  2192. devr->x1->device = &dev->ib_dev;
  2193. devr->x1->inode = NULL;
  2194. atomic_set(&devr->x1->usecnt, 0);
  2195. mutex_init(&devr->x1->tgt_qp_mutex);
  2196. INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
  2197. memset(&attr, 0, sizeof(attr));
  2198. attr.attr.max_sge = 1;
  2199. attr.attr.max_wr = 1;
  2200. attr.srq_type = IB_SRQT_XRC;
  2201. attr.ext.xrc.cq = devr->c0;
  2202. attr.ext.xrc.xrcd = devr->x0;
  2203. devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  2204. if (IS_ERR(devr->s0)) {
  2205. ret = PTR_ERR(devr->s0);
  2206. goto error4;
  2207. }
  2208. devr->s0->device = &dev->ib_dev;
  2209. devr->s0->pd = devr->p0;
  2210. devr->s0->uobject = NULL;
  2211. devr->s0->event_handler = NULL;
  2212. devr->s0->srq_context = NULL;
  2213. devr->s0->srq_type = IB_SRQT_XRC;
  2214. devr->s0->ext.xrc.xrcd = devr->x0;
  2215. devr->s0->ext.xrc.cq = devr->c0;
  2216. atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
  2217. atomic_inc(&devr->s0->ext.xrc.cq->usecnt);
  2218. atomic_inc(&devr->p0->usecnt);
  2219. atomic_set(&devr->s0->usecnt, 0);
  2220. memset(&attr, 0, sizeof(attr));
  2221. attr.attr.max_sge = 1;
  2222. attr.attr.max_wr = 1;
  2223. attr.srq_type = IB_SRQT_BASIC;
  2224. devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  2225. if (IS_ERR(devr->s1)) {
  2226. ret = PTR_ERR(devr->s1);
  2227. goto error5;
  2228. }
  2229. devr->s1->device = &dev->ib_dev;
  2230. devr->s1->pd = devr->p0;
  2231. devr->s1->uobject = NULL;
  2232. devr->s1->event_handler = NULL;
  2233. devr->s1->srq_context = NULL;
  2234. devr->s1->srq_type = IB_SRQT_BASIC;
  2235. devr->s1->ext.xrc.cq = devr->c0;
  2236. atomic_inc(&devr->p0->usecnt);
  2237. atomic_set(&devr->s0->usecnt, 0);
  2238. for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
  2239. INIT_WORK(&devr->ports[port].pkey_change_work,
  2240. pkey_change_handler);
  2241. devr->ports[port].devr = devr;
  2242. }
  2243. return 0;
  2244. error5:
  2245. mlx5_ib_destroy_srq(devr->s0);
  2246. error4:
  2247. mlx5_ib_dealloc_xrcd(devr->x1);
  2248. error3:
  2249. mlx5_ib_dealloc_xrcd(devr->x0);
  2250. error2:
  2251. mlx5_ib_destroy_cq(devr->c0);
  2252. error1:
  2253. mlx5_ib_dealloc_pd(devr->p0);
  2254. error0:
  2255. return ret;
  2256. }
  2257. static void destroy_dev_resources(struct mlx5_ib_resources *devr)
  2258. {
  2259. struct mlx5_ib_dev *dev =
  2260. container_of(devr, struct mlx5_ib_dev, devr);
  2261. int port;
  2262. mlx5_ib_destroy_srq(devr->s1);
  2263. mlx5_ib_destroy_srq(devr->s0);
  2264. mlx5_ib_dealloc_xrcd(devr->x0);
  2265. mlx5_ib_dealloc_xrcd(devr->x1);
  2266. mlx5_ib_destroy_cq(devr->c0);
  2267. mlx5_ib_dealloc_pd(devr->p0);
  2268. /* Make sure no change P_Key work items are still executing */
  2269. for (port = 0; port < dev->num_ports; ++port)
  2270. cancel_work_sync(&devr->ports[port].pkey_change_work);
  2271. }
  2272. static u32 get_core_cap_flags(struct ib_device *ibdev)
  2273. {
  2274. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2275. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
  2276. u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
  2277. u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
  2278. u32 ret = 0;
  2279. if (ll == IB_LINK_LAYER_INFINIBAND)
  2280. return RDMA_CORE_PORT_IBA_IB;
  2281. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
  2282. return 0;
  2283. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
  2284. return 0;
  2285. if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
  2286. ret |= RDMA_CORE_PORT_IBA_ROCE;
  2287. if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
  2288. ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
  2289. return ret;
  2290. }
  2291. static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
  2292. struct ib_port_immutable *immutable)
  2293. {
  2294. struct ib_port_attr attr;
  2295. int err;
  2296. err = mlx5_ib_query_port(ibdev, port_num, &attr);
  2297. if (err)
  2298. return err;
  2299. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  2300. immutable->gid_tbl_len = attr.gid_tbl_len;
  2301. immutable->core_cap_flags = get_core_cap_flags(ibdev);
  2302. immutable->max_mad_size = IB_MGMT_MAD_SIZE;
  2303. return 0;
  2304. }
  2305. static void get_dev_fw_str(struct ib_device *ibdev, char *str,
  2306. size_t str_len)
  2307. {
  2308. struct mlx5_ib_dev *dev =
  2309. container_of(ibdev, struct mlx5_ib_dev, ib_dev);
  2310. snprintf(str, str_len, "%d.%d.%04d", fw_rev_maj(dev->mdev),
  2311. fw_rev_min(dev->mdev), fw_rev_sub(dev->mdev));
  2312. }
  2313. static int mlx5_roce_lag_init(struct mlx5_ib_dev *dev)
  2314. {
  2315. struct mlx5_core_dev *mdev = dev->mdev;
  2316. struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
  2317. MLX5_FLOW_NAMESPACE_LAG);
  2318. struct mlx5_flow_table *ft;
  2319. int err;
  2320. if (!ns || !mlx5_lag_is_active(mdev))
  2321. return 0;
  2322. err = mlx5_cmd_create_vport_lag(mdev);
  2323. if (err)
  2324. return err;
  2325. ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
  2326. if (IS_ERR(ft)) {
  2327. err = PTR_ERR(ft);
  2328. goto err_destroy_vport_lag;
  2329. }
  2330. dev->flow_db.lag_demux_ft = ft;
  2331. return 0;
  2332. err_destroy_vport_lag:
  2333. mlx5_cmd_destroy_vport_lag(mdev);
  2334. return err;
  2335. }
  2336. static void mlx5_roce_lag_cleanup(struct mlx5_ib_dev *dev)
  2337. {
  2338. struct mlx5_core_dev *mdev = dev->mdev;
  2339. if (dev->flow_db.lag_demux_ft) {
  2340. mlx5_destroy_flow_table(dev->flow_db.lag_demux_ft);
  2341. dev->flow_db.lag_demux_ft = NULL;
  2342. mlx5_cmd_destroy_vport_lag(mdev);
  2343. }
  2344. }
  2345. static void mlx5_remove_roce_notifier(struct mlx5_ib_dev *dev)
  2346. {
  2347. if (dev->roce.nb.notifier_call) {
  2348. unregister_netdevice_notifier(&dev->roce.nb);
  2349. dev->roce.nb.notifier_call = NULL;
  2350. }
  2351. }
  2352. static int mlx5_enable_roce(struct mlx5_ib_dev *dev)
  2353. {
  2354. int err;
  2355. dev->roce.nb.notifier_call = mlx5_netdev_event;
  2356. err = register_netdevice_notifier(&dev->roce.nb);
  2357. if (err) {
  2358. dev->roce.nb.notifier_call = NULL;
  2359. return err;
  2360. }
  2361. err = mlx5_nic_vport_enable_roce(dev->mdev);
  2362. if (err)
  2363. goto err_unregister_netdevice_notifier;
  2364. err = mlx5_roce_lag_init(dev);
  2365. if (err)
  2366. goto err_disable_roce;
  2367. return 0;
  2368. err_disable_roce:
  2369. mlx5_nic_vport_disable_roce(dev->mdev);
  2370. err_unregister_netdevice_notifier:
  2371. mlx5_remove_roce_notifier(dev);
  2372. return err;
  2373. }
  2374. static void mlx5_disable_roce(struct mlx5_ib_dev *dev)
  2375. {
  2376. mlx5_roce_lag_cleanup(dev);
  2377. mlx5_nic_vport_disable_roce(dev->mdev);
  2378. }
  2379. static void mlx5_ib_dealloc_q_counters(struct mlx5_ib_dev *dev)
  2380. {
  2381. unsigned int i;
  2382. for (i = 0; i < dev->num_ports; i++)
  2383. mlx5_core_dealloc_q_counter(dev->mdev,
  2384. dev->port[i].q_cnt_id);
  2385. }
  2386. static int mlx5_ib_alloc_q_counters(struct mlx5_ib_dev *dev)
  2387. {
  2388. int i;
  2389. int ret;
  2390. for (i = 0; i < dev->num_ports; i++) {
  2391. ret = mlx5_core_alloc_q_counter(dev->mdev,
  2392. &dev->port[i].q_cnt_id);
  2393. if (ret) {
  2394. mlx5_ib_warn(dev,
  2395. "couldn't allocate queue counter for port %d, err %d\n",
  2396. i + 1, ret);
  2397. goto dealloc_counters;
  2398. }
  2399. }
  2400. return 0;
  2401. dealloc_counters:
  2402. while (--i >= 0)
  2403. mlx5_core_dealloc_q_counter(dev->mdev,
  2404. dev->port[i].q_cnt_id);
  2405. return ret;
  2406. }
  2407. static const char * const names[] = {
  2408. "rx_write_requests",
  2409. "rx_read_requests",
  2410. "rx_atomic_requests",
  2411. "out_of_buffer",
  2412. "out_of_sequence",
  2413. "duplicate_request",
  2414. "rnr_nak_retry_err",
  2415. "packet_seq_err",
  2416. "implied_nak_seq_err",
  2417. "local_ack_timeout_err",
  2418. };
  2419. static const size_t stats_offsets[] = {
  2420. MLX5_BYTE_OFF(query_q_counter_out, rx_write_requests),
  2421. MLX5_BYTE_OFF(query_q_counter_out, rx_read_requests),
  2422. MLX5_BYTE_OFF(query_q_counter_out, rx_atomic_requests),
  2423. MLX5_BYTE_OFF(query_q_counter_out, out_of_buffer),
  2424. MLX5_BYTE_OFF(query_q_counter_out, out_of_sequence),
  2425. MLX5_BYTE_OFF(query_q_counter_out, duplicate_request),
  2426. MLX5_BYTE_OFF(query_q_counter_out, rnr_nak_retry_err),
  2427. MLX5_BYTE_OFF(query_q_counter_out, packet_seq_err),
  2428. MLX5_BYTE_OFF(query_q_counter_out, implied_nak_seq_err),
  2429. MLX5_BYTE_OFF(query_q_counter_out, local_ack_timeout_err),
  2430. };
  2431. static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
  2432. u8 port_num)
  2433. {
  2434. BUILD_BUG_ON(ARRAY_SIZE(names) != ARRAY_SIZE(stats_offsets));
  2435. /* We support only per port stats */
  2436. if (port_num == 0)
  2437. return NULL;
  2438. return rdma_alloc_hw_stats_struct(names, ARRAY_SIZE(names),
  2439. RDMA_HW_STATS_DEFAULT_LIFESPAN);
  2440. }
  2441. static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
  2442. struct rdma_hw_stats *stats,
  2443. u8 port, int index)
  2444. {
  2445. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2446. int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
  2447. void *out;
  2448. __be32 val;
  2449. int ret;
  2450. int i;
  2451. if (!port || !stats)
  2452. return -ENOSYS;
  2453. out = mlx5_vzalloc(outlen);
  2454. if (!out)
  2455. return -ENOMEM;
  2456. ret = mlx5_core_query_q_counter(dev->mdev,
  2457. dev->port[port - 1].q_cnt_id, 0,
  2458. out, outlen);
  2459. if (ret)
  2460. goto free;
  2461. for (i = 0; i < ARRAY_SIZE(names); i++) {
  2462. val = *(__be32 *)(out + stats_offsets[i]);
  2463. stats->value[i] = (u64)be32_to_cpu(val);
  2464. }
  2465. free:
  2466. kvfree(out);
  2467. return ARRAY_SIZE(names);
  2468. }
  2469. static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
  2470. {
  2471. struct mlx5_ib_dev *dev;
  2472. enum rdma_link_layer ll;
  2473. int port_type_cap;
  2474. const char *name;
  2475. int err;
  2476. int i;
  2477. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  2478. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  2479. if ((ll == IB_LINK_LAYER_ETHERNET) && !MLX5_CAP_GEN(mdev, roce))
  2480. return NULL;
  2481. printk_once(KERN_INFO "%s", mlx5_version);
  2482. dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
  2483. if (!dev)
  2484. return NULL;
  2485. dev->mdev = mdev;
  2486. dev->port = kcalloc(MLX5_CAP_GEN(mdev, num_ports), sizeof(*dev->port),
  2487. GFP_KERNEL);
  2488. if (!dev->port)
  2489. goto err_dealloc;
  2490. rwlock_init(&dev->roce.netdev_lock);
  2491. err = get_port_caps(dev);
  2492. if (err)
  2493. goto err_free_port;
  2494. if (mlx5_use_mad_ifc(dev))
  2495. get_ext_port_caps(dev);
  2496. MLX5_INIT_DOORBELL_LOCK(&dev->uar_lock);
  2497. if (!mlx5_lag_is_active(mdev))
  2498. name = "mlx5_%d";
  2499. else
  2500. name = "mlx5_bond_%d";
  2501. strlcpy(dev->ib_dev.name, name, IB_DEVICE_NAME_MAX);
  2502. dev->ib_dev.owner = THIS_MODULE;
  2503. dev->ib_dev.node_type = RDMA_NODE_IB_CA;
  2504. dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
  2505. dev->num_ports = MLX5_CAP_GEN(mdev, num_ports);
  2506. dev->ib_dev.phys_port_cnt = dev->num_ports;
  2507. dev->ib_dev.num_comp_vectors =
  2508. dev->mdev->priv.eq_table.num_comp_vectors;
  2509. dev->ib_dev.dma_device = &mdev->pdev->dev;
  2510. dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
  2511. dev->ib_dev.uverbs_cmd_mask =
  2512. (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
  2513. (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
  2514. (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
  2515. (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
  2516. (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
  2517. (1ull << IB_USER_VERBS_CMD_REG_MR) |
  2518. (1ull << IB_USER_VERBS_CMD_REREG_MR) |
  2519. (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
  2520. (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
  2521. (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
  2522. (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
  2523. (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
  2524. (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
  2525. (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
  2526. (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
  2527. (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
  2528. (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
  2529. (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
  2530. (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
  2531. (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
  2532. (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
  2533. (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
  2534. (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
  2535. (1ull << IB_USER_VERBS_CMD_OPEN_QP);
  2536. dev->ib_dev.uverbs_ex_cmd_mask =
  2537. (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
  2538. (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
  2539. (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP);
  2540. dev->ib_dev.query_device = mlx5_ib_query_device;
  2541. dev->ib_dev.query_port = mlx5_ib_query_port;
  2542. dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
  2543. if (ll == IB_LINK_LAYER_ETHERNET)
  2544. dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
  2545. dev->ib_dev.query_gid = mlx5_ib_query_gid;
  2546. dev->ib_dev.add_gid = mlx5_ib_add_gid;
  2547. dev->ib_dev.del_gid = mlx5_ib_del_gid;
  2548. dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
  2549. dev->ib_dev.modify_device = mlx5_ib_modify_device;
  2550. dev->ib_dev.modify_port = mlx5_ib_modify_port;
  2551. dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
  2552. dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
  2553. dev->ib_dev.mmap = mlx5_ib_mmap;
  2554. dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
  2555. dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
  2556. dev->ib_dev.create_ah = mlx5_ib_create_ah;
  2557. dev->ib_dev.query_ah = mlx5_ib_query_ah;
  2558. dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
  2559. dev->ib_dev.create_srq = mlx5_ib_create_srq;
  2560. dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
  2561. dev->ib_dev.query_srq = mlx5_ib_query_srq;
  2562. dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
  2563. dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
  2564. dev->ib_dev.create_qp = mlx5_ib_create_qp;
  2565. dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
  2566. dev->ib_dev.query_qp = mlx5_ib_query_qp;
  2567. dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
  2568. dev->ib_dev.post_send = mlx5_ib_post_send;
  2569. dev->ib_dev.post_recv = mlx5_ib_post_recv;
  2570. dev->ib_dev.create_cq = mlx5_ib_create_cq;
  2571. dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
  2572. dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
  2573. dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
  2574. dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
  2575. dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
  2576. dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
  2577. dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
  2578. dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
  2579. dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
  2580. dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
  2581. dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
  2582. dev->ib_dev.process_mad = mlx5_ib_process_mad;
  2583. dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
  2584. dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
  2585. dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
  2586. dev->ib_dev.get_port_immutable = mlx5_port_immutable;
  2587. dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
  2588. if (mlx5_core_is_pf(mdev)) {
  2589. dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
  2590. dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
  2591. dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
  2592. dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
  2593. }
  2594. dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
  2595. mlx5_ib_internal_fill_odp_caps(dev);
  2596. if (MLX5_CAP_GEN(mdev, imaicl)) {
  2597. dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
  2598. dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
  2599. dev->ib_dev.uverbs_cmd_mask |=
  2600. (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
  2601. (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
  2602. }
  2603. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt) &&
  2604. MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
  2605. dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
  2606. dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
  2607. }
  2608. if (MLX5_CAP_GEN(mdev, xrc)) {
  2609. dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
  2610. dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
  2611. dev->ib_dev.uverbs_cmd_mask |=
  2612. (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
  2613. (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
  2614. }
  2615. if (mlx5_ib_port_link_layer(&dev->ib_dev, 1) ==
  2616. IB_LINK_LAYER_ETHERNET) {
  2617. dev->ib_dev.create_flow = mlx5_ib_create_flow;
  2618. dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
  2619. dev->ib_dev.create_wq = mlx5_ib_create_wq;
  2620. dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
  2621. dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
  2622. dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
  2623. dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
  2624. dev->ib_dev.uverbs_ex_cmd_mask |=
  2625. (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
  2626. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW) |
  2627. (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
  2628. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
  2629. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
  2630. (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
  2631. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
  2632. }
  2633. err = init_node_data(dev);
  2634. if (err)
  2635. goto err_dealloc;
  2636. mutex_init(&dev->flow_db.lock);
  2637. mutex_init(&dev->cap_mask_mutex);
  2638. INIT_LIST_HEAD(&dev->qp_list);
  2639. spin_lock_init(&dev->reset_flow_resource_lock);
  2640. if (ll == IB_LINK_LAYER_ETHERNET) {
  2641. err = mlx5_enable_roce(dev);
  2642. if (err)
  2643. goto err_dealloc;
  2644. }
  2645. err = create_dev_resources(&dev->devr);
  2646. if (err)
  2647. goto err_disable_roce;
  2648. err = mlx5_ib_odp_init_one(dev);
  2649. if (err)
  2650. goto err_rsrc;
  2651. err = mlx5_ib_alloc_q_counters(dev);
  2652. if (err)
  2653. goto err_odp;
  2654. err = ib_register_device(&dev->ib_dev, NULL);
  2655. if (err)
  2656. goto err_q_cnt;
  2657. err = create_umr_res(dev);
  2658. if (err)
  2659. goto err_dev;
  2660. for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
  2661. err = device_create_file(&dev->ib_dev.dev,
  2662. mlx5_class_attributes[i]);
  2663. if (err)
  2664. goto err_umrc;
  2665. }
  2666. dev->ib_active = true;
  2667. return dev;
  2668. err_umrc:
  2669. destroy_umrc_res(dev);
  2670. err_dev:
  2671. ib_unregister_device(&dev->ib_dev);
  2672. err_q_cnt:
  2673. mlx5_ib_dealloc_q_counters(dev);
  2674. err_odp:
  2675. mlx5_ib_odp_remove_one(dev);
  2676. err_rsrc:
  2677. destroy_dev_resources(&dev->devr);
  2678. err_disable_roce:
  2679. if (ll == IB_LINK_LAYER_ETHERNET) {
  2680. mlx5_disable_roce(dev);
  2681. mlx5_remove_roce_notifier(dev);
  2682. }
  2683. err_free_port:
  2684. kfree(dev->port);
  2685. err_dealloc:
  2686. ib_dealloc_device((struct ib_device *)dev);
  2687. return NULL;
  2688. }
  2689. static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
  2690. {
  2691. struct mlx5_ib_dev *dev = context;
  2692. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev, 1);
  2693. mlx5_remove_roce_notifier(dev);
  2694. ib_unregister_device(&dev->ib_dev);
  2695. mlx5_ib_dealloc_q_counters(dev);
  2696. destroy_umrc_res(dev);
  2697. mlx5_ib_odp_remove_one(dev);
  2698. destroy_dev_resources(&dev->devr);
  2699. if (ll == IB_LINK_LAYER_ETHERNET)
  2700. mlx5_disable_roce(dev);
  2701. kfree(dev->port);
  2702. ib_dealloc_device(&dev->ib_dev);
  2703. }
  2704. static struct mlx5_interface mlx5_ib_interface = {
  2705. .add = mlx5_ib_add,
  2706. .remove = mlx5_ib_remove,
  2707. .event = mlx5_ib_event,
  2708. .protocol = MLX5_INTERFACE_PROTOCOL_IB,
  2709. };
  2710. static int __init mlx5_ib_init(void)
  2711. {
  2712. int err;
  2713. if (deprecated_prof_sel != 2)
  2714. pr_warn("prof_sel is deprecated for mlx5_ib, set it for mlx5_core\n");
  2715. err = mlx5_ib_odp_init();
  2716. if (err)
  2717. return err;
  2718. err = mlx5_register_interface(&mlx5_ib_interface);
  2719. if (err)
  2720. goto clean_odp;
  2721. return err;
  2722. clean_odp:
  2723. mlx5_ib_odp_cleanup();
  2724. return err;
  2725. }
  2726. static void __exit mlx5_ib_cleanup(void)
  2727. {
  2728. mlx5_unregister_interface(&mlx5_ib_interface);
  2729. mlx5_ib_odp_cleanup();
  2730. }
  2731. module_init(mlx5_ib_init);
  2732. module_exit(mlx5_ib_cleanup);