vi.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/slab.h>
  25. #include <linux/module.h>
  26. #include "drmP.h"
  27. #include "amdgpu.h"
  28. #include "amdgpu_atombios.h"
  29. #include "amdgpu_ih.h"
  30. #include "amdgpu_uvd.h"
  31. #include "amdgpu_vce.h"
  32. #include "amdgpu_ucode.h"
  33. #include "atom.h"
  34. #include "amd_pcie.h"
  35. #include "gmc/gmc_8_1_d.h"
  36. #include "gmc/gmc_8_1_sh_mask.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "bif/bif_5_0_d.h"
  40. #include "bif/bif_5_0_sh_mask.h"
  41. #include "gca/gfx_8_0_d.h"
  42. #include "gca/gfx_8_0_sh_mask.h"
  43. #include "smu/smu_7_1_1_d.h"
  44. #include "smu/smu_7_1_1_sh_mask.h"
  45. #include "uvd/uvd_5_0_d.h"
  46. #include "uvd/uvd_5_0_sh_mask.h"
  47. #include "vce/vce_3_0_d.h"
  48. #include "vce/vce_3_0_sh_mask.h"
  49. #include "dce/dce_10_0_d.h"
  50. #include "dce/dce_10_0_sh_mask.h"
  51. #include "vid.h"
  52. #include "vi.h"
  53. #include "vi_dpm.h"
  54. #include "gmc_v8_0.h"
  55. #include "gmc_v7_0.h"
  56. #include "gfx_v8_0.h"
  57. #include "sdma_v2_4.h"
  58. #include "sdma_v3_0.h"
  59. #include "dce_v10_0.h"
  60. #include "dce_v11_0.h"
  61. #include "iceland_ih.h"
  62. #include "tonga_ih.h"
  63. #include "cz_ih.h"
  64. #include "uvd_v5_0.h"
  65. #include "uvd_v6_0.h"
  66. #include "vce_v3_0.h"
  67. #include "amdgpu_powerplay.h"
  68. #if defined(CONFIG_DRM_AMD_ACP)
  69. #include "amdgpu_acp.h"
  70. #endif
  71. #include "dce_virtual.h"
  72. MODULE_FIRMWARE("amdgpu/topaz_smc.bin");
  73. MODULE_FIRMWARE("amdgpu/tonga_smc.bin");
  74. MODULE_FIRMWARE("amdgpu/fiji_smc.bin");
  75. MODULE_FIRMWARE("amdgpu/polaris10_smc.bin");
  76. MODULE_FIRMWARE("amdgpu/polaris10_smc_sk.bin");
  77. MODULE_FIRMWARE("amdgpu/polaris11_smc.bin");
  78. MODULE_FIRMWARE("amdgpu/polaris11_smc_sk.bin");
  79. /*
  80. * Indirect registers accessor
  81. */
  82. static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  83. {
  84. unsigned long flags;
  85. u32 r;
  86. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  87. WREG32(mmPCIE_INDEX, reg);
  88. (void)RREG32(mmPCIE_INDEX);
  89. r = RREG32(mmPCIE_DATA);
  90. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  91. return r;
  92. }
  93. static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  94. {
  95. unsigned long flags;
  96. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  97. WREG32(mmPCIE_INDEX, reg);
  98. (void)RREG32(mmPCIE_INDEX);
  99. WREG32(mmPCIE_DATA, v);
  100. (void)RREG32(mmPCIE_DATA);
  101. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  102. }
  103. static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
  104. {
  105. unsigned long flags;
  106. u32 r;
  107. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  108. WREG32(mmSMC_IND_INDEX_0, (reg));
  109. r = RREG32(mmSMC_IND_DATA_0);
  110. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  111. return r;
  112. }
  113. static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  114. {
  115. unsigned long flags;
  116. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  117. WREG32(mmSMC_IND_INDEX_0, (reg));
  118. WREG32(mmSMC_IND_DATA_0, (v));
  119. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  120. }
  121. /* smu_8_0_d.h */
  122. #define mmMP0PUB_IND_INDEX 0x180
  123. #define mmMP0PUB_IND_DATA 0x181
  124. static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg)
  125. {
  126. unsigned long flags;
  127. u32 r;
  128. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  129. WREG32(mmMP0PUB_IND_INDEX, (reg));
  130. r = RREG32(mmMP0PUB_IND_DATA);
  131. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  132. return r;
  133. }
  134. static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  135. {
  136. unsigned long flags;
  137. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  138. WREG32(mmMP0PUB_IND_INDEX, (reg));
  139. WREG32(mmMP0PUB_IND_DATA, (v));
  140. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  141. }
  142. static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  143. {
  144. unsigned long flags;
  145. u32 r;
  146. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  147. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  148. r = RREG32(mmUVD_CTX_DATA);
  149. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  150. return r;
  151. }
  152. static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  153. {
  154. unsigned long flags;
  155. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  156. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  157. WREG32(mmUVD_CTX_DATA, (v));
  158. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  159. }
  160. static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
  161. {
  162. unsigned long flags;
  163. u32 r;
  164. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  165. WREG32(mmDIDT_IND_INDEX, (reg));
  166. r = RREG32(mmDIDT_IND_DATA);
  167. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  168. return r;
  169. }
  170. static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  171. {
  172. unsigned long flags;
  173. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  174. WREG32(mmDIDT_IND_INDEX, (reg));
  175. WREG32(mmDIDT_IND_DATA, (v));
  176. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  177. }
  178. static u32 vi_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
  179. {
  180. unsigned long flags;
  181. u32 r;
  182. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  183. WREG32(mmGC_CAC_IND_INDEX, (reg));
  184. r = RREG32(mmGC_CAC_IND_DATA);
  185. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  186. return r;
  187. }
  188. static void vi_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  189. {
  190. unsigned long flags;
  191. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  192. WREG32(mmGC_CAC_IND_INDEX, (reg));
  193. WREG32(mmGC_CAC_IND_DATA, (v));
  194. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  195. }
  196. static const u32 tonga_mgcg_cgcg_init[] =
  197. {
  198. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  199. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  200. mmPCIE_DATA, 0x000f0000, 0x00000000,
  201. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  202. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  203. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  204. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  205. };
  206. static const u32 fiji_mgcg_cgcg_init[] =
  207. {
  208. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  209. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  210. mmPCIE_DATA, 0x000f0000, 0x00000000,
  211. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  212. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  213. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  214. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  215. };
  216. static const u32 iceland_mgcg_cgcg_init[] =
  217. {
  218. mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
  219. mmPCIE_DATA, 0x000f0000, 0x00000000,
  220. mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
  221. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  222. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  223. };
  224. static const u32 cz_mgcg_cgcg_init[] =
  225. {
  226. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  227. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  228. mmPCIE_DATA, 0x000f0000, 0x00000000,
  229. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  230. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  231. };
  232. static const u32 stoney_mgcg_cgcg_init[] =
  233. {
  234. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00000100,
  235. mmHDP_XDP_CGTT_BLK_CTRL, 0xffffffff, 0x00000104,
  236. mmHDP_HOST_PATH_CNTL, 0xffffffff, 0x0f000027,
  237. };
  238. static void vi_init_golden_registers(struct amdgpu_device *adev)
  239. {
  240. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  241. mutex_lock(&adev->grbm_idx_mutex);
  242. switch (adev->asic_type) {
  243. case CHIP_TOPAZ:
  244. amdgpu_program_register_sequence(adev,
  245. iceland_mgcg_cgcg_init,
  246. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  247. break;
  248. case CHIP_FIJI:
  249. amdgpu_program_register_sequence(adev,
  250. fiji_mgcg_cgcg_init,
  251. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  252. break;
  253. case CHIP_TONGA:
  254. amdgpu_program_register_sequence(adev,
  255. tonga_mgcg_cgcg_init,
  256. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  257. break;
  258. case CHIP_CARRIZO:
  259. amdgpu_program_register_sequence(adev,
  260. cz_mgcg_cgcg_init,
  261. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  262. break;
  263. case CHIP_STONEY:
  264. amdgpu_program_register_sequence(adev,
  265. stoney_mgcg_cgcg_init,
  266. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  267. break;
  268. case CHIP_POLARIS11:
  269. case CHIP_POLARIS10:
  270. default:
  271. break;
  272. }
  273. mutex_unlock(&adev->grbm_idx_mutex);
  274. }
  275. /**
  276. * vi_get_xclk - get the xclk
  277. *
  278. * @adev: amdgpu_device pointer
  279. *
  280. * Returns the reference clock used by the gfx engine
  281. * (VI).
  282. */
  283. static u32 vi_get_xclk(struct amdgpu_device *adev)
  284. {
  285. u32 reference_clock = adev->clock.spll.reference_freq;
  286. u32 tmp;
  287. if (adev->flags & AMD_IS_APU)
  288. return reference_clock;
  289. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  290. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
  291. return 1000;
  292. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
  293. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
  294. return reference_clock / 4;
  295. return reference_clock;
  296. }
  297. /**
  298. * vi_srbm_select - select specific register instances
  299. *
  300. * @adev: amdgpu_device pointer
  301. * @me: selected ME (micro engine)
  302. * @pipe: pipe
  303. * @queue: queue
  304. * @vmid: VMID
  305. *
  306. * Switches the currently active registers instances. Some
  307. * registers are instanced per VMID, others are instanced per
  308. * me/pipe/queue combination.
  309. */
  310. void vi_srbm_select(struct amdgpu_device *adev,
  311. u32 me, u32 pipe, u32 queue, u32 vmid)
  312. {
  313. u32 srbm_gfx_cntl = 0;
  314. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
  315. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
  316. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
  317. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
  318. WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
  319. }
  320. static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
  321. {
  322. /* todo */
  323. }
  324. static bool vi_read_disabled_bios(struct amdgpu_device *adev)
  325. {
  326. u32 bus_cntl;
  327. u32 d1vga_control = 0;
  328. u32 d2vga_control = 0;
  329. u32 vga_render_control = 0;
  330. u32 rom_cntl;
  331. bool r;
  332. bus_cntl = RREG32(mmBUS_CNTL);
  333. if (adev->mode_info.num_crtc) {
  334. d1vga_control = RREG32(mmD1VGA_CONTROL);
  335. d2vga_control = RREG32(mmD2VGA_CONTROL);
  336. vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  337. }
  338. rom_cntl = RREG32_SMC(ixROM_CNTL);
  339. /* enable the rom */
  340. WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
  341. if (adev->mode_info.num_crtc) {
  342. /* Disable VGA mode */
  343. WREG32(mmD1VGA_CONTROL,
  344. (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  345. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  346. WREG32(mmD2VGA_CONTROL,
  347. (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
  348. D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
  349. WREG32(mmVGA_RENDER_CONTROL,
  350. (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
  351. }
  352. WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
  353. r = amdgpu_read_bios(adev);
  354. /* restore regs */
  355. WREG32(mmBUS_CNTL, bus_cntl);
  356. if (adev->mode_info.num_crtc) {
  357. WREG32(mmD1VGA_CONTROL, d1vga_control);
  358. WREG32(mmD2VGA_CONTROL, d2vga_control);
  359. WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
  360. }
  361. WREG32_SMC(ixROM_CNTL, rom_cntl);
  362. return r;
  363. }
  364. static bool vi_read_bios_from_rom(struct amdgpu_device *adev,
  365. u8 *bios, u32 length_bytes)
  366. {
  367. u32 *dw_ptr;
  368. unsigned long flags;
  369. u32 i, length_dw;
  370. if (bios == NULL)
  371. return false;
  372. if (length_bytes == 0)
  373. return false;
  374. /* APU vbios image is part of sbios image */
  375. if (adev->flags & AMD_IS_APU)
  376. return false;
  377. dw_ptr = (u32 *)bios;
  378. length_dw = ALIGN(length_bytes, 4) / 4;
  379. /* take the smc lock since we are using the smc index */
  380. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  381. /* set rom index to 0 */
  382. WREG32(mmSMC_IND_INDEX_0, ixROM_INDEX);
  383. WREG32(mmSMC_IND_DATA_0, 0);
  384. /* set index to data for continous read */
  385. WREG32(mmSMC_IND_INDEX_0, ixROM_DATA);
  386. for (i = 0; i < length_dw; i++)
  387. dw_ptr[i] = RREG32(mmSMC_IND_DATA_0);
  388. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  389. return true;
  390. }
  391. static void vi_detect_hw_virtualization(struct amdgpu_device *adev)
  392. {
  393. uint32_t reg = RREG32(mmBIF_IOV_FUNC_IDENTIFIER);
  394. /* bit0: 0 means pf and 1 means vf */
  395. /* bit31: 0 means disable IOV and 1 means enable */
  396. if (reg & 1)
  397. adev->virtualization.virtual_caps |= AMDGPU_SRIOV_CAPS_IS_VF;
  398. if (reg & 0x80000000)
  399. adev->virtualization.virtual_caps |= AMDGPU_SRIOV_CAPS_ENABLE_IOV;
  400. if (reg == 0) {
  401. if (is_virtual_machine()) /* passthrough mode exclus sr-iov mode */
  402. adev->virtualization.virtual_caps |= AMDGPU_PASSTHROUGH_MODE;
  403. }
  404. }
  405. static const struct amdgpu_allowed_register_entry tonga_allowed_read_registers[] = {
  406. {mmGB_MACROTILE_MODE7, true},
  407. };
  408. static const struct amdgpu_allowed_register_entry cz_allowed_read_registers[] = {
  409. {mmGB_TILE_MODE7, true},
  410. {mmGB_TILE_MODE12, true},
  411. {mmGB_TILE_MODE17, true},
  412. {mmGB_TILE_MODE23, true},
  413. {mmGB_MACROTILE_MODE7, true},
  414. };
  415. static const struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
  416. {mmGRBM_STATUS, false},
  417. {mmGRBM_STATUS2, false},
  418. {mmGRBM_STATUS_SE0, false},
  419. {mmGRBM_STATUS_SE1, false},
  420. {mmGRBM_STATUS_SE2, false},
  421. {mmGRBM_STATUS_SE3, false},
  422. {mmSRBM_STATUS, false},
  423. {mmSRBM_STATUS2, false},
  424. {mmSRBM_STATUS3, false},
  425. {mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET, false},
  426. {mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET, false},
  427. {mmCP_STAT, false},
  428. {mmCP_STALLED_STAT1, false},
  429. {mmCP_STALLED_STAT2, false},
  430. {mmCP_STALLED_STAT3, false},
  431. {mmCP_CPF_BUSY_STAT, false},
  432. {mmCP_CPF_STALLED_STAT1, false},
  433. {mmCP_CPF_STATUS, false},
  434. {mmCP_CPC_BUSY_STAT, false},
  435. {mmCP_CPC_STALLED_STAT1, false},
  436. {mmCP_CPC_STATUS, false},
  437. {mmGB_ADDR_CONFIG, false},
  438. {mmMC_ARB_RAMCFG, false},
  439. {mmGB_TILE_MODE0, false},
  440. {mmGB_TILE_MODE1, false},
  441. {mmGB_TILE_MODE2, false},
  442. {mmGB_TILE_MODE3, false},
  443. {mmGB_TILE_MODE4, false},
  444. {mmGB_TILE_MODE5, false},
  445. {mmGB_TILE_MODE6, false},
  446. {mmGB_TILE_MODE7, false},
  447. {mmGB_TILE_MODE8, false},
  448. {mmGB_TILE_MODE9, false},
  449. {mmGB_TILE_MODE10, false},
  450. {mmGB_TILE_MODE11, false},
  451. {mmGB_TILE_MODE12, false},
  452. {mmGB_TILE_MODE13, false},
  453. {mmGB_TILE_MODE14, false},
  454. {mmGB_TILE_MODE15, false},
  455. {mmGB_TILE_MODE16, false},
  456. {mmGB_TILE_MODE17, false},
  457. {mmGB_TILE_MODE18, false},
  458. {mmGB_TILE_MODE19, false},
  459. {mmGB_TILE_MODE20, false},
  460. {mmGB_TILE_MODE21, false},
  461. {mmGB_TILE_MODE22, false},
  462. {mmGB_TILE_MODE23, false},
  463. {mmGB_TILE_MODE24, false},
  464. {mmGB_TILE_MODE25, false},
  465. {mmGB_TILE_MODE26, false},
  466. {mmGB_TILE_MODE27, false},
  467. {mmGB_TILE_MODE28, false},
  468. {mmGB_TILE_MODE29, false},
  469. {mmGB_TILE_MODE30, false},
  470. {mmGB_TILE_MODE31, false},
  471. {mmGB_MACROTILE_MODE0, false},
  472. {mmGB_MACROTILE_MODE1, false},
  473. {mmGB_MACROTILE_MODE2, false},
  474. {mmGB_MACROTILE_MODE3, false},
  475. {mmGB_MACROTILE_MODE4, false},
  476. {mmGB_MACROTILE_MODE5, false},
  477. {mmGB_MACROTILE_MODE6, false},
  478. {mmGB_MACROTILE_MODE7, false},
  479. {mmGB_MACROTILE_MODE8, false},
  480. {mmGB_MACROTILE_MODE9, false},
  481. {mmGB_MACROTILE_MODE10, false},
  482. {mmGB_MACROTILE_MODE11, false},
  483. {mmGB_MACROTILE_MODE12, false},
  484. {mmGB_MACROTILE_MODE13, false},
  485. {mmGB_MACROTILE_MODE14, false},
  486. {mmGB_MACROTILE_MODE15, false},
  487. {mmCC_RB_BACKEND_DISABLE, false, true},
  488. {mmGC_USER_RB_BACKEND_DISABLE, false, true},
  489. {mmGB_BACKEND_MAP, false, false},
  490. {mmPA_SC_RASTER_CONFIG, false, true},
  491. {mmPA_SC_RASTER_CONFIG_1, false, true},
  492. };
  493. static uint32_t vi_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
  494. u32 sh_num, u32 reg_offset)
  495. {
  496. uint32_t val;
  497. mutex_lock(&adev->grbm_idx_mutex);
  498. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  499. amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
  500. val = RREG32(reg_offset);
  501. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  502. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  503. mutex_unlock(&adev->grbm_idx_mutex);
  504. return val;
  505. }
  506. static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
  507. u32 sh_num, u32 reg_offset, u32 *value)
  508. {
  509. const struct amdgpu_allowed_register_entry *asic_register_table = NULL;
  510. const struct amdgpu_allowed_register_entry *asic_register_entry;
  511. uint32_t size, i;
  512. *value = 0;
  513. switch (adev->asic_type) {
  514. case CHIP_TOPAZ:
  515. asic_register_table = tonga_allowed_read_registers;
  516. size = ARRAY_SIZE(tonga_allowed_read_registers);
  517. break;
  518. case CHIP_FIJI:
  519. case CHIP_TONGA:
  520. case CHIP_POLARIS11:
  521. case CHIP_POLARIS10:
  522. case CHIP_CARRIZO:
  523. case CHIP_STONEY:
  524. asic_register_table = cz_allowed_read_registers;
  525. size = ARRAY_SIZE(cz_allowed_read_registers);
  526. break;
  527. default:
  528. return -EINVAL;
  529. }
  530. if (asic_register_table) {
  531. for (i = 0; i < size; i++) {
  532. asic_register_entry = asic_register_table + i;
  533. if (reg_offset != asic_register_entry->reg_offset)
  534. continue;
  535. if (!asic_register_entry->untouched)
  536. *value = asic_register_entry->grbm_indexed ?
  537. vi_read_indexed_register(adev, se_num,
  538. sh_num, reg_offset) :
  539. RREG32(reg_offset);
  540. return 0;
  541. }
  542. }
  543. for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
  544. if (reg_offset != vi_allowed_read_registers[i].reg_offset)
  545. continue;
  546. if (!vi_allowed_read_registers[i].untouched)
  547. *value = vi_allowed_read_registers[i].grbm_indexed ?
  548. vi_read_indexed_register(adev, se_num,
  549. sh_num, reg_offset) :
  550. RREG32(reg_offset);
  551. return 0;
  552. }
  553. return -EINVAL;
  554. }
  555. static int vi_gpu_pci_config_reset(struct amdgpu_device *adev)
  556. {
  557. u32 i;
  558. dev_info(adev->dev, "GPU pci config reset\n");
  559. /* disable BM */
  560. pci_clear_master(adev->pdev);
  561. /* reset */
  562. amdgpu_pci_config_reset(adev);
  563. udelay(100);
  564. /* wait for asic to come out of reset */
  565. for (i = 0; i < adev->usec_timeout; i++) {
  566. if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff) {
  567. /* enable BM */
  568. pci_set_master(adev->pdev);
  569. return 0;
  570. }
  571. udelay(1);
  572. }
  573. return -EINVAL;
  574. }
  575. static void vi_set_bios_scratch_engine_hung(struct amdgpu_device *adev, bool hung)
  576. {
  577. u32 tmp = RREG32(mmBIOS_SCRATCH_3);
  578. if (hung)
  579. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  580. else
  581. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  582. WREG32(mmBIOS_SCRATCH_3, tmp);
  583. }
  584. /**
  585. * vi_asic_reset - soft reset GPU
  586. *
  587. * @adev: amdgpu_device pointer
  588. *
  589. * Look up which blocks are hung and attempt
  590. * to reset them.
  591. * Returns 0 for success.
  592. */
  593. static int vi_asic_reset(struct amdgpu_device *adev)
  594. {
  595. int r;
  596. vi_set_bios_scratch_engine_hung(adev, true);
  597. r = vi_gpu_pci_config_reset(adev);
  598. vi_set_bios_scratch_engine_hung(adev, false);
  599. return r;
  600. }
  601. static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  602. u32 cntl_reg, u32 status_reg)
  603. {
  604. int r, i;
  605. struct atom_clock_dividers dividers;
  606. uint32_t tmp;
  607. r = amdgpu_atombios_get_clock_dividers(adev,
  608. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  609. clock, false, &dividers);
  610. if (r)
  611. return r;
  612. tmp = RREG32_SMC(cntl_reg);
  613. tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
  614. CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
  615. tmp |= dividers.post_divider;
  616. WREG32_SMC(cntl_reg, tmp);
  617. for (i = 0; i < 100; i++) {
  618. if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
  619. break;
  620. mdelay(10);
  621. }
  622. if (i == 100)
  623. return -ETIMEDOUT;
  624. return 0;
  625. }
  626. static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  627. {
  628. int r;
  629. r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  630. if (r)
  631. return r;
  632. r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  633. return 0;
  634. }
  635. static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  636. {
  637. /* todo */
  638. return 0;
  639. }
  640. static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
  641. {
  642. if (pci_is_root_bus(adev->pdev->bus))
  643. return;
  644. if (amdgpu_pcie_gen2 == 0)
  645. return;
  646. if (adev->flags & AMD_IS_APU)
  647. return;
  648. if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  649. CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
  650. return;
  651. /* todo */
  652. }
  653. static void vi_program_aspm(struct amdgpu_device *adev)
  654. {
  655. if (amdgpu_aspm == 0)
  656. return;
  657. /* todo */
  658. }
  659. static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
  660. bool enable)
  661. {
  662. u32 tmp;
  663. /* not necessary on CZ */
  664. if (adev->flags & AMD_IS_APU)
  665. return;
  666. tmp = RREG32(mmBIF_DOORBELL_APER_EN);
  667. if (enable)
  668. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
  669. else
  670. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
  671. WREG32(mmBIF_DOORBELL_APER_EN, tmp);
  672. }
  673. /* topaz has no DCE, UVD, VCE */
  674. static const struct amdgpu_ip_block_version topaz_ip_blocks[] =
  675. {
  676. /* ORDER MATTERS! */
  677. {
  678. .type = AMD_IP_BLOCK_TYPE_COMMON,
  679. .major = 2,
  680. .minor = 0,
  681. .rev = 0,
  682. .funcs = &vi_common_ip_funcs,
  683. },
  684. {
  685. .type = AMD_IP_BLOCK_TYPE_GMC,
  686. .major = 7,
  687. .minor = 4,
  688. .rev = 0,
  689. .funcs = &gmc_v7_0_ip_funcs,
  690. },
  691. {
  692. .type = AMD_IP_BLOCK_TYPE_IH,
  693. .major = 2,
  694. .minor = 4,
  695. .rev = 0,
  696. .funcs = &iceland_ih_ip_funcs,
  697. },
  698. {
  699. .type = AMD_IP_BLOCK_TYPE_SMC,
  700. .major = 7,
  701. .minor = 1,
  702. .rev = 0,
  703. .funcs = &amdgpu_pp_ip_funcs,
  704. },
  705. {
  706. .type = AMD_IP_BLOCK_TYPE_GFX,
  707. .major = 8,
  708. .minor = 0,
  709. .rev = 0,
  710. .funcs = &gfx_v8_0_ip_funcs,
  711. },
  712. {
  713. .type = AMD_IP_BLOCK_TYPE_SDMA,
  714. .major = 2,
  715. .minor = 4,
  716. .rev = 0,
  717. .funcs = &sdma_v2_4_ip_funcs,
  718. },
  719. };
  720. static const struct amdgpu_ip_block_version topaz_ip_blocks_vd[] =
  721. {
  722. /* ORDER MATTERS! */
  723. {
  724. .type = AMD_IP_BLOCK_TYPE_COMMON,
  725. .major = 2,
  726. .minor = 0,
  727. .rev = 0,
  728. .funcs = &vi_common_ip_funcs,
  729. },
  730. {
  731. .type = AMD_IP_BLOCK_TYPE_GMC,
  732. .major = 7,
  733. .minor = 4,
  734. .rev = 0,
  735. .funcs = &gmc_v7_0_ip_funcs,
  736. },
  737. {
  738. .type = AMD_IP_BLOCK_TYPE_IH,
  739. .major = 2,
  740. .minor = 4,
  741. .rev = 0,
  742. .funcs = &iceland_ih_ip_funcs,
  743. },
  744. {
  745. .type = AMD_IP_BLOCK_TYPE_SMC,
  746. .major = 7,
  747. .minor = 1,
  748. .rev = 0,
  749. .funcs = &amdgpu_pp_ip_funcs,
  750. },
  751. {
  752. .type = AMD_IP_BLOCK_TYPE_DCE,
  753. .major = 1,
  754. .minor = 0,
  755. .rev = 0,
  756. .funcs = &dce_virtual_ip_funcs,
  757. },
  758. {
  759. .type = AMD_IP_BLOCK_TYPE_GFX,
  760. .major = 8,
  761. .minor = 0,
  762. .rev = 0,
  763. .funcs = &gfx_v8_0_ip_funcs,
  764. },
  765. {
  766. .type = AMD_IP_BLOCK_TYPE_SDMA,
  767. .major = 2,
  768. .minor = 4,
  769. .rev = 0,
  770. .funcs = &sdma_v2_4_ip_funcs,
  771. },
  772. };
  773. static const struct amdgpu_ip_block_version tonga_ip_blocks[] =
  774. {
  775. /* ORDER MATTERS! */
  776. {
  777. .type = AMD_IP_BLOCK_TYPE_COMMON,
  778. .major = 2,
  779. .minor = 0,
  780. .rev = 0,
  781. .funcs = &vi_common_ip_funcs,
  782. },
  783. {
  784. .type = AMD_IP_BLOCK_TYPE_GMC,
  785. .major = 8,
  786. .minor = 0,
  787. .rev = 0,
  788. .funcs = &gmc_v8_0_ip_funcs,
  789. },
  790. {
  791. .type = AMD_IP_BLOCK_TYPE_IH,
  792. .major = 3,
  793. .minor = 0,
  794. .rev = 0,
  795. .funcs = &tonga_ih_ip_funcs,
  796. },
  797. {
  798. .type = AMD_IP_BLOCK_TYPE_SMC,
  799. .major = 7,
  800. .minor = 1,
  801. .rev = 0,
  802. .funcs = &amdgpu_pp_ip_funcs,
  803. },
  804. {
  805. .type = AMD_IP_BLOCK_TYPE_DCE,
  806. .major = 10,
  807. .minor = 0,
  808. .rev = 0,
  809. .funcs = &dce_v10_0_ip_funcs,
  810. },
  811. {
  812. .type = AMD_IP_BLOCK_TYPE_GFX,
  813. .major = 8,
  814. .minor = 0,
  815. .rev = 0,
  816. .funcs = &gfx_v8_0_ip_funcs,
  817. },
  818. {
  819. .type = AMD_IP_BLOCK_TYPE_SDMA,
  820. .major = 3,
  821. .minor = 0,
  822. .rev = 0,
  823. .funcs = &sdma_v3_0_ip_funcs,
  824. },
  825. {
  826. .type = AMD_IP_BLOCK_TYPE_UVD,
  827. .major = 5,
  828. .minor = 0,
  829. .rev = 0,
  830. .funcs = &uvd_v5_0_ip_funcs,
  831. },
  832. {
  833. .type = AMD_IP_BLOCK_TYPE_VCE,
  834. .major = 3,
  835. .minor = 0,
  836. .rev = 0,
  837. .funcs = &vce_v3_0_ip_funcs,
  838. },
  839. };
  840. static const struct amdgpu_ip_block_version tonga_ip_blocks_vd[] =
  841. {
  842. /* ORDER MATTERS! */
  843. {
  844. .type = AMD_IP_BLOCK_TYPE_COMMON,
  845. .major = 2,
  846. .minor = 0,
  847. .rev = 0,
  848. .funcs = &vi_common_ip_funcs,
  849. },
  850. {
  851. .type = AMD_IP_BLOCK_TYPE_GMC,
  852. .major = 8,
  853. .minor = 0,
  854. .rev = 0,
  855. .funcs = &gmc_v8_0_ip_funcs,
  856. },
  857. {
  858. .type = AMD_IP_BLOCK_TYPE_IH,
  859. .major = 3,
  860. .minor = 0,
  861. .rev = 0,
  862. .funcs = &tonga_ih_ip_funcs,
  863. },
  864. {
  865. .type = AMD_IP_BLOCK_TYPE_SMC,
  866. .major = 7,
  867. .minor = 1,
  868. .rev = 0,
  869. .funcs = &amdgpu_pp_ip_funcs,
  870. },
  871. {
  872. .type = AMD_IP_BLOCK_TYPE_DCE,
  873. .major = 10,
  874. .minor = 0,
  875. .rev = 0,
  876. .funcs = &dce_virtual_ip_funcs,
  877. },
  878. {
  879. .type = AMD_IP_BLOCK_TYPE_GFX,
  880. .major = 8,
  881. .minor = 0,
  882. .rev = 0,
  883. .funcs = &gfx_v8_0_ip_funcs,
  884. },
  885. {
  886. .type = AMD_IP_BLOCK_TYPE_SDMA,
  887. .major = 3,
  888. .minor = 0,
  889. .rev = 0,
  890. .funcs = &sdma_v3_0_ip_funcs,
  891. },
  892. {
  893. .type = AMD_IP_BLOCK_TYPE_UVD,
  894. .major = 5,
  895. .minor = 0,
  896. .rev = 0,
  897. .funcs = &uvd_v5_0_ip_funcs,
  898. },
  899. {
  900. .type = AMD_IP_BLOCK_TYPE_VCE,
  901. .major = 3,
  902. .minor = 0,
  903. .rev = 0,
  904. .funcs = &vce_v3_0_ip_funcs,
  905. },
  906. };
  907. static const struct amdgpu_ip_block_version fiji_ip_blocks[] =
  908. {
  909. /* ORDER MATTERS! */
  910. {
  911. .type = AMD_IP_BLOCK_TYPE_COMMON,
  912. .major = 2,
  913. .minor = 0,
  914. .rev = 0,
  915. .funcs = &vi_common_ip_funcs,
  916. },
  917. {
  918. .type = AMD_IP_BLOCK_TYPE_GMC,
  919. .major = 8,
  920. .minor = 5,
  921. .rev = 0,
  922. .funcs = &gmc_v8_0_ip_funcs,
  923. },
  924. {
  925. .type = AMD_IP_BLOCK_TYPE_IH,
  926. .major = 3,
  927. .minor = 0,
  928. .rev = 0,
  929. .funcs = &tonga_ih_ip_funcs,
  930. },
  931. {
  932. .type = AMD_IP_BLOCK_TYPE_SMC,
  933. .major = 7,
  934. .minor = 1,
  935. .rev = 0,
  936. .funcs = &amdgpu_pp_ip_funcs,
  937. },
  938. {
  939. .type = AMD_IP_BLOCK_TYPE_DCE,
  940. .major = 10,
  941. .minor = 1,
  942. .rev = 0,
  943. .funcs = &dce_v10_0_ip_funcs,
  944. },
  945. {
  946. .type = AMD_IP_BLOCK_TYPE_GFX,
  947. .major = 8,
  948. .minor = 0,
  949. .rev = 0,
  950. .funcs = &gfx_v8_0_ip_funcs,
  951. },
  952. {
  953. .type = AMD_IP_BLOCK_TYPE_SDMA,
  954. .major = 3,
  955. .minor = 0,
  956. .rev = 0,
  957. .funcs = &sdma_v3_0_ip_funcs,
  958. },
  959. {
  960. .type = AMD_IP_BLOCK_TYPE_UVD,
  961. .major = 6,
  962. .minor = 0,
  963. .rev = 0,
  964. .funcs = &uvd_v6_0_ip_funcs,
  965. },
  966. {
  967. .type = AMD_IP_BLOCK_TYPE_VCE,
  968. .major = 3,
  969. .minor = 0,
  970. .rev = 0,
  971. .funcs = &vce_v3_0_ip_funcs,
  972. },
  973. };
  974. static const struct amdgpu_ip_block_version fiji_ip_blocks_vd[] =
  975. {
  976. /* ORDER MATTERS! */
  977. {
  978. .type = AMD_IP_BLOCK_TYPE_COMMON,
  979. .major = 2,
  980. .minor = 0,
  981. .rev = 0,
  982. .funcs = &vi_common_ip_funcs,
  983. },
  984. {
  985. .type = AMD_IP_BLOCK_TYPE_GMC,
  986. .major = 8,
  987. .minor = 5,
  988. .rev = 0,
  989. .funcs = &gmc_v8_0_ip_funcs,
  990. },
  991. {
  992. .type = AMD_IP_BLOCK_TYPE_IH,
  993. .major = 3,
  994. .minor = 0,
  995. .rev = 0,
  996. .funcs = &tonga_ih_ip_funcs,
  997. },
  998. {
  999. .type = AMD_IP_BLOCK_TYPE_SMC,
  1000. .major = 7,
  1001. .minor = 1,
  1002. .rev = 0,
  1003. .funcs = &amdgpu_pp_ip_funcs,
  1004. },
  1005. {
  1006. .type = AMD_IP_BLOCK_TYPE_DCE,
  1007. .major = 10,
  1008. .minor = 1,
  1009. .rev = 0,
  1010. .funcs = &dce_virtual_ip_funcs,
  1011. },
  1012. {
  1013. .type = AMD_IP_BLOCK_TYPE_GFX,
  1014. .major = 8,
  1015. .minor = 0,
  1016. .rev = 0,
  1017. .funcs = &gfx_v8_0_ip_funcs,
  1018. },
  1019. {
  1020. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1021. .major = 3,
  1022. .minor = 0,
  1023. .rev = 0,
  1024. .funcs = &sdma_v3_0_ip_funcs,
  1025. },
  1026. {
  1027. .type = AMD_IP_BLOCK_TYPE_UVD,
  1028. .major = 6,
  1029. .minor = 0,
  1030. .rev = 0,
  1031. .funcs = &uvd_v6_0_ip_funcs,
  1032. },
  1033. {
  1034. .type = AMD_IP_BLOCK_TYPE_VCE,
  1035. .major = 3,
  1036. .minor = 0,
  1037. .rev = 0,
  1038. .funcs = &vce_v3_0_ip_funcs,
  1039. },
  1040. };
  1041. static const struct amdgpu_ip_block_version polaris11_ip_blocks[] =
  1042. {
  1043. /* ORDER MATTERS! */
  1044. {
  1045. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1046. .major = 2,
  1047. .minor = 0,
  1048. .rev = 0,
  1049. .funcs = &vi_common_ip_funcs,
  1050. },
  1051. {
  1052. .type = AMD_IP_BLOCK_TYPE_GMC,
  1053. .major = 8,
  1054. .minor = 1,
  1055. .rev = 0,
  1056. .funcs = &gmc_v8_0_ip_funcs,
  1057. },
  1058. {
  1059. .type = AMD_IP_BLOCK_TYPE_IH,
  1060. .major = 3,
  1061. .minor = 1,
  1062. .rev = 0,
  1063. .funcs = &tonga_ih_ip_funcs,
  1064. },
  1065. {
  1066. .type = AMD_IP_BLOCK_TYPE_SMC,
  1067. .major = 7,
  1068. .minor = 2,
  1069. .rev = 0,
  1070. .funcs = &amdgpu_pp_ip_funcs,
  1071. },
  1072. {
  1073. .type = AMD_IP_BLOCK_TYPE_DCE,
  1074. .major = 11,
  1075. .minor = 2,
  1076. .rev = 0,
  1077. .funcs = &dce_v11_0_ip_funcs,
  1078. },
  1079. {
  1080. .type = AMD_IP_BLOCK_TYPE_GFX,
  1081. .major = 8,
  1082. .minor = 0,
  1083. .rev = 0,
  1084. .funcs = &gfx_v8_0_ip_funcs,
  1085. },
  1086. {
  1087. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1088. .major = 3,
  1089. .minor = 1,
  1090. .rev = 0,
  1091. .funcs = &sdma_v3_0_ip_funcs,
  1092. },
  1093. {
  1094. .type = AMD_IP_BLOCK_TYPE_UVD,
  1095. .major = 6,
  1096. .minor = 3,
  1097. .rev = 0,
  1098. .funcs = &uvd_v6_0_ip_funcs,
  1099. },
  1100. {
  1101. .type = AMD_IP_BLOCK_TYPE_VCE,
  1102. .major = 3,
  1103. .minor = 4,
  1104. .rev = 0,
  1105. .funcs = &vce_v3_0_ip_funcs,
  1106. },
  1107. };
  1108. static const struct amdgpu_ip_block_version polaris11_ip_blocks_vd[] =
  1109. {
  1110. /* ORDER MATTERS! */
  1111. {
  1112. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1113. .major = 2,
  1114. .minor = 0,
  1115. .rev = 0,
  1116. .funcs = &vi_common_ip_funcs,
  1117. },
  1118. {
  1119. .type = AMD_IP_BLOCK_TYPE_GMC,
  1120. .major = 8,
  1121. .minor = 1,
  1122. .rev = 0,
  1123. .funcs = &gmc_v8_0_ip_funcs,
  1124. },
  1125. {
  1126. .type = AMD_IP_BLOCK_TYPE_IH,
  1127. .major = 3,
  1128. .minor = 1,
  1129. .rev = 0,
  1130. .funcs = &tonga_ih_ip_funcs,
  1131. },
  1132. {
  1133. .type = AMD_IP_BLOCK_TYPE_SMC,
  1134. .major = 7,
  1135. .minor = 2,
  1136. .rev = 0,
  1137. .funcs = &amdgpu_pp_ip_funcs,
  1138. },
  1139. {
  1140. .type = AMD_IP_BLOCK_TYPE_DCE,
  1141. .major = 11,
  1142. .minor = 2,
  1143. .rev = 0,
  1144. .funcs = &dce_virtual_ip_funcs,
  1145. },
  1146. {
  1147. .type = AMD_IP_BLOCK_TYPE_GFX,
  1148. .major = 8,
  1149. .minor = 0,
  1150. .rev = 0,
  1151. .funcs = &gfx_v8_0_ip_funcs,
  1152. },
  1153. {
  1154. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1155. .major = 3,
  1156. .minor = 1,
  1157. .rev = 0,
  1158. .funcs = &sdma_v3_0_ip_funcs,
  1159. },
  1160. {
  1161. .type = AMD_IP_BLOCK_TYPE_UVD,
  1162. .major = 6,
  1163. .minor = 3,
  1164. .rev = 0,
  1165. .funcs = &uvd_v6_0_ip_funcs,
  1166. },
  1167. {
  1168. .type = AMD_IP_BLOCK_TYPE_VCE,
  1169. .major = 3,
  1170. .minor = 4,
  1171. .rev = 0,
  1172. .funcs = &vce_v3_0_ip_funcs,
  1173. },
  1174. };
  1175. static const struct amdgpu_ip_block_version cz_ip_blocks[] =
  1176. {
  1177. /* ORDER MATTERS! */
  1178. {
  1179. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1180. .major = 2,
  1181. .minor = 0,
  1182. .rev = 0,
  1183. .funcs = &vi_common_ip_funcs,
  1184. },
  1185. {
  1186. .type = AMD_IP_BLOCK_TYPE_GMC,
  1187. .major = 8,
  1188. .minor = 0,
  1189. .rev = 0,
  1190. .funcs = &gmc_v8_0_ip_funcs,
  1191. },
  1192. {
  1193. .type = AMD_IP_BLOCK_TYPE_IH,
  1194. .major = 3,
  1195. .minor = 0,
  1196. .rev = 0,
  1197. .funcs = &cz_ih_ip_funcs,
  1198. },
  1199. {
  1200. .type = AMD_IP_BLOCK_TYPE_SMC,
  1201. .major = 8,
  1202. .minor = 0,
  1203. .rev = 0,
  1204. .funcs = &amdgpu_pp_ip_funcs
  1205. },
  1206. {
  1207. .type = AMD_IP_BLOCK_TYPE_DCE,
  1208. .major = 11,
  1209. .minor = 0,
  1210. .rev = 0,
  1211. .funcs = &dce_v11_0_ip_funcs,
  1212. },
  1213. {
  1214. .type = AMD_IP_BLOCK_TYPE_GFX,
  1215. .major = 8,
  1216. .minor = 0,
  1217. .rev = 0,
  1218. .funcs = &gfx_v8_0_ip_funcs,
  1219. },
  1220. {
  1221. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1222. .major = 3,
  1223. .minor = 0,
  1224. .rev = 0,
  1225. .funcs = &sdma_v3_0_ip_funcs,
  1226. },
  1227. {
  1228. .type = AMD_IP_BLOCK_TYPE_UVD,
  1229. .major = 6,
  1230. .minor = 0,
  1231. .rev = 0,
  1232. .funcs = &uvd_v6_0_ip_funcs,
  1233. },
  1234. {
  1235. .type = AMD_IP_BLOCK_TYPE_VCE,
  1236. .major = 3,
  1237. .minor = 0,
  1238. .rev = 0,
  1239. .funcs = &vce_v3_0_ip_funcs,
  1240. },
  1241. #if defined(CONFIG_DRM_AMD_ACP)
  1242. {
  1243. .type = AMD_IP_BLOCK_TYPE_ACP,
  1244. .major = 2,
  1245. .minor = 2,
  1246. .rev = 0,
  1247. .funcs = &acp_ip_funcs,
  1248. },
  1249. #endif
  1250. };
  1251. static const struct amdgpu_ip_block_version cz_ip_blocks_vd[] =
  1252. {
  1253. /* ORDER MATTERS! */
  1254. {
  1255. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1256. .major = 2,
  1257. .minor = 0,
  1258. .rev = 0,
  1259. .funcs = &vi_common_ip_funcs,
  1260. },
  1261. {
  1262. .type = AMD_IP_BLOCK_TYPE_GMC,
  1263. .major = 8,
  1264. .minor = 0,
  1265. .rev = 0,
  1266. .funcs = &gmc_v8_0_ip_funcs,
  1267. },
  1268. {
  1269. .type = AMD_IP_BLOCK_TYPE_IH,
  1270. .major = 3,
  1271. .minor = 0,
  1272. .rev = 0,
  1273. .funcs = &cz_ih_ip_funcs,
  1274. },
  1275. {
  1276. .type = AMD_IP_BLOCK_TYPE_SMC,
  1277. .major = 8,
  1278. .minor = 0,
  1279. .rev = 0,
  1280. .funcs = &amdgpu_pp_ip_funcs
  1281. },
  1282. {
  1283. .type = AMD_IP_BLOCK_TYPE_DCE,
  1284. .major = 11,
  1285. .minor = 0,
  1286. .rev = 0,
  1287. .funcs = &dce_virtual_ip_funcs,
  1288. },
  1289. {
  1290. .type = AMD_IP_BLOCK_TYPE_GFX,
  1291. .major = 8,
  1292. .minor = 0,
  1293. .rev = 0,
  1294. .funcs = &gfx_v8_0_ip_funcs,
  1295. },
  1296. {
  1297. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1298. .major = 3,
  1299. .minor = 0,
  1300. .rev = 0,
  1301. .funcs = &sdma_v3_0_ip_funcs,
  1302. },
  1303. {
  1304. .type = AMD_IP_BLOCK_TYPE_UVD,
  1305. .major = 6,
  1306. .minor = 0,
  1307. .rev = 0,
  1308. .funcs = &uvd_v6_0_ip_funcs,
  1309. },
  1310. {
  1311. .type = AMD_IP_BLOCK_TYPE_VCE,
  1312. .major = 3,
  1313. .minor = 0,
  1314. .rev = 0,
  1315. .funcs = &vce_v3_0_ip_funcs,
  1316. },
  1317. #if defined(CONFIG_DRM_AMD_ACP)
  1318. {
  1319. .type = AMD_IP_BLOCK_TYPE_ACP,
  1320. .major = 2,
  1321. .minor = 2,
  1322. .rev = 0,
  1323. .funcs = &acp_ip_funcs,
  1324. },
  1325. #endif
  1326. };
  1327. int vi_set_ip_blocks(struct amdgpu_device *adev)
  1328. {
  1329. if (adev->enable_virtual_display) {
  1330. switch (adev->asic_type) {
  1331. case CHIP_TOPAZ:
  1332. adev->ip_blocks = topaz_ip_blocks_vd;
  1333. adev->num_ip_blocks = ARRAY_SIZE(topaz_ip_blocks_vd);
  1334. break;
  1335. case CHIP_FIJI:
  1336. adev->ip_blocks = fiji_ip_blocks_vd;
  1337. adev->num_ip_blocks = ARRAY_SIZE(fiji_ip_blocks_vd);
  1338. break;
  1339. case CHIP_TONGA:
  1340. adev->ip_blocks = tonga_ip_blocks_vd;
  1341. adev->num_ip_blocks = ARRAY_SIZE(tonga_ip_blocks_vd);
  1342. break;
  1343. case CHIP_POLARIS11:
  1344. case CHIP_POLARIS10:
  1345. adev->ip_blocks = polaris11_ip_blocks_vd;
  1346. adev->num_ip_blocks = ARRAY_SIZE(polaris11_ip_blocks_vd);
  1347. break;
  1348. case CHIP_CARRIZO:
  1349. case CHIP_STONEY:
  1350. adev->ip_blocks = cz_ip_blocks_vd;
  1351. adev->num_ip_blocks = ARRAY_SIZE(cz_ip_blocks_vd);
  1352. break;
  1353. default:
  1354. /* FIXME: not supported yet */
  1355. return -EINVAL;
  1356. }
  1357. } else {
  1358. switch (adev->asic_type) {
  1359. case CHIP_TOPAZ:
  1360. adev->ip_blocks = topaz_ip_blocks;
  1361. adev->num_ip_blocks = ARRAY_SIZE(topaz_ip_blocks);
  1362. break;
  1363. case CHIP_FIJI:
  1364. adev->ip_blocks = fiji_ip_blocks;
  1365. adev->num_ip_blocks = ARRAY_SIZE(fiji_ip_blocks);
  1366. break;
  1367. case CHIP_TONGA:
  1368. adev->ip_blocks = tonga_ip_blocks;
  1369. adev->num_ip_blocks = ARRAY_SIZE(tonga_ip_blocks);
  1370. break;
  1371. case CHIP_POLARIS11:
  1372. case CHIP_POLARIS10:
  1373. adev->ip_blocks = polaris11_ip_blocks;
  1374. adev->num_ip_blocks = ARRAY_SIZE(polaris11_ip_blocks);
  1375. break;
  1376. case CHIP_CARRIZO:
  1377. case CHIP_STONEY:
  1378. adev->ip_blocks = cz_ip_blocks;
  1379. adev->num_ip_blocks = ARRAY_SIZE(cz_ip_blocks);
  1380. break;
  1381. default:
  1382. /* FIXME: not supported yet */
  1383. return -EINVAL;
  1384. }
  1385. }
  1386. return 0;
  1387. }
  1388. #define ATI_REV_ID_FUSE_MACRO__ADDRESS 0xC0014044
  1389. #define ATI_REV_ID_FUSE_MACRO__SHIFT 9
  1390. #define ATI_REV_ID_FUSE_MACRO__MASK 0x00001E00
  1391. static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
  1392. {
  1393. if (adev->flags & AMD_IS_APU)
  1394. return (RREG32_SMC(ATI_REV_ID_FUSE_MACRO__ADDRESS) & ATI_REV_ID_FUSE_MACRO__MASK)
  1395. >> ATI_REV_ID_FUSE_MACRO__SHIFT;
  1396. else
  1397. return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
  1398. >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
  1399. }
  1400. static const struct amdgpu_asic_funcs vi_asic_funcs =
  1401. {
  1402. .read_disabled_bios = &vi_read_disabled_bios,
  1403. .read_bios_from_rom = &vi_read_bios_from_rom,
  1404. .detect_hw_virtualization = vi_detect_hw_virtualization,
  1405. .read_register = &vi_read_register,
  1406. .reset = &vi_asic_reset,
  1407. .set_vga_state = &vi_vga_set_state,
  1408. .get_xclk = &vi_get_xclk,
  1409. .set_uvd_clocks = &vi_set_uvd_clocks,
  1410. .set_vce_clocks = &vi_set_vce_clocks,
  1411. };
  1412. static int vi_common_early_init(void *handle)
  1413. {
  1414. bool smc_enabled = false;
  1415. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1416. if (adev->flags & AMD_IS_APU) {
  1417. adev->smc_rreg = &cz_smc_rreg;
  1418. adev->smc_wreg = &cz_smc_wreg;
  1419. } else {
  1420. adev->smc_rreg = &vi_smc_rreg;
  1421. adev->smc_wreg = &vi_smc_wreg;
  1422. }
  1423. adev->pcie_rreg = &vi_pcie_rreg;
  1424. adev->pcie_wreg = &vi_pcie_wreg;
  1425. adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
  1426. adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
  1427. adev->didt_rreg = &vi_didt_rreg;
  1428. adev->didt_wreg = &vi_didt_wreg;
  1429. adev->gc_cac_rreg = &vi_gc_cac_rreg;
  1430. adev->gc_cac_wreg = &vi_gc_cac_wreg;
  1431. adev->asic_funcs = &vi_asic_funcs;
  1432. if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_SMC) &&
  1433. (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_SMC)))
  1434. smc_enabled = true;
  1435. adev->rev_id = vi_get_rev_id(adev);
  1436. adev->external_rev_id = 0xFF;
  1437. switch (adev->asic_type) {
  1438. case CHIP_TOPAZ:
  1439. adev->cg_flags = 0;
  1440. adev->pg_flags = 0;
  1441. adev->external_rev_id = 0x1;
  1442. break;
  1443. case CHIP_FIJI:
  1444. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  1445. AMD_CG_SUPPORT_GFX_MGLS |
  1446. AMD_CG_SUPPORT_GFX_RLC_LS |
  1447. AMD_CG_SUPPORT_GFX_CP_LS |
  1448. AMD_CG_SUPPORT_GFX_CGTS |
  1449. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1450. AMD_CG_SUPPORT_GFX_CGCG |
  1451. AMD_CG_SUPPORT_GFX_CGLS |
  1452. AMD_CG_SUPPORT_SDMA_MGCG |
  1453. AMD_CG_SUPPORT_SDMA_LS |
  1454. AMD_CG_SUPPORT_BIF_LS |
  1455. AMD_CG_SUPPORT_HDP_MGCG |
  1456. AMD_CG_SUPPORT_HDP_LS |
  1457. AMD_CG_SUPPORT_ROM_MGCG |
  1458. AMD_CG_SUPPORT_MC_MGCG |
  1459. AMD_CG_SUPPORT_MC_LS;
  1460. adev->pg_flags = 0;
  1461. adev->external_rev_id = adev->rev_id + 0x3c;
  1462. break;
  1463. case CHIP_TONGA:
  1464. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG;
  1465. adev->pg_flags = 0;
  1466. adev->external_rev_id = adev->rev_id + 0x14;
  1467. break;
  1468. case CHIP_POLARIS11:
  1469. adev->cg_flags = 0;
  1470. adev->pg_flags = 0;
  1471. adev->external_rev_id = adev->rev_id + 0x5A;
  1472. break;
  1473. case CHIP_POLARIS10:
  1474. adev->cg_flags = 0;
  1475. adev->pg_flags = 0;
  1476. adev->external_rev_id = adev->rev_id + 0x50;
  1477. break;
  1478. case CHIP_CARRIZO:
  1479. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  1480. AMD_CG_SUPPORT_GFX_MGCG |
  1481. AMD_CG_SUPPORT_GFX_MGLS |
  1482. AMD_CG_SUPPORT_GFX_RLC_LS |
  1483. AMD_CG_SUPPORT_GFX_CP_LS |
  1484. AMD_CG_SUPPORT_GFX_CGTS |
  1485. AMD_CG_SUPPORT_GFX_MGLS |
  1486. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1487. AMD_CG_SUPPORT_GFX_CGCG |
  1488. AMD_CG_SUPPORT_GFX_CGLS |
  1489. AMD_CG_SUPPORT_BIF_LS |
  1490. AMD_CG_SUPPORT_HDP_MGCG |
  1491. AMD_CG_SUPPORT_HDP_LS |
  1492. AMD_CG_SUPPORT_SDMA_MGCG |
  1493. AMD_CG_SUPPORT_SDMA_LS |
  1494. AMD_CG_SUPPORT_VCE_MGCG;
  1495. /* rev0 hardware requires workarounds to support PG */
  1496. adev->pg_flags = 0;
  1497. if (adev->rev_id != 0x00) {
  1498. adev->pg_flags |= AMD_PG_SUPPORT_GFX_PG |
  1499. AMD_PG_SUPPORT_GFX_SMG |
  1500. AMD_PG_SUPPORT_GFX_PIPELINE |
  1501. AMD_PG_SUPPORT_UVD |
  1502. AMD_PG_SUPPORT_VCE;
  1503. }
  1504. adev->external_rev_id = adev->rev_id + 0x1;
  1505. break;
  1506. case CHIP_STONEY:
  1507. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  1508. AMD_CG_SUPPORT_GFX_MGCG |
  1509. AMD_CG_SUPPORT_GFX_MGLS |
  1510. AMD_CG_SUPPORT_GFX_RLC_LS |
  1511. AMD_CG_SUPPORT_GFX_CP_LS |
  1512. AMD_CG_SUPPORT_GFX_CGTS |
  1513. AMD_CG_SUPPORT_GFX_MGLS |
  1514. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1515. AMD_CG_SUPPORT_GFX_CGCG |
  1516. AMD_CG_SUPPORT_GFX_CGLS |
  1517. AMD_CG_SUPPORT_BIF_LS |
  1518. AMD_CG_SUPPORT_HDP_MGCG |
  1519. AMD_CG_SUPPORT_HDP_LS |
  1520. AMD_CG_SUPPORT_SDMA_MGCG |
  1521. AMD_CG_SUPPORT_SDMA_LS |
  1522. AMD_CG_SUPPORT_VCE_MGCG;
  1523. adev->pg_flags |= AMD_PG_SUPPORT_GFX_PG |
  1524. AMD_PG_SUPPORT_GFX_SMG |
  1525. AMD_PG_SUPPORT_GFX_PIPELINE |
  1526. AMD_PG_SUPPORT_UVD |
  1527. AMD_PG_SUPPORT_VCE;
  1528. adev->external_rev_id = adev->rev_id + 0x61;
  1529. break;
  1530. default:
  1531. /* FIXME: not supported yet */
  1532. return -EINVAL;
  1533. }
  1534. /* in early init stage, vbios code won't work */
  1535. if (adev->asic_funcs->detect_hw_virtualization)
  1536. amdgpu_asic_detect_hw_virtualization(adev);
  1537. if (amdgpu_smc_load_fw && smc_enabled)
  1538. adev->firmware.smu_load = true;
  1539. amdgpu_get_pcie_info(adev);
  1540. return 0;
  1541. }
  1542. static int vi_common_sw_init(void *handle)
  1543. {
  1544. return 0;
  1545. }
  1546. static int vi_common_sw_fini(void *handle)
  1547. {
  1548. return 0;
  1549. }
  1550. static int vi_common_hw_init(void *handle)
  1551. {
  1552. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1553. /* move the golden regs per IP block */
  1554. vi_init_golden_registers(adev);
  1555. /* enable pcie gen2/3 link */
  1556. vi_pcie_gen3_enable(adev);
  1557. /* enable aspm */
  1558. vi_program_aspm(adev);
  1559. /* enable the doorbell aperture */
  1560. vi_enable_doorbell_aperture(adev, true);
  1561. return 0;
  1562. }
  1563. static int vi_common_hw_fini(void *handle)
  1564. {
  1565. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1566. /* enable the doorbell aperture */
  1567. vi_enable_doorbell_aperture(adev, false);
  1568. return 0;
  1569. }
  1570. static int vi_common_suspend(void *handle)
  1571. {
  1572. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1573. return vi_common_hw_fini(adev);
  1574. }
  1575. static int vi_common_resume(void *handle)
  1576. {
  1577. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1578. return vi_common_hw_init(adev);
  1579. }
  1580. static bool vi_common_is_idle(void *handle)
  1581. {
  1582. return true;
  1583. }
  1584. static int vi_common_wait_for_idle(void *handle)
  1585. {
  1586. return 0;
  1587. }
  1588. static int vi_common_soft_reset(void *handle)
  1589. {
  1590. return 0;
  1591. }
  1592. static void vi_update_bif_medium_grain_light_sleep(struct amdgpu_device *adev,
  1593. bool enable)
  1594. {
  1595. uint32_t temp, data;
  1596. temp = data = RREG32_PCIE(ixPCIE_CNTL2);
  1597. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS))
  1598. data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1599. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1600. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK;
  1601. else
  1602. data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1603. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1604. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
  1605. if (temp != data)
  1606. WREG32_PCIE(ixPCIE_CNTL2, data);
  1607. }
  1608. static void vi_update_hdp_medium_grain_clock_gating(struct amdgpu_device *adev,
  1609. bool enable)
  1610. {
  1611. uint32_t temp, data;
  1612. temp = data = RREG32(mmHDP_HOST_PATH_CNTL);
  1613. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
  1614. data &= ~HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1615. else
  1616. data |= HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1617. if (temp != data)
  1618. WREG32(mmHDP_HOST_PATH_CNTL, data);
  1619. }
  1620. static void vi_update_hdp_light_sleep(struct amdgpu_device *adev,
  1621. bool enable)
  1622. {
  1623. uint32_t temp, data;
  1624. temp = data = RREG32(mmHDP_MEM_POWER_LS);
  1625. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  1626. data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1627. else
  1628. data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1629. if (temp != data)
  1630. WREG32(mmHDP_MEM_POWER_LS, data);
  1631. }
  1632. static void vi_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
  1633. bool enable)
  1634. {
  1635. uint32_t temp, data;
  1636. temp = data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
  1637. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
  1638. data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1639. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
  1640. else
  1641. data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1642. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
  1643. if (temp != data)
  1644. WREG32_SMC(ixCGTT_ROM_CLK_CTRL0, data);
  1645. }
  1646. static int vi_common_set_clockgating_state_by_smu(void *handle,
  1647. enum amd_clockgating_state state)
  1648. {
  1649. uint32_t msg_id, pp_state;
  1650. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1651. void *pp_handle = adev->powerplay.pp_handle;
  1652. if (state == AMD_CG_STATE_UNGATE)
  1653. pp_state = 0;
  1654. else
  1655. pp_state = PP_STATE_CG | PP_STATE_LS;
  1656. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1657. PP_BLOCK_SYS_MC,
  1658. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  1659. pp_state);
  1660. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1661. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1662. PP_BLOCK_SYS_SDMA,
  1663. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  1664. pp_state);
  1665. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1666. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1667. PP_BLOCK_SYS_HDP,
  1668. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  1669. pp_state);
  1670. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1671. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1672. PP_BLOCK_SYS_BIF,
  1673. PP_STATE_SUPPORT_LS,
  1674. pp_state);
  1675. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1676. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1677. PP_BLOCK_SYS_BIF,
  1678. PP_STATE_SUPPORT_CG,
  1679. pp_state);
  1680. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1681. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1682. PP_BLOCK_SYS_DRM,
  1683. PP_STATE_SUPPORT_LS,
  1684. pp_state);
  1685. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1686. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1687. PP_BLOCK_SYS_ROM,
  1688. PP_STATE_SUPPORT_CG,
  1689. pp_state);
  1690. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1691. return 0;
  1692. }
  1693. static int vi_common_set_clockgating_state(void *handle,
  1694. enum amd_clockgating_state state)
  1695. {
  1696. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1697. switch (adev->asic_type) {
  1698. case CHIP_FIJI:
  1699. vi_update_bif_medium_grain_light_sleep(adev,
  1700. state == AMD_CG_STATE_GATE ? true : false);
  1701. vi_update_hdp_medium_grain_clock_gating(adev,
  1702. state == AMD_CG_STATE_GATE ? true : false);
  1703. vi_update_hdp_light_sleep(adev,
  1704. state == AMD_CG_STATE_GATE ? true : false);
  1705. vi_update_rom_medium_grain_clock_gating(adev,
  1706. state == AMD_CG_STATE_GATE ? true : false);
  1707. break;
  1708. case CHIP_CARRIZO:
  1709. case CHIP_STONEY:
  1710. vi_update_bif_medium_grain_light_sleep(adev,
  1711. state == AMD_CG_STATE_GATE ? true : false);
  1712. vi_update_hdp_medium_grain_clock_gating(adev,
  1713. state == AMD_CG_STATE_GATE ? true : false);
  1714. vi_update_hdp_light_sleep(adev,
  1715. state == AMD_CG_STATE_GATE ? true : false);
  1716. break;
  1717. case CHIP_TONGA:
  1718. case CHIP_POLARIS10:
  1719. case CHIP_POLARIS11:
  1720. vi_common_set_clockgating_state_by_smu(adev, state);
  1721. default:
  1722. break;
  1723. }
  1724. return 0;
  1725. }
  1726. static int vi_common_set_powergating_state(void *handle,
  1727. enum amd_powergating_state state)
  1728. {
  1729. return 0;
  1730. }
  1731. const struct amd_ip_funcs vi_common_ip_funcs = {
  1732. .name = "vi_common",
  1733. .early_init = vi_common_early_init,
  1734. .late_init = NULL,
  1735. .sw_init = vi_common_sw_init,
  1736. .sw_fini = vi_common_sw_fini,
  1737. .hw_init = vi_common_hw_init,
  1738. .hw_fini = vi_common_hw_fini,
  1739. .suspend = vi_common_suspend,
  1740. .resume = vi_common_resume,
  1741. .is_idle = vi_common_is_idle,
  1742. .wait_for_idle = vi_common_wait_for_idle,
  1743. .soft_reset = vi_common_soft_reset,
  1744. .set_clockgating_state = vi_common_set_clockgating_state,
  1745. .set_powergating_state = vi_common_set_powergating_state,
  1746. };