gmc_v8_0.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "gmc_v8_0.h"
  27. #include "amdgpu_ucode.h"
  28. #include "gmc/gmc_8_1_d.h"
  29. #include "gmc/gmc_8_1_sh_mask.h"
  30. #include "bif/bif_5_0_d.h"
  31. #include "bif/bif_5_0_sh_mask.h"
  32. #include "oss/oss_3_0_d.h"
  33. #include "oss/oss_3_0_sh_mask.h"
  34. #include "vid.h"
  35. #include "vi.h"
  36. static void gmc_v8_0_set_gart_funcs(struct amdgpu_device *adev);
  37. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  38. static int gmc_v8_0_wait_for_idle(void *handle);
  39. MODULE_FIRMWARE("amdgpu/tonga_mc.bin");
  40. MODULE_FIRMWARE("amdgpu/polaris11_mc.bin");
  41. MODULE_FIRMWARE("amdgpu/polaris10_mc.bin");
  42. static const u32 golden_settings_tonga_a11[] =
  43. {
  44. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  45. mmMC_HUB_RDREQ_DMIF_LIMIT, 0x0000007f, 0x00000028,
  46. mmMC_HUB_WDP_UMC, 0x00007fb6, 0x00000991,
  47. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  48. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  49. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  50. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  51. };
  52. static const u32 tonga_mgcg_cgcg_init[] =
  53. {
  54. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  55. };
  56. static const u32 golden_settings_fiji_a10[] =
  57. {
  58. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  59. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  60. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  61. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  62. };
  63. static const u32 fiji_mgcg_cgcg_init[] =
  64. {
  65. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  66. };
  67. static const u32 golden_settings_polaris11_a11[] =
  68. {
  69. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  70. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  71. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  72. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  73. };
  74. static const u32 golden_settings_polaris10_a11[] =
  75. {
  76. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  77. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  78. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  79. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  80. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  81. };
  82. static const u32 cz_mgcg_cgcg_init[] =
  83. {
  84. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  85. };
  86. static const u32 stoney_mgcg_cgcg_init[] =
  87. {
  88. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  89. };
  90. static const u32 golden_settings_stoney_common[] =
  91. {
  92. mmMC_HUB_RDREQ_UVD, MC_HUB_RDREQ_UVD__PRESCALE_MASK, 0x00000004,
  93. mmMC_RD_GRP_OTH, MC_RD_GRP_OTH__UVD_MASK, 0x00600000
  94. };
  95. static void gmc_v8_0_init_golden_registers(struct amdgpu_device *adev)
  96. {
  97. switch (adev->asic_type) {
  98. case CHIP_FIJI:
  99. amdgpu_program_register_sequence(adev,
  100. fiji_mgcg_cgcg_init,
  101. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  102. amdgpu_program_register_sequence(adev,
  103. golden_settings_fiji_a10,
  104. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  105. break;
  106. case CHIP_TONGA:
  107. amdgpu_program_register_sequence(adev,
  108. tonga_mgcg_cgcg_init,
  109. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  110. amdgpu_program_register_sequence(adev,
  111. golden_settings_tonga_a11,
  112. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  113. break;
  114. case CHIP_POLARIS11:
  115. amdgpu_program_register_sequence(adev,
  116. golden_settings_polaris11_a11,
  117. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  118. break;
  119. case CHIP_POLARIS10:
  120. amdgpu_program_register_sequence(adev,
  121. golden_settings_polaris10_a11,
  122. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  123. break;
  124. case CHIP_CARRIZO:
  125. amdgpu_program_register_sequence(adev,
  126. cz_mgcg_cgcg_init,
  127. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  128. break;
  129. case CHIP_STONEY:
  130. amdgpu_program_register_sequence(adev,
  131. stoney_mgcg_cgcg_init,
  132. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  133. amdgpu_program_register_sequence(adev,
  134. golden_settings_stoney_common,
  135. (const u32)ARRAY_SIZE(golden_settings_stoney_common));
  136. break;
  137. default:
  138. break;
  139. }
  140. }
  141. static void gmc_v8_0_mc_stop(struct amdgpu_device *adev,
  142. struct amdgpu_mode_mc_save *save)
  143. {
  144. u32 blackout;
  145. if (adev->mode_info.num_crtc)
  146. amdgpu_display_stop_mc_access(adev, save);
  147. gmc_v8_0_wait_for_idle(adev);
  148. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  149. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  150. /* Block CPU access */
  151. WREG32(mmBIF_FB_EN, 0);
  152. /* blackout the MC */
  153. blackout = REG_SET_FIELD(blackout,
  154. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 1);
  155. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout);
  156. }
  157. /* wait for the MC to settle */
  158. udelay(100);
  159. }
  160. static void gmc_v8_0_mc_resume(struct amdgpu_device *adev,
  161. struct amdgpu_mode_mc_save *save)
  162. {
  163. u32 tmp;
  164. /* unblackout the MC */
  165. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  166. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  167. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  168. /* allow CPU access */
  169. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  170. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  171. WREG32(mmBIF_FB_EN, tmp);
  172. if (adev->mode_info.num_crtc)
  173. amdgpu_display_resume_mc_access(adev, save);
  174. }
  175. /**
  176. * gmc_v8_0_init_microcode - load ucode images from disk
  177. *
  178. * @adev: amdgpu_device pointer
  179. *
  180. * Use the firmware interface to load the ucode images into
  181. * the driver (not loaded into hw).
  182. * Returns 0 on success, error on failure.
  183. */
  184. static int gmc_v8_0_init_microcode(struct amdgpu_device *adev)
  185. {
  186. const char *chip_name;
  187. char fw_name[30];
  188. int err;
  189. DRM_DEBUG("\n");
  190. switch (adev->asic_type) {
  191. case CHIP_TONGA:
  192. chip_name = "tonga";
  193. break;
  194. case CHIP_POLARIS11:
  195. chip_name = "polaris11";
  196. break;
  197. case CHIP_POLARIS10:
  198. chip_name = "polaris10";
  199. break;
  200. case CHIP_FIJI:
  201. case CHIP_CARRIZO:
  202. case CHIP_STONEY:
  203. return 0;
  204. default: BUG();
  205. }
  206. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mc.bin", chip_name);
  207. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  208. if (err)
  209. goto out;
  210. err = amdgpu_ucode_validate(adev->mc.fw);
  211. out:
  212. if (err) {
  213. printk(KERN_ERR
  214. "mc: Failed to load firmware \"%s\"\n",
  215. fw_name);
  216. release_firmware(adev->mc.fw);
  217. adev->mc.fw = NULL;
  218. }
  219. return err;
  220. }
  221. /**
  222. * gmc_v8_0_mc_load_microcode - load MC ucode into the hw
  223. *
  224. * @adev: amdgpu_device pointer
  225. *
  226. * Load the GDDR MC ucode into the hw (CIK).
  227. * Returns 0 on success, error on failure.
  228. */
  229. static int gmc_v8_0_mc_load_microcode(struct amdgpu_device *adev)
  230. {
  231. const struct mc_firmware_header_v1_0 *hdr;
  232. const __le32 *fw_data = NULL;
  233. const __le32 *io_mc_regs = NULL;
  234. u32 running;
  235. int i, ucode_size, regs_size;
  236. if (!adev->mc.fw)
  237. return -EINVAL;
  238. /* Skip MC ucode loading on SR-IOV capable boards.
  239. * vbios does this for us in asic_init in that case.
  240. * Skip MC ucode loading on VF, because hypervisor will do that
  241. * for this adaptor.
  242. */
  243. if (amdgpu_sriov_bios(adev))
  244. return 0;
  245. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  246. amdgpu_ucode_print_mc_hdr(&hdr->header);
  247. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  248. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  249. io_mc_regs = (const __le32 *)
  250. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  251. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  252. fw_data = (const __le32 *)
  253. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  254. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  255. if (running == 0) {
  256. /* reset the engine and set to writable */
  257. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  258. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  259. /* load mc io regs */
  260. for (i = 0; i < regs_size; i++) {
  261. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  262. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  263. }
  264. /* load the MC ucode */
  265. for (i = 0; i < ucode_size; i++)
  266. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  267. /* put the engine back into the active state */
  268. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  269. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  270. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  271. /* wait for training to complete */
  272. for (i = 0; i < adev->usec_timeout; i++) {
  273. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  274. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  275. break;
  276. udelay(1);
  277. }
  278. for (i = 0; i < adev->usec_timeout; i++) {
  279. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  280. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  281. break;
  282. udelay(1);
  283. }
  284. }
  285. return 0;
  286. }
  287. static void gmc_v8_0_vram_gtt_location(struct amdgpu_device *adev,
  288. struct amdgpu_mc *mc)
  289. {
  290. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  291. /* leave room for at least 1024M GTT */
  292. dev_warn(adev->dev, "limiting VRAM\n");
  293. mc->real_vram_size = 0xFFC0000000ULL;
  294. mc->mc_vram_size = 0xFFC0000000ULL;
  295. }
  296. amdgpu_vram_location(adev, &adev->mc, 0);
  297. adev->mc.gtt_base_align = 0;
  298. amdgpu_gtt_location(adev, mc);
  299. }
  300. /**
  301. * gmc_v8_0_mc_program - program the GPU memory controller
  302. *
  303. * @adev: amdgpu_device pointer
  304. *
  305. * Set the location of vram, gart, and AGP in the GPU's
  306. * physical address space (CIK).
  307. */
  308. static void gmc_v8_0_mc_program(struct amdgpu_device *adev)
  309. {
  310. struct amdgpu_mode_mc_save save;
  311. u32 tmp;
  312. int i, j;
  313. /* Initialize HDP */
  314. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  315. WREG32((0xb05 + j), 0x00000000);
  316. WREG32((0xb06 + j), 0x00000000);
  317. WREG32((0xb07 + j), 0x00000000);
  318. WREG32((0xb08 + j), 0x00000000);
  319. WREG32((0xb09 + j), 0x00000000);
  320. }
  321. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  322. if (adev->mode_info.num_crtc)
  323. amdgpu_display_set_vga_render_state(adev, false);
  324. gmc_v8_0_mc_stop(adev, &save);
  325. if (gmc_v8_0_wait_for_idle((void *)adev)) {
  326. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  327. }
  328. /* Update configuration */
  329. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  330. adev->mc.vram_start >> 12);
  331. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  332. adev->mc.vram_end >> 12);
  333. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  334. adev->vram_scratch.gpu_addr >> 12);
  335. tmp = ((adev->mc.vram_end >> 24) & 0xFFFF) << 16;
  336. tmp |= ((adev->mc.vram_start >> 24) & 0xFFFF);
  337. WREG32(mmMC_VM_FB_LOCATION, tmp);
  338. /* XXX double check these! */
  339. WREG32(mmHDP_NONSURFACE_BASE, (adev->mc.vram_start >> 8));
  340. WREG32(mmHDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  341. WREG32(mmHDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  342. WREG32(mmMC_VM_AGP_BASE, 0);
  343. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  344. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  345. if (gmc_v8_0_wait_for_idle((void *)adev)) {
  346. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  347. }
  348. gmc_v8_0_mc_resume(adev, &save);
  349. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  350. tmp = RREG32(mmHDP_MISC_CNTL);
  351. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 0);
  352. WREG32(mmHDP_MISC_CNTL, tmp);
  353. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  354. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  355. }
  356. /**
  357. * gmc_v8_0_mc_init - initialize the memory controller driver params
  358. *
  359. * @adev: amdgpu_device pointer
  360. *
  361. * Look up the amount of vram, vram width, and decide how to place
  362. * vram and gart within the GPU's physical address space (CIK).
  363. * Returns 0 for success.
  364. */
  365. static int gmc_v8_0_mc_init(struct amdgpu_device *adev)
  366. {
  367. u32 tmp;
  368. int chansize, numchan;
  369. /* Get VRAM informations */
  370. tmp = RREG32(mmMC_ARB_RAMCFG);
  371. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  372. chansize = 64;
  373. } else {
  374. chansize = 32;
  375. }
  376. tmp = RREG32(mmMC_SHARED_CHMAP);
  377. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  378. case 0:
  379. default:
  380. numchan = 1;
  381. break;
  382. case 1:
  383. numchan = 2;
  384. break;
  385. case 2:
  386. numchan = 4;
  387. break;
  388. case 3:
  389. numchan = 8;
  390. break;
  391. case 4:
  392. numchan = 3;
  393. break;
  394. case 5:
  395. numchan = 6;
  396. break;
  397. case 6:
  398. numchan = 10;
  399. break;
  400. case 7:
  401. numchan = 12;
  402. break;
  403. case 8:
  404. numchan = 16;
  405. break;
  406. }
  407. adev->mc.vram_width = numchan * chansize;
  408. /* Could aper size report 0 ? */
  409. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  410. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  411. /* size in MB on si */
  412. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  413. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  414. adev->mc.visible_vram_size = adev->mc.aper_size;
  415. /* In case the PCI BAR is larger than the actual amount of vram */
  416. if (adev->mc.visible_vram_size > adev->mc.real_vram_size)
  417. adev->mc.visible_vram_size = adev->mc.real_vram_size;
  418. /* unless the user had overridden it, set the gart
  419. * size equal to the 1024 or vram, whichever is larger.
  420. */
  421. if (amdgpu_gart_size == -1)
  422. adev->mc.gtt_size = amdgpu_ttm_get_gtt_mem_size(adev);
  423. else
  424. adev->mc.gtt_size = (uint64_t)amdgpu_gart_size << 20;
  425. gmc_v8_0_vram_gtt_location(adev, &adev->mc);
  426. return 0;
  427. }
  428. /*
  429. * GART
  430. * VMID 0 is the physical GPU addresses as used by the kernel.
  431. * VMIDs 1-15 are used for userspace clients and are handled
  432. * by the amdgpu vm/hsa code.
  433. */
  434. /**
  435. * gmc_v8_0_gart_flush_gpu_tlb - gart tlb flush callback
  436. *
  437. * @adev: amdgpu_device pointer
  438. * @vmid: vm instance to flush
  439. *
  440. * Flush the TLB for the requested page table (CIK).
  441. */
  442. static void gmc_v8_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  443. uint32_t vmid)
  444. {
  445. /* flush hdp cache */
  446. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  447. /* bits 0-15 are the VM contexts0-15 */
  448. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  449. }
  450. /**
  451. * gmc_v8_0_gart_set_pte_pde - update the page tables using MMIO
  452. *
  453. * @adev: amdgpu_device pointer
  454. * @cpu_pt_addr: cpu address of the page table
  455. * @gpu_page_idx: entry in the page table to update
  456. * @addr: dst addr to write into pte/pde
  457. * @flags: access flags
  458. *
  459. * Update the page tables using the CPU.
  460. */
  461. static int gmc_v8_0_gart_set_pte_pde(struct amdgpu_device *adev,
  462. void *cpu_pt_addr,
  463. uint32_t gpu_page_idx,
  464. uint64_t addr,
  465. uint32_t flags)
  466. {
  467. void __iomem *ptr = (void *)cpu_pt_addr;
  468. uint64_t value;
  469. /*
  470. * PTE format on VI:
  471. * 63:40 reserved
  472. * 39:12 4k physical page base address
  473. * 11:7 fragment
  474. * 6 write
  475. * 5 read
  476. * 4 exe
  477. * 3 reserved
  478. * 2 snooped
  479. * 1 system
  480. * 0 valid
  481. *
  482. * PDE format on VI:
  483. * 63:59 block fragment size
  484. * 58:40 reserved
  485. * 39:1 physical base address of PTE
  486. * bits 5:1 must be 0.
  487. * 0 valid
  488. */
  489. value = addr & 0x000000FFFFFFF000ULL;
  490. value |= flags;
  491. writeq(value, ptr + (gpu_page_idx * 8));
  492. return 0;
  493. }
  494. /**
  495. * gmc_v8_0_set_fault_enable_default - update VM fault handling
  496. *
  497. * @adev: amdgpu_device pointer
  498. * @value: true redirects VM faults to the default page
  499. */
  500. static void gmc_v8_0_set_fault_enable_default(struct amdgpu_device *adev,
  501. bool value)
  502. {
  503. u32 tmp;
  504. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  505. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  506. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  507. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  508. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  509. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  510. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  511. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  512. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  513. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  514. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  515. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  516. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  517. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  518. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  519. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  520. }
  521. /**
  522. * gmc_v8_0_gart_enable - gart enable
  523. *
  524. * @adev: amdgpu_device pointer
  525. *
  526. * This sets up the TLBs, programs the page tables for VMID0,
  527. * sets up the hw for VMIDs 1-15 which are allocated on
  528. * demand, and sets up the global locations for the LDS, GDS,
  529. * and GPUVM for FSA64 clients (CIK).
  530. * Returns 0 for success, errors for failure.
  531. */
  532. static int gmc_v8_0_gart_enable(struct amdgpu_device *adev)
  533. {
  534. int r, i;
  535. u32 tmp;
  536. if (adev->gart.robj == NULL) {
  537. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  538. return -EINVAL;
  539. }
  540. r = amdgpu_gart_table_vram_pin(adev);
  541. if (r)
  542. return r;
  543. /* Setup TLB control */
  544. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  545. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  546. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  547. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  548. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  549. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  550. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  551. /* Setup L2 cache */
  552. tmp = RREG32(mmVM_L2_CNTL);
  553. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  554. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  555. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  556. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  557. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  558. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  559. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY, 1);
  560. WREG32(mmVM_L2_CNTL, tmp);
  561. tmp = RREG32(mmVM_L2_CNTL2);
  562. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  563. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  564. WREG32(mmVM_L2_CNTL2, tmp);
  565. tmp = RREG32(mmVM_L2_CNTL3);
  566. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  567. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 4);
  568. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, 4);
  569. WREG32(mmVM_L2_CNTL3, tmp);
  570. /* XXX: set to enable PTE/PDE in system memory */
  571. tmp = RREG32(mmVM_L2_CNTL4);
  572. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_PHYSICAL, 0);
  573. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SHARED, 0);
  574. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SNOOP, 0);
  575. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_PHYSICAL, 0);
  576. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SHARED, 0);
  577. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SNOOP, 0);
  578. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_PHYSICAL, 0);
  579. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SHARED, 0);
  580. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SNOOP, 0);
  581. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_PHYSICAL, 0);
  582. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SHARED, 0);
  583. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SNOOP, 0);
  584. WREG32(mmVM_L2_CNTL4, tmp);
  585. /* setup context0 */
  586. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gtt_start >> 12);
  587. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gtt_end >> 12);
  588. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  589. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  590. (u32)(adev->dummy_page.addr >> 12));
  591. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  592. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  593. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  594. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  595. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  596. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  597. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR, 0);
  598. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR, 0);
  599. WREG32(mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET, 0);
  600. /* empty context1-15 */
  601. /* FIXME start with 4G, once using 2 level pt switch to full
  602. * vm size space
  603. */
  604. /* set vm size, must be a multiple of 4 */
  605. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  606. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  607. for (i = 1; i < 16; i++) {
  608. if (i < 8)
  609. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  610. adev->gart.table_addr >> 12);
  611. else
  612. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  613. adev->gart.table_addr >> 12);
  614. }
  615. /* enable context1-15 */
  616. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  617. (u32)(adev->dummy_page.addr >> 12));
  618. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  619. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  620. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  621. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  622. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  623. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  624. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  625. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  626. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  627. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  628. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  629. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  630. amdgpu_vm_block_size - 9);
  631. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  632. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  633. gmc_v8_0_set_fault_enable_default(adev, false);
  634. else
  635. gmc_v8_0_set_fault_enable_default(adev, true);
  636. gmc_v8_0_gart_flush_gpu_tlb(adev, 0);
  637. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  638. (unsigned)(adev->mc.gtt_size >> 20),
  639. (unsigned long long)adev->gart.table_addr);
  640. adev->gart.ready = true;
  641. return 0;
  642. }
  643. static int gmc_v8_0_gart_init(struct amdgpu_device *adev)
  644. {
  645. int r;
  646. if (adev->gart.robj) {
  647. WARN(1, "R600 PCIE GART already initialized\n");
  648. return 0;
  649. }
  650. /* Initialize common gart structure */
  651. r = amdgpu_gart_init(adev);
  652. if (r)
  653. return r;
  654. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  655. return amdgpu_gart_table_vram_alloc(adev);
  656. }
  657. /**
  658. * gmc_v8_0_gart_disable - gart disable
  659. *
  660. * @adev: amdgpu_device pointer
  661. *
  662. * This disables all VM page table (CIK).
  663. */
  664. static void gmc_v8_0_gart_disable(struct amdgpu_device *adev)
  665. {
  666. u32 tmp;
  667. /* Disable all tables */
  668. WREG32(mmVM_CONTEXT0_CNTL, 0);
  669. WREG32(mmVM_CONTEXT1_CNTL, 0);
  670. /* Setup TLB control */
  671. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  672. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  673. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  674. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  675. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  676. /* Setup L2 cache */
  677. tmp = RREG32(mmVM_L2_CNTL);
  678. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  679. WREG32(mmVM_L2_CNTL, tmp);
  680. WREG32(mmVM_L2_CNTL2, 0);
  681. amdgpu_gart_table_vram_unpin(adev);
  682. }
  683. /**
  684. * gmc_v8_0_gart_fini - vm fini callback
  685. *
  686. * @adev: amdgpu_device pointer
  687. *
  688. * Tears down the driver GART/VM setup (CIK).
  689. */
  690. static void gmc_v8_0_gart_fini(struct amdgpu_device *adev)
  691. {
  692. amdgpu_gart_table_vram_free(adev);
  693. amdgpu_gart_fini(adev);
  694. }
  695. /*
  696. * vm
  697. * VMID 0 is the physical GPU addresses as used by the kernel.
  698. * VMIDs 1-15 are used for userspace clients and are handled
  699. * by the amdgpu vm/hsa code.
  700. */
  701. /**
  702. * gmc_v8_0_vm_init - cik vm init callback
  703. *
  704. * @adev: amdgpu_device pointer
  705. *
  706. * Inits cik specific vm parameters (number of VMs, base of vram for
  707. * VMIDs 1-15) (CIK).
  708. * Returns 0 for success.
  709. */
  710. static int gmc_v8_0_vm_init(struct amdgpu_device *adev)
  711. {
  712. /*
  713. * number of VMs
  714. * VMID 0 is reserved for System
  715. * amdgpu graphics/compute will use VMIDs 1-7
  716. * amdkfd will use VMIDs 8-15
  717. */
  718. adev->vm_manager.num_ids = AMDGPU_NUM_OF_VMIDS;
  719. amdgpu_vm_manager_init(adev);
  720. /* base offset of vram pages */
  721. if (adev->flags & AMD_IS_APU) {
  722. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  723. tmp <<= 22;
  724. adev->vm_manager.vram_base_offset = tmp;
  725. } else
  726. adev->vm_manager.vram_base_offset = 0;
  727. return 0;
  728. }
  729. /**
  730. * gmc_v8_0_vm_fini - cik vm fini callback
  731. *
  732. * @adev: amdgpu_device pointer
  733. *
  734. * Tear down any asic specific VM setup (CIK).
  735. */
  736. static void gmc_v8_0_vm_fini(struct amdgpu_device *adev)
  737. {
  738. }
  739. /**
  740. * gmc_v8_0_vm_decode_fault - print human readable fault info
  741. *
  742. * @adev: amdgpu_device pointer
  743. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  744. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  745. *
  746. * Print human readable fault information (CIK).
  747. */
  748. static void gmc_v8_0_vm_decode_fault(struct amdgpu_device *adev,
  749. u32 status, u32 addr, u32 mc_client)
  750. {
  751. u32 mc_id;
  752. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  753. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  754. PROTECTIONS);
  755. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  756. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  757. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  758. MEMORY_CLIENT_ID);
  759. printk("VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  760. protections, vmid, addr,
  761. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  762. MEMORY_CLIENT_RW) ?
  763. "write" : "read", block, mc_client, mc_id);
  764. }
  765. static int gmc_v8_0_convert_vram_type(int mc_seq_vram_type)
  766. {
  767. switch (mc_seq_vram_type) {
  768. case MC_SEQ_MISC0__MT__GDDR1:
  769. return AMDGPU_VRAM_TYPE_GDDR1;
  770. case MC_SEQ_MISC0__MT__DDR2:
  771. return AMDGPU_VRAM_TYPE_DDR2;
  772. case MC_SEQ_MISC0__MT__GDDR3:
  773. return AMDGPU_VRAM_TYPE_GDDR3;
  774. case MC_SEQ_MISC0__MT__GDDR4:
  775. return AMDGPU_VRAM_TYPE_GDDR4;
  776. case MC_SEQ_MISC0__MT__GDDR5:
  777. return AMDGPU_VRAM_TYPE_GDDR5;
  778. case MC_SEQ_MISC0__MT__HBM:
  779. return AMDGPU_VRAM_TYPE_HBM;
  780. case MC_SEQ_MISC0__MT__DDR3:
  781. return AMDGPU_VRAM_TYPE_DDR3;
  782. default:
  783. return AMDGPU_VRAM_TYPE_UNKNOWN;
  784. }
  785. }
  786. static int gmc_v8_0_early_init(void *handle)
  787. {
  788. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  789. gmc_v8_0_set_gart_funcs(adev);
  790. gmc_v8_0_set_irq_funcs(adev);
  791. return 0;
  792. }
  793. static int gmc_v8_0_late_init(void *handle)
  794. {
  795. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  796. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  797. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  798. else
  799. return 0;
  800. }
  801. #define mmMC_SEQ_MISC0_FIJI 0xA71
  802. static int gmc_v8_0_sw_init(void *handle)
  803. {
  804. int r;
  805. int dma_bits;
  806. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  807. if (adev->flags & AMD_IS_APU) {
  808. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  809. } else {
  810. u32 tmp;
  811. if (adev->asic_type == CHIP_FIJI)
  812. tmp = RREG32(mmMC_SEQ_MISC0_FIJI);
  813. else
  814. tmp = RREG32(mmMC_SEQ_MISC0);
  815. tmp &= MC_SEQ_MISC0__MT__MASK;
  816. adev->mc.vram_type = gmc_v8_0_convert_vram_type(tmp);
  817. }
  818. r = amdgpu_irq_add_id(adev, 146, &adev->mc.vm_fault);
  819. if (r)
  820. return r;
  821. r = amdgpu_irq_add_id(adev, 147, &adev->mc.vm_fault);
  822. if (r)
  823. return r;
  824. /* Adjust VM size here.
  825. * Currently set to 4GB ((1 << 20) 4k pages).
  826. * Max GPUVM size for cayman and SI is 40 bits.
  827. */
  828. adev->vm_manager.max_pfn = amdgpu_vm_size << 18;
  829. /* Set the internal MC address mask
  830. * This is the max address of the GPU's
  831. * internal address space.
  832. */
  833. adev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  834. /* set DMA mask + need_dma32 flags.
  835. * PCIE - can handle 40-bits.
  836. * IGP - can handle 40-bits
  837. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  838. */
  839. adev->need_dma32 = false;
  840. dma_bits = adev->need_dma32 ? 32 : 40;
  841. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  842. if (r) {
  843. adev->need_dma32 = true;
  844. dma_bits = 32;
  845. printk(KERN_WARNING "amdgpu: No suitable DMA available.\n");
  846. }
  847. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  848. if (r) {
  849. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  850. printk(KERN_WARNING "amdgpu: No coherent DMA available.\n");
  851. }
  852. r = gmc_v8_0_init_microcode(adev);
  853. if (r) {
  854. DRM_ERROR("Failed to load mc firmware!\n");
  855. return r;
  856. }
  857. r = amdgpu_ttm_global_init(adev);
  858. if (r) {
  859. return r;
  860. }
  861. r = gmc_v8_0_mc_init(adev);
  862. if (r)
  863. return r;
  864. /* Memory manager */
  865. r = amdgpu_bo_init(adev);
  866. if (r)
  867. return r;
  868. r = gmc_v8_0_gart_init(adev);
  869. if (r)
  870. return r;
  871. if (!adev->vm_manager.enabled) {
  872. r = gmc_v8_0_vm_init(adev);
  873. if (r) {
  874. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  875. return r;
  876. }
  877. adev->vm_manager.enabled = true;
  878. }
  879. return r;
  880. }
  881. static int gmc_v8_0_sw_fini(void *handle)
  882. {
  883. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  884. if (adev->vm_manager.enabled) {
  885. amdgpu_vm_manager_fini(adev);
  886. gmc_v8_0_vm_fini(adev);
  887. adev->vm_manager.enabled = false;
  888. }
  889. gmc_v8_0_gart_fini(adev);
  890. amdgpu_gem_force_release(adev);
  891. amdgpu_bo_fini(adev);
  892. return 0;
  893. }
  894. static int gmc_v8_0_hw_init(void *handle)
  895. {
  896. int r;
  897. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  898. gmc_v8_0_init_golden_registers(adev);
  899. gmc_v8_0_mc_program(adev);
  900. if (adev->asic_type == CHIP_TONGA) {
  901. r = gmc_v8_0_mc_load_microcode(adev);
  902. if (r) {
  903. DRM_ERROR("Failed to load MC firmware!\n");
  904. return r;
  905. }
  906. }
  907. r = gmc_v8_0_gart_enable(adev);
  908. if (r)
  909. return r;
  910. return r;
  911. }
  912. static int gmc_v8_0_hw_fini(void *handle)
  913. {
  914. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  915. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  916. gmc_v8_0_gart_disable(adev);
  917. return 0;
  918. }
  919. static int gmc_v8_0_suspend(void *handle)
  920. {
  921. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  922. if (adev->vm_manager.enabled) {
  923. gmc_v8_0_vm_fini(adev);
  924. adev->vm_manager.enabled = false;
  925. }
  926. gmc_v8_0_hw_fini(adev);
  927. return 0;
  928. }
  929. static int gmc_v8_0_resume(void *handle)
  930. {
  931. int r;
  932. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  933. r = gmc_v8_0_hw_init(adev);
  934. if (r)
  935. return r;
  936. if (!adev->vm_manager.enabled) {
  937. r = gmc_v8_0_vm_init(adev);
  938. if (r) {
  939. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  940. return r;
  941. }
  942. adev->vm_manager.enabled = true;
  943. }
  944. return r;
  945. }
  946. static bool gmc_v8_0_is_idle(void *handle)
  947. {
  948. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  949. u32 tmp = RREG32(mmSRBM_STATUS);
  950. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  951. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  952. return false;
  953. return true;
  954. }
  955. static int gmc_v8_0_wait_for_idle(void *handle)
  956. {
  957. unsigned i;
  958. u32 tmp;
  959. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  960. for (i = 0; i < adev->usec_timeout; i++) {
  961. /* read MC_STATUS */
  962. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  963. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  964. SRBM_STATUS__MCC_BUSY_MASK |
  965. SRBM_STATUS__MCD_BUSY_MASK |
  966. SRBM_STATUS__VMC_BUSY_MASK |
  967. SRBM_STATUS__VMC1_BUSY_MASK);
  968. if (!tmp)
  969. return 0;
  970. udelay(1);
  971. }
  972. return -ETIMEDOUT;
  973. }
  974. static int gmc_v8_0_check_soft_reset(void *handle)
  975. {
  976. u32 srbm_soft_reset = 0;
  977. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  978. u32 tmp = RREG32(mmSRBM_STATUS);
  979. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  980. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  981. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  982. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  983. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  984. if (!(adev->flags & AMD_IS_APU))
  985. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  986. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  987. }
  988. if (srbm_soft_reset) {
  989. adev->ip_block_status[AMD_IP_BLOCK_TYPE_GMC].hang = true;
  990. adev->mc.srbm_soft_reset = srbm_soft_reset;
  991. } else {
  992. adev->ip_block_status[AMD_IP_BLOCK_TYPE_GMC].hang = false;
  993. adev->mc.srbm_soft_reset = 0;
  994. }
  995. return 0;
  996. }
  997. static int gmc_v8_0_pre_soft_reset(void *handle)
  998. {
  999. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1000. if (!adev->ip_block_status[AMD_IP_BLOCK_TYPE_GMC].hang)
  1001. return 0;
  1002. gmc_v8_0_mc_stop(adev, &adev->mc.save);
  1003. if (gmc_v8_0_wait_for_idle(adev)) {
  1004. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  1005. }
  1006. return 0;
  1007. }
  1008. static int gmc_v8_0_soft_reset(void *handle)
  1009. {
  1010. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1011. u32 srbm_soft_reset;
  1012. if (!adev->ip_block_status[AMD_IP_BLOCK_TYPE_GMC].hang)
  1013. return 0;
  1014. srbm_soft_reset = adev->mc.srbm_soft_reset;
  1015. if (srbm_soft_reset) {
  1016. u32 tmp;
  1017. tmp = RREG32(mmSRBM_SOFT_RESET);
  1018. tmp |= srbm_soft_reset;
  1019. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1020. WREG32(mmSRBM_SOFT_RESET, tmp);
  1021. tmp = RREG32(mmSRBM_SOFT_RESET);
  1022. udelay(50);
  1023. tmp &= ~srbm_soft_reset;
  1024. WREG32(mmSRBM_SOFT_RESET, tmp);
  1025. tmp = RREG32(mmSRBM_SOFT_RESET);
  1026. /* Wait a little for things to settle down */
  1027. udelay(50);
  1028. }
  1029. return 0;
  1030. }
  1031. static int gmc_v8_0_post_soft_reset(void *handle)
  1032. {
  1033. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1034. if (!adev->ip_block_status[AMD_IP_BLOCK_TYPE_GMC].hang)
  1035. return 0;
  1036. gmc_v8_0_mc_resume(adev, &adev->mc.save);
  1037. return 0;
  1038. }
  1039. static int gmc_v8_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  1040. struct amdgpu_irq_src *src,
  1041. unsigned type,
  1042. enum amdgpu_interrupt_state state)
  1043. {
  1044. u32 tmp;
  1045. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1046. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1047. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1048. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1049. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1050. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1051. VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1052. switch (state) {
  1053. case AMDGPU_IRQ_STATE_DISABLE:
  1054. /* system context */
  1055. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1056. tmp &= ~bits;
  1057. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1058. /* VMs */
  1059. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1060. tmp &= ~bits;
  1061. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1062. break;
  1063. case AMDGPU_IRQ_STATE_ENABLE:
  1064. /* system context */
  1065. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1066. tmp |= bits;
  1067. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1068. /* VMs */
  1069. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1070. tmp |= bits;
  1071. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1072. break;
  1073. default:
  1074. break;
  1075. }
  1076. return 0;
  1077. }
  1078. static int gmc_v8_0_process_interrupt(struct amdgpu_device *adev,
  1079. struct amdgpu_irq_src *source,
  1080. struct amdgpu_iv_entry *entry)
  1081. {
  1082. u32 addr, status, mc_client;
  1083. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1084. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1085. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1086. /* reset addr and status */
  1087. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1088. if (!addr && !status)
  1089. return 0;
  1090. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  1091. gmc_v8_0_set_fault_enable_default(adev, false);
  1092. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1093. entry->src_id, entry->src_data);
  1094. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1095. addr);
  1096. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1097. status);
  1098. gmc_v8_0_vm_decode_fault(adev, status, addr, mc_client);
  1099. return 0;
  1100. }
  1101. static void fiji_update_mc_medium_grain_clock_gating(struct amdgpu_device *adev,
  1102. bool enable)
  1103. {
  1104. uint32_t data;
  1105. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG)) {
  1106. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1107. data |= MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1108. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1109. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1110. data |= MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1111. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1112. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1113. data |= MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1114. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1115. data = RREG32(mmMC_XPB_CLK_GAT);
  1116. data |= MC_XPB_CLK_GAT__ENABLE_MASK;
  1117. WREG32(mmMC_XPB_CLK_GAT, data);
  1118. data = RREG32(mmATC_MISC_CG);
  1119. data |= ATC_MISC_CG__ENABLE_MASK;
  1120. WREG32(mmATC_MISC_CG, data);
  1121. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1122. data |= MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1123. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1124. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1125. data |= MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1126. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1127. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1128. data |= MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1129. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1130. data = RREG32(mmVM_L2_CG);
  1131. data |= VM_L2_CG__ENABLE_MASK;
  1132. WREG32(mmVM_L2_CG, data);
  1133. } else {
  1134. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1135. data &= ~MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1136. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1137. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1138. data &= ~MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1139. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1140. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1141. data &= ~MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1142. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1143. data = RREG32(mmMC_XPB_CLK_GAT);
  1144. data &= ~MC_XPB_CLK_GAT__ENABLE_MASK;
  1145. WREG32(mmMC_XPB_CLK_GAT, data);
  1146. data = RREG32(mmATC_MISC_CG);
  1147. data &= ~ATC_MISC_CG__ENABLE_MASK;
  1148. WREG32(mmATC_MISC_CG, data);
  1149. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1150. data &= ~MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1151. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1152. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1153. data &= ~MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1154. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1155. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1156. data &= ~MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1157. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1158. data = RREG32(mmVM_L2_CG);
  1159. data &= ~VM_L2_CG__ENABLE_MASK;
  1160. WREG32(mmVM_L2_CG, data);
  1161. }
  1162. }
  1163. static void fiji_update_mc_light_sleep(struct amdgpu_device *adev,
  1164. bool enable)
  1165. {
  1166. uint32_t data;
  1167. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS)) {
  1168. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1169. data |= MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1170. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1171. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1172. data |= MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1173. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1174. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1175. data |= MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1176. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1177. data = RREG32(mmMC_XPB_CLK_GAT);
  1178. data |= MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1179. WREG32(mmMC_XPB_CLK_GAT, data);
  1180. data = RREG32(mmATC_MISC_CG);
  1181. data |= ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1182. WREG32(mmATC_MISC_CG, data);
  1183. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1184. data |= MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1185. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1186. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1187. data |= MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1188. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1189. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1190. data |= MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1191. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1192. data = RREG32(mmVM_L2_CG);
  1193. data |= VM_L2_CG__MEM_LS_ENABLE_MASK;
  1194. WREG32(mmVM_L2_CG, data);
  1195. } else {
  1196. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1197. data &= ~MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1198. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1199. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1200. data &= ~MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1201. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1202. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1203. data &= ~MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1204. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1205. data = RREG32(mmMC_XPB_CLK_GAT);
  1206. data &= ~MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1207. WREG32(mmMC_XPB_CLK_GAT, data);
  1208. data = RREG32(mmATC_MISC_CG);
  1209. data &= ~ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1210. WREG32(mmATC_MISC_CG, data);
  1211. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1212. data &= ~MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1213. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1214. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1215. data &= ~MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1216. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1217. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1218. data &= ~MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1219. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1220. data = RREG32(mmVM_L2_CG);
  1221. data &= ~VM_L2_CG__MEM_LS_ENABLE_MASK;
  1222. WREG32(mmVM_L2_CG, data);
  1223. }
  1224. }
  1225. static int gmc_v8_0_set_clockgating_state(void *handle,
  1226. enum amd_clockgating_state state)
  1227. {
  1228. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1229. switch (adev->asic_type) {
  1230. case CHIP_FIJI:
  1231. fiji_update_mc_medium_grain_clock_gating(adev,
  1232. state == AMD_CG_STATE_GATE ? true : false);
  1233. fiji_update_mc_light_sleep(adev,
  1234. state == AMD_CG_STATE_GATE ? true : false);
  1235. break;
  1236. default:
  1237. break;
  1238. }
  1239. return 0;
  1240. }
  1241. static int gmc_v8_0_set_powergating_state(void *handle,
  1242. enum amd_powergating_state state)
  1243. {
  1244. return 0;
  1245. }
  1246. const struct amd_ip_funcs gmc_v8_0_ip_funcs = {
  1247. .name = "gmc_v8_0",
  1248. .early_init = gmc_v8_0_early_init,
  1249. .late_init = gmc_v8_0_late_init,
  1250. .sw_init = gmc_v8_0_sw_init,
  1251. .sw_fini = gmc_v8_0_sw_fini,
  1252. .hw_init = gmc_v8_0_hw_init,
  1253. .hw_fini = gmc_v8_0_hw_fini,
  1254. .suspend = gmc_v8_0_suspend,
  1255. .resume = gmc_v8_0_resume,
  1256. .is_idle = gmc_v8_0_is_idle,
  1257. .wait_for_idle = gmc_v8_0_wait_for_idle,
  1258. .check_soft_reset = gmc_v8_0_check_soft_reset,
  1259. .pre_soft_reset = gmc_v8_0_pre_soft_reset,
  1260. .soft_reset = gmc_v8_0_soft_reset,
  1261. .post_soft_reset = gmc_v8_0_post_soft_reset,
  1262. .set_clockgating_state = gmc_v8_0_set_clockgating_state,
  1263. .set_powergating_state = gmc_v8_0_set_powergating_state,
  1264. };
  1265. static const struct amdgpu_gart_funcs gmc_v8_0_gart_funcs = {
  1266. .flush_gpu_tlb = gmc_v8_0_gart_flush_gpu_tlb,
  1267. .set_pte_pde = gmc_v8_0_gart_set_pte_pde,
  1268. };
  1269. static const struct amdgpu_irq_src_funcs gmc_v8_0_irq_funcs = {
  1270. .set = gmc_v8_0_vm_fault_interrupt_state,
  1271. .process = gmc_v8_0_process_interrupt,
  1272. };
  1273. static void gmc_v8_0_set_gart_funcs(struct amdgpu_device *adev)
  1274. {
  1275. if (adev->gart.gart_funcs == NULL)
  1276. adev->gart.gart_funcs = &gmc_v8_0_gart_funcs;
  1277. }
  1278. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  1279. {
  1280. adev->mc.vm_fault.num_types = 1;
  1281. adev->mc.vm_fault.funcs = &gmc_v8_0_irq_funcs;
  1282. }