gfx_v8_0.c 229 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vid.h"
  29. #include "amdgpu_ucode.h"
  30. #include "amdgpu_atombios.h"
  31. #include "atombios_i2c.h"
  32. #include "clearstate_vi.h"
  33. #include "gmc/gmc_8_2_d.h"
  34. #include "gmc/gmc_8_2_sh_mask.h"
  35. #include "oss/oss_3_0_d.h"
  36. #include "oss/oss_3_0_sh_mask.h"
  37. #include "bif/bif_5_0_d.h"
  38. #include "bif/bif_5_0_sh_mask.h"
  39. #include "gca/gfx_8_0_d.h"
  40. #include "gca/gfx_8_0_enum.h"
  41. #include "gca/gfx_8_0_sh_mask.h"
  42. #include "gca/gfx_8_0_enum.h"
  43. #include "dce/dce_10_0_d.h"
  44. #include "dce/dce_10_0_sh_mask.h"
  45. #include "smu/smu_7_1_3_d.h"
  46. #define GFX8_NUM_GFX_RINGS 1
  47. #define GFX8_NUM_COMPUTE_RINGS 8
  48. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  49. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  50. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  51. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  52. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  53. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  54. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  55. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  56. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  57. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  58. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  59. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  60. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  61. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  62. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  63. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  64. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  65. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  66. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  67. /* BPM SERDES CMD */
  68. #define SET_BPM_SERDES_CMD 1
  69. #define CLE_BPM_SERDES_CMD 0
  70. /* BPM Register Address*/
  71. enum {
  72. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  73. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  74. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  75. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  76. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  77. BPM_REG_FGCG_MAX
  78. };
  79. #define RLC_FormatDirectRegListLength 14
  80. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  81. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  86. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  91. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  97. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  102. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  108. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  109. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  120. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  121. {
  122. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  123. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  124. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  125. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  126. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  127. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  128. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  129. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  130. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  131. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  132. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  133. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  134. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  135. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  136. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  137. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  138. };
  139. static const u32 golden_settings_tonga_a11[] =
  140. {
  141. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  142. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  143. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  144. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  145. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  146. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  147. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  148. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  149. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  150. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  151. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  152. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  153. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  154. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  155. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  156. };
  157. static const u32 tonga_golden_common_all[] =
  158. {
  159. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  160. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  161. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  162. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  163. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  164. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  165. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  166. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  167. };
  168. static const u32 tonga_mgcg_cgcg_init[] =
  169. {
  170. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  171. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  172. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  173. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  174. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  175. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  176. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  177. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  178. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  179. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  180. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  181. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  182. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  183. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  184. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  185. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  186. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  187. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  188. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  189. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  190. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  191. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  192. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  193. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  194. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  195. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  196. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  197. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  198. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  199. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  200. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  201. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  202. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  203. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  204. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  205. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  206. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  207. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  208. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  209. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  210. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  211. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  212. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  213. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  214. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  215. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  216. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  217. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  218. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  219. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  220. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  221. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  222. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  223. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  224. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  225. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  226. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  227. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  228. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  229. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  230. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  231. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  232. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  233. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  234. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  235. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  236. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  237. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  238. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  239. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  240. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  241. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  242. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  243. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  244. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  245. };
  246. static const u32 golden_settings_polaris11_a11[] =
  247. {
  248. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  249. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  250. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  251. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  252. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  253. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  254. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  255. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  256. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  257. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  258. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  259. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  260. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  261. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  262. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  263. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  264. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  265. };
  266. static const u32 polaris11_golden_common_all[] =
  267. {
  268. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  269. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  270. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  271. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  272. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  273. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  274. };
  275. static const u32 golden_settings_polaris10_a11[] =
  276. {
  277. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  278. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  279. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  280. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  281. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  282. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  283. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  284. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  285. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  286. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  287. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  288. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  289. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  290. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  291. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  292. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  293. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  294. };
  295. static const u32 polaris10_golden_common_all[] =
  296. {
  297. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  298. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  299. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  300. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  301. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  302. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  303. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  304. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  305. };
  306. static const u32 fiji_golden_common_all[] =
  307. {
  308. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  309. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  310. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  311. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  312. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  313. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  314. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  315. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  316. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  317. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  318. };
  319. static const u32 golden_settings_fiji_a10[] =
  320. {
  321. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  322. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  323. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  324. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  325. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  326. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  327. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  328. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  329. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  330. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  331. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  332. };
  333. static const u32 fiji_mgcg_cgcg_init[] =
  334. {
  335. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  336. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  337. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  338. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  339. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  340. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  341. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  342. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  343. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  344. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  345. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  346. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  347. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  348. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  350. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  351. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  352. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  353. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  354. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  355. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  356. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  357. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  358. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  359. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  360. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  361. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  362. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  363. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  364. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  365. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  366. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  367. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  368. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  369. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  370. };
  371. static const u32 golden_settings_iceland_a11[] =
  372. {
  373. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  374. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  375. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  376. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  377. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  378. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  379. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  380. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  381. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  382. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  383. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  384. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  385. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  386. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  387. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  388. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  389. };
  390. static const u32 iceland_golden_common_all[] =
  391. {
  392. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  393. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  394. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  395. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  396. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  397. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  398. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  399. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  400. };
  401. static const u32 iceland_mgcg_cgcg_init[] =
  402. {
  403. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  404. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  405. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  406. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  407. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  408. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  409. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  410. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  411. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  412. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  413. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  414. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  416. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  417. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  418. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  419. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  420. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  421. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  422. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  423. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  424. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  425. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  426. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  427. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  428. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  429. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  430. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  431. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  432. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  433. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  434. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  435. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  436. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  437. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  438. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  439. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  440. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  441. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  442. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  443. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  444. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  445. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  446. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  447. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  448. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  449. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  450. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  451. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  452. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  453. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  454. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  455. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  456. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  457. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  458. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  459. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  460. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  461. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  462. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  463. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  464. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  465. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  466. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  467. };
  468. static const u32 cz_golden_settings_a11[] =
  469. {
  470. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  471. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  472. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  473. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  474. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  475. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  476. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  477. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  478. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  479. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  480. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  481. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  482. };
  483. static const u32 cz_golden_common_all[] =
  484. {
  485. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  486. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  487. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  488. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  489. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  490. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  491. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  492. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  493. };
  494. static const u32 cz_mgcg_cgcg_init[] =
  495. {
  496. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  497. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  498. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  499. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  500. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  501. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  502. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  503. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  504. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  505. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  506. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  507. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  508. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  509. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  510. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  511. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  512. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  513. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  514. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  515. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  516. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  517. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  518. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  519. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  520. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  521. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  522. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  523. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  524. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  525. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  526. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  527. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  528. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  529. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  530. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  531. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  532. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  533. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  534. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  535. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  536. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  537. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  538. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  539. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  540. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  541. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  542. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  543. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  544. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  545. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  546. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  547. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  548. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  549. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  550. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  551. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  552. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  553. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  554. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  555. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  556. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  557. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  558. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  559. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  560. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  561. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  562. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  563. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  564. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  565. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  566. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  567. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  568. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  569. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  570. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  571. };
  572. static const u32 stoney_golden_settings_a11[] =
  573. {
  574. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  575. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  576. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  577. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  578. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  579. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  580. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  581. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  582. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  583. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  584. };
  585. static const u32 stoney_golden_common_all[] =
  586. {
  587. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  588. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  589. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  590. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  591. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  592. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  593. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  594. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  595. };
  596. static const u32 stoney_mgcg_cgcg_init[] =
  597. {
  598. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  599. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  600. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  601. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  602. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  603. mmATC_MISC_CG, 0xffffffff, 0x000c0200,
  604. };
  605. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  606. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  607. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  608. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  609. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  610. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  611. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  612. {
  613. switch (adev->asic_type) {
  614. case CHIP_TOPAZ:
  615. amdgpu_program_register_sequence(adev,
  616. iceland_mgcg_cgcg_init,
  617. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  618. amdgpu_program_register_sequence(adev,
  619. golden_settings_iceland_a11,
  620. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  621. amdgpu_program_register_sequence(adev,
  622. iceland_golden_common_all,
  623. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  624. break;
  625. case CHIP_FIJI:
  626. amdgpu_program_register_sequence(adev,
  627. fiji_mgcg_cgcg_init,
  628. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  629. amdgpu_program_register_sequence(adev,
  630. golden_settings_fiji_a10,
  631. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  632. amdgpu_program_register_sequence(adev,
  633. fiji_golden_common_all,
  634. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  635. break;
  636. case CHIP_TONGA:
  637. amdgpu_program_register_sequence(adev,
  638. tonga_mgcg_cgcg_init,
  639. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  640. amdgpu_program_register_sequence(adev,
  641. golden_settings_tonga_a11,
  642. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  643. amdgpu_program_register_sequence(adev,
  644. tonga_golden_common_all,
  645. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  646. break;
  647. case CHIP_POLARIS11:
  648. amdgpu_program_register_sequence(adev,
  649. golden_settings_polaris11_a11,
  650. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  651. amdgpu_program_register_sequence(adev,
  652. polaris11_golden_common_all,
  653. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  654. break;
  655. case CHIP_POLARIS10:
  656. amdgpu_program_register_sequence(adev,
  657. golden_settings_polaris10_a11,
  658. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  659. amdgpu_program_register_sequence(adev,
  660. polaris10_golden_common_all,
  661. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  662. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  663. if (adev->pdev->revision == 0xc7 &&
  664. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  665. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  666. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  667. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  668. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  669. }
  670. break;
  671. case CHIP_CARRIZO:
  672. amdgpu_program_register_sequence(adev,
  673. cz_mgcg_cgcg_init,
  674. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  675. amdgpu_program_register_sequence(adev,
  676. cz_golden_settings_a11,
  677. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  678. amdgpu_program_register_sequence(adev,
  679. cz_golden_common_all,
  680. (const u32)ARRAY_SIZE(cz_golden_common_all));
  681. break;
  682. case CHIP_STONEY:
  683. amdgpu_program_register_sequence(adev,
  684. stoney_mgcg_cgcg_init,
  685. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  686. amdgpu_program_register_sequence(adev,
  687. stoney_golden_settings_a11,
  688. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  689. amdgpu_program_register_sequence(adev,
  690. stoney_golden_common_all,
  691. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  692. break;
  693. default:
  694. break;
  695. }
  696. }
  697. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  698. {
  699. int i;
  700. adev->gfx.scratch.num_reg = 7;
  701. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  702. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  703. adev->gfx.scratch.free[i] = true;
  704. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  705. }
  706. }
  707. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  708. {
  709. struct amdgpu_device *adev = ring->adev;
  710. uint32_t scratch;
  711. uint32_t tmp = 0;
  712. unsigned i;
  713. int r;
  714. r = amdgpu_gfx_scratch_get(adev, &scratch);
  715. if (r) {
  716. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  717. return r;
  718. }
  719. WREG32(scratch, 0xCAFEDEAD);
  720. r = amdgpu_ring_alloc(ring, 3);
  721. if (r) {
  722. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  723. ring->idx, r);
  724. amdgpu_gfx_scratch_free(adev, scratch);
  725. return r;
  726. }
  727. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  728. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  729. amdgpu_ring_write(ring, 0xDEADBEEF);
  730. amdgpu_ring_commit(ring);
  731. for (i = 0; i < adev->usec_timeout; i++) {
  732. tmp = RREG32(scratch);
  733. if (tmp == 0xDEADBEEF)
  734. break;
  735. DRM_UDELAY(1);
  736. }
  737. if (i < adev->usec_timeout) {
  738. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  739. ring->idx, i);
  740. } else {
  741. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  742. ring->idx, scratch, tmp);
  743. r = -EINVAL;
  744. }
  745. amdgpu_gfx_scratch_free(adev, scratch);
  746. return r;
  747. }
  748. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  749. {
  750. struct amdgpu_device *adev = ring->adev;
  751. struct amdgpu_ib ib;
  752. struct fence *f = NULL;
  753. uint32_t scratch;
  754. uint32_t tmp = 0;
  755. long r;
  756. r = amdgpu_gfx_scratch_get(adev, &scratch);
  757. if (r) {
  758. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  759. return r;
  760. }
  761. WREG32(scratch, 0xCAFEDEAD);
  762. memset(&ib, 0, sizeof(ib));
  763. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  764. if (r) {
  765. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  766. goto err1;
  767. }
  768. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  769. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  770. ib.ptr[2] = 0xDEADBEEF;
  771. ib.length_dw = 3;
  772. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  773. if (r)
  774. goto err2;
  775. r = fence_wait_timeout(f, false, timeout);
  776. if (r == 0) {
  777. DRM_ERROR("amdgpu: IB test timed out.\n");
  778. r = -ETIMEDOUT;
  779. goto err2;
  780. } else if (r < 0) {
  781. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  782. goto err2;
  783. }
  784. tmp = RREG32(scratch);
  785. if (tmp == 0xDEADBEEF) {
  786. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  787. r = 0;
  788. } else {
  789. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  790. scratch, tmp);
  791. r = -EINVAL;
  792. }
  793. err2:
  794. amdgpu_ib_free(adev, &ib, NULL);
  795. fence_put(f);
  796. err1:
  797. amdgpu_gfx_scratch_free(adev, scratch);
  798. return r;
  799. }
  800. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev) {
  801. release_firmware(adev->gfx.pfp_fw);
  802. adev->gfx.pfp_fw = NULL;
  803. release_firmware(adev->gfx.me_fw);
  804. adev->gfx.me_fw = NULL;
  805. release_firmware(adev->gfx.ce_fw);
  806. adev->gfx.ce_fw = NULL;
  807. release_firmware(adev->gfx.rlc_fw);
  808. adev->gfx.rlc_fw = NULL;
  809. release_firmware(adev->gfx.mec_fw);
  810. adev->gfx.mec_fw = NULL;
  811. if ((adev->asic_type != CHIP_STONEY) &&
  812. (adev->asic_type != CHIP_TOPAZ))
  813. release_firmware(adev->gfx.mec2_fw);
  814. adev->gfx.mec2_fw = NULL;
  815. kfree(adev->gfx.rlc.register_list_format);
  816. }
  817. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  818. {
  819. const char *chip_name;
  820. char fw_name[30];
  821. int err;
  822. struct amdgpu_firmware_info *info = NULL;
  823. const struct common_firmware_header *header = NULL;
  824. const struct gfx_firmware_header_v1_0 *cp_hdr;
  825. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  826. unsigned int *tmp = NULL, i;
  827. DRM_DEBUG("\n");
  828. switch (adev->asic_type) {
  829. case CHIP_TOPAZ:
  830. chip_name = "topaz";
  831. break;
  832. case CHIP_TONGA:
  833. chip_name = "tonga";
  834. break;
  835. case CHIP_CARRIZO:
  836. chip_name = "carrizo";
  837. break;
  838. case CHIP_FIJI:
  839. chip_name = "fiji";
  840. break;
  841. case CHIP_POLARIS11:
  842. chip_name = "polaris11";
  843. break;
  844. case CHIP_POLARIS10:
  845. chip_name = "polaris10";
  846. break;
  847. case CHIP_STONEY:
  848. chip_name = "stoney";
  849. break;
  850. default:
  851. BUG();
  852. }
  853. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  854. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  855. if (err)
  856. goto out;
  857. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  858. if (err)
  859. goto out;
  860. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  861. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  862. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  863. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  864. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  865. if (err)
  866. goto out;
  867. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  868. if (err)
  869. goto out;
  870. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  871. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  872. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  873. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  874. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  875. if (err)
  876. goto out;
  877. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  878. if (err)
  879. goto out;
  880. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  881. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  882. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  883. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  884. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  885. if (err)
  886. goto out;
  887. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  888. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  889. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  890. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  891. adev->gfx.rlc.save_and_restore_offset =
  892. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  893. adev->gfx.rlc.clear_state_descriptor_offset =
  894. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  895. adev->gfx.rlc.avail_scratch_ram_locations =
  896. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  897. adev->gfx.rlc.reg_restore_list_size =
  898. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  899. adev->gfx.rlc.reg_list_format_start =
  900. le32_to_cpu(rlc_hdr->reg_list_format_start);
  901. adev->gfx.rlc.reg_list_format_separate_start =
  902. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  903. adev->gfx.rlc.starting_offsets_start =
  904. le32_to_cpu(rlc_hdr->starting_offsets_start);
  905. adev->gfx.rlc.reg_list_format_size_bytes =
  906. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  907. adev->gfx.rlc.reg_list_size_bytes =
  908. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  909. adev->gfx.rlc.register_list_format =
  910. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  911. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  912. if (!adev->gfx.rlc.register_list_format) {
  913. err = -ENOMEM;
  914. goto out;
  915. }
  916. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  917. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  918. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  919. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  920. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  921. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  922. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  923. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  924. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  925. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  926. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  927. if (err)
  928. goto out;
  929. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  930. if (err)
  931. goto out;
  932. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  933. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  934. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  935. if ((adev->asic_type != CHIP_STONEY) &&
  936. (adev->asic_type != CHIP_TOPAZ)) {
  937. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  938. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  939. if (!err) {
  940. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  941. if (err)
  942. goto out;
  943. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  944. adev->gfx.mec2_fw->data;
  945. adev->gfx.mec2_fw_version =
  946. le32_to_cpu(cp_hdr->header.ucode_version);
  947. adev->gfx.mec2_feature_version =
  948. le32_to_cpu(cp_hdr->ucode_feature_version);
  949. } else {
  950. err = 0;
  951. adev->gfx.mec2_fw = NULL;
  952. }
  953. }
  954. if (adev->firmware.smu_load) {
  955. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  956. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  957. info->fw = adev->gfx.pfp_fw;
  958. header = (const struct common_firmware_header *)info->fw->data;
  959. adev->firmware.fw_size +=
  960. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  961. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  962. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  963. info->fw = adev->gfx.me_fw;
  964. header = (const struct common_firmware_header *)info->fw->data;
  965. adev->firmware.fw_size +=
  966. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  967. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  968. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  969. info->fw = adev->gfx.ce_fw;
  970. header = (const struct common_firmware_header *)info->fw->data;
  971. adev->firmware.fw_size +=
  972. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  973. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  974. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  975. info->fw = adev->gfx.rlc_fw;
  976. header = (const struct common_firmware_header *)info->fw->data;
  977. adev->firmware.fw_size +=
  978. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  979. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  980. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  981. info->fw = adev->gfx.mec_fw;
  982. header = (const struct common_firmware_header *)info->fw->data;
  983. adev->firmware.fw_size +=
  984. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  985. if (adev->gfx.mec2_fw) {
  986. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  987. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  988. info->fw = adev->gfx.mec2_fw;
  989. header = (const struct common_firmware_header *)info->fw->data;
  990. adev->firmware.fw_size +=
  991. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  992. }
  993. }
  994. out:
  995. if (err) {
  996. dev_err(adev->dev,
  997. "gfx8: Failed to load firmware \"%s\"\n",
  998. fw_name);
  999. release_firmware(adev->gfx.pfp_fw);
  1000. adev->gfx.pfp_fw = NULL;
  1001. release_firmware(adev->gfx.me_fw);
  1002. adev->gfx.me_fw = NULL;
  1003. release_firmware(adev->gfx.ce_fw);
  1004. adev->gfx.ce_fw = NULL;
  1005. release_firmware(adev->gfx.rlc_fw);
  1006. adev->gfx.rlc_fw = NULL;
  1007. release_firmware(adev->gfx.mec_fw);
  1008. adev->gfx.mec_fw = NULL;
  1009. release_firmware(adev->gfx.mec2_fw);
  1010. adev->gfx.mec2_fw = NULL;
  1011. }
  1012. return err;
  1013. }
  1014. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1015. volatile u32 *buffer)
  1016. {
  1017. u32 count = 0, i;
  1018. const struct cs_section_def *sect = NULL;
  1019. const struct cs_extent_def *ext = NULL;
  1020. if (adev->gfx.rlc.cs_data == NULL)
  1021. return;
  1022. if (buffer == NULL)
  1023. return;
  1024. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1025. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1026. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1027. buffer[count++] = cpu_to_le32(0x80000000);
  1028. buffer[count++] = cpu_to_le32(0x80000000);
  1029. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1030. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1031. if (sect->id == SECT_CONTEXT) {
  1032. buffer[count++] =
  1033. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1034. buffer[count++] = cpu_to_le32(ext->reg_index -
  1035. PACKET3_SET_CONTEXT_REG_START);
  1036. for (i = 0; i < ext->reg_count; i++)
  1037. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1038. } else {
  1039. return;
  1040. }
  1041. }
  1042. }
  1043. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1044. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1045. PACKET3_SET_CONTEXT_REG_START);
  1046. switch (adev->asic_type) {
  1047. case CHIP_TONGA:
  1048. case CHIP_POLARIS10:
  1049. buffer[count++] = cpu_to_le32(0x16000012);
  1050. buffer[count++] = cpu_to_le32(0x0000002A);
  1051. break;
  1052. case CHIP_POLARIS11:
  1053. buffer[count++] = cpu_to_le32(0x16000012);
  1054. buffer[count++] = cpu_to_le32(0x00000000);
  1055. break;
  1056. case CHIP_FIJI:
  1057. buffer[count++] = cpu_to_le32(0x3a00161a);
  1058. buffer[count++] = cpu_to_le32(0x0000002e);
  1059. break;
  1060. case CHIP_TOPAZ:
  1061. case CHIP_CARRIZO:
  1062. buffer[count++] = cpu_to_le32(0x00000002);
  1063. buffer[count++] = cpu_to_le32(0x00000000);
  1064. break;
  1065. case CHIP_STONEY:
  1066. buffer[count++] = cpu_to_le32(0x00000000);
  1067. buffer[count++] = cpu_to_le32(0x00000000);
  1068. break;
  1069. default:
  1070. buffer[count++] = cpu_to_le32(0x00000000);
  1071. buffer[count++] = cpu_to_le32(0x00000000);
  1072. break;
  1073. }
  1074. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1075. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1076. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1077. buffer[count++] = cpu_to_le32(0);
  1078. }
  1079. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1080. {
  1081. const __le32 *fw_data;
  1082. volatile u32 *dst_ptr;
  1083. int me, i, max_me = 4;
  1084. u32 bo_offset = 0;
  1085. u32 table_offset, table_size;
  1086. if (adev->asic_type == CHIP_CARRIZO)
  1087. max_me = 5;
  1088. /* write the cp table buffer */
  1089. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1090. for (me = 0; me < max_me; me++) {
  1091. if (me == 0) {
  1092. const struct gfx_firmware_header_v1_0 *hdr =
  1093. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1094. fw_data = (const __le32 *)
  1095. (adev->gfx.ce_fw->data +
  1096. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1097. table_offset = le32_to_cpu(hdr->jt_offset);
  1098. table_size = le32_to_cpu(hdr->jt_size);
  1099. } else if (me == 1) {
  1100. const struct gfx_firmware_header_v1_0 *hdr =
  1101. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1102. fw_data = (const __le32 *)
  1103. (adev->gfx.pfp_fw->data +
  1104. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1105. table_offset = le32_to_cpu(hdr->jt_offset);
  1106. table_size = le32_to_cpu(hdr->jt_size);
  1107. } else if (me == 2) {
  1108. const struct gfx_firmware_header_v1_0 *hdr =
  1109. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1110. fw_data = (const __le32 *)
  1111. (adev->gfx.me_fw->data +
  1112. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1113. table_offset = le32_to_cpu(hdr->jt_offset);
  1114. table_size = le32_to_cpu(hdr->jt_size);
  1115. } else if (me == 3) {
  1116. const struct gfx_firmware_header_v1_0 *hdr =
  1117. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1118. fw_data = (const __le32 *)
  1119. (adev->gfx.mec_fw->data +
  1120. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1121. table_offset = le32_to_cpu(hdr->jt_offset);
  1122. table_size = le32_to_cpu(hdr->jt_size);
  1123. } else if (me == 4) {
  1124. const struct gfx_firmware_header_v1_0 *hdr =
  1125. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1126. fw_data = (const __le32 *)
  1127. (adev->gfx.mec2_fw->data +
  1128. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1129. table_offset = le32_to_cpu(hdr->jt_offset);
  1130. table_size = le32_to_cpu(hdr->jt_size);
  1131. }
  1132. for (i = 0; i < table_size; i ++) {
  1133. dst_ptr[bo_offset + i] =
  1134. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1135. }
  1136. bo_offset += table_size;
  1137. }
  1138. }
  1139. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1140. {
  1141. int r;
  1142. /* clear state block */
  1143. if (adev->gfx.rlc.clear_state_obj) {
  1144. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1145. if (unlikely(r != 0))
  1146. dev_warn(adev->dev, "(%d) reserve RLC cbs bo failed\n", r);
  1147. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1148. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1149. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1150. adev->gfx.rlc.clear_state_obj = NULL;
  1151. }
  1152. /* jump table block */
  1153. if (adev->gfx.rlc.cp_table_obj) {
  1154. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1155. if (unlikely(r != 0))
  1156. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1157. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  1158. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1159. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  1160. adev->gfx.rlc.cp_table_obj = NULL;
  1161. }
  1162. }
  1163. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1164. {
  1165. volatile u32 *dst_ptr;
  1166. u32 dws;
  1167. const struct cs_section_def *cs_data;
  1168. int r;
  1169. adev->gfx.rlc.cs_data = vi_cs_data;
  1170. cs_data = adev->gfx.rlc.cs_data;
  1171. if (cs_data) {
  1172. /* clear state block */
  1173. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1174. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1175. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1176. AMDGPU_GEM_DOMAIN_VRAM,
  1177. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  1178. NULL, NULL,
  1179. &adev->gfx.rlc.clear_state_obj);
  1180. if (r) {
  1181. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1182. gfx_v8_0_rlc_fini(adev);
  1183. return r;
  1184. }
  1185. }
  1186. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1187. if (unlikely(r != 0)) {
  1188. gfx_v8_0_rlc_fini(adev);
  1189. return r;
  1190. }
  1191. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1192. &adev->gfx.rlc.clear_state_gpu_addr);
  1193. if (r) {
  1194. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1195. dev_warn(adev->dev, "(%d) pin RLC cbs bo failed\n", r);
  1196. gfx_v8_0_rlc_fini(adev);
  1197. return r;
  1198. }
  1199. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1200. if (r) {
  1201. dev_warn(adev->dev, "(%d) map RLC cbs bo failed\n", r);
  1202. gfx_v8_0_rlc_fini(adev);
  1203. return r;
  1204. }
  1205. /* set up the cs buffer */
  1206. dst_ptr = adev->gfx.rlc.cs_ptr;
  1207. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1208. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1209. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1210. }
  1211. if ((adev->asic_type == CHIP_CARRIZO) ||
  1212. (adev->asic_type == CHIP_STONEY)) {
  1213. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1214. if (adev->gfx.rlc.cp_table_obj == NULL) {
  1215. r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true,
  1216. AMDGPU_GEM_DOMAIN_VRAM,
  1217. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  1218. NULL, NULL,
  1219. &adev->gfx.rlc.cp_table_obj);
  1220. if (r) {
  1221. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1222. return r;
  1223. }
  1224. }
  1225. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1226. if (unlikely(r != 0)) {
  1227. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1228. return r;
  1229. }
  1230. r = amdgpu_bo_pin(adev->gfx.rlc.cp_table_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1231. &adev->gfx.rlc.cp_table_gpu_addr);
  1232. if (r) {
  1233. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1234. dev_warn(adev->dev, "(%d) pin RLC cp table bo failed\n", r);
  1235. return r;
  1236. }
  1237. r = amdgpu_bo_kmap(adev->gfx.rlc.cp_table_obj, (void **)&adev->gfx.rlc.cp_table_ptr);
  1238. if (r) {
  1239. dev_warn(adev->dev, "(%d) map RLC cp table bo failed\n", r);
  1240. return r;
  1241. }
  1242. cz_init_cp_jump_table(adev);
  1243. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1244. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1245. }
  1246. return 0;
  1247. }
  1248. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1249. {
  1250. int r;
  1251. if (adev->gfx.mec.hpd_eop_obj) {
  1252. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1253. if (unlikely(r != 0))
  1254. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  1255. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  1256. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1257. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  1258. adev->gfx.mec.hpd_eop_obj = NULL;
  1259. }
  1260. }
  1261. #define MEC_HPD_SIZE 2048
  1262. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1263. {
  1264. int r;
  1265. u32 *hpd;
  1266. /*
  1267. * we assign only 1 pipe because all other pipes will
  1268. * be handled by KFD
  1269. */
  1270. adev->gfx.mec.num_mec = 1;
  1271. adev->gfx.mec.num_pipe = 1;
  1272. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  1273. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  1274. r = amdgpu_bo_create(adev,
  1275. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  1276. PAGE_SIZE, true,
  1277. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  1278. &adev->gfx.mec.hpd_eop_obj);
  1279. if (r) {
  1280. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1281. return r;
  1282. }
  1283. }
  1284. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1285. if (unlikely(r != 0)) {
  1286. gfx_v8_0_mec_fini(adev);
  1287. return r;
  1288. }
  1289. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  1290. &adev->gfx.mec.hpd_eop_gpu_addr);
  1291. if (r) {
  1292. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  1293. gfx_v8_0_mec_fini(adev);
  1294. return r;
  1295. }
  1296. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  1297. if (r) {
  1298. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  1299. gfx_v8_0_mec_fini(adev);
  1300. return r;
  1301. }
  1302. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  1303. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1304. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1305. return 0;
  1306. }
  1307. static const u32 vgpr_init_compute_shader[] =
  1308. {
  1309. 0x7e000209, 0x7e020208,
  1310. 0x7e040207, 0x7e060206,
  1311. 0x7e080205, 0x7e0a0204,
  1312. 0x7e0c0203, 0x7e0e0202,
  1313. 0x7e100201, 0x7e120200,
  1314. 0x7e140209, 0x7e160208,
  1315. 0x7e180207, 0x7e1a0206,
  1316. 0x7e1c0205, 0x7e1e0204,
  1317. 0x7e200203, 0x7e220202,
  1318. 0x7e240201, 0x7e260200,
  1319. 0x7e280209, 0x7e2a0208,
  1320. 0x7e2c0207, 0x7e2e0206,
  1321. 0x7e300205, 0x7e320204,
  1322. 0x7e340203, 0x7e360202,
  1323. 0x7e380201, 0x7e3a0200,
  1324. 0x7e3c0209, 0x7e3e0208,
  1325. 0x7e400207, 0x7e420206,
  1326. 0x7e440205, 0x7e460204,
  1327. 0x7e480203, 0x7e4a0202,
  1328. 0x7e4c0201, 0x7e4e0200,
  1329. 0x7e500209, 0x7e520208,
  1330. 0x7e540207, 0x7e560206,
  1331. 0x7e580205, 0x7e5a0204,
  1332. 0x7e5c0203, 0x7e5e0202,
  1333. 0x7e600201, 0x7e620200,
  1334. 0x7e640209, 0x7e660208,
  1335. 0x7e680207, 0x7e6a0206,
  1336. 0x7e6c0205, 0x7e6e0204,
  1337. 0x7e700203, 0x7e720202,
  1338. 0x7e740201, 0x7e760200,
  1339. 0x7e780209, 0x7e7a0208,
  1340. 0x7e7c0207, 0x7e7e0206,
  1341. 0xbf8a0000, 0xbf810000,
  1342. };
  1343. static const u32 sgpr_init_compute_shader[] =
  1344. {
  1345. 0xbe8a0100, 0xbe8c0102,
  1346. 0xbe8e0104, 0xbe900106,
  1347. 0xbe920108, 0xbe940100,
  1348. 0xbe960102, 0xbe980104,
  1349. 0xbe9a0106, 0xbe9c0108,
  1350. 0xbe9e0100, 0xbea00102,
  1351. 0xbea20104, 0xbea40106,
  1352. 0xbea60108, 0xbea80100,
  1353. 0xbeaa0102, 0xbeac0104,
  1354. 0xbeae0106, 0xbeb00108,
  1355. 0xbeb20100, 0xbeb40102,
  1356. 0xbeb60104, 0xbeb80106,
  1357. 0xbeba0108, 0xbebc0100,
  1358. 0xbebe0102, 0xbec00104,
  1359. 0xbec20106, 0xbec40108,
  1360. 0xbec60100, 0xbec80102,
  1361. 0xbee60004, 0xbee70005,
  1362. 0xbeea0006, 0xbeeb0007,
  1363. 0xbee80008, 0xbee90009,
  1364. 0xbefc0000, 0xbf8a0000,
  1365. 0xbf810000, 0x00000000,
  1366. };
  1367. static const u32 vgpr_init_regs[] =
  1368. {
  1369. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1370. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1371. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1372. mmCOMPUTE_NUM_THREAD_Y, 1,
  1373. mmCOMPUTE_NUM_THREAD_Z, 1,
  1374. mmCOMPUTE_PGM_RSRC2, 20,
  1375. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1376. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1377. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1378. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1379. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1380. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1381. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1382. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1383. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1384. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1385. };
  1386. static const u32 sgpr1_init_regs[] =
  1387. {
  1388. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1389. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1390. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1391. mmCOMPUTE_NUM_THREAD_Y, 1,
  1392. mmCOMPUTE_NUM_THREAD_Z, 1,
  1393. mmCOMPUTE_PGM_RSRC2, 20,
  1394. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1395. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1396. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1397. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1398. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1399. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1400. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1401. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1402. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1403. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1404. };
  1405. static const u32 sgpr2_init_regs[] =
  1406. {
  1407. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1408. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1409. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1410. mmCOMPUTE_NUM_THREAD_Y, 1,
  1411. mmCOMPUTE_NUM_THREAD_Z, 1,
  1412. mmCOMPUTE_PGM_RSRC2, 20,
  1413. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1414. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1415. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1416. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1417. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1418. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1419. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1420. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1421. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1422. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1423. };
  1424. static const u32 sec_ded_counter_registers[] =
  1425. {
  1426. mmCPC_EDC_ATC_CNT,
  1427. mmCPC_EDC_SCRATCH_CNT,
  1428. mmCPC_EDC_UCODE_CNT,
  1429. mmCPF_EDC_ATC_CNT,
  1430. mmCPF_EDC_ROQ_CNT,
  1431. mmCPF_EDC_TAG_CNT,
  1432. mmCPG_EDC_ATC_CNT,
  1433. mmCPG_EDC_DMA_CNT,
  1434. mmCPG_EDC_TAG_CNT,
  1435. mmDC_EDC_CSINVOC_CNT,
  1436. mmDC_EDC_RESTORE_CNT,
  1437. mmDC_EDC_STATE_CNT,
  1438. mmGDS_EDC_CNT,
  1439. mmGDS_EDC_GRBM_CNT,
  1440. mmGDS_EDC_OA_DED,
  1441. mmSPI_EDC_CNT,
  1442. mmSQC_ATC_EDC_GATCL1_CNT,
  1443. mmSQC_EDC_CNT,
  1444. mmSQ_EDC_DED_CNT,
  1445. mmSQ_EDC_INFO,
  1446. mmSQ_EDC_SEC_CNT,
  1447. mmTCC_EDC_CNT,
  1448. mmTCP_ATC_EDC_GATCL1_CNT,
  1449. mmTCP_EDC_CNT,
  1450. mmTD_EDC_CNT
  1451. };
  1452. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1453. {
  1454. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1455. struct amdgpu_ib ib;
  1456. struct fence *f = NULL;
  1457. int r, i;
  1458. u32 tmp;
  1459. unsigned total_size, vgpr_offset, sgpr_offset;
  1460. u64 gpu_addr;
  1461. /* only supported on CZ */
  1462. if (adev->asic_type != CHIP_CARRIZO)
  1463. return 0;
  1464. /* bail if the compute ring is not ready */
  1465. if (!ring->ready)
  1466. return 0;
  1467. tmp = RREG32(mmGB_EDC_MODE);
  1468. WREG32(mmGB_EDC_MODE, 0);
  1469. total_size =
  1470. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1471. total_size +=
  1472. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1473. total_size +=
  1474. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1475. total_size = ALIGN(total_size, 256);
  1476. vgpr_offset = total_size;
  1477. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1478. sgpr_offset = total_size;
  1479. total_size += sizeof(sgpr_init_compute_shader);
  1480. /* allocate an indirect buffer to put the commands in */
  1481. memset(&ib, 0, sizeof(ib));
  1482. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1483. if (r) {
  1484. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1485. return r;
  1486. }
  1487. /* load the compute shaders */
  1488. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1489. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1490. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1491. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1492. /* init the ib length to 0 */
  1493. ib.length_dw = 0;
  1494. /* VGPR */
  1495. /* write the register state for the compute dispatch */
  1496. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1497. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1498. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1499. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1500. }
  1501. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1502. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1503. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1504. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1505. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1506. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1507. /* write dispatch packet */
  1508. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1509. ib.ptr[ib.length_dw++] = 8; /* x */
  1510. ib.ptr[ib.length_dw++] = 1; /* y */
  1511. ib.ptr[ib.length_dw++] = 1; /* z */
  1512. ib.ptr[ib.length_dw++] =
  1513. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1514. /* write CS partial flush packet */
  1515. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1516. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1517. /* SGPR1 */
  1518. /* write the register state for the compute dispatch */
  1519. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1520. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1521. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1522. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1523. }
  1524. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1525. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1526. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1527. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1528. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1529. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1530. /* write dispatch packet */
  1531. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1532. ib.ptr[ib.length_dw++] = 8; /* x */
  1533. ib.ptr[ib.length_dw++] = 1; /* y */
  1534. ib.ptr[ib.length_dw++] = 1; /* z */
  1535. ib.ptr[ib.length_dw++] =
  1536. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1537. /* write CS partial flush packet */
  1538. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1539. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1540. /* SGPR2 */
  1541. /* write the register state for the compute dispatch */
  1542. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1543. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1544. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1545. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1546. }
  1547. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1548. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1549. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1550. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1551. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1552. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1553. /* write dispatch packet */
  1554. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1555. ib.ptr[ib.length_dw++] = 8; /* x */
  1556. ib.ptr[ib.length_dw++] = 1; /* y */
  1557. ib.ptr[ib.length_dw++] = 1; /* z */
  1558. ib.ptr[ib.length_dw++] =
  1559. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1560. /* write CS partial flush packet */
  1561. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1562. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1563. /* shedule the ib on the ring */
  1564. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  1565. if (r) {
  1566. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1567. goto fail;
  1568. }
  1569. /* wait for the GPU to finish processing the IB */
  1570. r = fence_wait(f, false);
  1571. if (r) {
  1572. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1573. goto fail;
  1574. }
  1575. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1576. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1577. WREG32(mmGB_EDC_MODE, tmp);
  1578. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1579. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1580. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1581. /* read back registers to clear the counters */
  1582. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1583. RREG32(sec_ded_counter_registers[i]);
  1584. fail:
  1585. amdgpu_ib_free(adev, &ib, NULL);
  1586. fence_put(f);
  1587. return r;
  1588. }
  1589. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1590. {
  1591. u32 gb_addr_config;
  1592. u32 mc_shared_chmap, mc_arb_ramcfg;
  1593. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1594. u32 tmp;
  1595. int ret;
  1596. switch (adev->asic_type) {
  1597. case CHIP_TOPAZ:
  1598. adev->gfx.config.max_shader_engines = 1;
  1599. adev->gfx.config.max_tile_pipes = 2;
  1600. adev->gfx.config.max_cu_per_sh = 6;
  1601. adev->gfx.config.max_sh_per_se = 1;
  1602. adev->gfx.config.max_backends_per_se = 2;
  1603. adev->gfx.config.max_texture_channel_caches = 2;
  1604. adev->gfx.config.max_gprs = 256;
  1605. adev->gfx.config.max_gs_threads = 32;
  1606. adev->gfx.config.max_hw_contexts = 8;
  1607. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1608. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1609. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1610. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1611. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1612. break;
  1613. case CHIP_FIJI:
  1614. adev->gfx.config.max_shader_engines = 4;
  1615. adev->gfx.config.max_tile_pipes = 16;
  1616. adev->gfx.config.max_cu_per_sh = 16;
  1617. adev->gfx.config.max_sh_per_se = 1;
  1618. adev->gfx.config.max_backends_per_se = 4;
  1619. adev->gfx.config.max_texture_channel_caches = 16;
  1620. adev->gfx.config.max_gprs = 256;
  1621. adev->gfx.config.max_gs_threads = 32;
  1622. adev->gfx.config.max_hw_contexts = 8;
  1623. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1624. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1625. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1626. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1627. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1628. break;
  1629. case CHIP_POLARIS11:
  1630. ret = amdgpu_atombios_get_gfx_info(adev);
  1631. if (ret)
  1632. return ret;
  1633. adev->gfx.config.max_gprs = 256;
  1634. adev->gfx.config.max_gs_threads = 32;
  1635. adev->gfx.config.max_hw_contexts = 8;
  1636. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1637. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1638. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1639. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1640. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1641. break;
  1642. case CHIP_POLARIS10:
  1643. ret = amdgpu_atombios_get_gfx_info(adev);
  1644. if (ret)
  1645. return ret;
  1646. adev->gfx.config.max_gprs = 256;
  1647. adev->gfx.config.max_gs_threads = 32;
  1648. adev->gfx.config.max_hw_contexts = 8;
  1649. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1650. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1651. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1652. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1653. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1654. break;
  1655. case CHIP_TONGA:
  1656. adev->gfx.config.max_shader_engines = 4;
  1657. adev->gfx.config.max_tile_pipes = 8;
  1658. adev->gfx.config.max_cu_per_sh = 8;
  1659. adev->gfx.config.max_sh_per_se = 1;
  1660. adev->gfx.config.max_backends_per_se = 2;
  1661. adev->gfx.config.max_texture_channel_caches = 8;
  1662. adev->gfx.config.max_gprs = 256;
  1663. adev->gfx.config.max_gs_threads = 32;
  1664. adev->gfx.config.max_hw_contexts = 8;
  1665. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1666. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1667. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1668. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1669. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1670. break;
  1671. case CHIP_CARRIZO:
  1672. adev->gfx.config.max_shader_engines = 1;
  1673. adev->gfx.config.max_tile_pipes = 2;
  1674. adev->gfx.config.max_sh_per_se = 1;
  1675. adev->gfx.config.max_backends_per_se = 2;
  1676. switch (adev->pdev->revision) {
  1677. case 0xc4:
  1678. case 0x84:
  1679. case 0xc8:
  1680. case 0xcc:
  1681. case 0xe1:
  1682. case 0xe3:
  1683. /* B10 */
  1684. adev->gfx.config.max_cu_per_sh = 8;
  1685. break;
  1686. case 0xc5:
  1687. case 0x81:
  1688. case 0x85:
  1689. case 0xc9:
  1690. case 0xcd:
  1691. case 0xe2:
  1692. case 0xe4:
  1693. /* B8 */
  1694. adev->gfx.config.max_cu_per_sh = 6;
  1695. break;
  1696. case 0xc6:
  1697. case 0xca:
  1698. case 0xce:
  1699. case 0x88:
  1700. /* B6 */
  1701. adev->gfx.config.max_cu_per_sh = 6;
  1702. break;
  1703. case 0xc7:
  1704. case 0x87:
  1705. case 0xcb:
  1706. case 0xe5:
  1707. case 0x89:
  1708. default:
  1709. /* B4 */
  1710. adev->gfx.config.max_cu_per_sh = 4;
  1711. break;
  1712. }
  1713. adev->gfx.config.max_texture_channel_caches = 2;
  1714. adev->gfx.config.max_gprs = 256;
  1715. adev->gfx.config.max_gs_threads = 32;
  1716. adev->gfx.config.max_hw_contexts = 8;
  1717. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1718. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1719. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1720. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1721. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1722. break;
  1723. case CHIP_STONEY:
  1724. adev->gfx.config.max_shader_engines = 1;
  1725. adev->gfx.config.max_tile_pipes = 2;
  1726. adev->gfx.config.max_sh_per_se = 1;
  1727. adev->gfx.config.max_backends_per_se = 1;
  1728. switch (adev->pdev->revision) {
  1729. case 0xc0:
  1730. case 0xc1:
  1731. case 0xc2:
  1732. case 0xc4:
  1733. case 0xc8:
  1734. case 0xc9:
  1735. adev->gfx.config.max_cu_per_sh = 3;
  1736. break;
  1737. case 0xd0:
  1738. case 0xd1:
  1739. case 0xd2:
  1740. default:
  1741. adev->gfx.config.max_cu_per_sh = 2;
  1742. break;
  1743. }
  1744. adev->gfx.config.max_texture_channel_caches = 2;
  1745. adev->gfx.config.max_gprs = 256;
  1746. adev->gfx.config.max_gs_threads = 16;
  1747. adev->gfx.config.max_hw_contexts = 8;
  1748. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1749. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1750. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1751. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1752. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1753. break;
  1754. default:
  1755. adev->gfx.config.max_shader_engines = 2;
  1756. adev->gfx.config.max_tile_pipes = 4;
  1757. adev->gfx.config.max_cu_per_sh = 2;
  1758. adev->gfx.config.max_sh_per_se = 1;
  1759. adev->gfx.config.max_backends_per_se = 2;
  1760. adev->gfx.config.max_texture_channel_caches = 4;
  1761. adev->gfx.config.max_gprs = 256;
  1762. adev->gfx.config.max_gs_threads = 32;
  1763. adev->gfx.config.max_hw_contexts = 8;
  1764. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1765. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1766. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1767. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1768. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1769. break;
  1770. }
  1771. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1772. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1773. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1774. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1775. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1776. if (adev->flags & AMD_IS_APU) {
  1777. /* Get memory bank mapping mode. */
  1778. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1779. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1780. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1781. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1782. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1783. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1784. /* Validate settings in case only one DIMM installed. */
  1785. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1786. dimm00_addr_map = 0;
  1787. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1788. dimm01_addr_map = 0;
  1789. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1790. dimm10_addr_map = 0;
  1791. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1792. dimm11_addr_map = 0;
  1793. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1794. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1795. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1796. adev->gfx.config.mem_row_size_in_kb = 2;
  1797. else
  1798. adev->gfx.config.mem_row_size_in_kb = 1;
  1799. } else {
  1800. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1801. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1802. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1803. adev->gfx.config.mem_row_size_in_kb = 4;
  1804. }
  1805. adev->gfx.config.shader_engine_tile_size = 32;
  1806. adev->gfx.config.num_gpus = 1;
  1807. adev->gfx.config.multi_gpu_tile_size = 64;
  1808. /* fix up row size */
  1809. switch (adev->gfx.config.mem_row_size_in_kb) {
  1810. case 1:
  1811. default:
  1812. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1813. break;
  1814. case 2:
  1815. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1816. break;
  1817. case 4:
  1818. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1819. break;
  1820. }
  1821. adev->gfx.config.gb_addr_config = gb_addr_config;
  1822. return 0;
  1823. }
  1824. static int gfx_v8_0_sw_init(void *handle)
  1825. {
  1826. int i, r;
  1827. struct amdgpu_ring *ring;
  1828. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1829. /* EOP Event */
  1830. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  1831. if (r)
  1832. return r;
  1833. /* Privileged reg */
  1834. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  1835. if (r)
  1836. return r;
  1837. /* Privileged inst */
  1838. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  1839. if (r)
  1840. return r;
  1841. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1842. gfx_v8_0_scratch_init(adev);
  1843. r = gfx_v8_0_init_microcode(adev);
  1844. if (r) {
  1845. DRM_ERROR("Failed to load gfx firmware!\n");
  1846. return r;
  1847. }
  1848. r = gfx_v8_0_rlc_init(adev);
  1849. if (r) {
  1850. DRM_ERROR("Failed to init rlc BOs!\n");
  1851. return r;
  1852. }
  1853. r = gfx_v8_0_mec_init(adev);
  1854. if (r) {
  1855. DRM_ERROR("Failed to init MEC BOs!\n");
  1856. return r;
  1857. }
  1858. /* set up the gfx ring */
  1859. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1860. ring = &adev->gfx.gfx_ring[i];
  1861. ring->ring_obj = NULL;
  1862. sprintf(ring->name, "gfx");
  1863. /* no gfx doorbells on iceland */
  1864. if (adev->asic_type != CHIP_TOPAZ) {
  1865. ring->use_doorbell = true;
  1866. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1867. }
  1868. r = amdgpu_ring_init(adev, ring, 1024,
  1869. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1870. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  1871. AMDGPU_RING_TYPE_GFX);
  1872. if (r)
  1873. return r;
  1874. }
  1875. /* set up the compute queues */
  1876. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1877. unsigned irq_type;
  1878. /* max 32 queues per MEC */
  1879. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1880. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1881. break;
  1882. }
  1883. ring = &adev->gfx.compute_ring[i];
  1884. ring->ring_obj = NULL;
  1885. ring->use_doorbell = true;
  1886. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  1887. ring->me = 1; /* first MEC */
  1888. ring->pipe = i / 8;
  1889. ring->queue = i % 8;
  1890. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1891. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1892. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1893. r = amdgpu_ring_init(adev, ring, 1024,
  1894. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1895. &adev->gfx.eop_irq, irq_type,
  1896. AMDGPU_RING_TYPE_COMPUTE);
  1897. if (r)
  1898. return r;
  1899. }
  1900. /* reserve GDS, GWS and OA resource for gfx */
  1901. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1902. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1903. &adev->gds.gds_gfx_bo, NULL, NULL);
  1904. if (r)
  1905. return r;
  1906. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1907. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1908. &adev->gds.gws_gfx_bo, NULL, NULL);
  1909. if (r)
  1910. return r;
  1911. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1912. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1913. &adev->gds.oa_gfx_bo, NULL, NULL);
  1914. if (r)
  1915. return r;
  1916. adev->gfx.ce_ram_size = 0x8000;
  1917. r = gfx_v8_0_gpu_early_init(adev);
  1918. if (r)
  1919. return r;
  1920. return 0;
  1921. }
  1922. static int gfx_v8_0_sw_fini(void *handle)
  1923. {
  1924. int i;
  1925. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1926. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1927. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1928. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1929. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1930. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1931. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1932. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1933. gfx_v8_0_mec_fini(adev);
  1934. gfx_v8_0_rlc_fini(adev);
  1935. gfx_v8_0_free_microcode(adev);
  1936. return 0;
  1937. }
  1938. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1939. {
  1940. uint32_t *modearray, *mod2array;
  1941. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1942. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1943. u32 reg_offset;
  1944. modearray = adev->gfx.config.tile_mode_array;
  1945. mod2array = adev->gfx.config.macrotile_mode_array;
  1946. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1947. modearray[reg_offset] = 0;
  1948. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1949. mod2array[reg_offset] = 0;
  1950. switch (adev->asic_type) {
  1951. case CHIP_TOPAZ:
  1952. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1953. PIPE_CONFIG(ADDR_SURF_P2) |
  1954. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1955. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1956. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1957. PIPE_CONFIG(ADDR_SURF_P2) |
  1958. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1959. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1960. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1961. PIPE_CONFIG(ADDR_SURF_P2) |
  1962. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1963. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1964. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1965. PIPE_CONFIG(ADDR_SURF_P2) |
  1966. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1967. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1968. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1969. PIPE_CONFIG(ADDR_SURF_P2) |
  1970. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1971. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1972. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1973. PIPE_CONFIG(ADDR_SURF_P2) |
  1974. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1975. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1976. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1977. PIPE_CONFIG(ADDR_SURF_P2) |
  1978. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1979. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1980. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1981. PIPE_CONFIG(ADDR_SURF_P2));
  1982. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1983. PIPE_CONFIG(ADDR_SURF_P2) |
  1984. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1985. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1986. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1987. PIPE_CONFIG(ADDR_SURF_P2) |
  1988. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1989. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1990. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1991. PIPE_CONFIG(ADDR_SURF_P2) |
  1992. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1993. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1994. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1995. PIPE_CONFIG(ADDR_SURF_P2) |
  1996. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1997. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1998. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1999. PIPE_CONFIG(ADDR_SURF_P2) |
  2000. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2001. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2002. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2003. PIPE_CONFIG(ADDR_SURF_P2) |
  2004. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2005. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2006. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2007. PIPE_CONFIG(ADDR_SURF_P2) |
  2008. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2009. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2010. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2011. PIPE_CONFIG(ADDR_SURF_P2) |
  2012. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2013. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2014. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2015. PIPE_CONFIG(ADDR_SURF_P2) |
  2016. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2017. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2018. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2019. PIPE_CONFIG(ADDR_SURF_P2) |
  2020. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2021. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2022. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2023. PIPE_CONFIG(ADDR_SURF_P2) |
  2024. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2025. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2026. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2027. PIPE_CONFIG(ADDR_SURF_P2) |
  2028. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2029. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2030. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2031. PIPE_CONFIG(ADDR_SURF_P2) |
  2032. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2033. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2034. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2035. PIPE_CONFIG(ADDR_SURF_P2) |
  2036. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2037. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2038. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2039. PIPE_CONFIG(ADDR_SURF_P2) |
  2040. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2041. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2042. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2043. PIPE_CONFIG(ADDR_SURF_P2) |
  2044. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2045. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2046. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2047. PIPE_CONFIG(ADDR_SURF_P2) |
  2048. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2049. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2050. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2051. PIPE_CONFIG(ADDR_SURF_P2) |
  2052. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2053. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2054. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2055. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2056. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2057. NUM_BANKS(ADDR_SURF_8_BANK));
  2058. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2059. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2060. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2061. NUM_BANKS(ADDR_SURF_8_BANK));
  2062. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2063. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2064. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2065. NUM_BANKS(ADDR_SURF_8_BANK));
  2066. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2067. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2068. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2069. NUM_BANKS(ADDR_SURF_8_BANK));
  2070. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2071. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2072. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2073. NUM_BANKS(ADDR_SURF_8_BANK));
  2074. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2075. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2076. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2077. NUM_BANKS(ADDR_SURF_8_BANK));
  2078. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2079. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2080. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2081. NUM_BANKS(ADDR_SURF_8_BANK));
  2082. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2083. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2084. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2085. NUM_BANKS(ADDR_SURF_16_BANK));
  2086. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2087. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2088. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2089. NUM_BANKS(ADDR_SURF_16_BANK));
  2090. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2091. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2092. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2093. NUM_BANKS(ADDR_SURF_16_BANK));
  2094. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2095. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2096. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2097. NUM_BANKS(ADDR_SURF_16_BANK));
  2098. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2099. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2100. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2101. NUM_BANKS(ADDR_SURF_16_BANK));
  2102. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2103. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2104. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2105. NUM_BANKS(ADDR_SURF_16_BANK));
  2106. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2107. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2108. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2109. NUM_BANKS(ADDR_SURF_8_BANK));
  2110. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2111. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2112. reg_offset != 23)
  2113. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2114. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2115. if (reg_offset != 7)
  2116. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2117. break;
  2118. case CHIP_FIJI:
  2119. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2120. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2121. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2122. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2123. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2124. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2125. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2126. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2127. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2128. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2129. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2130. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2131. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2132. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2133. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2134. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2135. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2136. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2137. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2138. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2139. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2140. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2141. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2142. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2143. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2144. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2145. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2146. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2147. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2148. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2149. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2150. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2151. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2152. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2153. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2154. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2155. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2156. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2157. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2158. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2159. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2160. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2161. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2162. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2163. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2164. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2165. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2166. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2167. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2168. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2169. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2170. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2171. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2172. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2173. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2174. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2175. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2176. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2177. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2178. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2179. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2180. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2181. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2182. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2183. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2184. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2185. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2186. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2187. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2188. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2189. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2190. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2191. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2192. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2193. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2194. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2195. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2196. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2197. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2198. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2199. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2200. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2201. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2202. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2203. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2204. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2205. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2206. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2207. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2208. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2209. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2210. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2211. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2212. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2213. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2214. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2215. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2216. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2217. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2218. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2219. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2220. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2221. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2222. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2223. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2224. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2225. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2226. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2227. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2228. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2229. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2230. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2231. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2232. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2233. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2234. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2235. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2236. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2237. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2238. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2239. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2240. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2241. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2242. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2243. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2244. NUM_BANKS(ADDR_SURF_8_BANK));
  2245. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2246. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2247. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2248. NUM_BANKS(ADDR_SURF_8_BANK));
  2249. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2250. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2251. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2252. NUM_BANKS(ADDR_SURF_8_BANK));
  2253. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2254. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2255. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2256. NUM_BANKS(ADDR_SURF_8_BANK));
  2257. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2258. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2259. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2260. NUM_BANKS(ADDR_SURF_8_BANK));
  2261. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2262. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2263. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2264. NUM_BANKS(ADDR_SURF_8_BANK));
  2265. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2266. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2267. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2268. NUM_BANKS(ADDR_SURF_8_BANK));
  2269. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2270. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2271. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2272. NUM_BANKS(ADDR_SURF_8_BANK));
  2273. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2274. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2275. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2276. NUM_BANKS(ADDR_SURF_8_BANK));
  2277. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2278. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2279. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2280. NUM_BANKS(ADDR_SURF_8_BANK));
  2281. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2282. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2283. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2284. NUM_BANKS(ADDR_SURF_8_BANK));
  2285. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2286. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2287. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2288. NUM_BANKS(ADDR_SURF_8_BANK));
  2289. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2290. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2291. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2292. NUM_BANKS(ADDR_SURF_8_BANK));
  2293. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2294. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2295. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2296. NUM_BANKS(ADDR_SURF_4_BANK));
  2297. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2298. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2299. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2300. if (reg_offset != 7)
  2301. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2302. break;
  2303. case CHIP_TONGA:
  2304. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2305. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2306. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2307. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2308. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2309. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2310. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2311. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2312. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2313. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2314. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2315. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2316. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2317. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2318. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2319. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2320. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2321. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2322. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2323. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2324. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2325. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2326. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2327. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2328. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2329. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2330. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2331. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2332. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2333. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2334. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2335. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2336. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2337. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2338. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2339. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2340. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2341. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2342. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2343. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2344. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2345. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2346. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2347. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2348. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2349. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2350. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2351. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2352. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2353. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2354. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2355. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2356. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2357. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2358. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2359. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2360. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2361. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2362. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2363. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2364. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2365. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2366. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2367. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2368. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2369. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2370. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2371. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2372. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2373. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2374. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2375. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2376. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2377. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2378. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2379. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2380. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2381. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2382. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2383. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2384. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2385. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2386. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2387. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2388. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2389. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2390. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2391. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2392. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2393. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2394. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2395. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2396. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2397. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2398. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2399. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2400. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2401. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2402. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2403. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2404. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2405. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2406. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2407. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2408. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2409. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2410. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2411. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2412. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2413. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2414. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2415. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2416. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2417. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2418. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2419. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2420. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2421. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2422. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2423. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2424. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2425. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2426. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2427. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2428. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2429. NUM_BANKS(ADDR_SURF_16_BANK));
  2430. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2431. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2432. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2433. NUM_BANKS(ADDR_SURF_16_BANK));
  2434. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2435. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2436. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2437. NUM_BANKS(ADDR_SURF_16_BANK));
  2438. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2439. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2440. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2441. NUM_BANKS(ADDR_SURF_16_BANK));
  2442. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2443. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2444. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2445. NUM_BANKS(ADDR_SURF_16_BANK));
  2446. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2447. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2448. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2449. NUM_BANKS(ADDR_SURF_16_BANK));
  2450. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2451. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2452. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2453. NUM_BANKS(ADDR_SURF_16_BANK));
  2454. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2455. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2456. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2457. NUM_BANKS(ADDR_SURF_16_BANK));
  2458. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2459. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2460. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2461. NUM_BANKS(ADDR_SURF_16_BANK));
  2462. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2463. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2464. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2465. NUM_BANKS(ADDR_SURF_16_BANK));
  2466. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2467. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2468. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2469. NUM_BANKS(ADDR_SURF_16_BANK));
  2470. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2471. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2472. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2473. NUM_BANKS(ADDR_SURF_8_BANK));
  2474. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2475. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2476. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2477. NUM_BANKS(ADDR_SURF_4_BANK));
  2478. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2479. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2480. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2481. NUM_BANKS(ADDR_SURF_4_BANK));
  2482. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2483. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2484. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2485. if (reg_offset != 7)
  2486. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2487. break;
  2488. case CHIP_POLARIS11:
  2489. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2490. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2491. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2492. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2493. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2494. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2495. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2496. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2497. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2498. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2499. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2500. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2501. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2502. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2503. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2504. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2505. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2506. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2507. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2508. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2509. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2510. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2511. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2512. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2513. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2514. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2515. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2516. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2517. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2518. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2519. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2520. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2521. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2522. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2523. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2524. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2525. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2526. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2527. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2528. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2529. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2530. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2531. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2532. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2533. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2534. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2535. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2536. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2537. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2538. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2539. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2540. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2541. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2542. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2543. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2544. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2545. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2546. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2547. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2548. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2549. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2550. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2551. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2552. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2553. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2554. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2555. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2556. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2557. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2558. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2559. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2560. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2561. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2562. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2563. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2564. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2565. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2566. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2567. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2568. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2569. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2570. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2571. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2572. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2573. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2574. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2575. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2576. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2577. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2578. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2579. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2580. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2581. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2582. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2583. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2584. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2585. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2586. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2587. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2588. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2589. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2590. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2591. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2592. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2593. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2594. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2595. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2596. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2597. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2598. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2599. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2600. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2601. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2602. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2603. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2604. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2605. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2606. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2607. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2608. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2609. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2610. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2611. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2612. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2613. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2614. NUM_BANKS(ADDR_SURF_16_BANK));
  2615. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2616. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2617. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2618. NUM_BANKS(ADDR_SURF_16_BANK));
  2619. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2620. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2621. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2622. NUM_BANKS(ADDR_SURF_16_BANK));
  2623. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2624. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2625. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2626. NUM_BANKS(ADDR_SURF_16_BANK));
  2627. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2628. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2629. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2630. NUM_BANKS(ADDR_SURF_16_BANK));
  2631. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2632. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2633. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2634. NUM_BANKS(ADDR_SURF_16_BANK));
  2635. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2636. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2637. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2638. NUM_BANKS(ADDR_SURF_16_BANK));
  2639. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2640. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2641. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2642. NUM_BANKS(ADDR_SURF_16_BANK));
  2643. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2644. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2645. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2646. NUM_BANKS(ADDR_SURF_16_BANK));
  2647. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2648. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2649. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2650. NUM_BANKS(ADDR_SURF_16_BANK));
  2651. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2652. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2653. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2654. NUM_BANKS(ADDR_SURF_16_BANK));
  2655. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2656. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2657. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2658. NUM_BANKS(ADDR_SURF_16_BANK));
  2659. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2660. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2661. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2662. NUM_BANKS(ADDR_SURF_8_BANK));
  2663. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2664. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2665. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2666. NUM_BANKS(ADDR_SURF_4_BANK));
  2667. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2668. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2669. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2670. if (reg_offset != 7)
  2671. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2672. break;
  2673. case CHIP_POLARIS10:
  2674. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2675. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2676. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2677. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2678. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2679. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2680. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2681. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2682. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2683. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2684. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2685. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2686. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2687. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2688. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2689. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2690. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2691. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2692. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2693. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2694. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2695. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2696. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2697. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2698. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2699. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2700. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2701. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2702. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2703. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2704. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2705. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2706. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2707. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2708. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2709. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2710. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2711. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2712. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2713. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2714. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2715. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2716. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2717. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2718. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2719. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2720. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2721. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2722. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2723. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2724. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2725. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2726. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2727. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2728. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2729. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2730. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2731. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2732. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2733. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2734. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2735. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2736. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2737. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2738. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2739. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2740. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2741. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2742. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2743. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2744. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2745. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2746. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2747. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2748. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2749. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2750. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2751. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2752. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2753. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2754. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2755. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2756. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2757. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2758. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2759. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2760. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2761. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2762. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2763. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2764. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2765. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2766. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2767. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2768. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2769. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2770. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2771. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2772. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2773. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2774. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2775. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2776. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2777. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2778. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2779. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2780. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2781. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2782. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2783. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2784. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2785. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2786. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2787. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2788. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2789. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2790. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2791. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2792. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2793. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2794. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2795. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2796. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2797. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2798. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2799. NUM_BANKS(ADDR_SURF_16_BANK));
  2800. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2801. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2802. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2803. NUM_BANKS(ADDR_SURF_16_BANK));
  2804. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2805. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2806. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2807. NUM_BANKS(ADDR_SURF_16_BANK));
  2808. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2809. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2810. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2811. NUM_BANKS(ADDR_SURF_16_BANK));
  2812. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2813. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2814. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2815. NUM_BANKS(ADDR_SURF_16_BANK));
  2816. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2817. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2818. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2819. NUM_BANKS(ADDR_SURF_16_BANK));
  2820. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2821. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2822. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2823. NUM_BANKS(ADDR_SURF_16_BANK));
  2824. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2825. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2826. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2827. NUM_BANKS(ADDR_SURF_16_BANK));
  2828. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2829. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2830. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2831. NUM_BANKS(ADDR_SURF_16_BANK));
  2832. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2833. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2834. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2835. NUM_BANKS(ADDR_SURF_16_BANK));
  2836. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2837. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2838. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2839. NUM_BANKS(ADDR_SURF_16_BANK));
  2840. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2841. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2842. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2843. NUM_BANKS(ADDR_SURF_8_BANK));
  2844. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2845. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2846. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2847. NUM_BANKS(ADDR_SURF_4_BANK));
  2848. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2849. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2850. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2851. NUM_BANKS(ADDR_SURF_4_BANK));
  2852. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2853. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2854. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2855. if (reg_offset != 7)
  2856. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2857. break;
  2858. case CHIP_STONEY:
  2859. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2860. PIPE_CONFIG(ADDR_SURF_P2) |
  2861. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2862. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2863. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2864. PIPE_CONFIG(ADDR_SURF_P2) |
  2865. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2866. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2867. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2868. PIPE_CONFIG(ADDR_SURF_P2) |
  2869. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2870. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2871. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2872. PIPE_CONFIG(ADDR_SURF_P2) |
  2873. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2874. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2875. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2876. PIPE_CONFIG(ADDR_SURF_P2) |
  2877. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2878. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2879. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2880. PIPE_CONFIG(ADDR_SURF_P2) |
  2881. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2882. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2883. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2884. PIPE_CONFIG(ADDR_SURF_P2) |
  2885. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2886. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2887. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2888. PIPE_CONFIG(ADDR_SURF_P2));
  2889. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2890. PIPE_CONFIG(ADDR_SURF_P2) |
  2891. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2892. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2893. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2894. PIPE_CONFIG(ADDR_SURF_P2) |
  2895. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2896. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2897. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2898. PIPE_CONFIG(ADDR_SURF_P2) |
  2899. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2900. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2901. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2902. PIPE_CONFIG(ADDR_SURF_P2) |
  2903. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2904. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2905. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2906. PIPE_CONFIG(ADDR_SURF_P2) |
  2907. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2908. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2909. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2910. PIPE_CONFIG(ADDR_SURF_P2) |
  2911. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2912. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2913. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2914. PIPE_CONFIG(ADDR_SURF_P2) |
  2915. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2916. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2917. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2918. PIPE_CONFIG(ADDR_SURF_P2) |
  2919. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2920. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2921. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2922. PIPE_CONFIG(ADDR_SURF_P2) |
  2923. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2924. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2925. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2926. PIPE_CONFIG(ADDR_SURF_P2) |
  2927. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2928. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2929. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2930. PIPE_CONFIG(ADDR_SURF_P2) |
  2931. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2932. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2933. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2934. PIPE_CONFIG(ADDR_SURF_P2) |
  2935. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2936. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2937. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2938. PIPE_CONFIG(ADDR_SURF_P2) |
  2939. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2940. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2941. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2942. PIPE_CONFIG(ADDR_SURF_P2) |
  2943. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2944. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2945. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2946. PIPE_CONFIG(ADDR_SURF_P2) |
  2947. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2948. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2949. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2950. PIPE_CONFIG(ADDR_SURF_P2) |
  2951. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2952. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2953. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2954. PIPE_CONFIG(ADDR_SURF_P2) |
  2955. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2956. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2957. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2958. PIPE_CONFIG(ADDR_SURF_P2) |
  2959. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2960. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2961. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2962. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2963. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2964. NUM_BANKS(ADDR_SURF_8_BANK));
  2965. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2966. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2967. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2968. NUM_BANKS(ADDR_SURF_8_BANK));
  2969. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2970. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2971. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2972. NUM_BANKS(ADDR_SURF_8_BANK));
  2973. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2974. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2975. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2976. NUM_BANKS(ADDR_SURF_8_BANK));
  2977. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2978. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2979. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2980. NUM_BANKS(ADDR_SURF_8_BANK));
  2981. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2982. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2983. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2984. NUM_BANKS(ADDR_SURF_8_BANK));
  2985. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2986. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2987. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2988. NUM_BANKS(ADDR_SURF_8_BANK));
  2989. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2990. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2991. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2992. NUM_BANKS(ADDR_SURF_16_BANK));
  2993. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2994. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2995. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2996. NUM_BANKS(ADDR_SURF_16_BANK));
  2997. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2998. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2999. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3000. NUM_BANKS(ADDR_SURF_16_BANK));
  3001. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3002. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3003. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3004. NUM_BANKS(ADDR_SURF_16_BANK));
  3005. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3006. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3007. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3008. NUM_BANKS(ADDR_SURF_16_BANK));
  3009. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3010. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3011. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3012. NUM_BANKS(ADDR_SURF_16_BANK));
  3013. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3014. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3015. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3016. NUM_BANKS(ADDR_SURF_8_BANK));
  3017. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3018. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3019. reg_offset != 23)
  3020. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3021. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3022. if (reg_offset != 7)
  3023. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3024. break;
  3025. default:
  3026. dev_warn(adev->dev,
  3027. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3028. adev->asic_type);
  3029. case CHIP_CARRIZO:
  3030. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3031. PIPE_CONFIG(ADDR_SURF_P2) |
  3032. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3033. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3034. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3035. PIPE_CONFIG(ADDR_SURF_P2) |
  3036. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3037. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3038. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3039. PIPE_CONFIG(ADDR_SURF_P2) |
  3040. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3041. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3042. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3043. PIPE_CONFIG(ADDR_SURF_P2) |
  3044. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3045. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3046. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3047. PIPE_CONFIG(ADDR_SURF_P2) |
  3048. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3049. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3050. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3051. PIPE_CONFIG(ADDR_SURF_P2) |
  3052. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3053. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3054. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3055. PIPE_CONFIG(ADDR_SURF_P2) |
  3056. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3057. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3058. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3059. PIPE_CONFIG(ADDR_SURF_P2));
  3060. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3061. PIPE_CONFIG(ADDR_SURF_P2) |
  3062. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3063. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3064. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3065. PIPE_CONFIG(ADDR_SURF_P2) |
  3066. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3067. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3068. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3069. PIPE_CONFIG(ADDR_SURF_P2) |
  3070. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3071. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3072. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3073. PIPE_CONFIG(ADDR_SURF_P2) |
  3074. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3075. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3076. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3077. PIPE_CONFIG(ADDR_SURF_P2) |
  3078. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3079. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3080. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3081. PIPE_CONFIG(ADDR_SURF_P2) |
  3082. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3083. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3084. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3085. PIPE_CONFIG(ADDR_SURF_P2) |
  3086. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3087. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3088. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3089. PIPE_CONFIG(ADDR_SURF_P2) |
  3090. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3091. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3092. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3093. PIPE_CONFIG(ADDR_SURF_P2) |
  3094. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3095. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3096. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3097. PIPE_CONFIG(ADDR_SURF_P2) |
  3098. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3099. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3100. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3101. PIPE_CONFIG(ADDR_SURF_P2) |
  3102. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3103. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3104. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3105. PIPE_CONFIG(ADDR_SURF_P2) |
  3106. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3107. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3108. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3109. PIPE_CONFIG(ADDR_SURF_P2) |
  3110. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3111. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3112. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3113. PIPE_CONFIG(ADDR_SURF_P2) |
  3114. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3115. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3116. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3117. PIPE_CONFIG(ADDR_SURF_P2) |
  3118. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3119. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3120. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3121. PIPE_CONFIG(ADDR_SURF_P2) |
  3122. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3123. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3124. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3125. PIPE_CONFIG(ADDR_SURF_P2) |
  3126. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3127. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3128. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3129. PIPE_CONFIG(ADDR_SURF_P2) |
  3130. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3131. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3132. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3133. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3134. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3135. NUM_BANKS(ADDR_SURF_8_BANK));
  3136. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3137. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3138. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3139. NUM_BANKS(ADDR_SURF_8_BANK));
  3140. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3141. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3142. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3143. NUM_BANKS(ADDR_SURF_8_BANK));
  3144. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3145. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3146. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3147. NUM_BANKS(ADDR_SURF_8_BANK));
  3148. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3149. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3150. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3151. NUM_BANKS(ADDR_SURF_8_BANK));
  3152. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3153. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3154. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3155. NUM_BANKS(ADDR_SURF_8_BANK));
  3156. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3157. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3158. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3159. NUM_BANKS(ADDR_SURF_8_BANK));
  3160. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3161. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3162. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3163. NUM_BANKS(ADDR_SURF_16_BANK));
  3164. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3165. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3166. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3167. NUM_BANKS(ADDR_SURF_16_BANK));
  3168. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3169. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3170. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3171. NUM_BANKS(ADDR_SURF_16_BANK));
  3172. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3173. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3174. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3175. NUM_BANKS(ADDR_SURF_16_BANK));
  3176. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3177. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3178. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3179. NUM_BANKS(ADDR_SURF_16_BANK));
  3180. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3181. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3182. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3183. NUM_BANKS(ADDR_SURF_16_BANK));
  3184. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3185. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3186. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3187. NUM_BANKS(ADDR_SURF_8_BANK));
  3188. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3189. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3190. reg_offset != 23)
  3191. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3192. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3193. if (reg_offset != 7)
  3194. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3195. break;
  3196. }
  3197. }
  3198. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3199. u32 se_num, u32 sh_num, u32 instance)
  3200. {
  3201. u32 data;
  3202. if (instance == 0xffffffff)
  3203. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3204. else
  3205. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3206. if (se_num == 0xffffffff)
  3207. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3208. else
  3209. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3210. if (sh_num == 0xffffffff)
  3211. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3212. else
  3213. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3214. WREG32(mmGRBM_GFX_INDEX, data);
  3215. }
  3216. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  3217. {
  3218. return (u32)((1ULL << bit_width) - 1);
  3219. }
  3220. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3221. {
  3222. u32 data, mask;
  3223. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3224. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3225. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3226. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  3227. adev->gfx.config.max_sh_per_se);
  3228. return (~data) & mask;
  3229. }
  3230. static void
  3231. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3232. {
  3233. switch (adev->asic_type) {
  3234. case CHIP_FIJI:
  3235. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3236. RB_XSEL2(1) | PKR_MAP(2) |
  3237. PKR_XSEL(1) | PKR_YSEL(1) |
  3238. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3239. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3240. SE_PAIR_YSEL(2);
  3241. break;
  3242. case CHIP_TONGA:
  3243. case CHIP_POLARIS10:
  3244. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3245. SE_XSEL(1) | SE_YSEL(1);
  3246. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3247. SE_PAIR_YSEL(2);
  3248. break;
  3249. case CHIP_TOPAZ:
  3250. case CHIP_CARRIZO:
  3251. *rconf |= RB_MAP_PKR0(2);
  3252. *rconf1 |= 0x0;
  3253. break;
  3254. case CHIP_POLARIS11:
  3255. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3256. SE_XSEL(1) | SE_YSEL(1);
  3257. *rconf1 |= 0x0;
  3258. break;
  3259. case CHIP_STONEY:
  3260. *rconf |= 0x0;
  3261. *rconf1 |= 0x0;
  3262. break;
  3263. default:
  3264. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3265. break;
  3266. }
  3267. }
  3268. static void
  3269. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3270. u32 raster_config, u32 raster_config_1,
  3271. unsigned rb_mask, unsigned num_rb)
  3272. {
  3273. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3274. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3275. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3276. unsigned rb_per_se = num_rb / num_se;
  3277. unsigned se_mask[4];
  3278. unsigned se;
  3279. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3280. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3281. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3282. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3283. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3284. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3285. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3286. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3287. (!se_mask[2] && !se_mask[3]))) {
  3288. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3289. if (!se_mask[0] && !se_mask[1]) {
  3290. raster_config_1 |=
  3291. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3292. } else {
  3293. raster_config_1 |=
  3294. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3295. }
  3296. }
  3297. for (se = 0; se < num_se; se++) {
  3298. unsigned raster_config_se = raster_config;
  3299. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3300. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3301. int idx = (se / 2) * 2;
  3302. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3303. raster_config_se &= ~SE_MAP_MASK;
  3304. if (!se_mask[idx]) {
  3305. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3306. } else {
  3307. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3308. }
  3309. }
  3310. pkr0_mask &= rb_mask;
  3311. pkr1_mask &= rb_mask;
  3312. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3313. raster_config_se &= ~PKR_MAP_MASK;
  3314. if (!pkr0_mask) {
  3315. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3316. } else {
  3317. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3318. }
  3319. }
  3320. if (rb_per_se >= 2) {
  3321. unsigned rb0_mask = 1 << (se * rb_per_se);
  3322. unsigned rb1_mask = rb0_mask << 1;
  3323. rb0_mask &= rb_mask;
  3324. rb1_mask &= rb_mask;
  3325. if (!rb0_mask || !rb1_mask) {
  3326. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3327. if (!rb0_mask) {
  3328. raster_config_se |=
  3329. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3330. } else {
  3331. raster_config_se |=
  3332. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3333. }
  3334. }
  3335. if (rb_per_se > 2) {
  3336. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3337. rb1_mask = rb0_mask << 1;
  3338. rb0_mask &= rb_mask;
  3339. rb1_mask &= rb_mask;
  3340. if (!rb0_mask || !rb1_mask) {
  3341. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3342. if (!rb0_mask) {
  3343. raster_config_se |=
  3344. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3345. } else {
  3346. raster_config_se |=
  3347. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3348. }
  3349. }
  3350. }
  3351. }
  3352. /* GRBM_GFX_INDEX has a different offset on VI */
  3353. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3354. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3355. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3356. }
  3357. /* GRBM_GFX_INDEX has a different offset on VI */
  3358. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3359. }
  3360. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3361. {
  3362. int i, j;
  3363. u32 data;
  3364. u32 raster_config = 0, raster_config_1 = 0;
  3365. u32 active_rbs = 0;
  3366. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3367. adev->gfx.config.max_sh_per_se;
  3368. unsigned num_rb_pipes;
  3369. mutex_lock(&adev->grbm_idx_mutex);
  3370. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3371. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3372. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3373. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3374. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3375. rb_bitmap_width_per_sh);
  3376. }
  3377. }
  3378. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3379. adev->gfx.config.backend_enable_mask = active_rbs;
  3380. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3381. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3382. adev->gfx.config.max_shader_engines, 16);
  3383. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3384. if (!adev->gfx.config.backend_enable_mask ||
  3385. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3386. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3387. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3388. } else {
  3389. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3390. adev->gfx.config.backend_enable_mask,
  3391. num_rb_pipes);
  3392. }
  3393. mutex_unlock(&adev->grbm_idx_mutex);
  3394. }
  3395. /**
  3396. * gfx_v8_0_init_compute_vmid - gart enable
  3397. *
  3398. * @rdev: amdgpu_device pointer
  3399. *
  3400. * Initialize compute vmid sh_mem registers
  3401. *
  3402. */
  3403. #define DEFAULT_SH_MEM_BASES (0x6000)
  3404. #define FIRST_COMPUTE_VMID (8)
  3405. #define LAST_COMPUTE_VMID (16)
  3406. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3407. {
  3408. int i;
  3409. uint32_t sh_mem_config;
  3410. uint32_t sh_mem_bases;
  3411. /*
  3412. * Configure apertures:
  3413. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3414. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3415. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3416. */
  3417. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3418. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3419. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3420. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3421. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3422. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3423. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3424. mutex_lock(&adev->srbm_mutex);
  3425. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3426. vi_srbm_select(adev, 0, 0, 0, i);
  3427. /* CP and shaders */
  3428. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3429. WREG32(mmSH_MEM_APE1_BASE, 1);
  3430. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3431. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3432. }
  3433. vi_srbm_select(adev, 0, 0, 0, 0);
  3434. mutex_unlock(&adev->srbm_mutex);
  3435. }
  3436. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3437. {
  3438. u32 tmp;
  3439. int i;
  3440. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3441. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3442. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3443. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3444. gfx_v8_0_tiling_mode_table_init(adev);
  3445. gfx_v8_0_setup_rb(adev);
  3446. gfx_v8_0_get_cu_info(adev);
  3447. /* XXX SH_MEM regs */
  3448. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3449. mutex_lock(&adev->srbm_mutex);
  3450. for (i = 0; i < 16; i++) {
  3451. vi_srbm_select(adev, 0, 0, 0, i);
  3452. /* CP and shaders */
  3453. if (i == 0) {
  3454. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3455. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3456. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3457. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3458. WREG32(mmSH_MEM_CONFIG, tmp);
  3459. } else {
  3460. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3461. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  3462. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3463. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3464. WREG32(mmSH_MEM_CONFIG, tmp);
  3465. }
  3466. WREG32(mmSH_MEM_APE1_BASE, 1);
  3467. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3468. WREG32(mmSH_MEM_BASES, 0);
  3469. }
  3470. vi_srbm_select(adev, 0, 0, 0, 0);
  3471. mutex_unlock(&adev->srbm_mutex);
  3472. gfx_v8_0_init_compute_vmid(adev);
  3473. mutex_lock(&adev->grbm_idx_mutex);
  3474. /*
  3475. * making sure that the following register writes will be broadcasted
  3476. * to all the shaders
  3477. */
  3478. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3479. WREG32(mmPA_SC_FIFO_SIZE,
  3480. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3481. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3482. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3483. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3484. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3485. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3486. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3487. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3488. mutex_unlock(&adev->grbm_idx_mutex);
  3489. }
  3490. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3491. {
  3492. u32 i, j, k;
  3493. u32 mask;
  3494. mutex_lock(&adev->grbm_idx_mutex);
  3495. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3496. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3497. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3498. for (k = 0; k < adev->usec_timeout; k++) {
  3499. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3500. break;
  3501. udelay(1);
  3502. }
  3503. }
  3504. }
  3505. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3506. mutex_unlock(&adev->grbm_idx_mutex);
  3507. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3508. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3509. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3510. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3511. for (k = 0; k < adev->usec_timeout; k++) {
  3512. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3513. break;
  3514. udelay(1);
  3515. }
  3516. }
  3517. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3518. bool enable)
  3519. {
  3520. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3521. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3522. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3523. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3524. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3525. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3526. }
  3527. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3528. {
  3529. /* csib */
  3530. WREG32(mmRLC_CSIB_ADDR_HI,
  3531. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3532. WREG32(mmRLC_CSIB_ADDR_LO,
  3533. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3534. WREG32(mmRLC_CSIB_LENGTH,
  3535. adev->gfx.rlc.clear_state_size);
  3536. }
  3537. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3538. int ind_offset,
  3539. int list_size,
  3540. int *unique_indices,
  3541. int *indices_count,
  3542. int max_indices,
  3543. int *ind_start_offsets,
  3544. int *offset_count,
  3545. int max_offset)
  3546. {
  3547. int indices;
  3548. bool new_entry = true;
  3549. for (; ind_offset < list_size; ind_offset++) {
  3550. if (new_entry) {
  3551. new_entry = false;
  3552. ind_start_offsets[*offset_count] = ind_offset;
  3553. *offset_count = *offset_count + 1;
  3554. BUG_ON(*offset_count >= max_offset);
  3555. }
  3556. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3557. new_entry = true;
  3558. continue;
  3559. }
  3560. ind_offset += 2;
  3561. /* look for the matching indice */
  3562. for (indices = 0;
  3563. indices < *indices_count;
  3564. indices++) {
  3565. if (unique_indices[indices] ==
  3566. register_list_format[ind_offset])
  3567. break;
  3568. }
  3569. if (indices >= *indices_count) {
  3570. unique_indices[*indices_count] =
  3571. register_list_format[ind_offset];
  3572. indices = *indices_count;
  3573. *indices_count = *indices_count + 1;
  3574. BUG_ON(*indices_count >= max_indices);
  3575. }
  3576. register_list_format[ind_offset] = indices;
  3577. }
  3578. }
  3579. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3580. {
  3581. int i, temp, data;
  3582. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3583. int indices_count = 0;
  3584. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3585. int offset_count = 0;
  3586. int list_size;
  3587. unsigned int *register_list_format =
  3588. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3589. if (register_list_format == NULL)
  3590. return -ENOMEM;
  3591. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3592. adev->gfx.rlc.reg_list_format_size_bytes);
  3593. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3594. RLC_FormatDirectRegListLength,
  3595. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3596. unique_indices,
  3597. &indices_count,
  3598. sizeof(unique_indices) / sizeof(int),
  3599. indirect_start_offsets,
  3600. &offset_count,
  3601. sizeof(indirect_start_offsets)/sizeof(int));
  3602. /* save and restore list */
  3603. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3604. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3605. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3606. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3607. /* indirect list */
  3608. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3609. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3610. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3611. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3612. list_size = list_size >> 1;
  3613. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3614. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3615. /* starting offsets starts */
  3616. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3617. adev->gfx.rlc.starting_offsets_start);
  3618. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3619. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3620. indirect_start_offsets[i]);
  3621. /* unique indices */
  3622. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3623. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3624. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3625. amdgpu_mm_wreg(adev, temp + i, unique_indices[i] & 0x3FFFF, false);
  3626. amdgpu_mm_wreg(adev, data + i, unique_indices[i] >> 20, false);
  3627. }
  3628. kfree(register_list_format);
  3629. return 0;
  3630. }
  3631. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3632. {
  3633. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3634. }
  3635. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3636. {
  3637. uint32_t data;
  3638. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3639. AMD_PG_SUPPORT_GFX_SMG |
  3640. AMD_PG_SUPPORT_GFX_DMG)) {
  3641. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3642. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3643. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3644. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3645. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3646. WREG32(mmRLC_PG_DELAY, data);
  3647. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3648. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3649. }
  3650. }
  3651. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3652. bool enable)
  3653. {
  3654. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3655. }
  3656. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3657. bool enable)
  3658. {
  3659. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3660. }
  3661. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3662. {
  3663. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 1 : 0);
  3664. }
  3665. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3666. {
  3667. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3668. AMD_PG_SUPPORT_GFX_SMG |
  3669. AMD_PG_SUPPORT_GFX_DMG |
  3670. AMD_PG_SUPPORT_CP |
  3671. AMD_PG_SUPPORT_GDS |
  3672. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  3673. gfx_v8_0_init_csb(adev);
  3674. gfx_v8_0_init_save_restore_list(adev);
  3675. gfx_v8_0_enable_save_restore_machine(adev);
  3676. if ((adev->asic_type == CHIP_CARRIZO) ||
  3677. (adev->asic_type == CHIP_STONEY)) {
  3678. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3679. gfx_v8_0_init_power_gating(adev);
  3680. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3681. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  3682. cz_enable_sck_slow_down_on_power_up(adev, true);
  3683. cz_enable_sck_slow_down_on_power_down(adev, true);
  3684. } else {
  3685. cz_enable_sck_slow_down_on_power_up(adev, false);
  3686. cz_enable_sck_slow_down_on_power_down(adev, false);
  3687. }
  3688. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  3689. cz_enable_cp_power_gating(adev, true);
  3690. else
  3691. cz_enable_cp_power_gating(adev, false);
  3692. } else if (adev->asic_type == CHIP_POLARIS11) {
  3693. gfx_v8_0_init_power_gating(adev);
  3694. }
  3695. }
  3696. }
  3697. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3698. {
  3699. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3700. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3701. gfx_v8_0_wait_for_rlc_serdes(adev);
  3702. }
  3703. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3704. {
  3705. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3706. udelay(50);
  3707. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3708. udelay(50);
  3709. }
  3710. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3711. {
  3712. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3713. /* carrizo do enable cp interrupt after cp inited */
  3714. if (!(adev->flags & AMD_IS_APU))
  3715. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3716. udelay(50);
  3717. }
  3718. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3719. {
  3720. const struct rlc_firmware_header_v2_0 *hdr;
  3721. const __le32 *fw_data;
  3722. unsigned i, fw_size;
  3723. if (!adev->gfx.rlc_fw)
  3724. return -EINVAL;
  3725. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3726. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3727. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3728. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3729. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3730. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3731. for (i = 0; i < fw_size; i++)
  3732. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3733. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3734. return 0;
  3735. }
  3736. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3737. {
  3738. int r;
  3739. gfx_v8_0_rlc_stop(adev);
  3740. /* disable CG */
  3741. WREG32(mmRLC_CGCG_CGLS_CTRL, 0);
  3742. if (adev->asic_type == CHIP_POLARIS11 ||
  3743. adev->asic_type == CHIP_POLARIS10)
  3744. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, 0);
  3745. /* disable PG */
  3746. WREG32(mmRLC_PG_CNTL, 0);
  3747. gfx_v8_0_rlc_reset(adev);
  3748. gfx_v8_0_init_pg(adev);
  3749. if (!adev->pp_enabled) {
  3750. if (!adev->firmware.smu_load) {
  3751. /* legacy rlc firmware loading */
  3752. r = gfx_v8_0_rlc_load_microcode(adev);
  3753. if (r)
  3754. return r;
  3755. } else {
  3756. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3757. AMDGPU_UCODE_ID_RLC_G);
  3758. if (r)
  3759. return -EINVAL;
  3760. }
  3761. }
  3762. gfx_v8_0_rlc_start(adev);
  3763. return 0;
  3764. }
  3765. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3766. {
  3767. int i;
  3768. u32 tmp = RREG32(mmCP_ME_CNTL);
  3769. if (enable) {
  3770. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3771. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3772. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3773. } else {
  3774. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3775. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3776. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3777. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3778. adev->gfx.gfx_ring[i].ready = false;
  3779. }
  3780. WREG32(mmCP_ME_CNTL, tmp);
  3781. udelay(50);
  3782. }
  3783. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3784. {
  3785. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3786. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3787. const struct gfx_firmware_header_v1_0 *me_hdr;
  3788. const __le32 *fw_data;
  3789. unsigned i, fw_size;
  3790. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3791. return -EINVAL;
  3792. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3793. adev->gfx.pfp_fw->data;
  3794. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3795. adev->gfx.ce_fw->data;
  3796. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3797. adev->gfx.me_fw->data;
  3798. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3799. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3800. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3801. gfx_v8_0_cp_gfx_enable(adev, false);
  3802. /* PFP */
  3803. fw_data = (const __le32 *)
  3804. (adev->gfx.pfp_fw->data +
  3805. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3806. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3807. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3808. for (i = 0; i < fw_size; i++)
  3809. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3810. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3811. /* CE */
  3812. fw_data = (const __le32 *)
  3813. (adev->gfx.ce_fw->data +
  3814. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3815. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3816. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3817. for (i = 0; i < fw_size; i++)
  3818. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3819. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3820. /* ME */
  3821. fw_data = (const __le32 *)
  3822. (adev->gfx.me_fw->data +
  3823. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3824. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3825. WREG32(mmCP_ME_RAM_WADDR, 0);
  3826. for (i = 0; i < fw_size; i++)
  3827. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3828. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3829. return 0;
  3830. }
  3831. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3832. {
  3833. u32 count = 0;
  3834. const struct cs_section_def *sect = NULL;
  3835. const struct cs_extent_def *ext = NULL;
  3836. /* begin clear state */
  3837. count += 2;
  3838. /* context control state */
  3839. count += 3;
  3840. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3841. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3842. if (sect->id == SECT_CONTEXT)
  3843. count += 2 + ext->reg_count;
  3844. else
  3845. return 0;
  3846. }
  3847. }
  3848. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3849. count += 4;
  3850. /* end clear state */
  3851. count += 2;
  3852. /* clear state */
  3853. count += 2;
  3854. return count;
  3855. }
  3856. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3857. {
  3858. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3859. const struct cs_section_def *sect = NULL;
  3860. const struct cs_extent_def *ext = NULL;
  3861. int r, i;
  3862. /* init the CP */
  3863. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3864. WREG32(mmCP_ENDIAN_SWAP, 0);
  3865. WREG32(mmCP_DEVICE_ID, 1);
  3866. gfx_v8_0_cp_gfx_enable(adev, true);
  3867. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3868. if (r) {
  3869. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3870. return r;
  3871. }
  3872. /* clear state buffer */
  3873. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3874. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3875. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3876. amdgpu_ring_write(ring, 0x80000000);
  3877. amdgpu_ring_write(ring, 0x80000000);
  3878. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3879. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3880. if (sect->id == SECT_CONTEXT) {
  3881. amdgpu_ring_write(ring,
  3882. PACKET3(PACKET3_SET_CONTEXT_REG,
  3883. ext->reg_count));
  3884. amdgpu_ring_write(ring,
  3885. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3886. for (i = 0; i < ext->reg_count; i++)
  3887. amdgpu_ring_write(ring, ext->extent[i]);
  3888. }
  3889. }
  3890. }
  3891. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3892. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3893. switch (adev->asic_type) {
  3894. case CHIP_TONGA:
  3895. case CHIP_POLARIS10:
  3896. amdgpu_ring_write(ring, 0x16000012);
  3897. amdgpu_ring_write(ring, 0x0000002A);
  3898. break;
  3899. case CHIP_POLARIS11:
  3900. amdgpu_ring_write(ring, 0x16000012);
  3901. amdgpu_ring_write(ring, 0x00000000);
  3902. break;
  3903. case CHIP_FIJI:
  3904. amdgpu_ring_write(ring, 0x3a00161a);
  3905. amdgpu_ring_write(ring, 0x0000002e);
  3906. break;
  3907. case CHIP_CARRIZO:
  3908. amdgpu_ring_write(ring, 0x00000002);
  3909. amdgpu_ring_write(ring, 0x00000000);
  3910. break;
  3911. case CHIP_TOPAZ:
  3912. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  3913. 0x00000000 : 0x00000002);
  3914. amdgpu_ring_write(ring, 0x00000000);
  3915. break;
  3916. case CHIP_STONEY:
  3917. amdgpu_ring_write(ring, 0x00000000);
  3918. amdgpu_ring_write(ring, 0x00000000);
  3919. break;
  3920. default:
  3921. BUG();
  3922. }
  3923. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3924. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3925. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3926. amdgpu_ring_write(ring, 0);
  3927. /* init the CE partitions */
  3928. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3929. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3930. amdgpu_ring_write(ring, 0x8000);
  3931. amdgpu_ring_write(ring, 0x8000);
  3932. amdgpu_ring_commit(ring);
  3933. return 0;
  3934. }
  3935. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  3936. {
  3937. struct amdgpu_ring *ring;
  3938. u32 tmp;
  3939. u32 rb_bufsz;
  3940. u64 rb_addr, rptr_addr;
  3941. int r;
  3942. /* Set the write pointer delay */
  3943. WREG32(mmCP_RB_WPTR_DELAY, 0);
  3944. /* set the RB to use vmid 0 */
  3945. WREG32(mmCP_RB_VMID, 0);
  3946. /* Set ring buffer size */
  3947. ring = &adev->gfx.gfx_ring[0];
  3948. rb_bufsz = order_base_2(ring->ring_size / 8);
  3949. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  3950. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  3951. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  3952. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  3953. #ifdef __BIG_ENDIAN
  3954. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  3955. #endif
  3956. WREG32(mmCP_RB0_CNTL, tmp);
  3957. /* Initialize the ring buffer's read and write pointers */
  3958. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  3959. ring->wptr = 0;
  3960. WREG32(mmCP_RB0_WPTR, ring->wptr);
  3961. /* set the wb address wether it's enabled or not */
  3962. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3963. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  3964. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  3965. mdelay(1);
  3966. WREG32(mmCP_RB0_CNTL, tmp);
  3967. rb_addr = ring->gpu_addr >> 8;
  3968. WREG32(mmCP_RB0_BASE, rb_addr);
  3969. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3970. /* no gfx doorbells on iceland */
  3971. if (adev->asic_type != CHIP_TOPAZ) {
  3972. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  3973. if (ring->use_doorbell) {
  3974. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3975. DOORBELL_OFFSET, ring->doorbell_index);
  3976. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3977. DOORBELL_HIT, 0);
  3978. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3979. DOORBELL_EN, 1);
  3980. } else {
  3981. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3982. DOORBELL_EN, 0);
  3983. }
  3984. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  3985. if (adev->asic_type == CHIP_TONGA) {
  3986. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  3987. DOORBELL_RANGE_LOWER,
  3988. AMDGPU_DOORBELL_GFX_RING0);
  3989. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  3990. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  3991. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  3992. }
  3993. }
  3994. /* start the ring */
  3995. gfx_v8_0_cp_gfx_start(adev);
  3996. ring->ready = true;
  3997. r = amdgpu_ring_test_ring(ring);
  3998. if (r)
  3999. ring->ready = false;
  4000. return r;
  4001. }
  4002. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  4003. {
  4004. int i;
  4005. if (enable) {
  4006. WREG32(mmCP_MEC_CNTL, 0);
  4007. } else {
  4008. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  4009. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4010. adev->gfx.compute_ring[i].ready = false;
  4011. }
  4012. udelay(50);
  4013. }
  4014. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4015. {
  4016. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4017. const __le32 *fw_data;
  4018. unsigned i, fw_size;
  4019. if (!adev->gfx.mec_fw)
  4020. return -EINVAL;
  4021. gfx_v8_0_cp_compute_enable(adev, false);
  4022. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4023. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4024. fw_data = (const __le32 *)
  4025. (adev->gfx.mec_fw->data +
  4026. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4027. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4028. /* MEC1 */
  4029. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4030. for (i = 0; i < fw_size; i++)
  4031. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4032. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4033. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4034. if (adev->gfx.mec2_fw) {
  4035. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4036. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4037. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4038. fw_data = (const __le32 *)
  4039. (adev->gfx.mec2_fw->data +
  4040. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4041. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4042. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4043. for (i = 0; i < fw_size; i++)
  4044. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4045. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4046. }
  4047. return 0;
  4048. }
  4049. struct vi_mqd {
  4050. uint32_t header; /* ordinal0 */
  4051. uint32_t compute_dispatch_initiator; /* ordinal1 */
  4052. uint32_t compute_dim_x; /* ordinal2 */
  4053. uint32_t compute_dim_y; /* ordinal3 */
  4054. uint32_t compute_dim_z; /* ordinal4 */
  4055. uint32_t compute_start_x; /* ordinal5 */
  4056. uint32_t compute_start_y; /* ordinal6 */
  4057. uint32_t compute_start_z; /* ordinal7 */
  4058. uint32_t compute_num_thread_x; /* ordinal8 */
  4059. uint32_t compute_num_thread_y; /* ordinal9 */
  4060. uint32_t compute_num_thread_z; /* ordinal10 */
  4061. uint32_t compute_pipelinestat_enable; /* ordinal11 */
  4062. uint32_t compute_perfcount_enable; /* ordinal12 */
  4063. uint32_t compute_pgm_lo; /* ordinal13 */
  4064. uint32_t compute_pgm_hi; /* ordinal14 */
  4065. uint32_t compute_tba_lo; /* ordinal15 */
  4066. uint32_t compute_tba_hi; /* ordinal16 */
  4067. uint32_t compute_tma_lo; /* ordinal17 */
  4068. uint32_t compute_tma_hi; /* ordinal18 */
  4069. uint32_t compute_pgm_rsrc1; /* ordinal19 */
  4070. uint32_t compute_pgm_rsrc2; /* ordinal20 */
  4071. uint32_t compute_vmid; /* ordinal21 */
  4072. uint32_t compute_resource_limits; /* ordinal22 */
  4073. uint32_t compute_static_thread_mgmt_se0; /* ordinal23 */
  4074. uint32_t compute_static_thread_mgmt_se1; /* ordinal24 */
  4075. uint32_t compute_tmpring_size; /* ordinal25 */
  4076. uint32_t compute_static_thread_mgmt_se2; /* ordinal26 */
  4077. uint32_t compute_static_thread_mgmt_se3; /* ordinal27 */
  4078. uint32_t compute_restart_x; /* ordinal28 */
  4079. uint32_t compute_restart_y; /* ordinal29 */
  4080. uint32_t compute_restart_z; /* ordinal30 */
  4081. uint32_t compute_thread_trace_enable; /* ordinal31 */
  4082. uint32_t compute_misc_reserved; /* ordinal32 */
  4083. uint32_t compute_dispatch_id; /* ordinal33 */
  4084. uint32_t compute_threadgroup_id; /* ordinal34 */
  4085. uint32_t compute_relaunch; /* ordinal35 */
  4086. uint32_t compute_wave_restore_addr_lo; /* ordinal36 */
  4087. uint32_t compute_wave_restore_addr_hi; /* ordinal37 */
  4088. uint32_t compute_wave_restore_control; /* ordinal38 */
  4089. uint32_t reserved9; /* ordinal39 */
  4090. uint32_t reserved10; /* ordinal40 */
  4091. uint32_t reserved11; /* ordinal41 */
  4092. uint32_t reserved12; /* ordinal42 */
  4093. uint32_t reserved13; /* ordinal43 */
  4094. uint32_t reserved14; /* ordinal44 */
  4095. uint32_t reserved15; /* ordinal45 */
  4096. uint32_t reserved16; /* ordinal46 */
  4097. uint32_t reserved17; /* ordinal47 */
  4098. uint32_t reserved18; /* ordinal48 */
  4099. uint32_t reserved19; /* ordinal49 */
  4100. uint32_t reserved20; /* ordinal50 */
  4101. uint32_t reserved21; /* ordinal51 */
  4102. uint32_t reserved22; /* ordinal52 */
  4103. uint32_t reserved23; /* ordinal53 */
  4104. uint32_t reserved24; /* ordinal54 */
  4105. uint32_t reserved25; /* ordinal55 */
  4106. uint32_t reserved26; /* ordinal56 */
  4107. uint32_t reserved27; /* ordinal57 */
  4108. uint32_t reserved28; /* ordinal58 */
  4109. uint32_t reserved29; /* ordinal59 */
  4110. uint32_t reserved30; /* ordinal60 */
  4111. uint32_t reserved31; /* ordinal61 */
  4112. uint32_t reserved32; /* ordinal62 */
  4113. uint32_t reserved33; /* ordinal63 */
  4114. uint32_t reserved34; /* ordinal64 */
  4115. uint32_t compute_user_data_0; /* ordinal65 */
  4116. uint32_t compute_user_data_1; /* ordinal66 */
  4117. uint32_t compute_user_data_2; /* ordinal67 */
  4118. uint32_t compute_user_data_3; /* ordinal68 */
  4119. uint32_t compute_user_data_4; /* ordinal69 */
  4120. uint32_t compute_user_data_5; /* ordinal70 */
  4121. uint32_t compute_user_data_6; /* ordinal71 */
  4122. uint32_t compute_user_data_7; /* ordinal72 */
  4123. uint32_t compute_user_data_8; /* ordinal73 */
  4124. uint32_t compute_user_data_9; /* ordinal74 */
  4125. uint32_t compute_user_data_10; /* ordinal75 */
  4126. uint32_t compute_user_data_11; /* ordinal76 */
  4127. uint32_t compute_user_data_12; /* ordinal77 */
  4128. uint32_t compute_user_data_13; /* ordinal78 */
  4129. uint32_t compute_user_data_14; /* ordinal79 */
  4130. uint32_t compute_user_data_15; /* ordinal80 */
  4131. uint32_t cp_compute_csinvoc_count_lo; /* ordinal81 */
  4132. uint32_t cp_compute_csinvoc_count_hi; /* ordinal82 */
  4133. uint32_t reserved35; /* ordinal83 */
  4134. uint32_t reserved36; /* ordinal84 */
  4135. uint32_t reserved37; /* ordinal85 */
  4136. uint32_t cp_mqd_query_time_lo; /* ordinal86 */
  4137. uint32_t cp_mqd_query_time_hi; /* ordinal87 */
  4138. uint32_t cp_mqd_connect_start_time_lo; /* ordinal88 */
  4139. uint32_t cp_mqd_connect_start_time_hi; /* ordinal89 */
  4140. uint32_t cp_mqd_connect_end_time_lo; /* ordinal90 */
  4141. uint32_t cp_mqd_connect_end_time_hi; /* ordinal91 */
  4142. uint32_t cp_mqd_connect_end_wf_count; /* ordinal92 */
  4143. uint32_t cp_mqd_connect_end_pq_rptr; /* ordinal93 */
  4144. uint32_t cp_mqd_connect_end_pq_wptr; /* ordinal94 */
  4145. uint32_t cp_mqd_connect_end_ib_rptr; /* ordinal95 */
  4146. uint32_t reserved38; /* ordinal96 */
  4147. uint32_t reserved39; /* ordinal97 */
  4148. uint32_t cp_mqd_save_start_time_lo; /* ordinal98 */
  4149. uint32_t cp_mqd_save_start_time_hi; /* ordinal99 */
  4150. uint32_t cp_mqd_save_end_time_lo; /* ordinal100 */
  4151. uint32_t cp_mqd_save_end_time_hi; /* ordinal101 */
  4152. uint32_t cp_mqd_restore_start_time_lo; /* ordinal102 */
  4153. uint32_t cp_mqd_restore_start_time_hi; /* ordinal103 */
  4154. uint32_t cp_mqd_restore_end_time_lo; /* ordinal104 */
  4155. uint32_t cp_mqd_restore_end_time_hi; /* ordinal105 */
  4156. uint32_t reserved40; /* ordinal106 */
  4157. uint32_t reserved41; /* ordinal107 */
  4158. uint32_t gds_cs_ctxsw_cnt0; /* ordinal108 */
  4159. uint32_t gds_cs_ctxsw_cnt1; /* ordinal109 */
  4160. uint32_t gds_cs_ctxsw_cnt2; /* ordinal110 */
  4161. uint32_t gds_cs_ctxsw_cnt3; /* ordinal111 */
  4162. uint32_t reserved42; /* ordinal112 */
  4163. uint32_t reserved43; /* ordinal113 */
  4164. uint32_t cp_pq_exe_status_lo; /* ordinal114 */
  4165. uint32_t cp_pq_exe_status_hi; /* ordinal115 */
  4166. uint32_t cp_packet_id_lo; /* ordinal116 */
  4167. uint32_t cp_packet_id_hi; /* ordinal117 */
  4168. uint32_t cp_packet_exe_status_lo; /* ordinal118 */
  4169. uint32_t cp_packet_exe_status_hi; /* ordinal119 */
  4170. uint32_t gds_save_base_addr_lo; /* ordinal120 */
  4171. uint32_t gds_save_base_addr_hi; /* ordinal121 */
  4172. uint32_t gds_save_mask_lo; /* ordinal122 */
  4173. uint32_t gds_save_mask_hi; /* ordinal123 */
  4174. uint32_t ctx_save_base_addr_lo; /* ordinal124 */
  4175. uint32_t ctx_save_base_addr_hi; /* ordinal125 */
  4176. uint32_t reserved44; /* ordinal126 */
  4177. uint32_t reserved45; /* ordinal127 */
  4178. uint32_t cp_mqd_base_addr_lo; /* ordinal128 */
  4179. uint32_t cp_mqd_base_addr_hi; /* ordinal129 */
  4180. uint32_t cp_hqd_active; /* ordinal130 */
  4181. uint32_t cp_hqd_vmid; /* ordinal131 */
  4182. uint32_t cp_hqd_persistent_state; /* ordinal132 */
  4183. uint32_t cp_hqd_pipe_priority; /* ordinal133 */
  4184. uint32_t cp_hqd_queue_priority; /* ordinal134 */
  4185. uint32_t cp_hqd_quantum; /* ordinal135 */
  4186. uint32_t cp_hqd_pq_base_lo; /* ordinal136 */
  4187. uint32_t cp_hqd_pq_base_hi; /* ordinal137 */
  4188. uint32_t cp_hqd_pq_rptr; /* ordinal138 */
  4189. uint32_t cp_hqd_pq_rptr_report_addr_lo; /* ordinal139 */
  4190. uint32_t cp_hqd_pq_rptr_report_addr_hi; /* ordinal140 */
  4191. uint32_t cp_hqd_pq_wptr_poll_addr; /* ordinal141 */
  4192. uint32_t cp_hqd_pq_wptr_poll_addr_hi; /* ordinal142 */
  4193. uint32_t cp_hqd_pq_doorbell_control; /* ordinal143 */
  4194. uint32_t cp_hqd_pq_wptr; /* ordinal144 */
  4195. uint32_t cp_hqd_pq_control; /* ordinal145 */
  4196. uint32_t cp_hqd_ib_base_addr_lo; /* ordinal146 */
  4197. uint32_t cp_hqd_ib_base_addr_hi; /* ordinal147 */
  4198. uint32_t cp_hqd_ib_rptr; /* ordinal148 */
  4199. uint32_t cp_hqd_ib_control; /* ordinal149 */
  4200. uint32_t cp_hqd_iq_timer; /* ordinal150 */
  4201. uint32_t cp_hqd_iq_rptr; /* ordinal151 */
  4202. uint32_t cp_hqd_dequeue_request; /* ordinal152 */
  4203. uint32_t cp_hqd_dma_offload; /* ordinal153 */
  4204. uint32_t cp_hqd_sema_cmd; /* ordinal154 */
  4205. uint32_t cp_hqd_msg_type; /* ordinal155 */
  4206. uint32_t cp_hqd_atomic0_preop_lo; /* ordinal156 */
  4207. uint32_t cp_hqd_atomic0_preop_hi; /* ordinal157 */
  4208. uint32_t cp_hqd_atomic1_preop_lo; /* ordinal158 */
  4209. uint32_t cp_hqd_atomic1_preop_hi; /* ordinal159 */
  4210. uint32_t cp_hqd_hq_status0; /* ordinal160 */
  4211. uint32_t cp_hqd_hq_control0; /* ordinal161 */
  4212. uint32_t cp_mqd_control; /* ordinal162 */
  4213. uint32_t cp_hqd_hq_status1; /* ordinal163 */
  4214. uint32_t cp_hqd_hq_control1; /* ordinal164 */
  4215. uint32_t cp_hqd_eop_base_addr_lo; /* ordinal165 */
  4216. uint32_t cp_hqd_eop_base_addr_hi; /* ordinal166 */
  4217. uint32_t cp_hqd_eop_control; /* ordinal167 */
  4218. uint32_t cp_hqd_eop_rptr; /* ordinal168 */
  4219. uint32_t cp_hqd_eop_wptr; /* ordinal169 */
  4220. uint32_t cp_hqd_eop_done_events; /* ordinal170 */
  4221. uint32_t cp_hqd_ctx_save_base_addr_lo; /* ordinal171 */
  4222. uint32_t cp_hqd_ctx_save_base_addr_hi; /* ordinal172 */
  4223. uint32_t cp_hqd_ctx_save_control; /* ordinal173 */
  4224. uint32_t cp_hqd_cntl_stack_offset; /* ordinal174 */
  4225. uint32_t cp_hqd_cntl_stack_size; /* ordinal175 */
  4226. uint32_t cp_hqd_wg_state_offset; /* ordinal176 */
  4227. uint32_t cp_hqd_ctx_save_size; /* ordinal177 */
  4228. uint32_t cp_hqd_gds_resource_state; /* ordinal178 */
  4229. uint32_t cp_hqd_error; /* ordinal179 */
  4230. uint32_t cp_hqd_eop_wptr_mem; /* ordinal180 */
  4231. uint32_t cp_hqd_eop_dones; /* ordinal181 */
  4232. uint32_t reserved46; /* ordinal182 */
  4233. uint32_t reserved47; /* ordinal183 */
  4234. uint32_t reserved48; /* ordinal184 */
  4235. uint32_t reserved49; /* ordinal185 */
  4236. uint32_t reserved50; /* ordinal186 */
  4237. uint32_t reserved51; /* ordinal187 */
  4238. uint32_t reserved52; /* ordinal188 */
  4239. uint32_t reserved53; /* ordinal189 */
  4240. uint32_t reserved54; /* ordinal190 */
  4241. uint32_t reserved55; /* ordinal191 */
  4242. uint32_t iqtimer_pkt_header; /* ordinal192 */
  4243. uint32_t iqtimer_pkt_dw0; /* ordinal193 */
  4244. uint32_t iqtimer_pkt_dw1; /* ordinal194 */
  4245. uint32_t iqtimer_pkt_dw2; /* ordinal195 */
  4246. uint32_t iqtimer_pkt_dw3; /* ordinal196 */
  4247. uint32_t iqtimer_pkt_dw4; /* ordinal197 */
  4248. uint32_t iqtimer_pkt_dw5; /* ordinal198 */
  4249. uint32_t iqtimer_pkt_dw6; /* ordinal199 */
  4250. uint32_t iqtimer_pkt_dw7; /* ordinal200 */
  4251. uint32_t iqtimer_pkt_dw8; /* ordinal201 */
  4252. uint32_t iqtimer_pkt_dw9; /* ordinal202 */
  4253. uint32_t iqtimer_pkt_dw10; /* ordinal203 */
  4254. uint32_t iqtimer_pkt_dw11; /* ordinal204 */
  4255. uint32_t iqtimer_pkt_dw12; /* ordinal205 */
  4256. uint32_t iqtimer_pkt_dw13; /* ordinal206 */
  4257. uint32_t iqtimer_pkt_dw14; /* ordinal207 */
  4258. uint32_t iqtimer_pkt_dw15; /* ordinal208 */
  4259. uint32_t iqtimer_pkt_dw16; /* ordinal209 */
  4260. uint32_t iqtimer_pkt_dw17; /* ordinal210 */
  4261. uint32_t iqtimer_pkt_dw18; /* ordinal211 */
  4262. uint32_t iqtimer_pkt_dw19; /* ordinal212 */
  4263. uint32_t iqtimer_pkt_dw20; /* ordinal213 */
  4264. uint32_t iqtimer_pkt_dw21; /* ordinal214 */
  4265. uint32_t iqtimer_pkt_dw22; /* ordinal215 */
  4266. uint32_t iqtimer_pkt_dw23; /* ordinal216 */
  4267. uint32_t iqtimer_pkt_dw24; /* ordinal217 */
  4268. uint32_t iqtimer_pkt_dw25; /* ordinal218 */
  4269. uint32_t iqtimer_pkt_dw26; /* ordinal219 */
  4270. uint32_t iqtimer_pkt_dw27; /* ordinal220 */
  4271. uint32_t iqtimer_pkt_dw28; /* ordinal221 */
  4272. uint32_t iqtimer_pkt_dw29; /* ordinal222 */
  4273. uint32_t iqtimer_pkt_dw30; /* ordinal223 */
  4274. uint32_t iqtimer_pkt_dw31; /* ordinal224 */
  4275. uint32_t reserved56; /* ordinal225 */
  4276. uint32_t reserved57; /* ordinal226 */
  4277. uint32_t reserved58; /* ordinal227 */
  4278. uint32_t set_resources_header; /* ordinal228 */
  4279. uint32_t set_resources_dw1; /* ordinal229 */
  4280. uint32_t set_resources_dw2; /* ordinal230 */
  4281. uint32_t set_resources_dw3; /* ordinal231 */
  4282. uint32_t set_resources_dw4; /* ordinal232 */
  4283. uint32_t set_resources_dw5; /* ordinal233 */
  4284. uint32_t set_resources_dw6; /* ordinal234 */
  4285. uint32_t set_resources_dw7; /* ordinal235 */
  4286. uint32_t reserved59; /* ordinal236 */
  4287. uint32_t reserved60; /* ordinal237 */
  4288. uint32_t reserved61; /* ordinal238 */
  4289. uint32_t reserved62; /* ordinal239 */
  4290. uint32_t reserved63; /* ordinal240 */
  4291. uint32_t reserved64; /* ordinal241 */
  4292. uint32_t reserved65; /* ordinal242 */
  4293. uint32_t reserved66; /* ordinal243 */
  4294. uint32_t reserved67; /* ordinal244 */
  4295. uint32_t reserved68; /* ordinal245 */
  4296. uint32_t reserved69; /* ordinal246 */
  4297. uint32_t reserved70; /* ordinal247 */
  4298. uint32_t reserved71; /* ordinal248 */
  4299. uint32_t reserved72; /* ordinal249 */
  4300. uint32_t reserved73; /* ordinal250 */
  4301. uint32_t reserved74; /* ordinal251 */
  4302. uint32_t reserved75; /* ordinal252 */
  4303. uint32_t reserved76; /* ordinal253 */
  4304. uint32_t reserved77; /* ordinal254 */
  4305. uint32_t reserved78; /* ordinal255 */
  4306. uint32_t reserved_t[256]; /* Reserve 256 dword buffer used by ucode */
  4307. };
  4308. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  4309. {
  4310. int i, r;
  4311. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4312. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4313. if (ring->mqd_obj) {
  4314. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4315. if (unlikely(r != 0))
  4316. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  4317. amdgpu_bo_unpin(ring->mqd_obj);
  4318. amdgpu_bo_unreserve(ring->mqd_obj);
  4319. amdgpu_bo_unref(&ring->mqd_obj);
  4320. ring->mqd_obj = NULL;
  4321. }
  4322. }
  4323. }
  4324. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  4325. {
  4326. int r, i, j;
  4327. u32 tmp;
  4328. bool use_doorbell = true;
  4329. u64 hqd_gpu_addr;
  4330. u64 mqd_gpu_addr;
  4331. u64 eop_gpu_addr;
  4332. u64 wb_gpu_addr;
  4333. u32 *buf;
  4334. struct vi_mqd *mqd;
  4335. /* init the pipes */
  4336. mutex_lock(&adev->srbm_mutex);
  4337. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  4338. int me = (i < 4) ? 1 : 2;
  4339. int pipe = (i < 4) ? i : (i - 4);
  4340. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  4341. eop_gpu_addr >>= 8;
  4342. vi_srbm_select(adev, me, pipe, 0, 0);
  4343. /* write the EOP addr */
  4344. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  4345. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  4346. /* set the VMID assigned */
  4347. WREG32(mmCP_HQD_VMID, 0);
  4348. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4349. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4350. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4351. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  4352. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  4353. }
  4354. vi_srbm_select(adev, 0, 0, 0, 0);
  4355. mutex_unlock(&adev->srbm_mutex);
  4356. /* init the queues. Just two for now. */
  4357. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4358. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4359. if (ring->mqd_obj == NULL) {
  4360. r = amdgpu_bo_create(adev,
  4361. sizeof(struct vi_mqd),
  4362. PAGE_SIZE, true,
  4363. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  4364. NULL, &ring->mqd_obj);
  4365. if (r) {
  4366. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  4367. return r;
  4368. }
  4369. }
  4370. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4371. if (unlikely(r != 0)) {
  4372. gfx_v8_0_cp_compute_fini(adev);
  4373. return r;
  4374. }
  4375. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  4376. &mqd_gpu_addr);
  4377. if (r) {
  4378. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  4379. gfx_v8_0_cp_compute_fini(adev);
  4380. return r;
  4381. }
  4382. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  4383. if (r) {
  4384. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  4385. gfx_v8_0_cp_compute_fini(adev);
  4386. return r;
  4387. }
  4388. /* init the mqd struct */
  4389. memset(buf, 0, sizeof(struct vi_mqd));
  4390. mqd = (struct vi_mqd *)buf;
  4391. mqd->header = 0xC0310800;
  4392. mqd->compute_pipelinestat_enable = 0x00000001;
  4393. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4394. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4395. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4396. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4397. mqd->compute_misc_reserved = 0x00000003;
  4398. mutex_lock(&adev->srbm_mutex);
  4399. vi_srbm_select(adev, ring->me,
  4400. ring->pipe,
  4401. ring->queue, 0);
  4402. /* disable wptr polling */
  4403. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  4404. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4405. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  4406. mqd->cp_hqd_eop_base_addr_lo =
  4407. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  4408. mqd->cp_hqd_eop_base_addr_hi =
  4409. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  4410. /* enable doorbell? */
  4411. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4412. if (use_doorbell) {
  4413. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4414. } else {
  4415. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  4416. }
  4417. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  4418. mqd->cp_hqd_pq_doorbell_control = tmp;
  4419. /* disable the queue if it's active */
  4420. mqd->cp_hqd_dequeue_request = 0;
  4421. mqd->cp_hqd_pq_rptr = 0;
  4422. mqd->cp_hqd_pq_wptr= 0;
  4423. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  4424. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  4425. for (j = 0; j < adev->usec_timeout; j++) {
  4426. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  4427. break;
  4428. udelay(1);
  4429. }
  4430. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  4431. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  4432. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4433. }
  4434. /* set the pointer to the MQD */
  4435. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  4436. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4437. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  4438. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  4439. /* set MQD vmid to 0 */
  4440. tmp = RREG32(mmCP_MQD_CONTROL);
  4441. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4442. WREG32(mmCP_MQD_CONTROL, tmp);
  4443. mqd->cp_mqd_control = tmp;
  4444. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4445. hqd_gpu_addr = ring->gpu_addr >> 8;
  4446. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4447. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4448. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  4449. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  4450. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4451. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4452. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4453. (order_base_2(ring->ring_size / 4) - 1));
  4454. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4455. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4456. #ifdef __BIG_ENDIAN
  4457. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4458. #endif
  4459. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4460. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4461. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4462. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4463. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  4464. mqd->cp_hqd_pq_control = tmp;
  4465. /* set the wb address wether it's enabled or not */
  4466. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4467. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4468. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4469. upper_32_bits(wb_gpu_addr) & 0xffff;
  4470. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  4471. mqd->cp_hqd_pq_rptr_report_addr_lo);
  4472. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4473. mqd->cp_hqd_pq_rptr_report_addr_hi);
  4474. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4475. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4476. mqd->cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  4477. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4478. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr);
  4479. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  4480. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  4481. /* enable the doorbell if requested */
  4482. if (use_doorbell) {
  4483. if ((adev->asic_type == CHIP_CARRIZO) ||
  4484. (adev->asic_type == CHIP_FIJI) ||
  4485. (adev->asic_type == CHIP_STONEY) ||
  4486. (adev->asic_type == CHIP_POLARIS11) ||
  4487. (adev->asic_type == CHIP_POLARIS10)) {
  4488. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  4489. AMDGPU_DOORBELL_KIQ << 2);
  4490. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  4491. AMDGPU_DOORBELL_MEC_RING7 << 2);
  4492. }
  4493. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4494. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4495. DOORBELL_OFFSET, ring->doorbell_index);
  4496. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4497. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  4498. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  4499. mqd->cp_hqd_pq_doorbell_control = tmp;
  4500. } else {
  4501. mqd->cp_hqd_pq_doorbell_control = 0;
  4502. }
  4503. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  4504. mqd->cp_hqd_pq_doorbell_control);
  4505. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4506. ring->wptr = 0;
  4507. mqd->cp_hqd_pq_wptr = ring->wptr;
  4508. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4509. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4510. /* set the vmid for the queue */
  4511. mqd->cp_hqd_vmid = 0;
  4512. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  4513. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4514. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4515. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  4516. mqd->cp_hqd_persistent_state = tmp;
  4517. if (adev->asic_type == CHIP_STONEY ||
  4518. adev->asic_type == CHIP_POLARIS11 ||
  4519. adev->asic_type == CHIP_POLARIS10) {
  4520. tmp = RREG32(mmCP_ME1_PIPE3_INT_CNTL);
  4521. tmp = REG_SET_FIELD(tmp, CP_ME1_PIPE3_INT_CNTL, GENERIC2_INT_ENABLE, 1);
  4522. WREG32(mmCP_ME1_PIPE3_INT_CNTL, tmp);
  4523. }
  4524. /* activate the queue */
  4525. mqd->cp_hqd_active = 1;
  4526. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  4527. vi_srbm_select(adev, 0, 0, 0, 0);
  4528. mutex_unlock(&adev->srbm_mutex);
  4529. amdgpu_bo_kunmap(ring->mqd_obj);
  4530. amdgpu_bo_unreserve(ring->mqd_obj);
  4531. }
  4532. if (use_doorbell) {
  4533. tmp = RREG32(mmCP_PQ_STATUS);
  4534. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4535. WREG32(mmCP_PQ_STATUS, tmp);
  4536. }
  4537. gfx_v8_0_cp_compute_enable(adev, true);
  4538. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4539. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4540. ring->ready = true;
  4541. r = amdgpu_ring_test_ring(ring);
  4542. if (r)
  4543. ring->ready = false;
  4544. }
  4545. return 0;
  4546. }
  4547. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4548. {
  4549. int r;
  4550. if (!(adev->flags & AMD_IS_APU))
  4551. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4552. if (!adev->pp_enabled) {
  4553. if (!adev->firmware.smu_load) {
  4554. /* legacy firmware loading */
  4555. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4556. if (r)
  4557. return r;
  4558. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4559. if (r)
  4560. return r;
  4561. } else {
  4562. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4563. AMDGPU_UCODE_ID_CP_CE);
  4564. if (r)
  4565. return -EINVAL;
  4566. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4567. AMDGPU_UCODE_ID_CP_PFP);
  4568. if (r)
  4569. return -EINVAL;
  4570. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4571. AMDGPU_UCODE_ID_CP_ME);
  4572. if (r)
  4573. return -EINVAL;
  4574. if (adev->asic_type == CHIP_TOPAZ) {
  4575. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4576. if (r)
  4577. return r;
  4578. } else {
  4579. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4580. AMDGPU_UCODE_ID_CP_MEC1);
  4581. if (r)
  4582. return -EINVAL;
  4583. }
  4584. }
  4585. }
  4586. r = gfx_v8_0_cp_gfx_resume(adev);
  4587. if (r)
  4588. return r;
  4589. r = gfx_v8_0_cp_compute_resume(adev);
  4590. if (r)
  4591. return r;
  4592. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4593. return 0;
  4594. }
  4595. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4596. {
  4597. gfx_v8_0_cp_gfx_enable(adev, enable);
  4598. gfx_v8_0_cp_compute_enable(adev, enable);
  4599. }
  4600. static int gfx_v8_0_hw_init(void *handle)
  4601. {
  4602. int r;
  4603. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4604. gfx_v8_0_init_golden_registers(adev);
  4605. gfx_v8_0_gpu_init(adev);
  4606. r = gfx_v8_0_rlc_resume(adev);
  4607. if (r)
  4608. return r;
  4609. r = gfx_v8_0_cp_resume(adev);
  4610. return r;
  4611. }
  4612. static int gfx_v8_0_hw_fini(void *handle)
  4613. {
  4614. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4615. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4616. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4617. gfx_v8_0_cp_enable(adev, false);
  4618. gfx_v8_0_rlc_stop(adev);
  4619. gfx_v8_0_cp_compute_fini(adev);
  4620. amdgpu_set_powergating_state(adev,
  4621. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4622. return 0;
  4623. }
  4624. static int gfx_v8_0_suspend(void *handle)
  4625. {
  4626. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4627. return gfx_v8_0_hw_fini(adev);
  4628. }
  4629. static int gfx_v8_0_resume(void *handle)
  4630. {
  4631. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4632. return gfx_v8_0_hw_init(adev);
  4633. }
  4634. static bool gfx_v8_0_is_idle(void *handle)
  4635. {
  4636. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4637. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4638. return false;
  4639. else
  4640. return true;
  4641. }
  4642. static int gfx_v8_0_wait_for_idle(void *handle)
  4643. {
  4644. unsigned i;
  4645. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4646. for (i = 0; i < adev->usec_timeout; i++) {
  4647. if (gfx_v8_0_is_idle(handle))
  4648. return 0;
  4649. udelay(1);
  4650. }
  4651. return -ETIMEDOUT;
  4652. }
  4653. static int gfx_v8_0_check_soft_reset(void *handle)
  4654. {
  4655. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4656. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4657. u32 tmp;
  4658. /* GRBM_STATUS */
  4659. tmp = RREG32(mmGRBM_STATUS);
  4660. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4661. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4662. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4663. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4664. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4665. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4666. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4667. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4668. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4669. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4670. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4671. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4672. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4673. }
  4674. /* GRBM_STATUS2 */
  4675. tmp = RREG32(mmGRBM_STATUS2);
  4676. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4677. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4678. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4679. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4680. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4681. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4682. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4683. SOFT_RESET_CPF, 1);
  4684. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4685. SOFT_RESET_CPC, 1);
  4686. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4687. SOFT_RESET_CPG, 1);
  4688. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4689. SOFT_RESET_GRBM, 1);
  4690. }
  4691. /* SRBM_STATUS */
  4692. tmp = RREG32(mmSRBM_STATUS);
  4693. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4694. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4695. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4696. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4697. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4698. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4699. if (grbm_soft_reset || srbm_soft_reset) {
  4700. adev->ip_block_status[AMD_IP_BLOCK_TYPE_GFX].hang = true;
  4701. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4702. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4703. } else {
  4704. adev->ip_block_status[AMD_IP_BLOCK_TYPE_GFX].hang = false;
  4705. adev->gfx.grbm_soft_reset = 0;
  4706. adev->gfx.srbm_soft_reset = 0;
  4707. }
  4708. return 0;
  4709. }
  4710. static void gfx_v8_0_inactive_hqd(struct amdgpu_device *adev,
  4711. struct amdgpu_ring *ring)
  4712. {
  4713. int i;
  4714. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4715. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4716. u32 tmp;
  4717. tmp = RREG32(mmCP_HQD_DEQUEUE_REQUEST);
  4718. tmp = REG_SET_FIELD(tmp, CP_HQD_DEQUEUE_REQUEST,
  4719. DEQUEUE_REQ, 2);
  4720. WREG32(mmCP_HQD_DEQUEUE_REQUEST, tmp);
  4721. for (i = 0; i < adev->usec_timeout; i++) {
  4722. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4723. break;
  4724. udelay(1);
  4725. }
  4726. }
  4727. }
  4728. static int gfx_v8_0_pre_soft_reset(void *handle)
  4729. {
  4730. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4731. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4732. if (!adev->ip_block_status[AMD_IP_BLOCK_TYPE_GFX].hang)
  4733. return 0;
  4734. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4735. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4736. /* stop the rlc */
  4737. gfx_v8_0_rlc_stop(adev);
  4738. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4739. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4740. /* Disable GFX parsing/prefetching */
  4741. gfx_v8_0_cp_gfx_enable(adev, false);
  4742. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4743. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4744. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4745. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4746. int i;
  4747. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4748. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4749. gfx_v8_0_inactive_hqd(adev, ring);
  4750. }
  4751. /* Disable MEC parsing/prefetching */
  4752. gfx_v8_0_cp_compute_enable(adev, false);
  4753. }
  4754. return 0;
  4755. }
  4756. static int gfx_v8_0_soft_reset(void *handle)
  4757. {
  4758. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4759. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4760. u32 tmp;
  4761. if (!adev->ip_block_status[AMD_IP_BLOCK_TYPE_GFX].hang)
  4762. return 0;
  4763. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4764. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4765. if (grbm_soft_reset || srbm_soft_reset) {
  4766. tmp = RREG32(mmGMCON_DEBUG);
  4767. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4768. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4769. WREG32(mmGMCON_DEBUG, tmp);
  4770. udelay(50);
  4771. }
  4772. if (grbm_soft_reset) {
  4773. tmp = RREG32(mmGRBM_SOFT_RESET);
  4774. tmp |= grbm_soft_reset;
  4775. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4776. WREG32(mmGRBM_SOFT_RESET, tmp);
  4777. tmp = RREG32(mmGRBM_SOFT_RESET);
  4778. udelay(50);
  4779. tmp &= ~grbm_soft_reset;
  4780. WREG32(mmGRBM_SOFT_RESET, tmp);
  4781. tmp = RREG32(mmGRBM_SOFT_RESET);
  4782. }
  4783. if (srbm_soft_reset) {
  4784. tmp = RREG32(mmSRBM_SOFT_RESET);
  4785. tmp |= srbm_soft_reset;
  4786. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4787. WREG32(mmSRBM_SOFT_RESET, tmp);
  4788. tmp = RREG32(mmSRBM_SOFT_RESET);
  4789. udelay(50);
  4790. tmp &= ~srbm_soft_reset;
  4791. WREG32(mmSRBM_SOFT_RESET, tmp);
  4792. tmp = RREG32(mmSRBM_SOFT_RESET);
  4793. }
  4794. if (grbm_soft_reset || srbm_soft_reset) {
  4795. tmp = RREG32(mmGMCON_DEBUG);
  4796. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4797. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4798. WREG32(mmGMCON_DEBUG, tmp);
  4799. }
  4800. /* Wait a little for things to settle down */
  4801. udelay(50);
  4802. return 0;
  4803. }
  4804. static void gfx_v8_0_init_hqd(struct amdgpu_device *adev,
  4805. struct amdgpu_ring *ring)
  4806. {
  4807. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4808. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4809. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4810. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4811. vi_srbm_select(adev, 0, 0, 0, 0);
  4812. }
  4813. static int gfx_v8_0_post_soft_reset(void *handle)
  4814. {
  4815. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4816. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4817. if (!adev->ip_block_status[AMD_IP_BLOCK_TYPE_GFX].hang)
  4818. return 0;
  4819. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4820. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4821. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4822. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4823. gfx_v8_0_cp_gfx_resume(adev);
  4824. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4825. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4826. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4827. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4828. int i;
  4829. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4830. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4831. gfx_v8_0_init_hqd(adev, ring);
  4832. }
  4833. gfx_v8_0_cp_compute_resume(adev);
  4834. }
  4835. gfx_v8_0_rlc_start(adev);
  4836. return 0;
  4837. }
  4838. /**
  4839. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4840. *
  4841. * @adev: amdgpu_device pointer
  4842. *
  4843. * Fetches a GPU clock counter snapshot.
  4844. * Returns the 64 bit clock counter snapshot.
  4845. */
  4846. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4847. {
  4848. uint64_t clock;
  4849. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4850. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4851. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4852. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4853. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4854. return clock;
  4855. }
  4856. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4857. uint32_t vmid,
  4858. uint32_t gds_base, uint32_t gds_size,
  4859. uint32_t gws_base, uint32_t gws_size,
  4860. uint32_t oa_base, uint32_t oa_size)
  4861. {
  4862. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4863. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4864. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4865. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4866. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4867. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4868. /* GDS Base */
  4869. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4870. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4871. WRITE_DATA_DST_SEL(0)));
  4872. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4873. amdgpu_ring_write(ring, 0);
  4874. amdgpu_ring_write(ring, gds_base);
  4875. /* GDS Size */
  4876. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4877. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4878. WRITE_DATA_DST_SEL(0)));
  4879. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4880. amdgpu_ring_write(ring, 0);
  4881. amdgpu_ring_write(ring, gds_size);
  4882. /* GWS */
  4883. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4884. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4885. WRITE_DATA_DST_SEL(0)));
  4886. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4887. amdgpu_ring_write(ring, 0);
  4888. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4889. /* OA */
  4890. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4891. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4892. WRITE_DATA_DST_SEL(0)));
  4893. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4894. amdgpu_ring_write(ring, 0);
  4895. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4896. }
  4897. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  4898. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  4899. .select_se_sh = &gfx_v8_0_select_se_sh,
  4900. };
  4901. static int gfx_v8_0_early_init(void *handle)
  4902. {
  4903. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4904. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  4905. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  4906. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  4907. gfx_v8_0_set_ring_funcs(adev);
  4908. gfx_v8_0_set_irq_funcs(adev);
  4909. gfx_v8_0_set_gds_init(adev);
  4910. gfx_v8_0_set_rlc_funcs(adev);
  4911. return 0;
  4912. }
  4913. static int gfx_v8_0_late_init(void *handle)
  4914. {
  4915. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4916. int r;
  4917. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4918. if (r)
  4919. return r;
  4920. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4921. if (r)
  4922. return r;
  4923. /* requires IBs so do in late init after IB pool is initialized */
  4924. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  4925. if (r)
  4926. return r;
  4927. amdgpu_set_powergating_state(adev,
  4928. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  4929. return 0;
  4930. }
  4931. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  4932. bool enable)
  4933. {
  4934. if (adev->asic_type == CHIP_POLARIS11)
  4935. /* Send msg to SMU via Powerplay */
  4936. amdgpu_set_powergating_state(adev,
  4937. AMD_IP_BLOCK_TYPE_SMC,
  4938. enable ?
  4939. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  4940. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4941. }
  4942. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  4943. bool enable)
  4944. {
  4945. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4946. }
  4947. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  4948. bool enable)
  4949. {
  4950. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  4951. }
  4952. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  4953. bool enable)
  4954. {
  4955. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  4956. }
  4957. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  4958. bool enable)
  4959. {
  4960. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  4961. /* Read any GFX register to wake up GFX. */
  4962. if (!enable)
  4963. RREG32(mmDB_RENDER_CONTROL);
  4964. }
  4965. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  4966. bool enable)
  4967. {
  4968. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  4969. cz_enable_gfx_cg_power_gating(adev, true);
  4970. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  4971. cz_enable_gfx_pipeline_power_gating(adev, true);
  4972. } else {
  4973. cz_enable_gfx_cg_power_gating(adev, false);
  4974. cz_enable_gfx_pipeline_power_gating(adev, false);
  4975. }
  4976. }
  4977. static int gfx_v8_0_set_powergating_state(void *handle,
  4978. enum amd_powergating_state state)
  4979. {
  4980. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4981. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  4982. if (!(adev->pg_flags & AMD_PG_SUPPORT_GFX_PG))
  4983. return 0;
  4984. switch (adev->asic_type) {
  4985. case CHIP_CARRIZO:
  4986. case CHIP_STONEY:
  4987. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)
  4988. cz_update_gfx_cg_power_gating(adev, enable);
  4989. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4990. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4991. else
  4992. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4993. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  4994. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  4995. else
  4996. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  4997. break;
  4998. case CHIP_POLARIS11:
  4999. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5000. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5001. else
  5002. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5003. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5004. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5005. else
  5006. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5007. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  5008. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  5009. else
  5010. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  5011. break;
  5012. default:
  5013. break;
  5014. }
  5015. return 0;
  5016. }
  5017. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  5018. uint32_t reg_addr, uint32_t cmd)
  5019. {
  5020. uint32_t data;
  5021. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5022. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5023. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5024. data = RREG32(mmRLC_SERDES_WR_CTRL);
  5025. if (adev->asic_type == CHIP_STONEY)
  5026. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5027. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5028. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5029. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5030. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5031. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5032. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5033. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5034. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5035. else
  5036. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5037. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5038. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5039. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5040. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5041. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5042. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5043. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5044. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  5045. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  5046. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5047. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  5048. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  5049. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  5050. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  5051. WREG32(mmRLC_SERDES_WR_CTRL, data);
  5052. }
  5053. #define MSG_ENTER_RLC_SAFE_MODE 1
  5054. #define MSG_EXIT_RLC_SAFE_MODE 0
  5055. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  5056. #define RLC_GPR_REG2__REQ__SHIFT 0
  5057. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  5058. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  5059. static void cz_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5060. {
  5061. u32 data = 0;
  5062. unsigned i;
  5063. data = RREG32(mmRLC_CNTL);
  5064. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  5065. return;
  5066. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  5067. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  5068. AMD_PG_SUPPORT_GFX_DMG))) {
  5069. data |= RLC_GPR_REG2__REQ_MASK;
  5070. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  5071. data |= (MSG_ENTER_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  5072. WREG32(mmRLC_GPR_REG2, data);
  5073. for (i = 0; i < adev->usec_timeout; i++) {
  5074. if ((RREG32(mmRLC_GPM_STAT) &
  5075. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5076. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5077. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5078. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5079. break;
  5080. udelay(1);
  5081. }
  5082. for (i = 0; i < adev->usec_timeout; i++) {
  5083. if (!REG_GET_FIELD(RREG32(mmRLC_GPR_REG2), RLC_GPR_REG2, REQ))
  5084. break;
  5085. udelay(1);
  5086. }
  5087. adev->gfx.rlc.in_safe_mode = true;
  5088. }
  5089. }
  5090. static void cz_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5091. {
  5092. u32 data;
  5093. unsigned i;
  5094. data = RREG32(mmRLC_CNTL);
  5095. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  5096. return;
  5097. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  5098. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  5099. AMD_PG_SUPPORT_GFX_DMG))) {
  5100. data |= RLC_GPR_REG2__REQ_MASK;
  5101. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  5102. data |= (MSG_EXIT_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  5103. WREG32(mmRLC_GPR_REG2, data);
  5104. adev->gfx.rlc.in_safe_mode = false;
  5105. }
  5106. for (i = 0; i < adev->usec_timeout; i++) {
  5107. if (!REG_GET_FIELD(RREG32(mmRLC_GPR_REG2), RLC_GPR_REG2, REQ))
  5108. break;
  5109. udelay(1);
  5110. }
  5111. }
  5112. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5113. {
  5114. u32 data;
  5115. unsigned i;
  5116. data = RREG32(mmRLC_CNTL);
  5117. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5118. return;
  5119. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5120. data |= RLC_SAFE_MODE__CMD_MASK;
  5121. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5122. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5123. WREG32(mmRLC_SAFE_MODE, data);
  5124. for (i = 0; i < adev->usec_timeout; i++) {
  5125. if ((RREG32(mmRLC_GPM_STAT) &
  5126. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5127. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5128. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5129. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5130. break;
  5131. udelay(1);
  5132. }
  5133. for (i = 0; i < adev->usec_timeout; i++) {
  5134. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5135. break;
  5136. udelay(1);
  5137. }
  5138. adev->gfx.rlc.in_safe_mode = true;
  5139. }
  5140. }
  5141. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5142. {
  5143. u32 data = 0;
  5144. unsigned i;
  5145. data = RREG32(mmRLC_CNTL);
  5146. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5147. return;
  5148. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5149. if (adev->gfx.rlc.in_safe_mode) {
  5150. data |= RLC_SAFE_MODE__CMD_MASK;
  5151. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5152. WREG32(mmRLC_SAFE_MODE, data);
  5153. adev->gfx.rlc.in_safe_mode = false;
  5154. }
  5155. }
  5156. for (i = 0; i < adev->usec_timeout; i++) {
  5157. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5158. break;
  5159. udelay(1);
  5160. }
  5161. }
  5162. static void gfx_v8_0_nop_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5163. {
  5164. adev->gfx.rlc.in_safe_mode = true;
  5165. }
  5166. static void gfx_v8_0_nop_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5167. {
  5168. adev->gfx.rlc.in_safe_mode = false;
  5169. }
  5170. static const struct amdgpu_rlc_funcs cz_rlc_funcs = {
  5171. .enter_safe_mode = cz_enter_rlc_safe_mode,
  5172. .exit_safe_mode = cz_exit_rlc_safe_mode
  5173. };
  5174. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5175. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5176. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5177. };
  5178. static const struct amdgpu_rlc_funcs gfx_v8_0_nop_rlc_funcs = {
  5179. .enter_safe_mode = gfx_v8_0_nop_enter_rlc_safe_mode,
  5180. .exit_safe_mode = gfx_v8_0_nop_exit_rlc_safe_mode
  5181. };
  5182. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5183. bool enable)
  5184. {
  5185. uint32_t temp, data;
  5186. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5187. /* It is disabled by HW by default */
  5188. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5189. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5190. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5191. /* 1 - RLC memory Light sleep */
  5192. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5193. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5194. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5195. }
  5196. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5197. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5198. if (adev->flags & AMD_IS_APU)
  5199. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5200. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5201. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5202. else
  5203. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5204. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5205. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5206. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5207. if (temp != data)
  5208. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5209. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5210. gfx_v8_0_wait_for_rlc_serdes(adev);
  5211. /* 5 - clear mgcg override */
  5212. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5213. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5214. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5215. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5216. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5217. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5218. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5219. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5220. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5221. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5222. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5223. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5224. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5225. if (temp != data)
  5226. WREG32(mmCGTS_SM_CTRL_REG, data);
  5227. }
  5228. udelay(50);
  5229. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5230. gfx_v8_0_wait_for_rlc_serdes(adev);
  5231. } else {
  5232. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5233. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5234. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5235. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5236. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5237. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5238. if (temp != data)
  5239. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5240. /* 2 - disable MGLS in RLC */
  5241. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5242. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5243. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5244. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5245. }
  5246. /* 3 - disable MGLS in CP */
  5247. data = RREG32(mmCP_MEM_SLP_CNTL);
  5248. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5249. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5250. WREG32(mmCP_MEM_SLP_CNTL, data);
  5251. }
  5252. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5253. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5254. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5255. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5256. if (temp != data)
  5257. WREG32(mmCGTS_SM_CTRL_REG, data);
  5258. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5259. gfx_v8_0_wait_for_rlc_serdes(adev);
  5260. /* 6 - set mgcg override */
  5261. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5262. udelay(50);
  5263. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5264. gfx_v8_0_wait_for_rlc_serdes(adev);
  5265. }
  5266. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5267. }
  5268. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5269. bool enable)
  5270. {
  5271. uint32_t temp, temp1, data, data1;
  5272. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5273. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5274. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5275. /* 1 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5276. * Cmp_busy/GFX_Idle interrupts
  5277. */
  5278. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5279. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5280. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5281. if (temp1 != data1)
  5282. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5283. /* 2 wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5284. gfx_v8_0_wait_for_rlc_serdes(adev);
  5285. /* 3 - clear cgcg override */
  5286. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5287. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5288. gfx_v8_0_wait_for_rlc_serdes(adev);
  5289. /* 4 - write cmd to set CGLS */
  5290. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5291. /* 5 - enable cgcg */
  5292. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5293. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5294. /* enable cgls*/
  5295. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5296. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5297. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5298. if (temp1 != data1)
  5299. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5300. } else {
  5301. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5302. }
  5303. if (temp != data)
  5304. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5305. } else {
  5306. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5307. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5308. /* TEST CGCG */
  5309. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5310. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5311. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5312. if (temp1 != data1)
  5313. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5314. /* read gfx register to wake up cgcg */
  5315. RREG32(mmCB_CGTT_SCLK_CTRL);
  5316. RREG32(mmCB_CGTT_SCLK_CTRL);
  5317. RREG32(mmCB_CGTT_SCLK_CTRL);
  5318. RREG32(mmCB_CGTT_SCLK_CTRL);
  5319. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5320. gfx_v8_0_wait_for_rlc_serdes(adev);
  5321. /* write cmd to Set CGCG Overrride */
  5322. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5323. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5324. gfx_v8_0_wait_for_rlc_serdes(adev);
  5325. /* write cmd to Clear CGLS */
  5326. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5327. /* disable cgcg, cgls should be disabled too. */
  5328. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5329. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5330. if (temp != data)
  5331. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5332. }
  5333. gfx_v8_0_wait_for_rlc_serdes(adev);
  5334. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5335. }
  5336. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5337. bool enable)
  5338. {
  5339. if (enable) {
  5340. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5341. * === MGCG + MGLS + TS(CG/LS) ===
  5342. */
  5343. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5344. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5345. } else {
  5346. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5347. * === CGCG + CGLS ===
  5348. */
  5349. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5350. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5351. }
  5352. return 0;
  5353. }
  5354. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5355. enum amd_clockgating_state state)
  5356. {
  5357. uint32_t msg_id, pp_state;
  5358. void *pp_handle = adev->powerplay.pp_handle;
  5359. if (state == AMD_CG_STATE_UNGATE)
  5360. pp_state = 0;
  5361. else
  5362. pp_state = PP_STATE_CG | PP_STATE_LS;
  5363. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5364. PP_BLOCK_GFX_CG,
  5365. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5366. pp_state);
  5367. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5368. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5369. PP_BLOCK_GFX_MG,
  5370. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5371. pp_state);
  5372. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5373. return 0;
  5374. }
  5375. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5376. enum amd_clockgating_state state)
  5377. {
  5378. uint32_t msg_id, pp_state;
  5379. void *pp_handle = adev->powerplay.pp_handle;
  5380. if (state == AMD_CG_STATE_UNGATE)
  5381. pp_state = 0;
  5382. else
  5383. pp_state = PP_STATE_CG | PP_STATE_LS;
  5384. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5385. PP_BLOCK_GFX_CG,
  5386. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5387. pp_state);
  5388. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5389. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5390. PP_BLOCK_GFX_3D,
  5391. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5392. pp_state);
  5393. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5394. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5395. PP_BLOCK_GFX_MG,
  5396. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5397. pp_state);
  5398. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5399. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5400. PP_BLOCK_GFX_RLC,
  5401. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5402. pp_state);
  5403. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5404. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5405. PP_BLOCK_GFX_CP,
  5406. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5407. pp_state);
  5408. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5409. return 0;
  5410. }
  5411. static int gfx_v8_0_set_clockgating_state(void *handle,
  5412. enum amd_clockgating_state state)
  5413. {
  5414. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5415. switch (adev->asic_type) {
  5416. case CHIP_FIJI:
  5417. case CHIP_CARRIZO:
  5418. case CHIP_STONEY:
  5419. gfx_v8_0_update_gfx_clock_gating(adev,
  5420. state == AMD_CG_STATE_GATE ? true : false);
  5421. break;
  5422. case CHIP_TONGA:
  5423. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5424. break;
  5425. case CHIP_POLARIS10:
  5426. case CHIP_POLARIS11:
  5427. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5428. break;
  5429. default:
  5430. break;
  5431. }
  5432. return 0;
  5433. }
  5434. static u32 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5435. {
  5436. return ring->adev->wb.wb[ring->rptr_offs];
  5437. }
  5438. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5439. {
  5440. struct amdgpu_device *adev = ring->adev;
  5441. if (ring->use_doorbell)
  5442. /* XXX check if swapping is necessary on BE */
  5443. return ring->adev->wb.wb[ring->wptr_offs];
  5444. else
  5445. return RREG32(mmCP_RB0_WPTR);
  5446. }
  5447. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5448. {
  5449. struct amdgpu_device *adev = ring->adev;
  5450. if (ring->use_doorbell) {
  5451. /* XXX check if swapping is necessary on BE */
  5452. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5453. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5454. } else {
  5455. WREG32(mmCP_RB0_WPTR, ring->wptr);
  5456. (void)RREG32(mmCP_RB0_WPTR);
  5457. }
  5458. }
  5459. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5460. {
  5461. u32 ref_and_mask, reg_mem_engine;
  5462. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  5463. switch (ring->me) {
  5464. case 1:
  5465. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5466. break;
  5467. case 2:
  5468. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5469. break;
  5470. default:
  5471. return;
  5472. }
  5473. reg_mem_engine = 0;
  5474. } else {
  5475. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5476. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5477. }
  5478. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5479. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5480. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5481. reg_mem_engine));
  5482. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5483. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5484. amdgpu_ring_write(ring, ref_and_mask);
  5485. amdgpu_ring_write(ring, ref_and_mask);
  5486. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5487. }
  5488. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5489. {
  5490. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5491. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5492. WRITE_DATA_DST_SEL(0) |
  5493. WR_CONFIRM));
  5494. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5495. amdgpu_ring_write(ring, 0);
  5496. amdgpu_ring_write(ring, 1);
  5497. }
  5498. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5499. struct amdgpu_ib *ib,
  5500. unsigned vm_id, bool ctx_switch)
  5501. {
  5502. u32 header, control = 0;
  5503. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5504. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5505. else
  5506. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5507. control |= ib->length_dw | (vm_id << 24);
  5508. amdgpu_ring_write(ring, header);
  5509. amdgpu_ring_write(ring,
  5510. #ifdef __BIG_ENDIAN
  5511. (2 << 0) |
  5512. #endif
  5513. (ib->gpu_addr & 0xFFFFFFFC));
  5514. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5515. amdgpu_ring_write(ring, control);
  5516. }
  5517. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5518. struct amdgpu_ib *ib,
  5519. unsigned vm_id, bool ctx_switch)
  5520. {
  5521. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  5522. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5523. amdgpu_ring_write(ring,
  5524. #ifdef __BIG_ENDIAN
  5525. (2 << 0) |
  5526. #endif
  5527. (ib->gpu_addr & 0xFFFFFFFC));
  5528. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5529. amdgpu_ring_write(ring, control);
  5530. }
  5531. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5532. u64 seq, unsigned flags)
  5533. {
  5534. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5535. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5536. /* EVENT_WRITE_EOP - flush caches, send int */
  5537. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5538. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5539. EOP_TC_ACTION_EN |
  5540. EOP_TC_WB_ACTION_EN |
  5541. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5542. EVENT_INDEX(5)));
  5543. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5544. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5545. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5546. amdgpu_ring_write(ring, lower_32_bits(seq));
  5547. amdgpu_ring_write(ring, upper_32_bits(seq));
  5548. }
  5549. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5550. {
  5551. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  5552. uint32_t seq = ring->fence_drv.sync_seq;
  5553. uint64_t addr = ring->fence_drv.gpu_addr;
  5554. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5555. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5556. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5557. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5558. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5559. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5560. amdgpu_ring_write(ring, seq);
  5561. amdgpu_ring_write(ring, 0xffffffff);
  5562. amdgpu_ring_write(ring, 4); /* poll interval */
  5563. }
  5564. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5565. unsigned vm_id, uint64_t pd_addr)
  5566. {
  5567. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  5568. /* GFX8 emits 128 dw nop to prevent DE do vm_flush before CE finish CEIB */
  5569. if (usepfp)
  5570. amdgpu_ring_insert_nop(ring, 128);
  5571. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5572. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5573. WRITE_DATA_DST_SEL(0)) |
  5574. WR_CONFIRM);
  5575. if (vm_id < 8) {
  5576. amdgpu_ring_write(ring,
  5577. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5578. } else {
  5579. amdgpu_ring_write(ring,
  5580. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5581. }
  5582. amdgpu_ring_write(ring, 0);
  5583. amdgpu_ring_write(ring, pd_addr >> 12);
  5584. /* bits 0-15 are the VM contexts0-15 */
  5585. /* invalidate the cache */
  5586. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5587. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5588. WRITE_DATA_DST_SEL(0)));
  5589. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5590. amdgpu_ring_write(ring, 0);
  5591. amdgpu_ring_write(ring, 1 << vm_id);
  5592. /* wait for the invalidate to complete */
  5593. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5594. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5595. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5596. WAIT_REG_MEM_ENGINE(0))); /* me */
  5597. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5598. amdgpu_ring_write(ring, 0);
  5599. amdgpu_ring_write(ring, 0); /* ref */
  5600. amdgpu_ring_write(ring, 0); /* mask */
  5601. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5602. /* compute doesn't have PFP */
  5603. if (usepfp) {
  5604. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5605. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5606. amdgpu_ring_write(ring, 0x0);
  5607. /* GFX8 emits 128 dw nop to prevent CE access VM before vm_flush finish */
  5608. amdgpu_ring_insert_nop(ring, 128);
  5609. }
  5610. }
  5611. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5612. {
  5613. return ring->adev->wb.wb[ring->wptr_offs];
  5614. }
  5615. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5616. {
  5617. struct amdgpu_device *adev = ring->adev;
  5618. /* XXX check if swapping is necessary on BE */
  5619. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5620. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5621. }
  5622. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5623. u64 addr, u64 seq,
  5624. unsigned flags)
  5625. {
  5626. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5627. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5628. /* RELEASE_MEM - flush caches, send int */
  5629. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5630. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5631. EOP_TC_ACTION_EN |
  5632. EOP_TC_WB_ACTION_EN |
  5633. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5634. EVENT_INDEX(5)));
  5635. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5636. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5637. amdgpu_ring_write(ring, upper_32_bits(addr));
  5638. amdgpu_ring_write(ring, lower_32_bits(seq));
  5639. amdgpu_ring_write(ring, upper_32_bits(seq));
  5640. }
  5641. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5642. {
  5643. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5644. amdgpu_ring_write(ring, 0);
  5645. }
  5646. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5647. {
  5648. uint32_t dw2 = 0;
  5649. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5650. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5651. /* set load_global_config & load_global_uconfig */
  5652. dw2 |= 0x8001;
  5653. /* set load_cs_sh_regs */
  5654. dw2 |= 0x01000000;
  5655. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5656. dw2 |= 0x10002;
  5657. /* set load_ce_ram if preamble presented */
  5658. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5659. dw2 |= 0x10000000;
  5660. } else {
  5661. /* still load_ce_ram if this is the first time preamble presented
  5662. * although there is no context switch happens.
  5663. */
  5664. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5665. dw2 |= 0x10000000;
  5666. }
  5667. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5668. amdgpu_ring_write(ring, dw2);
  5669. amdgpu_ring_write(ring, 0);
  5670. }
  5671. static unsigned gfx_v8_0_ring_get_emit_ib_size_gfx(struct amdgpu_ring *ring)
  5672. {
  5673. return
  5674. 4; /* gfx_v8_0_ring_emit_ib_gfx */
  5675. }
  5676. static unsigned gfx_v8_0_ring_get_dma_frame_size_gfx(struct amdgpu_ring *ring)
  5677. {
  5678. return
  5679. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  5680. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  5681. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  5682. 6 + 6 + 6 +/* gfx_v8_0_ring_emit_fence_gfx x3 for user fence, vm fence */
  5683. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  5684. 256 + 19 + /* gfx_v8_0_ring_emit_vm_flush */
  5685. 2 + /* gfx_v8_ring_emit_sb */
  5686. 3; /* gfx_v8_ring_emit_cntxcntl */
  5687. }
  5688. static unsigned gfx_v8_0_ring_get_emit_ib_size_compute(struct amdgpu_ring *ring)
  5689. {
  5690. return
  5691. 4; /* gfx_v8_0_ring_emit_ib_compute */
  5692. }
  5693. static unsigned gfx_v8_0_ring_get_dma_frame_size_compute(struct amdgpu_ring *ring)
  5694. {
  5695. return
  5696. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  5697. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  5698. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  5699. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  5700. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  5701. 7 + 7 + 7; /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  5702. }
  5703. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5704. enum amdgpu_interrupt_state state)
  5705. {
  5706. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5707. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5708. }
  5709. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5710. int me, int pipe,
  5711. enum amdgpu_interrupt_state state)
  5712. {
  5713. /*
  5714. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  5715. * handles the setting of interrupts for this specific pipe. All other
  5716. * pipes' interrupts are set by amdkfd.
  5717. */
  5718. if (me == 1) {
  5719. switch (pipe) {
  5720. case 0:
  5721. break;
  5722. default:
  5723. DRM_DEBUG("invalid pipe %d\n", pipe);
  5724. return;
  5725. }
  5726. } else {
  5727. DRM_DEBUG("invalid me %d\n", me);
  5728. return;
  5729. }
  5730. WREG32_FIELD(CP_ME1_PIPE0_INT_CNTL, TIME_STAMP_INT_ENABLE,
  5731. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5732. }
  5733. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5734. struct amdgpu_irq_src *source,
  5735. unsigned type,
  5736. enum amdgpu_interrupt_state state)
  5737. {
  5738. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  5739. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5740. return 0;
  5741. }
  5742. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5743. struct amdgpu_irq_src *source,
  5744. unsigned type,
  5745. enum amdgpu_interrupt_state state)
  5746. {
  5747. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  5748. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5749. return 0;
  5750. }
  5751. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5752. struct amdgpu_irq_src *src,
  5753. unsigned type,
  5754. enum amdgpu_interrupt_state state)
  5755. {
  5756. switch (type) {
  5757. case AMDGPU_CP_IRQ_GFX_EOP:
  5758. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5759. break;
  5760. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5761. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5762. break;
  5763. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5764. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5765. break;
  5766. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5767. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5768. break;
  5769. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  5770. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  5771. break;
  5772. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  5773. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  5774. break;
  5775. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  5776. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  5777. break;
  5778. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  5779. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  5780. break;
  5781. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  5782. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  5783. break;
  5784. default:
  5785. break;
  5786. }
  5787. return 0;
  5788. }
  5789. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  5790. struct amdgpu_irq_src *source,
  5791. struct amdgpu_iv_entry *entry)
  5792. {
  5793. int i;
  5794. u8 me_id, pipe_id, queue_id;
  5795. struct amdgpu_ring *ring;
  5796. DRM_DEBUG("IH: CP EOP\n");
  5797. me_id = (entry->ring_id & 0x0c) >> 2;
  5798. pipe_id = (entry->ring_id & 0x03) >> 0;
  5799. queue_id = (entry->ring_id & 0x70) >> 4;
  5800. switch (me_id) {
  5801. case 0:
  5802. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  5803. break;
  5804. case 1:
  5805. case 2:
  5806. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  5807. ring = &adev->gfx.compute_ring[i];
  5808. /* Per-queue interrupt is supported for MEC starting from VI.
  5809. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  5810. */
  5811. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  5812. amdgpu_fence_process(ring);
  5813. }
  5814. break;
  5815. }
  5816. return 0;
  5817. }
  5818. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  5819. struct amdgpu_irq_src *source,
  5820. struct amdgpu_iv_entry *entry)
  5821. {
  5822. DRM_ERROR("Illegal register access in command stream\n");
  5823. schedule_work(&adev->reset_work);
  5824. return 0;
  5825. }
  5826. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  5827. struct amdgpu_irq_src *source,
  5828. struct amdgpu_iv_entry *entry)
  5829. {
  5830. DRM_ERROR("Illegal instruction in command stream\n");
  5831. schedule_work(&adev->reset_work);
  5832. return 0;
  5833. }
  5834. const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  5835. .name = "gfx_v8_0",
  5836. .early_init = gfx_v8_0_early_init,
  5837. .late_init = gfx_v8_0_late_init,
  5838. .sw_init = gfx_v8_0_sw_init,
  5839. .sw_fini = gfx_v8_0_sw_fini,
  5840. .hw_init = gfx_v8_0_hw_init,
  5841. .hw_fini = gfx_v8_0_hw_fini,
  5842. .suspend = gfx_v8_0_suspend,
  5843. .resume = gfx_v8_0_resume,
  5844. .is_idle = gfx_v8_0_is_idle,
  5845. .wait_for_idle = gfx_v8_0_wait_for_idle,
  5846. .check_soft_reset = gfx_v8_0_check_soft_reset,
  5847. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  5848. .soft_reset = gfx_v8_0_soft_reset,
  5849. .post_soft_reset = gfx_v8_0_post_soft_reset,
  5850. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  5851. .set_powergating_state = gfx_v8_0_set_powergating_state,
  5852. };
  5853. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  5854. .get_rptr = gfx_v8_0_ring_get_rptr,
  5855. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  5856. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  5857. .parse_cs = NULL,
  5858. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  5859. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  5860. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5861. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5862. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5863. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5864. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5865. .test_ring = gfx_v8_0_ring_test_ring,
  5866. .test_ib = gfx_v8_0_ring_test_ib,
  5867. .insert_nop = amdgpu_ring_insert_nop,
  5868. .pad_ib = amdgpu_ring_generic_pad_ib,
  5869. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  5870. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  5871. .get_emit_ib_size = gfx_v8_0_ring_get_emit_ib_size_gfx,
  5872. .get_dma_frame_size = gfx_v8_0_ring_get_dma_frame_size_gfx,
  5873. };
  5874. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  5875. .get_rptr = gfx_v8_0_ring_get_rptr,
  5876. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  5877. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  5878. .parse_cs = NULL,
  5879. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  5880. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  5881. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5882. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5883. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5884. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5885. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5886. .test_ring = gfx_v8_0_ring_test_ring,
  5887. .test_ib = gfx_v8_0_ring_test_ib,
  5888. .insert_nop = amdgpu_ring_insert_nop,
  5889. .pad_ib = amdgpu_ring_generic_pad_ib,
  5890. .get_emit_ib_size = gfx_v8_0_ring_get_emit_ib_size_compute,
  5891. .get_dma_frame_size = gfx_v8_0_ring_get_dma_frame_size_compute,
  5892. };
  5893. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  5894. {
  5895. int i;
  5896. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  5897. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  5898. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  5899. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  5900. }
  5901. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  5902. .set = gfx_v8_0_set_eop_interrupt_state,
  5903. .process = gfx_v8_0_eop_irq,
  5904. };
  5905. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  5906. .set = gfx_v8_0_set_priv_reg_fault_state,
  5907. .process = gfx_v8_0_priv_reg_irq,
  5908. };
  5909. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  5910. .set = gfx_v8_0_set_priv_inst_fault_state,
  5911. .process = gfx_v8_0_priv_inst_irq,
  5912. };
  5913. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  5914. {
  5915. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  5916. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  5917. adev->gfx.priv_reg_irq.num_types = 1;
  5918. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  5919. adev->gfx.priv_inst_irq.num_types = 1;
  5920. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  5921. }
  5922. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  5923. {
  5924. switch (adev->asic_type) {
  5925. case CHIP_TOPAZ:
  5926. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  5927. break;
  5928. case CHIP_STONEY:
  5929. case CHIP_CARRIZO:
  5930. adev->gfx.rlc.funcs = &cz_rlc_funcs;
  5931. break;
  5932. default:
  5933. adev->gfx.rlc.funcs = &gfx_v8_0_nop_rlc_funcs;
  5934. break;
  5935. }
  5936. }
  5937. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  5938. {
  5939. /* init asci gds info */
  5940. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  5941. adev->gds.gws.total_size = 64;
  5942. adev->gds.oa.total_size = 16;
  5943. if (adev->gds.mem.total_size == 64 * 1024) {
  5944. adev->gds.mem.gfx_partition_size = 4096;
  5945. adev->gds.mem.cs_partition_size = 4096;
  5946. adev->gds.gws.gfx_partition_size = 4;
  5947. adev->gds.gws.cs_partition_size = 4;
  5948. adev->gds.oa.gfx_partition_size = 4;
  5949. adev->gds.oa.cs_partition_size = 1;
  5950. } else {
  5951. adev->gds.mem.gfx_partition_size = 1024;
  5952. adev->gds.mem.cs_partition_size = 1024;
  5953. adev->gds.gws.gfx_partition_size = 16;
  5954. adev->gds.gws.cs_partition_size = 16;
  5955. adev->gds.oa.gfx_partition_size = 4;
  5956. adev->gds.oa.cs_partition_size = 4;
  5957. }
  5958. }
  5959. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  5960. u32 bitmap)
  5961. {
  5962. u32 data;
  5963. if (!bitmap)
  5964. return;
  5965. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  5966. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  5967. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  5968. }
  5969. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  5970. {
  5971. u32 data, mask;
  5972. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  5973. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  5974. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  5975. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  5976. }
  5977. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  5978. {
  5979. int i, j, k, counter, active_cu_number = 0;
  5980. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  5981. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  5982. unsigned disable_masks[4 * 2];
  5983. memset(cu_info, 0, sizeof(*cu_info));
  5984. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  5985. mutex_lock(&adev->grbm_idx_mutex);
  5986. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  5987. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  5988. mask = 1;
  5989. ao_bitmap = 0;
  5990. counter = 0;
  5991. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  5992. if (i < 4 && j < 2)
  5993. gfx_v8_0_set_user_cu_inactive_bitmap(
  5994. adev, disable_masks[i * 2 + j]);
  5995. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  5996. cu_info->bitmap[i][j] = bitmap;
  5997. for (k = 0; k < 16; k ++) {
  5998. if (bitmap & mask) {
  5999. if (counter < 2)
  6000. ao_bitmap |= mask;
  6001. counter ++;
  6002. }
  6003. mask <<= 1;
  6004. }
  6005. active_cu_number += counter;
  6006. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6007. }
  6008. }
  6009. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6010. mutex_unlock(&adev->grbm_idx_mutex);
  6011. cu_info->number = active_cu_number;
  6012. cu_info->ao_cu_mask = ao_cu_mask;
  6013. }