lapic.h 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222
  1. #ifndef __KVM_X86_LAPIC_H
  2. #define __KVM_X86_LAPIC_H
  3. #include <kvm/iodev.h>
  4. #include <linux/kvm_host.h>
  5. #define KVM_APIC_INIT 0
  6. #define KVM_APIC_SIPI 1
  7. #define KVM_APIC_LVT_NUM 6
  8. #define KVM_APIC_SHORT_MASK 0xc0000
  9. #define KVM_APIC_DEST_MASK 0x800
  10. #define APIC_BUS_CYCLE_NS 1
  11. #define APIC_BUS_FREQUENCY (1000000000ULL / APIC_BUS_CYCLE_NS)
  12. struct kvm_timer {
  13. struct hrtimer timer;
  14. s64 period; /* unit: ns */
  15. ktime_t target_expiration;
  16. u32 timer_mode;
  17. u32 timer_mode_mask;
  18. u64 tscdeadline;
  19. u64 expired_tscdeadline;
  20. atomic_t pending; /* accumulated triggered timers */
  21. bool hv_timer_in_use;
  22. };
  23. struct kvm_lapic {
  24. unsigned long base_address;
  25. struct kvm_io_device dev;
  26. struct kvm_timer lapic_timer;
  27. u32 divide_count;
  28. struct kvm_vcpu *vcpu;
  29. bool sw_enabled;
  30. bool irr_pending;
  31. bool lvt0_in_nmi_mode;
  32. /* Number of bits set in ISR. */
  33. s16 isr_count;
  34. /* The highest vector set in ISR; if -1 - invalid, must scan ISR. */
  35. int highest_isr_cache;
  36. /**
  37. * APIC register page. The layout matches the register layout seen by
  38. * the guest 1:1, because it is accessed by the vmx microcode.
  39. * Note: Only one register, the TPR, is used by the microcode.
  40. */
  41. void *regs;
  42. gpa_t vapic_addr;
  43. struct gfn_to_hva_cache vapic_cache;
  44. unsigned long pending_events;
  45. unsigned int sipi_vector;
  46. };
  47. struct dest_map;
  48. int kvm_create_lapic(struct kvm_vcpu *vcpu);
  49. void kvm_free_lapic(struct kvm_vcpu *vcpu);
  50. int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu);
  51. int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu);
  52. int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu);
  53. void kvm_apic_accept_events(struct kvm_vcpu *vcpu);
  54. void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event);
  55. u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu);
  56. void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8);
  57. void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu);
  58. void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value);
  59. u64 kvm_lapic_get_base(struct kvm_vcpu *vcpu);
  60. void kvm_apic_set_version(struct kvm_vcpu *vcpu);
  61. int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val);
  62. int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
  63. void *data);
  64. bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
  65. int short_hand, unsigned int dest, int dest_mode);
  66. int __kvm_apic_update_irr(u32 *pir, void *regs);
  67. int kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir);
  68. void kvm_apic_update_ppr(struct kvm_vcpu *vcpu);
  69. int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
  70. struct dest_map *dest_map);
  71. int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type);
  72. bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
  73. struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map);
  74. u64 kvm_get_apic_base(struct kvm_vcpu *vcpu);
  75. int kvm_set_apic_base(struct kvm_vcpu *vcpu, struct msr_data *msr_info);
  76. int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s);
  77. int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s);
  78. int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu);
  79. u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu);
  80. void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data);
  81. void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset);
  82. void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector);
  83. int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr);
  84. void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu);
  85. void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu);
  86. int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data);
  87. int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
  88. int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data);
  89. int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
  90. static inline bool kvm_hv_vapic_assist_page_enabled(struct kvm_vcpu *vcpu)
  91. {
  92. return vcpu->arch.hyperv.hv_vapic & HV_X64_MSR_APIC_ASSIST_PAGE_ENABLE;
  93. }
  94. int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data);
  95. void kvm_lapic_init(void);
  96. void kvm_lapic_exit(void);
  97. #define VEC_POS(v) ((v) & (32 - 1))
  98. #define REG_POS(v) (((v) >> 5) << 4)
  99. static inline void kvm_lapic_set_vector(int vec, void *bitmap)
  100. {
  101. set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  102. }
  103. static inline void kvm_lapic_set_irr(int vec, struct kvm_lapic *apic)
  104. {
  105. kvm_lapic_set_vector(vec, apic->regs + APIC_IRR);
  106. /*
  107. * irr_pending must be true if any interrupt is pending; set it after
  108. * APIC_IRR to avoid race with apic_clear_irr
  109. */
  110. apic->irr_pending = true;
  111. }
  112. static inline u32 kvm_lapic_get_reg(struct kvm_lapic *apic, int reg_off)
  113. {
  114. return *((u32 *) (apic->regs + reg_off));
  115. }
  116. static inline void kvm_lapic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
  117. {
  118. *((u32 *) (apic->regs + reg_off)) = val;
  119. }
  120. extern struct static_key kvm_no_apic_vcpu;
  121. static inline bool lapic_in_kernel(struct kvm_vcpu *vcpu)
  122. {
  123. if (static_key_false(&kvm_no_apic_vcpu))
  124. return vcpu->arch.apic;
  125. return true;
  126. }
  127. extern struct static_key_deferred apic_hw_disabled;
  128. static inline int kvm_apic_hw_enabled(struct kvm_lapic *apic)
  129. {
  130. if (static_key_false(&apic_hw_disabled.key))
  131. return apic->vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE;
  132. return MSR_IA32_APICBASE_ENABLE;
  133. }
  134. extern struct static_key_deferred apic_sw_disabled;
  135. static inline bool kvm_apic_sw_enabled(struct kvm_lapic *apic)
  136. {
  137. if (static_key_false(&apic_sw_disabled.key))
  138. return apic->sw_enabled;
  139. return true;
  140. }
  141. static inline bool kvm_apic_present(struct kvm_vcpu *vcpu)
  142. {
  143. return lapic_in_kernel(vcpu) && kvm_apic_hw_enabled(vcpu->arch.apic);
  144. }
  145. static inline int kvm_lapic_enabled(struct kvm_vcpu *vcpu)
  146. {
  147. return kvm_apic_present(vcpu) && kvm_apic_sw_enabled(vcpu->arch.apic);
  148. }
  149. static inline int apic_x2apic_mode(struct kvm_lapic *apic)
  150. {
  151. return apic->vcpu->arch.apic_base & X2APIC_ENABLE;
  152. }
  153. static inline bool kvm_vcpu_apicv_active(struct kvm_vcpu *vcpu)
  154. {
  155. return vcpu->arch.apic && vcpu->arch.apicv_active;
  156. }
  157. static inline bool kvm_apic_has_events(struct kvm_vcpu *vcpu)
  158. {
  159. return lapic_in_kernel(vcpu) && vcpu->arch.apic->pending_events;
  160. }
  161. static inline bool kvm_lowest_prio_delivery(struct kvm_lapic_irq *irq)
  162. {
  163. return (irq->delivery_mode == APIC_DM_LOWEST ||
  164. irq->msi_redir_hint);
  165. }
  166. static inline int kvm_lapic_latched_init(struct kvm_vcpu *vcpu)
  167. {
  168. return lapic_in_kernel(vcpu) && test_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
  169. }
  170. bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector);
  171. void wait_lapic_expire(struct kvm_vcpu *vcpu);
  172. bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
  173. struct kvm_vcpu **dest_vcpu);
  174. int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
  175. const unsigned long *bitmap, u32 bitmap_size);
  176. void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu);
  177. void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu);
  178. void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu);
  179. bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu);
  180. void kvm_lapic_restart_hv_timer(struct kvm_vcpu *vcpu);
  181. #endif