emulate.c 147 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <asm/kvm_emulate.h>
  25. #include <linux/stringify.h>
  26. #include <asm/debugreg.h>
  27. #include "x86.h"
  28. #include "tss.h"
  29. /*
  30. * Operand types
  31. */
  32. #define OpNone 0ull
  33. #define OpImplicit 1ull /* No generic decode */
  34. #define OpReg 2ull /* Register */
  35. #define OpMem 3ull /* Memory */
  36. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  37. #define OpDI 5ull /* ES:DI/EDI/RDI */
  38. #define OpMem64 6ull /* Memory, 64-bit */
  39. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  40. #define OpDX 8ull /* DX register */
  41. #define OpCL 9ull /* CL register (for shifts) */
  42. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  43. #define OpOne 11ull /* Implied 1 */
  44. #define OpImm 12ull /* Sign extended up to 32-bit immediate */
  45. #define OpMem16 13ull /* Memory operand (16-bit). */
  46. #define OpMem32 14ull /* Memory operand (32-bit). */
  47. #define OpImmU 15ull /* Immediate operand, zero extended */
  48. #define OpSI 16ull /* SI/ESI/RSI */
  49. #define OpImmFAddr 17ull /* Immediate far address */
  50. #define OpMemFAddr 18ull /* Far address in memory */
  51. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  52. #define OpES 20ull /* ES */
  53. #define OpCS 21ull /* CS */
  54. #define OpSS 22ull /* SS */
  55. #define OpDS 23ull /* DS */
  56. #define OpFS 24ull /* FS */
  57. #define OpGS 25ull /* GS */
  58. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  59. #define OpImm64 27ull /* Sign extended 16/32/64-bit immediate */
  60. #define OpXLat 28ull /* memory at BX/EBX/RBX + zero-extended AL */
  61. #define OpAccLo 29ull /* Low part of extended acc (AX/AX/EAX/RAX) */
  62. #define OpAccHi 30ull /* High part of extended acc (-/DX/EDX/RDX) */
  63. #define OpBits 5 /* Width of operand field */
  64. #define OpMask ((1ull << OpBits) - 1)
  65. /*
  66. * Opcode effective-address decode tables.
  67. * Note that we only emulate instructions that have at least one memory
  68. * operand (excluding implicit stack references). We assume that stack
  69. * references and instruction fetches will never occur in special memory
  70. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  71. * not be handled.
  72. */
  73. /* Operand sizes: 8-bit operands or specified/overridden size. */
  74. #define ByteOp (1<<0) /* 8-bit operands. */
  75. /* Destination operand type. */
  76. #define DstShift 1
  77. #define ImplicitOps (OpImplicit << DstShift)
  78. #define DstReg (OpReg << DstShift)
  79. #define DstMem (OpMem << DstShift)
  80. #define DstAcc (OpAcc << DstShift)
  81. #define DstDI (OpDI << DstShift)
  82. #define DstMem64 (OpMem64 << DstShift)
  83. #define DstMem16 (OpMem16 << DstShift)
  84. #define DstImmUByte (OpImmUByte << DstShift)
  85. #define DstDX (OpDX << DstShift)
  86. #define DstAccLo (OpAccLo << DstShift)
  87. #define DstMask (OpMask << DstShift)
  88. /* Source operand type. */
  89. #define SrcShift 6
  90. #define SrcNone (OpNone << SrcShift)
  91. #define SrcReg (OpReg << SrcShift)
  92. #define SrcMem (OpMem << SrcShift)
  93. #define SrcMem16 (OpMem16 << SrcShift)
  94. #define SrcMem32 (OpMem32 << SrcShift)
  95. #define SrcImm (OpImm << SrcShift)
  96. #define SrcImmByte (OpImmByte << SrcShift)
  97. #define SrcOne (OpOne << SrcShift)
  98. #define SrcImmUByte (OpImmUByte << SrcShift)
  99. #define SrcImmU (OpImmU << SrcShift)
  100. #define SrcSI (OpSI << SrcShift)
  101. #define SrcXLat (OpXLat << SrcShift)
  102. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  103. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  104. #define SrcAcc (OpAcc << SrcShift)
  105. #define SrcImmU16 (OpImmU16 << SrcShift)
  106. #define SrcImm64 (OpImm64 << SrcShift)
  107. #define SrcDX (OpDX << SrcShift)
  108. #define SrcMem8 (OpMem8 << SrcShift)
  109. #define SrcAccHi (OpAccHi << SrcShift)
  110. #define SrcMask (OpMask << SrcShift)
  111. #define BitOp (1<<11)
  112. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  113. #define String (1<<13) /* String instruction (rep capable) */
  114. #define Stack (1<<14) /* Stack instruction (push/pop) */
  115. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  116. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  117. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  118. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  119. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  120. #define Escape (5<<15) /* Escape to coprocessor instruction */
  121. #define InstrDual (6<<15) /* Alternate instruction decoding of mod == 3 */
  122. #define ModeDual (7<<15) /* Different instruction for 32/64 bit */
  123. #define Sse (1<<18) /* SSE Vector instruction */
  124. /* Generic ModRM decode. */
  125. #define ModRM (1<<19)
  126. /* Destination is only written; never read. */
  127. #define Mov (1<<20)
  128. /* Misc flags */
  129. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  130. #define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
  131. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  132. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  133. #define Undefined (1<<25) /* No Such Instruction */
  134. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  135. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  136. #define No64 (1<<28)
  137. #define PageTable (1 << 29) /* instruction used to write page table */
  138. #define NotImpl (1 << 30) /* instruction is not implemented */
  139. /* Source 2 operand type */
  140. #define Src2Shift (31)
  141. #define Src2None (OpNone << Src2Shift)
  142. #define Src2Mem (OpMem << Src2Shift)
  143. #define Src2CL (OpCL << Src2Shift)
  144. #define Src2ImmByte (OpImmByte << Src2Shift)
  145. #define Src2One (OpOne << Src2Shift)
  146. #define Src2Imm (OpImm << Src2Shift)
  147. #define Src2ES (OpES << Src2Shift)
  148. #define Src2CS (OpCS << Src2Shift)
  149. #define Src2SS (OpSS << Src2Shift)
  150. #define Src2DS (OpDS << Src2Shift)
  151. #define Src2FS (OpFS << Src2Shift)
  152. #define Src2GS (OpGS << Src2Shift)
  153. #define Src2Mask (OpMask << Src2Shift)
  154. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  155. #define AlignMask ((u64)7 << 41)
  156. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  157. #define Unaligned ((u64)2 << 41) /* Explicitly unaligned (e.g. MOVDQU) */
  158. #define Avx ((u64)3 << 41) /* Advanced Vector Extensions */
  159. #define Aligned16 ((u64)4 << 41) /* Aligned to 16 byte boundary (e.g. FXSAVE) */
  160. #define Fastop ((u64)1 << 44) /* Use opcode::u.fastop */
  161. #define NoWrite ((u64)1 << 45) /* No writeback */
  162. #define SrcWrite ((u64)1 << 46) /* Write back src operand */
  163. #define NoMod ((u64)1 << 47) /* Mod field is ignored */
  164. #define Intercept ((u64)1 << 48) /* Has valid intercept field */
  165. #define CheckPerm ((u64)1 << 49) /* Has valid check_perm field */
  166. #define PrivUD ((u64)1 << 51) /* #UD instead of #GP on CPL > 0 */
  167. #define NearBranch ((u64)1 << 52) /* Near branches */
  168. #define No16 ((u64)1 << 53) /* No 16 bit operand */
  169. #define IncSP ((u64)1 << 54) /* SP is incremented before ModRM calc */
  170. #define TwoMemOp ((u64)1 << 55) /* Instruction has two memory operand */
  171. #define DstXacc (DstAccLo | SrcAccHi | SrcWrite)
  172. #define X2(x...) x, x
  173. #define X3(x...) X2(x), x
  174. #define X4(x...) X2(x), X2(x)
  175. #define X5(x...) X4(x), x
  176. #define X6(x...) X4(x), X2(x)
  177. #define X7(x...) X4(x), X3(x)
  178. #define X8(x...) X4(x), X4(x)
  179. #define X16(x...) X8(x), X8(x)
  180. #define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
  181. #define FASTOP_SIZE 8
  182. /*
  183. * fastop functions have a special calling convention:
  184. *
  185. * dst: rax (in/out)
  186. * src: rdx (in/out)
  187. * src2: rcx (in)
  188. * flags: rflags (in/out)
  189. * ex: rsi (in:fastop pointer, out:zero if exception)
  190. *
  191. * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
  192. * different operand sizes can be reached by calculation, rather than a jump
  193. * table (which would be bigger than the code).
  194. *
  195. * fastop functions are declared as taking a never-defined fastop parameter,
  196. * so they can't be called from C directly.
  197. */
  198. struct fastop;
  199. struct opcode {
  200. u64 flags : 56;
  201. u64 intercept : 8;
  202. union {
  203. int (*execute)(struct x86_emulate_ctxt *ctxt);
  204. const struct opcode *group;
  205. const struct group_dual *gdual;
  206. const struct gprefix *gprefix;
  207. const struct escape *esc;
  208. const struct instr_dual *idual;
  209. const struct mode_dual *mdual;
  210. void (*fastop)(struct fastop *fake);
  211. } u;
  212. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  213. };
  214. struct group_dual {
  215. struct opcode mod012[8];
  216. struct opcode mod3[8];
  217. };
  218. struct gprefix {
  219. struct opcode pfx_no;
  220. struct opcode pfx_66;
  221. struct opcode pfx_f2;
  222. struct opcode pfx_f3;
  223. };
  224. struct escape {
  225. struct opcode op[8];
  226. struct opcode high[64];
  227. };
  228. struct instr_dual {
  229. struct opcode mod012;
  230. struct opcode mod3;
  231. };
  232. struct mode_dual {
  233. struct opcode mode32;
  234. struct opcode mode64;
  235. };
  236. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  237. enum x86_transfer_type {
  238. X86_TRANSFER_NONE,
  239. X86_TRANSFER_CALL_JMP,
  240. X86_TRANSFER_RET,
  241. X86_TRANSFER_TASK_SWITCH,
  242. };
  243. static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
  244. {
  245. if (!(ctxt->regs_valid & (1 << nr))) {
  246. ctxt->regs_valid |= 1 << nr;
  247. ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
  248. }
  249. return ctxt->_regs[nr];
  250. }
  251. static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
  252. {
  253. ctxt->regs_valid |= 1 << nr;
  254. ctxt->regs_dirty |= 1 << nr;
  255. return &ctxt->_regs[nr];
  256. }
  257. static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
  258. {
  259. reg_read(ctxt, nr);
  260. return reg_write(ctxt, nr);
  261. }
  262. static void writeback_registers(struct x86_emulate_ctxt *ctxt)
  263. {
  264. unsigned reg;
  265. for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
  266. ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
  267. }
  268. static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
  269. {
  270. ctxt->regs_dirty = 0;
  271. ctxt->regs_valid = 0;
  272. }
  273. /*
  274. * These EFLAGS bits are restored from saved value during emulation, and
  275. * any changes are written back to the saved value after emulation.
  276. */
  277. #define EFLAGS_MASK (X86_EFLAGS_OF|X86_EFLAGS_SF|X86_EFLAGS_ZF|X86_EFLAGS_AF|\
  278. X86_EFLAGS_PF|X86_EFLAGS_CF)
  279. #ifdef CONFIG_X86_64
  280. #define ON64(x) x
  281. #else
  282. #define ON64(x)
  283. #endif
  284. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));
  285. #define FOP_FUNC(name) \
  286. ".align " __stringify(FASTOP_SIZE) " \n\t" \
  287. ".type " name ", @function \n\t" \
  288. name ":\n\t"
  289. #define FOP_RET "ret \n\t"
  290. #define FOP_START(op) \
  291. extern void em_##op(struct fastop *fake); \
  292. asm(".pushsection .text, \"ax\" \n\t" \
  293. ".global em_" #op " \n\t" \
  294. FOP_FUNC("em_" #op)
  295. #define FOP_END \
  296. ".popsection")
  297. #define FOPNOP() \
  298. FOP_FUNC(__stringify(__UNIQUE_ID(nop))) \
  299. FOP_RET
  300. #define FOP1E(op, dst) \
  301. FOP_FUNC(#op "_" #dst) \
  302. "10: " #op " %" #dst " \n\t" FOP_RET
  303. #define FOP1EEX(op, dst) \
  304. FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
  305. #define FASTOP1(op) \
  306. FOP_START(op) \
  307. FOP1E(op##b, al) \
  308. FOP1E(op##w, ax) \
  309. FOP1E(op##l, eax) \
  310. ON64(FOP1E(op##q, rax)) \
  311. FOP_END
  312. /* 1-operand, using src2 (for MUL/DIV r/m) */
  313. #define FASTOP1SRC2(op, name) \
  314. FOP_START(name) \
  315. FOP1E(op, cl) \
  316. FOP1E(op, cx) \
  317. FOP1E(op, ecx) \
  318. ON64(FOP1E(op, rcx)) \
  319. FOP_END
  320. /* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
  321. #define FASTOP1SRC2EX(op, name) \
  322. FOP_START(name) \
  323. FOP1EEX(op, cl) \
  324. FOP1EEX(op, cx) \
  325. FOP1EEX(op, ecx) \
  326. ON64(FOP1EEX(op, rcx)) \
  327. FOP_END
  328. #define FOP2E(op, dst, src) \
  329. FOP_FUNC(#op "_" #dst "_" #src) \
  330. #op " %" #src ", %" #dst " \n\t" FOP_RET
  331. #define FASTOP2(op) \
  332. FOP_START(op) \
  333. FOP2E(op##b, al, dl) \
  334. FOP2E(op##w, ax, dx) \
  335. FOP2E(op##l, eax, edx) \
  336. ON64(FOP2E(op##q, rax, rdx)) \
  337. FOP_END
  338. /* 2 operand, word only */
  339. #define FASTOP2W(op) \
  340. FOP_START(op) \
  341. FOPNOP() \
  342. FOP2E(op##w, ax, dx) \
  343. FOP2E(op##l, eax, edx) \
  344. ON64(FOP2E(op##q, rax, rdx)) \
  345. FOP_END
  346. /* 2 operand, src is CL */
  347. #define FASTOP2CL(op) \
  348. FOP_START(op) \
  349. FOP2E(op##b, al, cl) \
  350. FOP2E(op##w, ax, cl) \
  351. FOP2E(op##l, eax, cl) \
  352. ON64(FOP2E(op##q, rax, cl)) \
  353. FOP_END
  354. /* 2 operand, src and dest are reversed */
  355. #define FASTOP2R(op, name) \
  356. FOP_START(name) \
  357. FOP2E(op##b, dl, al) \
  358. FOP2E(op##w, dx, ax) \
  359. FOP2E(op##l, edx, eax) \
  360. ON64(FOP2E(op##q, rdx, rax)) \
  361. FOP_END
  362. #define FOP3E(op, dst, src, src2) \
  363. FOP_FUNC(#op "_" #dst "_" #src "_" #src2) \
  364. #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET
  365. /* 3-operand, word-only, src2=cl */
  366. #define FASTOP3WCL(op) \
  367. FOP_START(op) \
  368. FOPNOP() \
  369. FOP3E(op##w, ax, dx, cl) \
  370. FOP3E(op##l, eax, edx, cl) \
  371. ON64(FOP3E(op##q, rax, rdx, cl)) \
  372. FOP_END
  373. /* Special case for SETcc - 1 instruction per cc */
  374. #define FOP_SETCC(op) \
  375. ".align 4 \n\t" \
  376. ".type " #op ", @function \n\t" \
  377. #op ": \n\t" \
  378. #op " %al \n\t" \
  379. FOP_RET
  380. asm(".global kvm_fastop_exception \n"
  381. "kvm_fastop_exception: xor %esi, %esi; ret");
  382. FOP_START(setcc)
  383. FOP_SETCC(seto)
  384. FOP_SETCC(setno)
  385. FOP_SETCC(setc)
  386. FOP_SETCC(setnc)
  387. FOP_SETCC(setz)
  388. FOP_SETCC(setnz)
  389. FOP_SETCC(setbe)
  390. FOP_SETCC(setnbe)
  391. FOP_SETCC(sets)
  392. FOP_SETCC(setns)
  393. FOP_SETCC(setp)
  394. FOP_SETCC(setnp)
  395. FOP_SETCC(setl)
  396. FOP_SETCC(setnl)
  397. FOP_SETCC(setle)
  398. FOP_SETCC(setnle)
  399. FOP_END;
  400. FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
  401. FOP_END;
  402. /*
  403. * XXX: inoutclob user must know where the argument is being expanded.
  404. * Relying on CC_HAVE_ASM_GOTO would allow us to remove _fault.
  405. */
  406. #define asm_safe(insn, inoutclob...) \
  407. ({ \
  408. int _fault = 0; \
  409. \
  410. asm volatile("1:" insn "\n" \
  411. "2:\n" \
  412. ".pushsection .fixup, \"ax\"\n" \
  413. "3: movl $1, %[_fault]\n" \
  414. " jmp 2b\n" \
  415. ".popsection\n" \
  416. _ASM_EXTABLE(1b, 3b) \
  417. : [_fault] "+qm"(_fault) inoutclob ); \
  418. \
  419. _fault ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE; \
  420. })
  421. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  422. enum x86_intercept intercept,
  423. enum x86_intercept_stage stage)
  424. {
  425. struct x86_instruction_info info = {
  426. .intercept = intercept,
  427. .rep_prefix = ctxt->rep_prefix,
  428. .modrm_mod = ctxt->modrm_mod,
  429. .modrm_reg = ctxt->modrm_reg,
  430. .modrm_rm = ctxt->modrm_rm,
  431. .src_val = ctxt->src.val64,
  432. .dst_val = ctxt->dst.val64,
  433. .src_bytes = ctxt->src.bytes,
  434. .dst_bytes = ctxt->dst.bytes,
  435. .ad_bytes = ctxt->ad_bytes,
  436. .next_rip = ctxt->eip,
  437. };
  438. return ctxt->ops->intercept(ctxt, &info, stage);
  439. }
  440. static void assign_masked(ulong *dest, ulong src, ulong mask)
  441. {
  442. *dest = (*dest & ~mask) | (src & mask);
  443. }
  444. static void assign_register(unsigned long *reg, u64 val, int bytes)
  445. {
  446. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  447. switch (bytes) {
  448. case 1:
  449. *(u8 *)reg = (u8)val;
  450. break;
  451. case 2:
  452. *(u16 *)reg = (u16)val;
  453. break;
  454. case 4:
  455. *reg = (u32)val;
  456. break; /* 64b: zero-extend */
  457. case 8:
  458. *reg = val;
  459. break;
  460. }
  461. }
  462. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  463. {
  464. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  465. }
  466. static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
  467. {
  468. u16 sel;
  469. struct desc_struct ss;
  470. if (ctxt->mode == X86EMUL_MODE_PROT64)
  471. return ~0UL;
  472. ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
  473. return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
  474. }
  475. static int stack_size(struct x86_emulate_ctxt *ctxt)
  476. {
  477. return (__fls(stack_mask(ctxt)) + 1) >> 3;
  478. }
  479. /* Access/update address held in a register, based on addressing mode. */
  480. static inline unsigned long
  481. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  482. {
  483. if (ctxt->ad_bytes == sizeof(unsigned long))
  484. return reg;
  485. else
  486. return reg & ad_mask(ctxt);
  487. }
  488. static inline unsigned long
  489. register_address(struct x86_emulate_ctxt *ctxt, int reg)
  490. {
  491. return address_mask(ctxt, reg_read(ctxt, reg));
  492. }
  493. static void masked_increment(ulong *reg, ulong mask, int inc)
  494. {
  495. assign_masked(reg, *reg + inc, mask);
  496. }
  497. static inline void
  498. register_address_increment(struct x86_emulate_ctxt *ctxt, int reg, int inc)
  499. {
  500. ulong *preg = reg_rmw(ctxt, reg);
  501. assign_register(preg, *preg + inc, ctxt->ad_bytes);
  502. }
  503. static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
  504. {
  505. masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
  506. }
  507. static u32 desc_limit_scaled(struct desc_struct *desc)
  508. {
  509. u32 limit = get_desc_limit(desc);
  510. return desc->g ? (limit << 12) | 0xfff : limit;
  511. }
  512. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  513. {
  514. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  515. return 0;
  516. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  517. }
  518. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  519. u32 error, bool valid)
  520. {
  521. WARN_ON(vec > 0x1f);
  522. ctxt->exception.vector = vec;
  523. ctxt->exception.error_code = error;
  524. ctxt->exception.error_code_valid = valid;
  525. return X86EMUL_PROPAGATE_FAULT;
  526. }
  527. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  528. {
  529. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  530. }
  531. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  532. {
  533. return emulate_exception(ctxt, GP_VECTOR, err, true);
  534. }
  535. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  536. {
  537. return emulate_exception(ctxt, SS_VECTOR, err, true);
  538. }
  539. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  540. {
  541. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  542. }
  543. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  544. {
  545. return emulate_exception(ctxt, TS_VECTOR, err, true);
  546. }
  547. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  548. {
  549. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  550. }
  551. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  552. {
  553. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  554. }
  555. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  556. {
  557. u16 selector;
  558. struct desc_struct desc;
  559. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  560. return selector;
  561. }
  562. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  563. unsigned seg)
  564. {
  565. u16 dummy;
  566. u32 base3;
  567. struct desc_struct desc;
  568. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  569. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  570. }
  571. /*
  572. * x86 defines three classes of vector instructions: explicitly
  573. * aligned, explicitly unaligned, and the rest, which change behaviour
  574. * depending on whether they're AVX encoded or not.
  575. *
  576. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  577. * subject to the same check. FXSAVE and FXRSTOR are checked here too as their
  578. * 512 bytes of data must be aligned to a 16 byte boundary.
  579. */
  580. static unsigned insn_alignment(struct x86_emulate_ctxt *ctxt, unsigned size)
  581. {
  582. u64 alignment = ctxt->d & AlignMask;
  583. if (likely(size < 16))
  584. return 1;
  585. switch (alignment) {
  586. case Unaligned:
  587. case Avx:
  588. return 1;
  589. case Aligned16:
  590. return 16;
  591. case Aligned:
  592. default:
  593. return size;
  594. }
  595. }
  596. static __always_inline int __linearize(struct x86_emulate_ctxt *ctxt,
  597. struct segmented_address addr,
  598. unsigned *max_size, unsigned size,
  599. bool write, bool fetch,
  600. enum x86emul_mode mode, ulong *linear)
  601. {
  602. struct desc_struct desc;
  603. bool usable;
  604. ulong la;
  605. u32 lim;
  606. u16 sel;
  607. la = seg_base(ctxt, addr.seg) + addr.ea;
  608. *max_size = 0;
  609. switch (mode) {
  610. case X86EMUL_MODE_PROT64:
  611. *linear = la;
  612. if (is_noncanonical_address(la))
  613. goto bad;
  614. *max_size = min_t(u64, ~0u, (1ull << 48) - la);
  615. if (size > *max_size)
  616. goto bad;
  617. break;
  618. default:
  619. *linear = la = (u32)la;
  620. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  621. addr.seg);
  622. if (!usable)
  623. goto bad;
  624. /* code segment in protected mode or read-only data segment */
  625. if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
  626. || !(desc.type & 2)) && write)
  627. goto bad;
  628. /* unreadable code segment */
  629. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  630. goto bad;
  631. lim = desc_limit_scaled(&desc);
  632. if (!(desc.type & 8) && (desc.type & 4)) {
  633. /* expand-down segment */
  634. if (addr.ea <= lim)
  635. goto bad;
  636. lim = desc.d ? 0xffffffff : 0xffff;
  637. }
  638. if (addr.ea > lim)
  639. goto bad;
  640. if (lim == 0xffffffff)
  641. *max_size = ~0u;
  642. else {
  643. *max_size = (u64)lim + 1 - addr.ea;
  644. if (size > *max_size)
  645. goto bad;
  646. }
  647. break;
  648. }
  649. if (la & (insn_alignment(ctxt, size) - 1))
  650. return emulate_gp(ctxt, 0);
  651. return X86EMUL_CONTINUE;
  652. bad:
  653. if (addr.seg == VCPU_SREG_SS)
  654. return emulate_ss(ctxt, 0);
  655. else
  656. return emulate_gp(ctxt, 0);
  657. }
  658. static int linearize(struct x86_emulate_ctxt *ctxt,
  659. struct segmented_address addr,
  660. unsigned size, bool write,
  661. ulong *linear)
  662. {
  663. unsigned max_size;
  664. return __linearize(ctxt, addr, &max_size, size, write, false,
  665. ctxt->mode, linear);
  666. }
  667. static inline int assign_eip(struct x86_emulate_ctxt *ctxt, ulong dst,
  668. enum x86emul_mode mode)
  669. {
  670. ulong linear;
  671. int rc;
  672. unsigned max_size;
  673. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  674. .ea = dst };
  675. if (ctxt->op_bytes != sizeof(unsigned long))
  676. addr.ea = dst & ((1UL << (ctxt->op_bytes << 3)) - 1);
  677. rc = __linearize(ctxt, addr, &max_size, 1, false, true, mode, &linear);
  678. if (rc == X86EMUL_CONTINUE)
  679. ctxt->_eip = addr.ea;
  680. return rc;
  681. }
  682. static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
  683. {
  684. return assign_eip(ctxt, dst, ctxt->mode);
  685. }
  686. static int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst,
  687. const struct desc_struct *cs_desc)
  688. {
  689. enum x86emul_mode mode = ctxt->mode;
  690. int rc;
  691. #ifdef CONFIG_X86_64
  692. if (ctxt->mode >= X86EMUL_MODE_PROT16) {
  693. if (cs_desc->l) {
  694. u64 efer = 0;
  695. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  696. if (efer & EFER_LMA)
  697. mode = X86EMUL_MODE_PROT64;
  698. } else
  699. mode = X86EMUL_MODE_PROT32; /* temporary value */
  700. }
  701. #endif
  702. if (mode == X86EMUL_MODE_PROT16 || mode == X86EMUL_MODE_PROT32)
  703. mode = cs_desc->d ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
  704. rc = assign_eip(ctxt, dst, mode);
  705. if (rc == X86EMUL_CONTINUE)
  706. ctxt->mode = mode;
  707. return rc;
  708. }
  709. static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  710. {
  711. return assign_eip_near(ctxt, ctxt->_eip + rel);
  712. }
  713. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  714. struct segmented_address addr,
  715. void *data,
  716. unsigned size)
  717. {
  718. int rc;
  719. ulong linear;
  720. rc = linearize(ctxt, addr, size, false, &linear);
  721. if (rc != X86EMUL_CONTINUE)
  722. return rc;
  723. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  724. }
  725. static int segmented_write_std(struct x86_emulate_ctxt *ctxt,
  726. struct segmented_address addr,
  727. void *data,
  728. unsigned int size)
  729. {
  730. int rc;
  731. ulong linear;
  732. rc = linearize(ctxt, addr, size, true, &linear);
  733. if (rc != X86EMUL_CONTINUE)
  734. return rc;
  735. return ctxt->ops->write_std(ctxt, linear, data, size, &ctxt->exception);
  736. }
  737. /*
  738. * Prefetch the remaining bytes of the instruction without crossing page
  739. * boundary if they are not in fetch_cache yet.
  740. */
  741. static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
  742. {
  743. int rc;
  744. unsigned size, max_size;
  745. unsigned long linear;
  746. int cur_size = ctxt->fetch.end - ctxt->fetch.data;
  747. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  748. .ea = ctxt->eip + cur_size };
  749. /*
  750. * We do not know exactly how many bytes will be needed, and
  751. * __linearize is expensive, so fetch as much as possible. We
  752. * just have to avoid going beyond the 15 byte limit, the end
  753. * of the segment, or the end of the page.
  754. *
  755. * __linearize is called with size 0 so that it does not do any
  756. * boundary check itself. Instead, we use max_size to check
  757. * against op_size.
  758. */
  759. rc = __linearize(ctxt, addr, &max_size, 0, false, true, ctxt->mode,
  760. &linear);
  761. if (unlikely(rc != X86EMUL_CONTINUE))
  762. return rc;
  763. size = min_t(unsigned, 15UL ^ cur_size, max_size);
  764. size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
  765. /*
  766. * One instruction can only straddle two pages,
  767. * and one has been loaded at the beginning of
  768. * x86_decode_insn. So, if not enough bytes
  769. * still, we must have hit the 15-byte boundary.
  770. */
  771. if (unlikely(size < op_size))
  772. return emulate_gp(ctxt, 0);
  773. rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
  774. size, &ctxt->exception);
  775. if (unlikely(rc != X86EMUL_CONTINUE))
  776. return rc;
  777. ctxt->fetch.end += size;
  778. return X86EMUL_CONTINUE;
  779. }
  780. static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
  781. unsigned size)
  782. {
  783. unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;
  784. if (unlikely(done_size < size))
  785. return __do_insn_fetch_bytes(ctxt, size - done_size);
  786. else
  787. return X86EMUL_CONTINUE;
  788. }
  789. /* Fetch next part of the instruction being emulated. */
  790. #define insn_fetch(_type, _ctxt) \
  791. ({ _type _x; \
  792. \
  793. rc = do_insn_fetch_bytes(_ctxt, sizeof(_type)); \
  794. if (rc != X86EMUL_CONTINUE) \
  795. goto done; \
  796. ctxt->_eip += sizeof(_type); \
  797. memcpy(&_x, ctxt->fetch.ptr, sizeof(_type)); \
  798. ctxt->fetch.ptr += sizeof(_type); \
  799. _x; \
  800. })
  801. #define insn_fetch_arr(_arr, _size, _ctxt) \
  802. ({ \
  803. rc = do_insn_fetch_bytes(_ctxt, _size); \
  804. if (rc != X86EMUL_CONTINUE) \
  805. goto done; \
  806. ctxt->_eip += (_size); \
  807. memcpy(_arr, ctxt->fetch.ptr, _size); \
  808. ctxt->fetch.ptr += (_size); \
  809. })
  810. /*
  811. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  812. * pointer into the block that addresses the relevant register.
  813. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  814. */
  815. static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
  816. int byteop)
  817. {
  818. void *p;
  819. int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
  820. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  821. p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
  822. else
  823. p = reg_rmw(ctxt, modrm_reg);
  824. return p;
  825. }
  826. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  827. struct segmented_address addr,
  828. u16 *size, unsigned long *address, int op_bytes)
  829. {
  830. int rc;
  831. if (op_bytes == 2)
  832. op_bytes = 3;
  833. *address = 0;
  834. rc = segmented_read_std(ctxt, addr, size, 2);
  835. if (rc != X86EMUL_CONTINUE)
  836. return rc;
  837. addr.ea += 2;
  838. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  839. return rc;
  840. }
  841. FASTOP2(add);
  842. FASTOP2(or);
  843. FASTOP2(adc);
  844. FASTOP2(sbb);
  845. FASTOP2(and);
  846. FASTOP2(sub);
  847. FASTOP2(xor);
  848. FASTOP2(cmp);
  849. FASTOP2(test);
  850. FASTOP1SRC2(mul, mul_ex);
  851. FASTOP1SRC2(imul, imul_ex);
  852. FASTOP1SRC2EX(div, div_ex);
  853. FASTOP1SRC2EX(idiv, idiv_ex);
  854. FASTOP3WCL(shld);
  855. FASTOP3WCL(shrd);
  856. FASTOP2W(imul);
  857. FASTOP1(not);
  858. FASTOP1(neg);
  859. FASTOP1(inc);
  860. FASTOP1(dec);
  861. FASTOP2CL(rol);
  862. FASTOP2CL(ror);
  863. FASTOP2CL(rcl);
  864. FASTOP2CL(rcr);
  865. FASTOP2CL(shl);
  866. FASTOP2CL(shr);
  867. FASTOP2CL(sar);
  868. FASTOP2W(bsf);
  869. FASTOP2W(bsr);
  870. FASTOP2W(bt);
  871. FASTOP2W(bts);
  872. FASTOP2W(btr);
  873. FASTOP2W(btc);
  874. FASTOP2(xadd);
  875. FASTOP2R(cmp, cmp_r);
  876. static int em_bsf_c(struct x86_emulate_ctxt *ctxt)
  877. {
  878. /* If src is zero, do not writeback, but update flags */
  879. if (ctxt->src.val == 0)
  880. ctxt->dst.type = OP_NONE;
  881. return fastop(ctxt, em_bsf);
  882. }
  883. static int em_bsr_c(struct x86_emulate_ctxt *ctxt)
  884. {
  885. /* If src is zero, do not writeback, but update flags */
  886. if (ctxt->src.val == 0)
  887. ctxt->dst.type = OP_NONE;
  888. return fastop(ctxt, em_bsr);
  889. }
  890. static __always_inline u8 test_cc(unsigned int condition, unsigned long flags)
  891. {
  892. u8 rc;
  893. void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
  894. flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
  895. asm("push %[flags]; popf; call *%[fastop]"
  896. : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
  897. return rc;
  898. }
  899. static void fetch_register_operand(struct operand *op)
  900. {
  901. switch (op->bytes) {
  902. case 1:
  903. op->val = *(u8 *)op->addr.reg;
  904. break;
  905. case 2:
  906. op->val = *(u16 *)op->addr.reg;
  907. break;
  908. case 4:
  909. op->val = *(u32 *)op->addr.reg;
  910. break;
  911. case 8:
  912. op->val = *(u64 *)op->addr.reg;
  913. break;
  914. }
  915. }
  916. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  917. {
  918. ctxt->ops->get_fpu(ctxt);
  919. switch (reg) {
  920. case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
  921. case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
  922. case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
  923. case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
  924. case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
  925. case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
  926. case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
  927. case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
  928. #ifdef CONFIG_X86_64
  929. case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
  930. case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
  931. case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
  932. case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
  933. case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
  934. case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
  935. case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
  936. case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
  937. #endif
  938. default: BUG();
  939. }
  940. ctxt->ops->put_fpu(ctxt);
  941. }
  942. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  943. int reg)
  944. {
  945. ctxt->ops->get_fpu(ctxt);
  946. switch (reg) {
  947. case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
  948. case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
  949. case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
  950. case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
  951. case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
  952. case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
  953. case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
  954. case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
  955. #ifdef CONFIG_X86_64
  956. case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
  957. case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
  958. case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
  959. case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
  960. case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
  961. case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
  962. case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
  963. case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
  964. #endif
  965. default: BUG();
  966. }
  967. ctxt->ops->put_fpu(ctxt);
  968. }
  969. static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  970. {
  971. ctxt->ops->get_fpu(ctxt);
  972. switch (reg) {
  973. case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
  974. case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
  975. case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
  976. case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
  977. case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
  978. case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
  979. case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
  980. case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
  981. default: BUG();
  982. }
  983. ctxt->ops->put_fpu(ctxt);
  984. }
  985. static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  986. {
  987. ctxt->ops->get_fpu(ctxt);
  988. switch (reg) {
  989. case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
  990. case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
  991. case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
  992. case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
  993. case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
  994. case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
  995. case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
  996. case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
  997. default: BUG();
  998. }
  999. ctxt->ops->put_fpu(ctxt);
  1000. }
  1001. static int em_fninit(struct x86_emulate_ctxt *ctxt)
  1002. {
  1003. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  1004. return emulate_nm(ctxt);
  1005. ctxt->ops->get_fpu(ctxt);
  1006. asm volatile("fninit");
  1007. ctxt->ops->put_fpu(ctxt);
  1008. return X86EMUL_CONTINUE;
  1009. }
  1010. static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
  1011. {
  1012. u16 fcw;
  1013. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  1014. return emulate_nm(ctxt);
  1015. ctxt->ops->get_fpu(ctxt);
  1016. asm volatile("fnstcw %0": "+m"(fcw));
  1017. ctxt->ops->put_fpu(ctxt);
  1018. ctxt->dst.val = fcw;
  1019. return X86EMUL_CONTINUE;
  1020. }
  1021. static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
  1022. {
  1023. u16 fsw;
  1024. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  1025. return emulate_nm(ctxt);
  1026. ctxt->ops->get_fpu(ctxt);
  1027. asm volatile("fnstsw %0": "+m"(fsw));
  1028. ctxt->ops->put_fpu(ctxt);
  1029. ctxt->dst.val = fsw;
  1030. return X86EMUL_CONTINUE;
  1031. }
  1032. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  1033. struct operand *op)
  1034. {
  1035. unsigned reg = ctxt->modrm_reg;
  1036. if (!(ctxt->d & ModRM))
  1037. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  1038. if (ctxt->d & Sse) {
  1039. op->type = OP_XMM;
  1040. op->bytes = 16;
  1041. op->addr.xmm = reg;
  1042. read_sse_reg(ctxt, &op->vec_val, reg);
  1043. return;
  1044. }
  1045. if (ctxt->d & Mmx) {
  1046. reg &= 7;
  1047. op->type = OP_MM;
  1048. op->bytes = 8;
  1049. op->addr.mm = reg;
  1050. return;
  1051. }
  1052. op->type = OP_REG;
  1053. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  1054. op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);
  1055. fetch_register_operand(op);
  1056. op->orig_val = op->val;
  1057. }
  1058. static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
  1059. {
  1060. if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
  1061. ctxt->modrm_seg = VCPU_SREG_SS;
  1062. }
  1063. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  1064. struct operand *op)
  1065. {
  1066. u8 sib;
  1067. int index_reg, base_reg, scale;
  1068. int rc = X86EMUL_CONTINUE;
  1069. ulong modrm_ea = 0;
  1070. ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
  1071. index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
  1072. base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
  1073. ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
  1074. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  1075. ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
  1076. ctxt->modrm_seg = VCPU_SREG_DS;
  1077. if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
  1078. op->type = OP_REG;
  1079. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  1080. op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
  1081. ctxt->d & ByteOp);
  1082. if (ctxt->d & Sse) {
  1083. op->type = OP_XMM;
  1084. op->bytes = 16;
  1085. op->addr.xmm = ctxt->modrm_rm;
  1086. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  1087. return rc;
  1088. }
  1089. if (ctxt->d & Mmx) {
  1090. op->type = OP_MM;
  1091. op->bytes = 8;
  1092. op->addr.mm = ctxt->modrm_rm & 7;
  1093. return rc;
  1094. }
  1095. fetch_register_operand(op);
  1096. return rc;
  1097. }
  1098. op->type = OP_MEM;
  1099. if (ctxt->ad_bytes == 2) {
  1100. unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
  1101. unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
  1102. unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
  1103. unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
  1104. /* 16-bit ModR/M decode. */
  1105. switch (ctxt->modrm_mod) {
  1106. case 0:
  1107. if (ctxt->modrm_rm == 6)
  1108. modrm_ea += insn_fetch(u16, ctxt);
  1109. break;
  1110. case 1:
  1111. modrm_ea += insn_fetch(s8, ctxt);
  1112. break;
  1113. case 2:
  1114. modrm_ea += insn_fetch(u16, ctxt);
  1115. break;
  1116. }
  1117. switch (ctxt->modrm_rm) {
  1118. case 0:
  1119. modrm_ea += bx + si;
  1120. break;
  1121. case 1:
  1122. modrm_ea += bx + di;
  1123. break;
  1124. case 2:
  1125. modrm_ea += bp + si;
  1126. break;
  1127. case 3:
  1128. modrm_ea += bp + di;
  1129. break;
  1130. case 4:
  1131. modrm_ea += si;
  1132. break;
  1133. case 5:
  1134. modrm_ea += di;
  1135. break;
  1136. case 6:
  1137. if (ctxt->modrm_mod != 0)
  1138. modrm_ea += bp;
  1139. break;
  1140. case 7:
  1141. modrm_ea += bx;
  1142. break;
  1143. }
  1144. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  1145. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  1146. ctxt->modrm_seg = VCPU_SREG_SS;
  1147. modrm_ea = (u16)modrm_ea;
  1148. } else {
  1149. /* 32/64-bit ModR/M decode. */
  1150. if ((ctxt->modrm_rm & 7) == 4) {
  1151. sib = insn_fetch(u8, ctxt);
  1152. index_reg |= (sib >> 3) & 7;
  1153. base_reg |= sib & 7;
  1154. scale = sib >> 6;
  1155. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  1156. modrm_ea += insn_fetch(s32, ctxt);
  1157. else {
  1158. modrm_ea += reg_read(ctxt, base_reg);
  1159. adjust_modrm_seg(ctxt, base_reg);
  1160. /* Increment ESP on POP [ESP] */
  1161. if ((ctxt->d & IncSP) &&
  1162. base_reg == VCPU_REGS_RSP)
  1163. modrm_ea += ctxt->op_bytes;
  1164. }
  1165. if (index_reg != 4)
  1166. modrm_ea += reg_read(ctxt, index_reg) << scale;
  1167. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  1168. modrm_ea += insn_fetch(s32, ctxt);
  1169. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1170. ctxt->rip_relative = 1;
  1171. } else {
  1172. base_reg = ctxt->modrm_rm;
  1173. modrm_ea += reg_read(ctxt, base_reg);
  1174. adjust_modrm_seg(ctxt, base_reg);
  1175. }
  1176. switch (ctxt->modrm_mod) {
  1177. case 1:
  1178. modrm_ea += insn_fetch(s8, ctxt);
  1179. break;
  1180. case 2:
  1181. modrm_ea += insn_fetch(s32, ctxt);
  1182. break;
  1183. }
  1184. }
  1185. op->addr.mem.ea = modrm_ea;
  1186. if (ctxt->ad_bytes != 8)
  1187. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  1188. done:
  1189. return rc;
  1190. }
  1191. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  1192. struct operand *op)
  1193. {
  1194. int rc = X86EMUL_CONTINUE;
  1195. op->type = OP_MEM;
  1196. switch (ctxt->ad_bytes) {
  1197. case 2:
  1198. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1199. break;
  1200. case 4:
  1201. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1202. break;
  1203. case 8:
  1204. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1205. break;
  1206. }
  1207. done:
  1208. return rc;
  1209. }
  1210. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1211. {
  1212. long sv = 0, mask;
  1213. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1214. mask = ~((long)ctxt->dst.bytes * 8 - 1);
  1215. if (ctxt->src.bytes == 2)
  1216. sv = (s16)ctxt->src.val & (s16)mask;
  1217. else if (ctxt->src.bytes == 4)
  1218. sv = (s32)ctxt->src.val & (s32)mask;
  1219. else
  1220. sv = (s64)ctxt->src.val & (s64)mask;
  1221. ctxt->dst.addr.mem.ea = address_mask(ctxt,
  1222. ctxt->dst.addr.mem.ea + (sv >> 3));
  1223. }
  1224. /* only subword offset */
  1225. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1226. }
  1227. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1228. unsigned long addr, void *dest, unsigned size)
  1229. {
  1230. int rc;
  1231. struct read_cache *mc = &ctxt->mem_read;
  1232. if (mc->pos < mc->end)
  1233. goto read_cached;
  1234. WARN_ON((mc->end + size) >= sizeof(mc->data));
  1235. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
  1236. &ctxt->exception);
  1237. if (rc != X86EMUL_CONTINUE)
  1238. return rc;
  1239. mc->end += size;
  1240. read_cached:
  1241. memcpy(dest, mc->data + mc->pos, size);
  1242. mc->pos += size;
  1243. return X86EMUL_CONTINUE;
  1244. }
  1245. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1246. struct segmented_address addr,
  1247. void *data,
  1248. unsigned size)
  1249. {
  1250. int rc;
  1251. ulong linear;
  1252. rc = linearize(ctxt, addr, size, false, &linear);
  1253. if (rc != X86EMUL_CONTINUE)
  1254. return rc;
  1255. return read_emulated(ctxt, linear, data, size);
  1256. }
  1257. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1258. struct segmented_address addr,
  1259. const void *data,
  1260. unsigned size)
  1261. {
  1262. int rc;
  1263. ulong linear;
  1264. rc = linearize(ctxt, addr, size, true, &linear);
  1265. if (rc != X86EMUL_CONTINUE)
  1266. return rc;
  1267. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1268. &ctxt->exception);
  1269. }
  1270. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1271. struct segmented_address addr,
  1272. const void *orig_data, const void *data,
  1273. unsigned size)
  1274. {
  1275. int rc;
  1276. ulong linear;
  1277. rc = linearize(ctxt, addr, size, true, &linear);
  1278. if (rc != X86EMUL_CONTINUE)
  1279. return rc;
  1280. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1281. size, &ctxt->exception);
  1282. }
  1283. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1284. unsigned int size, unsigned short port,
  1285. void *dest)
  1286. {
  1287. struct read_cache *rc = &ctxt->io_read;
  1288. if (rc->pos == rc->end) { /* refill pio read ahead */
  1289. unsigned int in_page, n;
  1290. unsigned int count = ctxt->rep_prefix ?
  1291. address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
  1292. in_page = (ctxt->eflags & X86_EFLAGS_DF) ?
  1293. offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
  1294. PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
  1295. n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
  1296. if (n == 0)
  1297. n = 1;
  1298. rc->pos = rc->end = 0;
  1299. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1300. return 0;
  1301. rc->end = n * size;
  1302. }
  1303. if (ctxt->rep_prefix && (ctxt->d & String) &&
  1304. !(ctxt->eflags & X86_EFLAGS_DF)) {
  1305. ctxt->dst.data = rc->data + rc->pos;
  1306. ctxt->dst.type = OP_MEM_STR;
  1307. ctxt->dst.count = (rc->end - rc->pos) / size;
  1308. rc->pos = rc->end;
  1309. } else {
  1310. memcpy(dest, rc->data + rc->pos, size);
  1311. rc->pos += size;
  1312. }
  1313. return 1;
  1314. }
  1315. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1316. u16 index, struct desc_struct *desc)
  1317. {
  1318. struct desc_ptr dt;
  1319. ulong addr;
  1320. ctxt->ops->get_idt(ctxt, &dt);
  1321. if (dt.size < index * 8 + 7)
  1322. return emulate_gp(ctxt, index << 3 | 0x2);
  1323. addr = dt.address + index * 8;
  1324. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1325. &ctxt->exception);
  1326. }
  1327. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1328. u16 selector, struct desc_ptr *dt)
  1329. {
  1330. const struct x86_emulate_ops *ops = ctxt->ops;
  1331. u32 base3 = 0;
  1332. if (selector & 1 << 2) {
  1333. struct desc_struct desc;
  1334. u16 sel;
  1335. memset (dt, 0, sizeof *dt);
  1336. if (!ops->get_segment(ctxt, &sel, &desc, &base3,
  1337. VCPU_SREG_LDTR))
  1338. return;
  1339. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1340. dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
  1341. } else
  1342. ops->get_gdt(ctxt, dt);
  1343. }
  1344. static int get_descriptor_ptr(struct x86_emulate_ctxt *ctxt,
  1345. u16 selector, ulong *desc_addr_p)
  1346. {
  1347. struct desc_ptr dt;
  1348. u16 index = selector >> 3;
  1349. ulong addr;
  1350. get_descriptor_table_ptr(ctxt, selector, &dt);
  1351. if (dt.size < index * 8 + 7)
  1352. return emulate_gp(ctxt, selector & 0xfffc);
  1353. addr = dt.address + index * 8;
  1354. #ifdef CONFIG_X86_64
  1355. if (addr >> 32 != 0) {
  1356. u64 efer = 0;
  1357. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  1358. if (!(efer & EFER_LMA))
  1359. addr &= (u32)-1;
  1360. }
  1361. #endif
  1362. *desc_addr_p = addr;
  1363. return X86EMUL_CONTINUE;
  1364. }
  1365. /* allowed just for 8 bytes segments */
  1366. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1367. u16 selector, struct desc_struct *desc,
  1368. ulong *desc_addr_p)
  1369. {
  1370. int rc;
  1371. rc = get_descriptor_ptr(ctxt, selector, desc_addr_p);
  1372. if (rc != X86EMUL_CONTINUE)
  1373. return rc;
  1374. return ctxt->ops->read_std(ctxt, *desc_addr_p, desc, sizeof(*desc),
  1375. &ctxt->exception);
  1376. }
  1377. /* allowed just for 8 bytes segments */
  1378. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1379. u16 selector, struct desc_struct *desc)
  1380. {
  1381. int rc;
  1382. ulong addr;
  1383. rc = get_descriptor_ptr(ctxt, selector, &addr);
  1384. if (rc != X86EMUL_CONTINUE)
  1385. return rc;
  1386. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1387. &ctxt->exception);
  1388. }
  1389. static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1390. u16 selector, int seg, u8 cpl,
  1391. enum x86_transfer_type transfer,
  1392. struct desc_struct *desc)
  1393. {
  1394. struct desc_struct seg_desc, old_desc;
  1395. u8 dpl, rpl;
  1396. unsigned err_vec = GP_VECTOR;
  1397. u32 err_code = 0;
  1398. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1399. ulong desc_addr;
  1400. int ret;
  1401. u16 dummy;
  1402. u32 base3 = 0;
  1403. memset(&seg_desc, 0, sizeof seg_desc);
  1404. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1405. /* set real mode segment descriptor (keep limit etc. for
  1406. * unreal mode) */
  1407. ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
  1408. set_desc_base(&seg_desc, selector << 4);
  1409. goto load;
  1410. } else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
  1411. /* VM86 needs a clean new segment descriptor */
  1412. set_desc_base(&seg_desc, selector << 4);
  1413. set_desc_limit(&seg_desc, 0xffff);
  1414. seg_desc.type = 3;
  1415. seg_desc.p = 1;
  1416. seg_desc.s = 1;
  1417. seg_desc.dpl = 3;
  1418. goto load;
  1419. }
  1420. rpl = selector & 3;
  1421. /* TR should be in GDT only */
  1422. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1423. goto exception;
  1424. /* NULL selector is not valid for TR, CS and (except for long mode) SS */
  1425. if (null_selector) {
  1426. if (seg == VCPU_SREG_CS || seg == VCPU_SREG_TR)
  1427. goto exception;
  1428. if (seg == VCPU_SREG_SS) {
  1429. if (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl)
  1430. goto exception;
  1431. /*
  1432. * ctxt->ops->set_segment expects the CPL to be in
  1433. * SS.DPL, so fake an expand-up 32-bit data segment.
  1434. */
  1435. seg_desc.type = 3;
  1436. seg_desc.p = 1;
  1437. seg_desc.s = 1;
  1438. seg_desc.dpl = cpl;
  1439. seg_desc.d = 1;
  1440. seg_desc.g = 1;
  1441. }
  1442. /* Skip all following checks */
  1443. goto load;
  1444. }
  1445. ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
  1446. if (ret != X86EMUL_CONTINUE)
  1447. return ret;
  1448. err_code = selector & 0xfffc;
  1449. err_vec = (transfer == X86_TRANSFER_TASK_SWITCH) ? TS_VECTOR :
  1450. GP_VECTOR;
  1451. /* can't load system descriptor into segment selector */
  1452. if (seg <= VCPU_SREG_GS && !seg_desc.s) {
  1453. if (transfer == X86_TRANSFER_CALL_JMP)
  1454. return X86EMUL_UNHANDLEABLE;
  1455. goto exception;
  1456. }
  1457. if (!seg_desc.p) {
  1458. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1459. goto exception;
  1460. }
  1461. dpl = seg_desc.dpl;
  1462. switch (seg) {
  1463. case VCPU_SREG_SS:
  1464. /*
  1465. * segment is not a writable data segment or segment
  1466. * selector's RPL != CPL or segment selector's RPL != CPL
  1467. */
  1468. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1469. goto exception;
  1470. break;
  1471. case VCPU_SREG_CS:
  1472. if (!(seg_desc.type & 8))
  1473. goto exception;
  1474. if (seg_desc.type & 4) {
  1475. /* conforming */
  1476. if (dpl > cpl)
  1477. goto exception;
  1478. } else {
  1479. /* nonconforming */
  1480. if (rpl > cpl || dpl != cpl)
  1481. goto exception;
  1482. }
  1483. /* in long-mode d/b must be clear if l is set */
  1484. if (seg_desc.d && seg_desc.l) {
  1485. u64 efer = 0;
  1486. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  1487. if (efer & EFER_LMA)
  1488. goto exception;
  1489. }
  1490. /* CS(RPL) <- CPL */
  1491. selector = (selector & 0xfffc) | cpl;
  1492. break;
  1493. case VCPU_SREG_TR:
  1494. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1495. goto exception;
  1496. old_desc = seg_desc;
  1497. seg_desc.type |= 2; /* busy */
  1498. ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
  1499. sizeof(seg_desc), &ctxt->exception);
  1500. if (ret != X86EMUL_CONTINUE)
  1501. return ret;
  1502. break;
  1503. case VCPU_SREG_LDTR:
  1504. if (seg_desc.s || seg_desc.type != 2)
  1505. goto exception;
  1506. break;
  1507. default: /* DS, ES, FS, or GS */
  1508. /*
  1509. * segment is not a data or readable code segment or
  1510. * ((segment is a data or nonconforming code segment)
  1511. * and (both RPL and CPL > DPL))
  1512. */
  1513. if ((seg_desc.type & 0xa) == 0x8 ||
  1514. (((seg_desc.type & 0xc) != 0xc) &&
  1515. (rpl > dpl && cpl > dpl)))
  1516. goto exception;
  1517. break;
  1518. }
  1519. if (seg_desc.s) {
  1520. /* mark segment as accessed */
  1521. if (!(seg_desc.type & 1)) {
  1522. seg_desc.type |= 1;
  1523. ret = write_segment_descriptor(ctxt, selector,
  1524. &seg_desc);
  1525. if (ret != X86EMUL_CONTINUE)
  1526. return ret;
  1527. }
  1528. } else if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1529. ret = ctxt->ops->read_std(ctxt, desc_addr+8, &base3,
  1530. sizeof(base3), &ctxt->exception);
  1531. if (ret != X86EMUL_CONTINUE)
  1532. return ret;
  1533. if (is_noncanonical_address(get_desc_base(&seg_desc) |
  1534. ((u64)base3 << 32)))
  1535. return emulate_gp(ctxt, 0);
  1536. }
  1537. load:
  1538. ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
  1539. if (desc)
  1540. *desc = seg_desc;
  1541. return X86EMUL_CONTINUE;
  1542. exception:
  1543. return emulate_exception(ctxt, err_vec, err_code, true);
  1544. }
  1545. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1546. u16 selector, int seg)
  1547. {
  1548. u8 cpl = ctxt->ops->cpl(ctxt);
  1549. /*
  1550. * None of MOV, POP and LSS can load a NULL selector in CPL=3, but
  1551. * they can load it at CPL<3 (Intel's manual says only LSS can,
  1552. * but it's wrong).
  1553. *
  1554. * However, the Intel manual says that putting IST=1/DPL=3 in
  1555. * an interrupt gate will result in SS=3 (the AMD manual instead
  1556. * says it doesn't), so allow SS=3 in __load_segment_descriptor
  1557. * and only forbid it here.
  1558. */
  1559. if (seg == VCPU_SREG_SS && selector == 3 &&
  1560. ctxt->mode == X86EMUL_MODE_PROT64)
  1561. return emulate_exception(ctxt, GP_VECTOR, 0, true);
  1562. return __load_segment_descriptor(ctxt, selector, seg, cpl,
  1563. X86_TRANSFER_NONE, NULL);
  1564. }
  1565. static void write_register_operand(struct operand *op)
  1566. {
  1567. return assign_register(op->addr.reg, op->val, op->bytes);
  1568. }
  1569. static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
  1570. {
  1571. switch (op->type) {
  1572. case OP_REG:
  1573. write_register_operand(op);
  1574. break;
  1575. case OP_MEM:
  1576. if (ctxt->lock_prefix)
  1577. return segmented_cmpxchg(ctxt,
  1578. op->addr.mem,
  1579. &op->orig_val,
  1580. &op->val,
  1581. op->bytes);
  1582. else
  1583. return segmented_write(ctxt,
  1584. op->addr.mem,
  1585. &op->val,
  1586. op->bytes);
  1587. break;
  1588. case OP_MEM_STR:
  1589. return segmented_write(ctxt,
  1590. op->addr.mem,
  1591. op->data,
  1592. op->bytes * op->count);
  1593. break;
  1594. case OP_XMM:
  1595. write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
  1596. break;
  1597. case OP_MM:
  1598. write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  1599. break;
  1600. case OP_NONE:
  1601. /* no writeback */
  1602. break;
  1603. default:
  1604. break;
  1605. }
  1606. return X86EMUL_CONTINUE;
  1607. }
  1608. static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
  1609. {
  1610. struct segmented_address addr;
  1611. rsp_increment(ctxt, -bytes);
  1612. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1613. addr.seg = VCPU_SREG_SS;
  1614. return segmented_write(ctxt, addr, data, bytes);
  1615. }
  1616. static int em_push(struct x86_emulate_ctxt *ctxt)
  1617. {
  1618. /* Disable writeback. */
  1619. ctxt->dst.type = OP_NONE;
  1620. return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
  1621. }
  1622. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1623. void *dest, int len)
  1624. {
  1625. int rc;
  1626. struct segmented_address addr;
  1627. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1628. addr.seg = VCPU_SREG_SS;
  1629. rc = segmented_read(ctxt, addr, dest, len);
  1630. if (rc != X86EMUL_CONTINUE)
  1631. return rc;
  1632. rsp_increment(ctxt, len);
  1633. return rc;
  1634. }
  1635. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1636. {
  1637. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1638. }
  1639. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1640. void *dest, int len)
  1641. {
  1642. int rc;
  1643. unsigned long val, change_mask;
  1644. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
  1645. int cpl = ctxt->ops->cpl(ctxt);
  1646. rc = emulate_pop(ctxt, &val, len);
  1647. if (rc != X86EMUL_CONTINUE)
  1648. return rc;
  1649. change_mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  1650. X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF |
  1651. X86_EFLAGS_TF | X86_EFLAGS_DF | X86_EFLAGS_NT |
  1652. X86_EFLAGS_AC | X86_EFLAGS_ID;
  1653. switch(ctxt->mode) {
  1654. case X86EMUL_MODE_PROT64:
  1655. case X86EMUL_MODE_PROT32:
  1656. case X86EMUL_MODE_PROT16:
  1657. if (cpl == 0)
  1658. change_mask |= X86_EFLAGS_IOPL;
  1659. if (cpl <= iopl)
  1660. change_mask |= X86_EFLAGS_IF;
  1661. break;
  1662. case X86EMUL_MODE_VM86:
  1663. if (iopl < 3)
  1664. return emulate_gp(ctxt, 0);
  1665. change_mask |= X86_EFLAGS_IF;
  1666. break;
  1667. default: /* real mode */
  1668. change_mask |= (X86_EFLAGS_IOPL | X86_EFLAGS_IF);
  1669. break;
  1670. }
  1671. *(unsigned long *)dest =
  1672. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1673. return rc;
  1674. }
  1675. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1676. {
  1677. ctxt->dst.type = OP_REG;
  1678. ctxt->dst.addr.reg = &ctxt->eflags;
  1679. ctxt->dst.bytes = ctxt->op_bytes;
  1680. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1681. }
  1682. static int em_enter(struct x86_emulate_ctxt *ctxt)
  1683. {
  1684. int rc;
  1685. unsigned frame_size = ctxt->src.val;
  1686. unsigned nesting_level = ctxt->src2.val & 31;
  1687. ulong rbp;
  1688. if (nesting_level)
  1689. return X86EMUL_UNHANDLEABLE;
  1690. rbp = reg_read(ctxt, VCPU_REGS_RBP);
  1691. rc = push(ctxt, &rbp, stack_size(ctxt));
  1692. if (rc != X86EMUL_CONTINUE)
  1693. return rc;
  1694. assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
  1695. stack_mask(ctxt));
  1696. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
  1697. reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
  1698. stack_mask(ctxt));
  1699. return X86EMUL_CONTINUE;
  1700. }
  1701. static int em_leave(struct x86_emulate_ctxt *ctxt)
  1702. {
  1703. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
  1704. stack_mask(ctxt));
  1705. return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
  1706. }
  1707. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1708. {
  1709. int seg = ctxt->src2.val;
  1710. ctxt->src.val = get_segment_selector(ctxt, seg);
  1711. if (ctxt->op_bytes == 4) {
  1712. rsp_increment(ctxt, -2);
  1713. ctxt->op_bytes = 2;
  1714. }
  1715. return em_push(ctxt);
  1716. }
  1717. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1718. {
  1719. int seg = ctxt->src2.val;
  1720. unsigned long selector;
  1721. int rc;
  1722. rc = emulate_pop(ctxt, &selector, 2);
  1723. if (rc != X86EMUL_CONTINUE)
  1724. return rc;
  1725. if (ctxt->modrm_reg == VCPU_SREG_SS)
  1726. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  1727. if (ctxt->op_bytes > 2)
  1728. rsp_increment(ctxt, ctxt->op_bytes - 2);
  1729. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1730. return rc;
  1731. }
  1732. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1733. {
  1734. unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
  1735. int rc = X86EMUL_CONTINUE;
  1736. int reg = VCPU_REGS_RAX;
  1737. while (reg <= VCPU_REGS_RDI) {
  1738. (reg == VCPU_REGS_RSP) ?
  1739. (ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
  1740. rc = em_push(ctxt);
  1741. if (rc != X86EMUL_CONTINUE)
  1742. return rc;
  1743. ++reg;
  1744. }
  1745. return rc;
  1746. }
  1747. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1748. {
  1749. ctxt->src.val = (unsigned long)ctxt->eflags & ~X86_EFLAGS_VM;
  1750. return em_push(ctxt);
  1751. }
  1752. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1753. {
  1754. int rc = X86EMUL_CONTINUE;
  1755. int reg = VCPU_REGS_RDI;
  1756. u32 val;
  1757. while (reg >= VCPU_REGS_RAX) {
  1758. if (reg == VCPU_REGS_RSP) {
  1759. rsp_increment(ctxt, ctxt->op_bytes);
  1760. --reg;
  1761. }
  1762. rc = emulate_pop(ctxt, &val, ctxt->op_bytes);
  1763. if (rc != X86EMUL_CONTINUE)
  1764. break;
  1765. assign_register(reg_rmw(ctxt, reg), val, ctxt->op_bytes);
  1766. --reg;
  1767. }
  1768. return rc;
  1769. }
  1770. static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1771. {
  1772. const struct x86_emulate_ops *ops = ctxt->ops;
  1773. int rc;
  1774. struct desc_ptr dt;
  1775. gva_t cs_addr;
  1776. gva_t eip_addr;
  1777. u16 cs, eip;
  1778. /* TODO: Add limit checks */
  1779. ctxt->src.val = ctxt->eflags;
  1780. rc = em_push(ctxt);
  1781. if (rc != X86EMUL_CONTINUE)
  1782. return rc;
  1783. ctxt->eflags &= ~(X86_EFLAGS_IF | X86_EFLAGS_TF | X86_EFLAGS_AC);
  1784. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1785. rc = em_push(ctxt);
  1786. if (rc != X86EMUL_CONTINUE)
  1787. return rc;
  1788. ctxt->src.val = ctxt->_eip;
  1789. rc = em_push(ctxt);
  1790. if (rc != X86EMUL_CONTINUE)
  1791. return rc;
  1792. ops->get_idt(ctxt, &dt);
  1793. eip_addr = dt.address + (irq << 2);
  1794. cs_addr = dt.address + (irq << 2) + 2;
  1795. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1796. if (rc != X86EMUL_CONTINUE)
  1797. return rc;
  1798. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1799. if (rc != X86EMUL_CONTINUE)
  1800. return rc;
  1801. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1802. if (rc != X86EMUL_CONTINUE)
  1803. return rc;
  1804. ctxt->_eip = eip;
  1805. return rc;
  1806. }
  1807. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1808. {
  1809. int rc;
  1810. invalidate_registers(ctxt);
  1811. rc = __emulate_int_real(ctxt, irq);
  1812. if (rc == X86EMUL_CONTINUE)
  1813. writeback_registers(ctxt);
  1814. return rc;
  1815. }
  1816. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1817. {
  1818. switch(ctxt->mode) {
  1819. case X86EMUL_MODE_REAL:
  1820. return __emulate_int_real(ctxt, irq);
  1821. case X86EMUL_MODE_VM86:
  1822. case X86EMUL_MODE_PROT16:
  1823. case X86EMUL_MODE_PROT32:
  1824. case X86EMUL_MODE_PROT64:
  1825. default:
  1826. /* Protected mode interrupts unimplemented yet */
  1827. return X86EMUL_UNHANDLEABLE;
  1828. }
  1829. }
  1830. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1831. {
  1832. int rc = X86EMUL_CONTINUE;
  1833. unsigned long temp_eip = 0;
  1834. unsigned long temp_eflags = 0;
  1835. unsigned long cs = 0;
  1836. unsigned long mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  1837. X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_TF |
  1838. X86_EFLAGS_IF | X86_EFLAGS_DF | X86_EFLAGS_OF |
  1839. X86_EFLAGS_IOPL | X86_EFLAGS_NT | X86_EFLAGS_RF |
  1840. X86_EFLAGS_AC | X86_EFLAGS_ID |
  1841. X86_EFLAGS_FIXED;
  1842. unsigned long vm86_mask = X86_EFLAGS_VM | X86_EFLAGS_VIF |
  1843. X86_EFLAGS_VIP;
  1844. /* TODO: Add stack limit check */
  1845. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1846. if (rc != X86EMUL_CONTINUE)
  1847. return rc;
  1848. if (temp_eip & ~0xffff)
  1849. return emulate_gp(ctxt, 0);
  1850. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1851. if (rc != X86EMUL_CONTINUE)
  1852. return rc;
  1853. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1854. if (rc != X86EMUL_CONTINUE)
  1855. return rc;
  1856. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1857. if (rc != X86EMUL_CONTINUE)
  1858. return rc;
  1859. ctxt->_eip = temp_eip;
  1860. if (ctxt->op_bytes == 4)
  1861. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1862. else if (ctxt->op_bytes == 2) {
  1863. ctxt->eflags &= ~0xffff;
  1864. ctxt->eflags |= temp_eflags;
  1865. }
  1866. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1867. ctxt->eflags |= X86_EFLAGS_FIXED;
  1868. ctxt->ops->set_nmi_mask(ctxt, false);
  1869. return rc;
  1870. }
  1871. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1872. {
  1873. switch(ctxt->mode) {
  1874. case X86EMUL_MODE_REAL:
  1875. return emulate_iret_real(ctxt);
  1876. case X86EMUL_MODE_VM86:
  1877. case X86EMUL_MODE_PROT16:
  1878. case X86EMUL_MODE_PROT32:
  1879. case X86EMUL_MODE_PROT64:
  1880. default:
  1881. /* iret from protected mode unimplemented yet */
  1882. return X86EMUL_UNHANDLEABLE;
  1883. }
  1884. }
  1885. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1886. {
  1887. int rc;
  1888. unsigned short sel;
  1889. struct desc_struct new_desc;
  1890. u8 cpl = ctxt->ops->cpl(ctxt);
  1891. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1892. rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
  1893. X86_TRANSFER_CALL_JMP,
  1894. &new_desc);
  1895. if (rc != X86EMUL_CONTINUE)
  1896. return rc;
  1897. rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
  1898. /* Error handling is not implemented. */
  1899. if (rc != X86EMUL_CONTINUE)
  1900. return X86EMUL_UNHANDLEABLE;
  1901. return rc;
  1902. }
  1903. static int em_jmp_abs(struct x86_emulate_ctxt *ctxt)
  1904. {
  1905. return assign_eip_near(ctxt, ctxt->src.val);
  1906. }
  1907. static int em_call_near_abs(struct x86_emulate_ctxt *ctxt)
  1908. {
  1909. int rc;
  1910. long int old_eip;
  1911. old_eip = ctxt->_eip;
  1912. rc = assign_eip_near(ctxt, ctxt->src.val);
  1913. if (rc != X86EMUL_CONTINUE)
  1914. return rc;
  1915. ctxt->src.val = old_eip;
  1916. rc = em_push(ctxt);
  1917. return rc;
  1918. }
  1919. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1920. {
  1921. u64 old = ctxt->dst.orig_val64;
  1922. if (ctxt->dst.bytes == 16)
  1923. return X86EMUL_UNHANDLEABLE;
  1924. if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
  1925. ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
  1926. *reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
  1927. *reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
  1928. ctxt->eflags &= ~X86_EFLAGS_ZF;
  1929. } else {
  1930. ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
  1931. (u32) reg_read(ctxt, VCPU_REGS_RBX);
  1932. ctxt->eflags |= X86_EFLAGS_ZF;
  1933. }
  1934. return X86EMUL_CONTINUE;
  1935. }
  1936. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1937. {
  1938. int rc;
  1939. unsigned long eip;
  1940. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  1941. if (rc != X86EMUL_CONTINUE)
  1942. return rc;
  1943. return assign_eip_near(ctxt, eip);
  1944. }
  1945. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1946. {
  1947. int rc;
  1948. unsigned long eip, cs;
  1949. int cpl = ctxt->ops->cpl(ctxt);
  1950. struct desc_struct new_desc;
  1951. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  1952. if (rc != X86EMUL_CONTINUE)
  1953. return rc;
  1954. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1955. if (rc != X86EMUL_CONTINUE)
  1956. return rc;
  1957. /* Outer-privilege level return is not implemented */
  1958. if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
  1959. return X86EMUL_UNHANDLEABLE;
  1960. rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, cpl,
  1961. X86_TRANSFER_RET,
  1962. &new_desc);
  1963. if (rc != X86EMUL_CONTINUE)
  1964. return rc;
  1965. rc = assign_eip_far(ctxt, eip, &new_desc);
  1966. /* Error handling is not implemented. */
  1967. if (rc != X86EMUL_CONTINUE)
  1968. return X86EMUL_UNHANDLEABLE;
  1969. return rc;
  1970. }
  1971. static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
  1972. {
  1973. int rc;
  1974. rc = em_ret_far(ctxt);
  1975. if (rc != X86EMUL_CONTINUE)
  1976. return rc;
  1977. rsp_increment(ctxt, ctxt->src.val);
  1978. return X86EMUL_CONTINUE;
  1979. }
  1980. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1981. {
  1982. /* Save real source value, then compare EAX against destination. */
  1983. ctxt->dst.orig_val = ctxt->dst.val;
  1984. ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
  1985. ctxt->src.orig_val = ctxt->src.val;
  1986. ctxt->src.val = ctxt->dst.orig_val;
  1987. fastop(ctxt, em_cmp);
  1988. if (ctxt->eflags & X86_EFLAGS_ZF) {
  1989. /* Success: write back to memory; no update of EAX */
  1990. ctxt->src.type = OP_NONE;
  1991. ctxt->dst.val = ctxt->src.orig_val;
  1992. } else {
  1993. /* Failure: write the value we saw to EAX. */
  1994. ctxt->src.type = OP_REG;
  1995. ctxt->src.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  1996. ctxt->src.val = ctxt->dst.orig_val;
  1997. /* Create write-cycle to dest by writing the same value */
  1998. ctxt->dst.val = ctxt->dst.orig_val;
  1999. }
  2000. return X86EMUL_CONTINUE;
  2001. }
  2002. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  2003. {
  2004. int seg = ctxt->src2.val;
  2005. unsigned short sel;
  2006. int rc;
  2007. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2008. rc = load_segment_descriptor(ctxt, sel, seg);
  2009. if (rc != X86EMUL_CONTINUE)
  2010. return rc;
  2011. ctxt->dst.val = ctxt->src.val;
  2012. return rc;
  2013. }
  2014. static int emulator_has_longmode(struct x86_emulate_ctxt *ctxt)
  2015. {
  2016. u32 eax, ebx, ecx, edx;
  2017. eax = 0x80000001;
  2018. ecx = 0;
  2019. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2020. return edx & bit(X86_FEATURE_LM);
  2021. }
  2022. #define GET_SMSTATE(type, smbase, offset) \
  2023. ({ \
  2024. type __val; \
  2025. int r = ctxt->ops->read_phys(ctxt, smbase + offset, &__val, \
  2026. sizeof(__val)); \
  2027. if (r != X86EMUL_CONTINUE) \
  2028. return X86EMUL_UNHANDLEABLE; \
  2029. __val; \
  2030. })
  2031. static void rsm_set_desc_flags(struct desc_struct *desc, u32 flags)
  2032. {
  2033. desc->g = (flags >> 23) & 1;
  2034. desc->d = (flags >> 22) & 1;
  2035. desc->l = (flags >> 21) & 1;
  2036. desc->avl = (flags >> 20) & 1;
  2037. desc->p = (flags >> 15) & 1;
  2038. desc->dpl = (flags >> 13) & 3;
  2039. desc->s = (flags >> 12) & 1;
  2040. desc->type = (flags >> 8) & 15;
  2041. }
  2042. static int rsm_load_seg_32(struct x86_emulate_ctxt *ctxt, u64 smbase, int n)
  2043. {
  2044. struct desc_struct desc;
  2045. int offset;
  2046. u16 selector;
  2047. selector = GET_SMSTATE(u32, smbase, 0x7fa8 + n * 4);
  2048. if (n < 3)
  2049. offset = 0x7f84 + n * 12;
  2050. else
  2051. offset = 0x7f2c + (n - 3) * 12;
  2052. set_desc_base(&desc, GET_SMSTATE(u32, smbase, offset + 8));
  2053. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, offset + 4));
  2054. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, offset));
  2055. ctxt->ops->set_segment(ctxt, selector, &desc, 0, n);
  2056. return X86EMUL_CONTINUE;
  2057. }
  2058. static int rsm_load_seg_64(struct x86_emulate_ctxt *ctxt, u64 smbase, int n)
  2059. {
  2060. struct desc_struct desc;
  2061. int offset;
  2062. u16 selector;
  2063. u32 base3;
  2064. offset = 0x7e00 + n * 16;
  2065. selector = GET_SMSTATE(u16, smbase, offset);
  2066. rsm_set_desc_flags(&desc, GET_SMSTATE(u16, smbase, offset + 2) << 8);
  2067. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, offset + 4));
  2068. set_desc_base(&desc, GET_SMSTATE(u32, smbase, offset + 8));
  2069. base3 = GET_SMSTATE(u32, smbase, offset + 12);
  2070. ctxt->ops->set_segment(ctxt, selector, &desc, base3, n);
  2071. return X86EMUL_CONTINUE;
  2072. }
  2073. static int rsm_enter_protected_mode(struct x86_emulate_ctxt *ctxt,
  2074. u64 cr0, u64 cr4)
  2075. {
  2076. int bad;
  2077. /*
  2078. * First enable PAE, long mode needs it before CR0.PG = 1 is set.
  2079. * Then enable protected mode. However, PCID cannot be enabled
  2080. * if EFER.LMA=0, so set it separately.
  2081. */
  2082. bad = ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);
  2083. if (bad)
  2084. return X86EMUL_UNHANDLEABLE;
  2085. bad = ctxt->ops->set_cr(ctxt, 0, cr0);
  2086. if (bad)
  2087. return X86EMUL_UNHANDLEABLE;
  2088. if (cr4 & X86_CR4_PCIDE) {
  2089. bad = ctxt->ops->set_cr(ctxt, 4, cr4);
  2090. if (bad)
  2091. return X86EMUL_UNHANDLEABLE;
  2092. }
  2093. return X86EMUL_CONTINUE;
  2094. }
  2095. static int rsm_load_state_32(struct x86_emulate_ctxt *ctxt, u64 smbase)
  2096. {
  2097. struct desc_struct desc;
  2098. struct desc_ptr dt;
  2099. u16 selector;
  2100. u32 val, cr0, cr4;
  2101. int i;
  2102. cr0 = GET_SMSTATE(u32, smbase, 0x7ffc);
  2103. ctxt->ops->set_cr(ctxt, 3, GET_SMSTATE(u32, smbase, 0x7ff8));
  2104. ctxt->eflags = GET_SMSTATE(u32, smbase, 0x7ff4) | X86_EFLAGS_FIXED;
  2105. ctxt->_eip = GET_SMSTATE(u32, smbase, 0x7ff0);
  2106. for (i = 0; i < 8; i++)
  2107. *reg_write(ctxt, i) = GET_SMSTATE(u32, smbase, 0x7fd0 + i * 4);
  2108. val = GET_SMSTATE(u32, smbase, 0x7fcc);
  2109. ctxt->ops->set_dr(ctxt, 6, (val & DR6_VOLATILE) | DR6_FIXED_1);
  2110. val = GET_SMSTATE(u32, smbase, 0x7fc8);
  2111. ctxt->ops->set_dr(ctxt, 7, (val & DR7_VOLATILE) | DR7_FIXED_1);
  2112. selector = GET_SMSTATE(u32, smbase, 0x7fc4);
  2113. set_desc_base(&desc, GET_SMSTATE(u32, smbase, 0x7f64));
  2114. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, 0x7f60));
  2115. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, 0x7f5c));
  2116. ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_TR);
  2117. selector = GET_SMSTATE(u32, smbase, 0x7fc0);
  2118. set_desc_base(&desc, GET_SMSTATE(u32, smbase, 0x7f80));
  2119. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, 0x7f7c));
  2120. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, 0x7f78));
  2121. ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_LDTR);
  2122. dt.address = GET_SMSTATE(u32, smbase, 0x7f74);
  2123. dt.size = GET_SMSTATE(u32, smbase, 0x7f70);
  2124. ctxt->ops->set_gdt(ctxt, &dt);
  2125. dt.address = GET_SMSTATE(u32, smbase, 0x7f58);
  2126. dt.size = GET_SMSTATE(u32, smbase, 0x7f54);
  2127. ctxt->ops->set_idt(ctxt, &dt);
  2128. for (i = 0; i < 6; i++) {
  2129. int r = rsm_load_seg_32(ctxt, smbase, i);
  2130. if (r != X86EMUL_CONTINUE)
  2131. return r;
  2132. }
  2133. cr4 = GET_SMSTATE(u32, smbase, 0x7f14);
  2134. ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smbase, 0x7ef8));
  2135. return rsm_enter_protected_mode(ctxt, cr0, cr4);
  2136. }
  2137. static int rsm_load_state_64(struct x86_emulate_ctxt *ctxt, u64 smbase)
  2138. {
  2139. struct desc_struct desc;
  2140. struct desc_ptr dt;
  2141. u64 val, cr0, cr4;
  2142. u32 base3;
  2143. u16 selector;
  2144. int i, r;
  2145. for (i = 0; i < 16; i++)
  2146. *reg_write(ctxt, i) = GET_SMSTATE(u64, smbase, 0x7ff8 - i * 8);
  2147. ctxt->_eip = GET_SMSTATE(u64, smbase, 0x7f78);
  2148. ctxt->eflags = GET_SMSTATE(u32, smbase, 0x7f70) | X86_EFLAGS_FIXED;
  2149. val = GET_SMSTATE(u32, smbase, 0x7f68);
  2150. ctxt->ops->set_dr(ctxt, 6, (val & DR6_VOLATILE) | DR6_FIXED_1);
  2151. val = GET_SMSTATE(u32, smbase, 0x7f60);
  2152. ctxt->ops->set_dr(ctxt, 7, (val & DR7_VOLATILE) | DR7_FIXED_1);
  2153. cr0 = GET_SMSTATE(u64, smbase, 0x7f58);
  2154. ctxt->ops->set_cr(ctxt, 3, GET_SMSTATE(u64, smbase, 0x7f50));
  2155. cr4 = GET_SMSTATE(u64, smbase, 0x7f48);
  2156. ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smbase, 0x7f00));
  2157. val = GET_SMSTATE(u64, smbase, 0x7ed0);
  2158. ctxt->ops->set_msr(ctxt, MSR_EFER, val & ~EFER_LMA);
  2159. selector = GET_SMSTATE(u32, smbase, 0x7e90);
  2160. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, 0x7e92) << 8);
  2161. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, 0x7e94));
  2162. set_desc_base(&desc, GET_SMSTATE(u32, smbase, 0x7e98));
  2163. base3 = GET_SMSTATE(u32, smbase, 0x7e9c);
  2164. ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_TR);
  2165. dt.size = GET_SMSTATE(u32, smbase, 0x7e84);
  2166. dt.address = GET_SMSTATE(u64, smbase, 0x7e88);
  2167. ctxt->ops->set_idt(ctxt, &dt);
  2168. selector = GET_SMSTATE(u32, smbase, 0x7e70);
  2169. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, 0x7e72) << 8);
  2170. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, 0x7e74));
  2171. set_desc_base(&desc, GET_SMSTATE(u32, smbase, 0x7e78));
  2172. base3 = GET_SMSTATE(u32, smbase, 0x7e7c);
  2173. ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_LDTR);
  2174. dt.size = GET_SMSTATE(u32, smbase, 0x7e64);
  2175. dt.address = GET_SMSTATE(u64, smbase, 0x7e68);
  2176. ctxt->ops->set_gdt(ctxt, &dt);
  2177. r = rsm_enter_protected_mode(ctxt, cr0, cr4);
  2178. if (r != X86EMUL_CONTINUE)
  2179. return r;
  2180. for (i = 0; i < 6; i++) {
  2181. r = rsm_load_seg_64(ctxt, smbase, i);
  2182. if (r != X86EMUL_CONTINUE)
  2183. return r;
  2184. }
  2185. return X86EMUL_CONTINUE;
  2186. }
  2187. static int em_rsm(struct x86_emulate_ctxt *ctxt)
  2188. {
  2189. unsigned long cr0, cr4, efer;
  2190. u64 smbase;
  2191. int ret;
  2192. if ((ctxt->ops->get_hflags(ctxt) & X86EMUL_SMM_MASK) == 0)
  2193. return emulate_ud(ctxt);
  2194. /*
  2195. * Get back to real mode, to prepare a safe state in which to load
  2196. * CR0/CR3/CR4/EFER. It's all a bit more complicated if the vCPU
  2197. * supports long mode.
  2198. */
  2199. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2200. if (emulator_has_longmode(ctxt)) {
  2201. struct desc_struct cs_desc;
  2202. /* Zero CR4.PCIDE before CR0.PG. */
  2203. if (cr4 & X86_CR4_PCIDE) {
  2204. ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);
  2205. cr4 &= ~X86_CR4_PCIDE;
  2206. }
  2207. /* A 32-bit code segment is required to clear EFER.LMA. */
  2208. memset(&cs_desc, 0, sizeof(cs_desc));
  2209. cs_desc.type = 0xb;
  2210. cs_desc.s = cs_desc.g = cs_desc.p = 1;
  2211. ctxt->ops->set_segment(ctxt, 0, &cs_desc, 0, VCPU_SREG_CS);
  2212. }
  2213. /* For the 64-bit case, this will clear EFER.LMA. */
  2214. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2215. if (cr0 & X86_CR0_PE)
  2216. ctxt->ops->set_cr(ctxt, 0, cr0 & ~(X86_CR0_PG | X86_CR0_PE));
  2217. /* Now clear CR4.PAE (which must be done before clearing EFER.LME). */
  2218. if (cr4 & X86_CR4_PAE)
  2219. ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PAE);
  2220. /* And finally go back to 32-bit mode. */
  2221. efer = 0;
  2222. ctxt->ops->set_msr(ctxt, MSR_EFER, efer);
  2223. smbase = ctxt->ops->get_smbase(ctxt);
  2224. if (emulator_has_longmode(ctxt))
  2225. ret = rsm_load_state_64(ctxt, smbase + 0x8000);
  2226. else
  2227. ret = rsm_load_state_32(ctxt, smbase + 0x8000);
  2228. if (ret != X86EMUL_CONTINUE) {
  2229. /* FIXME: should triple fault */
  2230. return X86EMUL_UNHANDLEABLE;
  2231. }
  2232. if ((ctxt->ops->get_hflags(ctxt) & X86EMUL_SMM_INSIDE_NMI_MASK) == 0)
  2233. ctxt->ops->set_nmi_mask(ctxt, false);
  2234. ctxt->ops->set_hflags(ctxt, ctxt->ops->get_hflags(ctxt) &
  2235. ~(X86EMUL_SMM_INSIDE_NMI_MASK | X86EMUL_SMM_MASK));
  2236. return X86EMUL_CONTINUE;
  2237. }
  2238. static void
  2239. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  2240. struct desc_struct *cs, struct desc_struct *ss)
  2241. {
  2242. cs->l = 0; /* will be adjusted later */
  2243. set_desc_base(cs, 0); /* flat segment */
  2244. cs->g = 1; /* 4kb granularity */
  2245. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  2246. cs->type = 0x0b; /* Read, Execute, Accessed */
  2247. cs->s = 1;
  2248. cs->dpl = 0; /* will be adjusted later */
  2249. cs->p = 1;
  2250. cs->d = 1;
  2251. cs->avl = 0;
  2252. set_desc_base(ss, 0); /* flat segment */
  2253. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  2254. ss->g = 1; /* 4kb granularity */
  2255. ss->s = 1;
  2256. ss->type = 0x03; /* Read/Write, Accessed */
  2257. ss->d = 1; /* 32bit stack segment */
  2258. ss->dpl = 0;
  2259. ss->p = 1;
  2260. ss->l = 0;
  2261. ss->avl = 0;
  2262. }
  2263. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  2264. {
  2265. u32 eax, ebx, ecx, edx;
  2266. eax = ecx = 0;
  2267. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2268. return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  2269. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  2270. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  2271. }
  2272. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  2273. {
  2274. const struct x86_emulate_ops *ops = ctxt->ops;
  2275. u32 eax, ebx, ecx, edx;
  2276. /*
  2277. * syscall should always be enabled in longmode - so only become
  2278. * vendor specific (cpuid) if other modes are active...
  2279. */
  2280. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2281. return true;
  2282. eax = 0x00000000;
  2283. ecx = 0x00000000;
  2284. ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2285. /*
  2286. * Intel ("GenuineIntel")
  2287. * remark: Intel CPUs only support "syscall" in 64bit
  2288. * longmode. Also an 64bit guest with a
  2289. * 32bit compat-app running will #UD !! While this
  2290. * behaviour can be fixed (by emulating) into AMD
  2291. * response - CPUs of AMD can't behave like Intel.
  2292. */
  2293. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  2294. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  2295. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  2296. return false;
  2297. /* AMD ("AuthenticAMD") */
  2298. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  2299. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  2300. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  2301. return true;
  2302. /* AMD ("AMDisbetter!") */
  2303. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  2304. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  2305. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  2306. return true;
  2307. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  2308. return false;
  2309. }
  2310. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  2311. {
  2312. const struct x86_emulate_ops *ops = ctxt->ops;
  2313. struct desc_struct cs, ss;
  2314. u64 msr_data;
  2315. u16 cs_sel, ss_sel;
  2316. u64 efer = 0;
  2317. /* syscall is not available in real mode */
  2318. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2319. ctxt->mode == X86EMUL_MODE_VM86)
  2320. return emulate_ud(ctxt);
  2321. if (!(em_syscall_is_enabled(ctxt)))
  2322. return emulate_ud(ctxt);
  2323. ops->get_msr(ctxt, MSR_EFER, &efer);
  2324. setup_syscalls_segments(ctxt, &cs, &ss);
  2325. if (!(efer & EFER_SCE))
  2326. return emulate_ud(ctxt);
  2327. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2328. msr_data >>= 32;
  2329. cs_sel = (u16)(msr_data & 0xfffc);
  2330. ss_sel = (u16)(msr_data + 8);
  2331. if (efer & EFER_LMA) {
  2332. cs.d = 0;
  2333. cs.l = 1;
  2334. }
  2335. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2336. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2337. *reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
  2338. if (efer & EFER_LMA) {
  2339. #ifdef CONFIG_X86_64
  2340. *reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
  2341. ops->get_msr(ctxt,
  2342. ctxt->mode == X86EMUL_MODE_PROT64 ?
  2343. MSR_LSTAR : MSR_CSTAR, &msr_data);
  2344. ctxt->_eip = msr_data;
  2345. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  2346. ctxt->eflags &= ~msr_data;
  2347. ctxt->eflags |= X86_EFLAGS_FIXED;
  2348. #endif
  2349. } else {
  2350. /* legacy mode */
  2351. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2352. ctxt->_eip = (u32)msr_data;
  2353. ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
  2354. }
  2355. ctxt->tf = (ctxt->eflags & X86_EFLAGS_TF) != 0;
  2356. return X86EMUL_CONTINUE;
  2357. }
  2358. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  2359. {
  2360. const struct x86_emulate_ops *ops = ctxt->ops;
  2361. struct desc_struct cs, ss;
  2362. u64 msr_data;
  2363. u16 cs_sel, ss_sel;
  2364. u64 efer = 0;
  2365. ops->get_msr(ctxt, MSR_EFER, &efer);
  2366. /* inject #GP if in real mode */
  2367. if (ctxt->mode == X86EMUL_MODE_REAL)
  2368. return emulate_gp(ctxt, 0);
  2369. /*
  2370. * Not recognized on AMD in compat mode (but is recognized in legacy
  2371. * mode).
  2372. */
  2373. if ((ctxt->mode != X86EMUL_MODE_PROT64) && (efer & EFER_LMA)
  2374. && !vendor_intel(ctxt))
  2375. return emulate_ud(ctxt);
  2376. /* sysenter/sysexit have not been tested in 64bit mode. */
  2377. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2378. return X86EMUL_UNHANDLEABLE;
  2379. setup_syscalls_segments(ctxt, &cs, &ss);
  2380. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2381. if ((msr_data & 0xfffc) == 0x0)
  2382. return emulate_gp(ctxt, 0);
  2383. ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
  2384. cs_sel = (u16)msr_data & ~SEGMENT_RPL_MASK;
  2385. ss_sel = cs_sel + 8;
  2386. if (efer & EFER_LMA) {
  2387. cs.d = 0;
  2388. cs.l = 1;
  2389. }
  2390. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2391. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2392. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  2393. ctxt->_eip = (efer & EFER_LMA) ? msr_data : (u32)msr_data;
  2394. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  2395. *reg_write(ctxt, VCPU_REGS_RSP) = (efer & EFER_LMA) ? msr_data :
  2396. (u32)msr_data;
  2397. return X86EMUL_CONTINUE;
  2398. }
  2399. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  2400. {
  2401. const struct x86_emulate_ops *ops = ctxt->ops;
  2402. struct desc_struct cs, ss;
  2403. u64 msr_data, rcx, rdx;
  2404. int usermode;
  2405. u16 cs_sel = 0, ss_sel = 0;
  2406. /* inject #GP if in real mode or Virtual 8086 mode */
  2407. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2408. ctxt->mode == X86EMUL_MODE_VM86)
  2409. return emulate_gp(ctxt, 0);
  2410. setup_syscalls_segments(ctxt, &cs, &ss);
  2411. if ((ctxt->rex_prefix & 0x8) != 0x0)
  2412. usermode = X86EMUL_MODE_PROT64;
  2413. else
  2414. usermode = X86EMUL_MODE_PROT32;
  2415. rcx = reg_read(ctxt, VCPU_REGS_RCX);
  2416. rdx = reg_read(ctxt, VCPU_REGS_RDX);
  2417. cs.dpl = 3;
  2418. ss.dpl = 3;
  2419. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2420. switch (usermode) {
  2421. case X86EMUL_MODE_PROT32:
  2422. cs_sel = (u16)(msr_data + 16);
  2423. if ((msr_data & 0xfffc) == 0x0)
  2424. return emulate_gp(ctxt, 0);
  2425. ss_sel = (u16)(msr_data + 24);
  2426. rcx = (u32)rcx;
  2427. rdx = (u32)rdx;
  2428. break;
  2429. case X86EMUL_MODE_PROT64:
  2430. cs_sel = (u16)(msr_data + 32);
  2431. if (msr_data == 0x0)
  2432. return emulate_gp(ctxt, 0);
  2433. ss_sel = cs_sel + 8;
  2434. cs.d = 0;
  2435. cs.l = 1;
  2436. if (is_noncanonical_address(rcx) ||
  2437. is_noncanonical_address(rdx))
  2438. return emulate_gp(ctxt, 0);
  2439. break;
  2440. }
  2441. cs_sel |= SEGMENT_RPL_MASK;
  2442. ss_sel |= SEGMENT_RPL_MASK;
  2443. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2444. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2445. ctxt->_eip = rdx;
  2446. *reg_write(ctxt, VCPU_REGS_RSP) = rcx;
  2447. return X86EMUL_CONTINUE;
  2448. }
  2449. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  2450. {
  2451. int iopl;
  2452. if (ctxt->mode == X86EMUL_MODE_REAL)
  2453. return false;
  2454. if (ctxt->mode == X86EMUL_MODE_VM86)
  2455. return true;
  2456. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
  2457. return ctxt->ops->cpl(ctxt) > iopl;
  2458. }
  2459. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  2460. u16 port, u16 len)
  2461. {
  2462. const struct x86_emulate_ops *ops = ctxt->ops;
  2463. struct desc_struct tr_seg;
  2464. u32 base3;
  2465. int r;
  2466. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  2467. unsigned mask = (1 << len) - 1;
  2468. unsigned long base;
  2469. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  2470. if (!tr_seg.p)
  2471. return false;
  2472. if (desc_limit_scaled(&tr_seg) < 103)
  2473. return false;
  2474. base = get_desc_base(&tr_seg);
  2475. #ifdef CONFIG_X86_64
  2476. base |= ((u64)base3) << 32;
  2477. #endif
  2478. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  2479. if (r != X86EMUL_CONTINUE)
  2480. return false;
  2481. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  2482. return false;
  2483. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  2484. if (r != X86EMUL_CONTINUE)
  2485. return false;
  2486. if ((perm >> bit_idx) & mask)
  2487. return false;
  2488. return true;
  2489. }
  2490. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  2491. u16 port, u16 len)
  2492. {
  2493. if (ctxt->perm_ok)
  2494. return true;
  2495. if (emulator_bad_iopl(ctxt))
  2496. if (!emulator_io_port_access_allowed(ctxt, port, len))
  2497. return false;
  2498. ctxt->perm_ok = true;
  2499. return true;
  2500. }
  2501. static void string_registers_quirk(struct x86_emulate_ctxt *ctxt)
  2502. {
  2503. /*
  2504. * Intel CPUs mask the counter and pointers in quite strange
  2505. * manner when ECX is zero due to REP-string optimizations.
  2506. */
  2507. #ifdef CONFIG_X86_64
  2508. if (ctxt->ad_bytes != 4 || !vendor_intel(ctxt))
  2509. return;
  2510. *reg_write(ctxt, VCPU_REGS_RCX) = 0;
  2511. switch (ctxt->b) {
  2512. case 0xa4: /* movsb */
  2513. case 0xa5: /* movsd/w */
  2514. *reg_rmw(ctxt, VCPU_REGS_RSI) &= (u32)-1;
  2515. /* fall through */
  2516. case 0xaa: /* stosb */
  2517. case 0xab: /* stosd/w */
  2518. *reg_rmw(ctxt, VCPU_REGS_RDI) &= (u32)-1;
  2519. }
  2520. #endif
  2521. }
  2522. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2523. struct tss_segment_16 *tss)
  2524. {
  2525. tss->ip = ctxt->_eip;
  2526. tss->flag = ctxt->eflags;
  2527. tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
  2528. tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
  2529. tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
  2530. tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
  2531. tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
  2532. tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
  2533. tss->si = reg_read(ctxt, VCPU_REGS_RSI);
  2534. tss->di = reg_read(ctxt, VCPU_REGS_RDI);
  2535. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2536. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2537. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2538. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2539. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2540. }
  2541. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2542. struct tss_segment_16 *tss)
  2543. {
  2544. int ret;
  2545. u8 cpl;
  2546. ctxt->_eip = tss->ip;
  2547. ctxt->eflags = tss->flag | 2;
  2548. *reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
  2549. *reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
  2550. *reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
  2551. *reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
  2552. *reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
  2553. *reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
  2554. *reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
  2555. *reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
  2556. /*
  2557. * SDM says that segment selectors are loaded before segment
  2558. * descriptors
  2559. */
  2560. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2561. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2562. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2563. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2564. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2565. cpl = tss->cs & 3;
  2566. /*
  2567. * Now load segment descriptors. If fault happens at this stage
  2568. * it is handled in a context of new task
  2569. */
  2570. ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
  2571. X86_TRANSFER_TASK_SWITCH, NULL);
  2572. if (ret != X86EMUL_CONTINUE)
  2573. return ret;
  2574. ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
  2575. X86_TRANSFER_TASK_SWITCH, NULL);
  2576. if (ret != X86EMUL_CONTINUE)
  2577. return ret;
  2578. ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
  2579. X86_TRANSFER_TASK_SWITCH, NULL);
  2580. if (ret != X86EMUL_CONTINUE)
  2581. return ret;
  2582. ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
  2583. X86_TRANSFER_TASK_SWITCH, NULL);
  2584. if (ret != X86EMUL_CONTINUE)
  2585. return ret;
  2586. ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
  2587. X86_TRANSFER_TASK_SWITCH, NULL);
  2588. if (ret != X86EMUL_CONTINUE)
  2589. return ret;
  2590. return X86EMUL_CONTINUE;
  2591. }
  2592. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2593. u16 tss_selector, u16 old_tss_sel,
  2594. ulong old_tss_base, struct desc_struct *new_desc)
  2595. {
  2596. const struct x86_emulate_ops *ops = ctxt->ops;
  2597. struct tss_segment_16 tss_seg;
  2598. int ret;
  2599. u32 new_tss_base = get_desc_base(new_desc);
  2600. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2601. &ctxt->exception);
  2602. if (ret != X86EMUL_CONTINUE)
  2603. return ret;
  2604. save_state_to_tss16(ctxt, &tss_seg);
  2605. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2606. &ctxt->exception);
  2607. if (ret != X86EMUL_CONTINUE)
  2608. return ret;
  2609. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2610. &ctxt->exception);
  2611. if (ret != X86EMUL_CONTINUE)
  2612. return ret;
  2613. if (old_tss_sel != 0xffff) {
  2614. tss_seg.prev_task_link = old_tss_sel;
  2615. ret = ops->write_std(ctxt, new_tss_base,
  2616. &tss_seg.prev_task_link,
  2617. sizeof tss_seg.prev_task_link,
  2618. &ctxt->exception);
  2619. if (ret != X86EMUL_CONTINUE)
  2620. return ret;
  2621. }
  2622. return load_state_from_tss16(ctxt, &tss_seg);
  2623. }
  2624. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2625. struct tss_segment_32 *tss)
  2626. {
  2627. /* CR3 and ldt selector are not saved intentionally */
  2628. tss->eip = ctxt->_eip;
  2629. tss->eflags = ctxt->eflags;
  2630. tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
  2631. tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2632. tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
  2633. tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
  2634. tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
  2635. tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
  2636. tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
  2637. tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
  2638. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2639. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2640. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2641. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2642. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2643. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2644. }
  2645. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2646. struct tss_segment_32 *tss)
  2647. {
  2648. int ret;
  2649. u8 cpl;
  2650. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2651. return emulate_gp(ctxt, 0);
  2652. ctxt->_eip = tss->eip;
  2653. ctxt->eflags = tss->eflags | 2;
  2654. /* General purpose registers */
  2655. *reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
  2656. *reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
  2657. *reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
  2658. *reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
  2659. *reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
  2660. *reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
  2661. *reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
  2662. *reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
  2663. /*
  2664. * SDM says that segment selectors are loaded before segment
  2665. * descriptors. This is important because CPL checks will
  2666. * use CS.RPL.
  2667. */
  2668. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2669. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2670. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2671. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2672. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2673. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2674. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2675. /*
  2676. * If we're switching between Protected Mode and VM86, we need to make
  2677. * sure to update the mode before loading the segment descriptors so
  2678. * that the selectors are interpreted correctly.
  2679. */
  2680. if (ctxt->eflags & X86_EFLAGS_VM) {
  2681. ctxt->mode = X86EMUL_MODE_VM86;
  2682. cpl = 3;
  2683. } else {
  2684. ctxt->mode = X86EMUL_MODE_PROT32;
  2685. cpl = tss->cs & 3;
  2686. }
  2687. /*
  2688. * Now load segment descriptors. If fault happenes at this stage
  2689. * it is handled in a context of new task
  2690. */
  2691. ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
  2692. cpl, X86_TRANSFER_TASK_SWITCH, NULL);
  2693. if (ret != X86EMUL_CONTINUE)
  2694. return ret;
  2695. ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
  2696. X86_TRANSFER_TASK_SWITCH, NULL);
  2697. if (ret != X86EMUL_CONTINUE)
  2698. return ret;
  2699. ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
  2700. X86_TRANSFER_TASK_SWITCH, NULL);
  2701. if (ret != X86EMUL_CONTINUE)
  2702. return ret;
  2703. ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
  2704. X86_TRANSFER_TASK_SWITCH, NULL);
  2705. if (ret != X86EMUL_CONTINUE)
  2706. return ret;
  2707. ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
  2708. X86_TRANSFER_TASK_SWITCH, NULL);
  2709. if (ret != X86EMUL_CONTINUE)
  2710. return ret;
  2711. ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
  2712. X86_TRANSFER_TASK_SWITCH, NULL);
  2713. if (ret != X86EMUL_CONTINUE)
  2714. return ret;
  2715. ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
  2716. X86_TRANSFER_TASK_SWITCH, NULL);
  2717. return ret;
  2718. }
  2719. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2720. u16 tss_selector, u16 old_tss_sel,
  2721. ulong old_tss_base, struct desc_struct *new_desc)
  2722. {
  2723. const struct x86_emulate_ops *ops = ctxt->ops;
  2724. struct tss_segment_32 tss_seg;
  2725. int ret;
  2726. u32 new_tss_base = get_desc_base(new_desc);
  2727. u32 eip_offset = offsetof(struct tss_segment_32, eip);
  2728. u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
  2729. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2730. &ctxt->exception);
  2731. if (ret != X86EMUL_CONTINUE)
  2732. return ret;
  2733. save_state_to_tss32(ctxt, &tss_seg);
  2734. /* Only GP registers and segment selectors are saved */
  2735. ret = ops->write_std(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
  2736. ldt_sel_offset - eip_offset, &ctxt->exception);
  2737. if (ret != X86EMUL_CONTINUE)
  2738. return ret;
  2739. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2740. &ctxt->exception);
  2741. if (ret != X86EMUL_CONTINUE)
  2742. return ret;
  2743. if (old_tss_sel != 0xffff) {
  2744. tss_seg.prev_task_link = old_tss_sel;
  2745. ret = ops->write_std(ctxt, new_tss_base,
  2746. &tss_seg.prev_task_link,
  2747. sizeof tss_seg.prev_task_link,
  2748. &ctxt->exception);
  2749. if (ret != X86EMUL_CONTINUE)
  2750. return ret;
  2751. }
  2752. return load_state_from_tss32(ctxt, &tss_seg);
  2753. }
  2754. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2755. u16 tss_selector, int idt_index, int reason,
  2756. bool has_error_code, u32 error_code)
  2757. {
  2758. const struct x86_emulate_ops *ops = ctxt->ops;
  2759. struct desc_struct curr_tss_desc, next_tss_desc;
  2760. int ret;
  2761. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2762. ulong old_tss_base =
  2763. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2764. u32 desc_limit;
  2765. ulong desc_addr, dr7;
  2766. /* FIXME: old_tss_base == ~0 ? */
  2767. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
  2768. if (ret != X86EMUL_CONTINUE)
  2769. return ret;
  2770. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
  2771. if (ret != X86EMUL_CONTINUE)
  2772. return ret;
  2773. /* FIXME: check that next_tss_desc is tss */
  2774. /*
  2775. * Check privileges. The three cases are task switch caused by...
  2776. *
  2777. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2778. * 2. Exception/IRQ/iret: No check is performed
  2779. * 3. jmp/call to TSS/task-gate: No check is performed since the
  2780. * hardware checks it before exiting.
  2781. */
  2782. if (reason == TASK_SWITCH_GATE) {
  2783. if (idt_index != -1) {
  2784. /* Software interrupts */
  2785. struct desc_struct task_gate_desc;
  2786. int dpl;
  2787. ret = read_interrupt_descriptor(ctxt, idt_index,
  2788. &task_gate_desc);
  2789. if (ret != X86EMUL_CONTINUE)
  2790. return ret;
  2791. dpl = task_gate_desc.dpl;
  2792. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2793. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2794. }
  2795. }
  2796. desc_limit = desc_limit_scaled(&next_tss_desc);
  2797. if (!next_tss_desc.p ||
  2798. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2799. desc_limit < 0x2b)) {
  2800. return emulate_ts(ctxt, tss_selector & 0xfffc);
  2801. }
  2802. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2803. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2804. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2805. }
  2806. if (reason == TASK_SWITCH_IRET)
  2807. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2808. /* set back link to prev task only if NT bit is set in eflags
  2809. note that old_tss_sel is not used after this point */
  2810. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2811. old_tss_sel = 0xffff;
  2812. if (next_tss_desc.type & 8)
  2813. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2814. old_tss_base, &next_tss_desc);
  2815. else
  2816. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2817. old_tss_base, &next_tss_desc);
  2818. if (ret != X86EMUL_CONTINUE)
  2819. return ret;
  2820. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2821. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2822. if (reason != TASK_SWITCH_IRET) {
  2823. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2824. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2825. }
  2826. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2827. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2828. if (has_error_code) {
  2829. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2830. ctxt->lock_prefix = 0;
  2831. ctxt->src.val = (unsigned long) error_code;
  2832. ret = em_push(ctxt);
  2833. }
  2834. ops->get_dr(ctxt, 7, &dr7);
  2835. ops->set_dr(ctxt, 7, dr7 & ~(DR_LOCAL_ENABLE_MASK | DR_LOCAL_SLOWDOWN));
  2836. return ret;
  2837. }
  2838. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2839. u16 tss_selector, int idt_index, int reason,
  2840. bool has_error_code, u32 error_code)
  2841. {
  2842. int rc;
  2843. invalidate_registers(ctxt);
  2844. ctxt->_eip = ctxt->eip;
  2845. ctxt->dst.type = OP_NONE;
  2846. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2847. has_error_code, error_code);
  2848. if (rc == X86EMUL_CONTINUE) {
  2849. ctxt->eip = ctxt->_eip;
  2850. writeback_registers(ctxt);
  2851. }
  2852. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2853. }
  2854. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
  2855. struct operand *op)
  2856. {
  2857. int df = (ctxt->eflags & X86_EFLAGS_DF) ? -op->count : op->count;
  2858. register_address_increment(ctxt, reg, df * op->bytes);
  2859. op->addr.mem.ea = register_address(ctxt, reg);
  2860. }
  2861. static int em_das(struct x86_emulate_ctxt *ctxt)
  2862. {
  2863. u8 al, old_al;
  2864. bool af, cf, old_cf;
  2865. cf = ctxt->eflags & X86_EFLAGS_CF;
  2866. al = ctxt->dst.val;
  2867. old_al = al;
  2868. old_cf = cf;
  2869. cf = false;
  2870. af = ctxt->eflags & X86_EFLAGS_AF;
  2871. if ((al & 0x0f) > 9 || af) {
  2872. al -= 6;
  2873. cf = old_cf | (al >= 250);
  2874. af = true;
  2875. } else {
  2876. af = false;
  2877. }
  2878. if (old_al > 0x99 || old_cf) {
  2879. al -= 0x60;
  2880. cf = true;
  2881. }
  2882. ctxt->dst.val = al;
  2883. /* Set PF, ZF, SF */
  2884. ctxt->src.type = OP_IMM;
  2885. ctxt->src.val = 0;
  2886. ctxt->src.bytes = 1;
  2887. fastop(ctxt, em_or);
  2888. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2889. if (cf)
  2890. ctxt->eflags |= X86_EFLAGS_CF;
  2891. if (af)
  2892. ctxt->eflags |= X86_EFLAGS_AF;
  2893. return X86EMUL_CONTINUE;
  2894. }
  2895. static int em_aam(struct x86_emulate_ctxt *ctxt)
  2896. {
  2897. u8 al, ah;
  2898. if (ctxt->src.val == 0)
  2899. return emulate_de(ctxt);
  2900. al = ctxt->dst.val & 0xff;
  2901. ah = al / ctxt->src.val;
  2902. al %= ctxt->src.val;
  2903. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);
  2904. /* Set PF, ZF, SF */
  2905. ctxt->src.type = OP_IMM;
  2906. ctxt->src.val = 0;
  2907. ctxt->src.bytes = 1;
  2908. fastop(ctxt, em_or);
  2909. return X86EMUL_CONTINUE;
  2910. }
  2911. static int em_aad(struct x86_emulate_ctxt *ctxt)
  2912. {
  2913. u8 al = ctxt->dst.val & 0xff;
  2914. u8 ah = (ctxt->dst.val >> 8) & 0xff;
  2915. al = (al + (ah * ctxt->src.val)) & 0xff;
  2916. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
  2917. /* Set PF, ZF, SF */
  2918. ctxt->src.type = OP_IMM;
  2919. ctxt->src.val = 0;
  2920. ctxt->src.bytes = 1;
  2921. fastop(ctxt, em_or);
  2922. return X86EMUL_CONTINUE;
  2923. }
  2924. static int em_call(struct x86_emulate_ctxt *ctxt)
  2925. {
  2926. int rc;
  2927. long rel = ctxt->src.val;
  2928. ctxt->src.val = (unsigned long)ctxt->_eip;
  2929. rc = jmp_rel(ctxt, rel);
  2930. if (rc != X86EMUL_CONTINUE)
  2931. return rc;
  2932. return em_push(ctxt);
  2933. }
  2934. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2935. {
  2936. u16 sel, old_cs;
  2937. ulong old_eip;
  2938. int rc;
  2939. struct desc_struct old_desc, new_desc;
  2940. const struct x86_emulate_ops *ops = ctxt->ops;
  2941. int cpl = ctxt->ops->cpl(ctxt);
  2942. enum x86emul_mode prev_mode = ctxt->mode;
  2943. old_eip = ctxt->_eip;
  2944. ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
  2945. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2946. rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
  2947. X86_TRANSFER_CALL_JMP, &new_desc);
  2948. if (rc != X86EMUL_CONTINUE)
  2949. return rc;
  2950. rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
  2951. if (rc != X86EMUL_CONTINUE)
  2952. goto fail;
  2953. ctxt->src.val = old_cs;
  2954. rc = em_push(ctxt);
  2955. if (rc != X86EMUL_CONTINUE)
  2956. goto fail;
  2957. ctxt->src.val = old_eip;
  2958. rc = em_push(ctxt);
  2959. /* If we failed, we tainted the memory, but the very least we should
  2960. restore cs */
  2961. if (rc != X86EMUL_CONTINUE) {
  2962. pr_warn_once("faulting far call emulation tainted memory\n");
  2963. goto fail;
  2964. }
  2965. return rc;
  2966. fail:
  2967. ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
  2968. ctxt->mode = prev_mode;
  2969. return rc;
  2970. }
  2971. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2972. {
  2973. int rc;
  2974. unsigned long eip;
  2975. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  2976. if (rc != X86EMUL_CONTINUE)
  2977. return rc;
  2978. rc = assign_eip_near(ctxt, eip);
  2979. if (rc != X86EMUL_CONTINUE)
  2980. return rc;
  2981. rsp_increment(ctxt, ctxt->src.val);
  2982. return X86EMUL_CONTINUE;
  2983. }
  2984. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2985. {
  2986. /* Write back the register source. */
  2987. ctxt->src.val = ctxt->dst.val;
  2988. write_register_operand(&ctxt->src);
  2989. /* Write back the memory destination with implicit LOCK prefix. */
  2990. ctxt->dst.val = ctxt->src.orig_val;
  2991. ctxt->lock_prefix = 1;
  2992. return X86EMUL_CONTINUE;
  2993. }
  2994. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2995. {
  2996. ctxt->dst.val = ctxt->src2.val;
  2997. return fastop(ctxt, em_imul);
  2998. }
  2999. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  3000. {
  3001. ctxt->dst.type = OP_REG;
  3002. ctxt->dst.bytes = ctxt->src.bytes;
  3003. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3004. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  3005. return X86EMUL_CONTINUE;
  3006. }
  3007. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  3008. {
  3009. u64 tsc = 0;
  3010. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  3011. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
  3012. *reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
  3013. return X86EMUL_CONTINUE;
  3014. }
  3015. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  3016. {
  3017. u64 pmc;
  3018. if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
  3019. return emulate_gp(ctxt, 0);
  3020. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
  3021. *reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
  3022. return X86EMUL_CONTINUE;
  3023. }
  3024. static int em_mov(struct x86_emulate_ctxt *ctxt)
  3025. {
  3026. memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
  3027. return X86EMUL_CONTINUE;
  3028. }
  3029. #define FFL(x) bit(X86_FEATURE_##x)
  3030. static int em_movbe(struct x86_emulate_ctxt *ctxt)
  3031. {
  3032. u32 ebx, ecx, edx, eax = 1;
  3033. u16 tmp;
  3034. /*
  3035. * Check MOVBE is set in the guest-visible CPUID leaf.
  3036. */
  3037. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  3038. if (!(ecx & FFL(MOVBE)))
  3039. return emulate_ud(ctxt);
  3040. switch (ctxt->op_bytes) {
  3041. case 2:
  3042. /*
  3043. * From MOVBE definition: "...When the operand size is 16 bits,
  3044. * the upper word of the destination register remains unchanged
  3045. * ..."
  3046. *
  3047. * Both casting ->valptr and ->val to u16 breaks strict aliasing
  3048. * rules so we have to do the operation almost per hand.
  3049. */
  3050. tmp = (u16)ctxt->src.val;
  3051. ctxt->dst.val &= ~0xffffUL;
  3052. ctxt->dst.val |= (unsigned long)swab16(tmp);
  3053. break;
  3054. case 4:
  3055. ctxt->dst.val = swab32((u32)ctxt->src.val);
  3056. break;
  3057. case 8:
  3058. ctxt->dst.val = swab64(ctxt->src.val);
  3059. break;
  3060. default:
  3061. BUG();
  3062. }
  3063. return X86EMUL_CONTINUE;
  3064. }
  3065. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  3066. {
  3067. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  3068. return emulate_gp(ctxt, 0);
  3069. /* Disable writeback. */
  3070. ctxt->dst.type = OP_NONE;
  3071. return X86EMUL_CONTINUE;
  3072. }
  3073. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  3074. {
  3075. unsigned long val;
  3076. if (ctxt->mode == X86EMUL_MODE_PROT64)
  3077. val = ctxt->src.val & ~0ULL;
  3078. else
  3079. val = ctxt->src.val & ~0U;
  3080. /* #UD condition is already handled. */
  3081. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  3082. return emulate_gp(ctxt, 0);
  3083. /* Disable writeback. */
  3084. ctxt->dst.type = OP_NONE;
  3085. return X86EMUL_CONTINUE;
  3086. }
  3087. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  3088. {
  3089. u64 msr_data;
  3090. msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
  3091. | ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
  3092. if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
  3093. return emulate_gp(ctxt, 0);
  3094. return X86EMUL_CONTINUE;
  3095. }
  3096. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  3097. {
  3098. u64 msr_data;
  3099. if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
  3100. return emulate_gp(ctxt, 0);
  3101. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
  3102. *reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
  3103. return X86EMUL_CONTINUE;
  3104. }
  3105. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  3106. {
  3107. if (ctxt->modrm_reg > VCPU_SREG_GS)
  3108. return emulate_ud(ctxt);
  3109. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  3110. if (ctxt->dst.bytes == 4 && ctxt->dst.type == OP_MEM)
  3111. ctxt->dst.bytes = 2;
  3112. return X86EMUL_CONTINUE;
  3113. }
  3114. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  3115. {
  3116. u16 sel = ctxt->src.val;
  3117. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  3118. return emulate_ud(ctxt);
  3119. if (ctxt->modrm_reg == VCPU_SREG_SS)
  3120. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  3121. /* Disable writeback. */
  3122. ctxt->dst.type = OP_NONE;
  3123. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  3124. }
  3125. static int em_lldt(struct x86_emulate_ctxt *ctxt)
  3126. {
  3127. u16 sel = ctxt->src.val;
  3128. /* Disable writeback. */
  3129. ctxt->dst.type = OP_NONE;
  3130. return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
  3131. }
  3132. static int em_ltr(struct x86_emulate_ctxt *ctxt)
  3133. {
  3134. u16 sel = ctxt->src.val;
  3135. /* Disable writeback. */
  3136. ctxt->dst.type = OP_NONE;
  3137. return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
  3138. }
  3139. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  3140. {
  3141. int rc;
  3142. ulong linear;
  3143. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  3144. if (rc == X86EMUL_CONTINUE)
  3145. ctxt->ops->invlpg(ctxt, linear);
  3146. /* Disable writeback. */
  3147. ctxt->dst.type = OP_NONE;
  3148. return X86EMUL_CONTINUE;
  3149. }
  3150. static int em_clts(struct x86_emulate_ctxt *ctxt)
  3151. {
  3152. ulong cr0;
  3153. cr0 = ctxt->ops->get_cr(ctxt, 0);
  3154. cr0 &= ~X86_CR0_TS;
  3155. ctxt->ops->set_cr(ctxt, 0, cr0);
  3156. return X86EMUL_CONTINUE;
  3157. }
  3158. static int em_hypercall(struct x86_emulate_ctxt *ctxt)
  3159. {
  3160. int rc = ctxt->ops->fix_hypercall(ctxt);
  3161. if (rc != X86EMUL_CONTINUE)
  3162. return rc;
  3163. /* Let the processor re-execute the fixed hypercall */
  3164. ctxt->_eip = ctxt->eip;
  3165. /* Disable writeback. */
  3166. ctxt->dst.type = OP_NONE;
  3167. return X86EMUL_CONTINUE;
  3168. }
  3169. static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
  3170. void (*get)(struct x86_emulate_ctxt *ctxt,
  3171. struct desc_ptr *ptr))
  3172. {
  3173. struct desc_ptr desc_ptr;
  3174. if (ctxt->mode == X86EMUL_MODE_PROT64)
  3175. ctxt->op_bytes = 8;
  3176. get(ctxt, &desc_ptr);
  3177. if (ctxt->op_bytes == 2) {
  3178. ctxt->op_bytes = 4;
  3179. desc_ptr.address &= 0x00ffffff;
  3180. }
  3181. /* Disable writeback. */
  3182. ctxt->dst.type = OP_NONE;
  3183. return segmented_write_std(ctxt, ctxt->dst.addr.mem,
  3184. &desc_ptr, 2 + ctxt->op_bytes);
  3185. }
  3186. static int em_sgdt(struct x86_emulate_ctxt *ctxt)
  3187. {
  3188. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
  3189. }
  3190. static int em_sidt(struct x86_emulate_ctxt *ctxt)
  3191. {
  3192. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
  3193. }
  3194. static int em_lgdt_lidt(struct x86_emulate_ctxt *ctxt, bool lgdt)
  3195. {
  3196. struct desc_ptr desc_ptr;
  3197. int rc;
  3198. if (ctxt->mode == X86EMUL_MODE_PROT64)
  3199. ctxt->op_bytes = 8;
  3200. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  3201. &desc_ptr.size, &desc_ptr.address,
  3202. ctxt->op_bytes);
  3203. if (rc != X86EMUL_CONTINUE)
  3204. return rc;
  3205. if (ctxt->mode == X86EMUL_MODE_PROT64 &&
  3206. is_noncanonical_address(desc_ptr.address))
  3207. return emulate_gp(ctxt, 0);
  3208. if (lgdt)
  3209. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  3210. else
  3211. ctxt->ops->set_idt(ctxt, &desc_ptr);
  3212. /* Disable writeback. */
  3213. ctxt->dst.type = OP_NONE;
  3214. return X86EMUL_CONTINUE;
  3215. }
  3216. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  3217. {
  3218. return em_lgdt_lidt(ctxt, true);
  3219. }
  3220. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  3221. {
  3222. return em_lgdt_lidt(ctxt, false);
  3223. }
  3224. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  3225. {
  3226. if (ctxt->dst.type == OP_MEM)
  3227. ctxt->dst.bytes = 2;
  3228. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  3229. return X86EMUL_CONTINUE;
  3230. }
  3231. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  3232. {
  3233. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  3234. | (ctxt->src.val & 0x0f));
  3235. ctxt->dst.type = OP_NONE;
  3236. return X86EMUL_CONTINUE;
  3237. }
  3238. static int em_loop(struct x86_emulate_ctxt *ctxt)
  3239. {
  3240. int rc = X86EMUL_CONTINUE;
  3241. register_address_increment(ctxt, VCPU_REGS_RCX, -1);
  3242. if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
  3243. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  3244. rc = jmp_rel(ctxt, ctxt->src.val);
  3245. return rc;
  3246. }
  3247. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  3248. {
  3249. int rc = X86EMUL_CONTINUE;
  3250. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
  3251. rc = jmp_rel(ctxt, ctxt->src.val);
  3252. return rc;
  3253. }
  3254. static int em_in(struct x86_emulate_ctxt *ctxt)
  3255. {
  3256. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  3257. &ctxt->dst.val))
  3258. return X86EMUL_IO_NEEDED;
  3259. return X86EMUL_CONTINUE;
  3260. }
  3261. static int em_out(struct x86_emulate_ctxt *ctxt)
  3262. {
  3263. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  3264. &ctxt->src.val, 1);
  3265. /* Disable writeback. */
  3266. ctxt->dst.type = OP_NONE;
  3267. return X86EMUL_CONTINUE;
  3268. }
  3269. static int em_cli(struct x86_emulate_ctxt *ctxt)
  3270. {
  3271. if (emulator_bad_iopl(ctxt))
  3272. return emulate_gp(ctxt, 0);
  3273. ctxt->eflags &= ~X86_EFLAGS_IF;
  3274. return X86EMUL_CONTINUE;
  3275. }
  3276. static int em_sti(struct x86_emulate_ctxt *ctxt)
  3277. {
  3278. if (emulator_bad_iopl(ctxt))
  3279. return emulate_gp(ctxt, 0);
  3280. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3281. ctxt->eflags |= X86_EFLAGS_IF;
  3282. return X86EMUL_CONTINUE;
  3283. }
  3284. static int em_cpuid(struct x86_emulate_ctxt *ctxt)
  3285. {
  3286. u32 eax, ebx, ecx, edx;
  3287. u64 msr = 0;
  3288. ctxt->ops->get_msr(ctxt, MSR_MISC_FEATURES_ENABLES, &msr);
  3289. if (msr & MSR_MISC_FEATURES_ENABLES_CPUID_FAULT &&
  3290. ctxt->ops->cpl(ctxt)) {
  3291. return emulate_gp(ctxt, 0);
  3292. }
  3293. eax = reg_read(ctxt, VCPU_REGS_RAX);
  3294. ecx = reg_read(ctxt, VCPU_REGS_RCX);
  3295. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  3296. *reg_write(ctxt, VCPU_REGS_RAX) = eax;
  3297. *reg_write(ctxt, VCPU_REGS_RBX) = ebx;
  3298. *reg_write(ctxt, VCPU_REGS_RCX) = ecx;
  3299. *reg_write(ctxt, VCPU_REGS_RDX) = edx;
  3300. return X86EMUL_CONTINUE;
  3301. }
  3302. static int em_sahf(struct x86_emulate_ctxt *ctxt)
  3303. {
  3304. u32 flags;
  3305. flags = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
  3306. X86_EFLAGS_SF;
  3307. flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;
  3308. ctxt->eflags &= ~0xffUL;
  3309. ctxt->eflags |= flags | X86_EFLAGS_FIXED;
  3310. return X86EMUL_CONTINUE;
  3311. }
  3312. static int em_lahf(struct x86_emulate_ctxt *ctxt)
  3313. {
  3314. *reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
  3315. *reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
  3316. return X86EMUL_CONTINUE;
  3317. }
  3318. static int em_bswap(struct x86_emulate_ctxt *ctxt)
  3319. {
  3320. switch (ctxt->op_bytes) {
  3321. #ifdef CONFIG_X86_64
  3322. case 8:
  3323. asm("bswap %0" : "+r"(ctxt->dst.val));
  3324. break;
  3325. #endif
  3326. default:
  3327. asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
  3328. break;
  3329. }
  3330. return X86EMUL_CONTINUE;
  3331. }
  3332. static int em_clflush(struct x86_emulate_ctxt *ctxt)
  3333. {
  3334. /* emulating clflush regardless of cpuid */
  3335. return X86EMUL_CONTINUE;
  3336. }
  3337. static int em_movsxd(struct x86_emulate_ctxt *ctxt)
  3338. {
  3339. ctxt->dst.val = (s32) ctxt->src.val;
  3340. return X86EMUL_CONTINUE;
  3341. }
  3342. static int check_fxsr(struct x86_emulate_ctxt *ctxt)
  3343. {
  3344. u32 eax = 1, ebx, ecx = 0, edx;
  3345. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  3346. if (!(edx & FFL(FXSR)))
  3347. return emulate_ud(ctxt);
  3348. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  3349. return emulate_nm(ctxt);
  3350. /*
  3351. * Don't emulate a case that should never be hit, instead of working
  3352. * around a lack of fxsave64/fxrstor64 on old compilers.
  3353. */
  3354. if (ctxt->mode >= X86EMUL_MODE_PROT64)
  3355. return X86EMUL_UNHANDLEABLE;
  3356. return X86EMUL_CONTINUE;
  3357. }
  3358. /*
  3359. * Hardware doesn't save and restore XMM 0-7 without CR4.OSFXSR, but does save
  3360. * and restore MXCSR.
  3361. */
  3362. static size_t __fxstate_size(int nregs)
  3363. {
  3364. return offsetof(struct fxregs_state, xmm_space[0]) + nregs * 16;
  3365. }
  3366. static inline size_t fxstate_size(struct x86_emulate_ctxt *ctxt)
  3367. {
  3368. bool cr4_osfxsr;
  3369. if (ctxt->mode == X86EMUL_MODE_PROT64)
  3370. return __fxstate_size(16);
  3371. cr4_osfxsr = ctxt->ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR;
  3372. return __fxstate_size(cr4_osfxsr ? 8 : 0);
  3373. }
  3374. /*
  3375. * FXSAVE and FXRSTOR have 4 different formats depending on execution mode,
  3376. * 1) 16 bit mode
  3377. * 2) 32 bit mode
  3378. * - like (1), but FIP and FDP (foo) are only 16 bit. At least Intel CPUs
  3379. * preserve whole 32 bit values, though, so (1) and (2) are the same wrt.
  3380. * save and restore
  3381. * 3) 64-bit mode with REX.W prefix
  3382. * - like (2), but XMM 8-15 are being saved and restored
  3383. * 4) 64-bit mode without REX.W prefix
  3384. * - like (3), but FIP and FDP are 64 bit
  3385. *
  3386. * Emulation uses (3) for (1) and (2) and preserves XMM 8-15 to reach the
  3387. * desired result. (4) is not emulated.
  3388. *
  3389. * Note: Guest and host CPUID.(EAX=07H,ECX=0H):EBX[bit 13] (deprecate FPU CS
  3390. * and FPU DS) should match.
  3391. */
  3392. static int em_fxsave(struct x86_emulate_ctxt *ctxt)
  3393. {
  3394. struct fxregs_state fx_state;
  3395. int rc;
  3396. rc = check_fxsr(ctxt);
  3397. if (rc != X86EMUL_CONTINUE)
  3398. return rc;
  3399. ctxt->ops->get_fpu(ctxt);
  3400. rc = asm_safe("fxsave %[fx]", , [fx] "+m"(fx_state));
  3401. ctxt->ops->put_fpu(ctxt);
  3402. if (rc != X86EMUL_CONTINUE)
  3403. return rc;
  3404. return segmented_write_std(ctxt, ctxt->memop.addr.mem, &fx_state,
  3405. fxstate_size(ctxt));
  3406. }
  3407. static int em_fxrstor(struct x86_emulate_ctxt *ctxt)
  3408. {
  3409. struct fxregs_state fx_state;
  3410. int rc;
  3411. size_t size;
  3412. rc = check_fxsr(ctxt);
  3413. if (rc != X86EMUL_CONTINUE)
  3414. return rc;
  3415. ctxt->ops->get_fpu(ctxt);
  3416. size = fxstate_size(ctxt);
  3417. if (size < __fxstate_size(16)) {
  3418. rc = asm_safe("fxsave %[fx]", , [fx] "+m"(fx_state));
  3419. if (rc != X86EMUL_CONTINUE)
  3420. goto out;
  3421. }
  3422. rc = segmented_read_std(ctxt, ctxt->memop.addr.mem, &fx_state, size);
  3423. if (rc != X86EMUL_CONTINUE)
  3424. goto out;
  3425. if (fx_state.mxcsr >> 16) {
  3426. rc = emulate_gp(ctxt, 0);
  3427. goto out;
  3428. }
  3429. if (rc == X86EMUL_CONTINUE)
  3430. rc = asm_safe("fxrstor %[fx]", : [fx] "m"(fx_state));
  3431. out:
  3432. ctxt->ops->put_fpu(ctxt);
  3433. return rc;
  3434. }
  3435. static bool valid_cr(int nr)
  3436. {
  3437. switch (nr) {
  3438. case 0:
  3439. case 2 ... 4:
  3440. case 8:
  3441. return true;
  3442. default:
  3443. return false;
  3444. }
  3445. }
  3446. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  3447. {
  3448. if (!valid_cr(ctxt->modrm_reg))
  3449. return emulate_ud(ctxt);
  3450. return X86EMUL_CONTINUE;
  3451. }
  3452. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  3453. {
  3454. u64 new_val = ctxt->src.val64;
  3455. int cr = ctxt->modrm_reg;
  3456. u64 efer = 0;
  3457. static u64 cr_reserved_bits[] = {
  3458. 0xffffffff00000000ULL,
  3459. 0, 0, 0, /* CR3 checked later */
  3460. CR4_RESERVED_BITS,
  3461. 0, 0, 0,
  3462. CR8_RESERVED_BITS,
  3463. };
  3464. if (!valid_cr(cr))
  3465. return emulate_ud(ctxt);
  3466. if (new_val & cr_reserved_bits[cr])
  3467. return emulate_gp(ctxt, 0);
  3468. switch (cr) {
  3469. case 0: {
  3470. u64 cr4;
  3471. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  3472. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  3473. return emulate_gp(ctxt, 0);
  3474. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3475. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3476. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  3477. !(cr4 & X86_CR4_PAE))
  3478. return emulate_gp(ctxt, 0);
  3479. break;
  3480. }
  3481. case 3: {
  3482. u64 rsvd = 0;
  3483. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3484. if (efer & EFER_LMA)
  3485. rsvd = CR3_L_MODE_RESERVED_BITS & ~CR3_PCID_INVD;
  3486. if (new_val & rsvd)
  3487. return emulate_gp(ctxt, 0);
  3488. break;
  3489. }
  3490. case 4: {
  3491. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3492. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  3493. return emulate_gp(ctxt, 0);
  3494. break;
  3495. }
  3496. }
  3497. return X86EMUL_CONTINUE;
  3498. }
  3499. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  3500. {
  3501. unsigned long dr7;
  3502. ctxt->ops->get_dr(ctxt, 7, &dr7);
  3503. /* Check if DR7.Global_Enable is set */
  3504. return dr7 & (1 << 13);
  3505. }
  3506. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  3507. {
  3508. int dr = ctxt->modrm_reg;
  3509. u64 cr4;
  3510. if (dr > 7)
  3511. return emulate_ud(ctxt);
  3512. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3513. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  3514. return emulate_ud(ctxt);
  3515. if (check_dr7_gd(ctxt)) {
  3516. ulong dr6;
  3517. ctxt->ops->get_dr(ctxt, 6, &dr6);
  3518. dr6 &= ~15;
  3519. dr6 |= DR6_BD | DR6_RTM;
  3520. ctxt->ops->set_dr(ctxt, 6, dr6);
  3521. return emulate_db(ctxt);
  3522. }
  3523. return X86EMUL_CONTINUE;
  3524. }
  3525. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  3526. {
  3527. u64 new_val = ctxt->src.val64;
  3528. int dr = ctxt->modrm_reg;
  3529. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  3530. return emulate_gp(ctxt, 0);
  3531. return check_dr_read(ctxt);
  3532. }
  3533. static int check_svme(struct x86_emulate_ctxt *ctxt)
  3534. {
  3535. u64 efer = 0;
  3536. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3537. if (!(efer & EFER_SVME))
  3538. return emulate_ud(ctxt);
  3539. return X86EMUL_CONTINUE;
  3540. }
  3541. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  3542. {
  3543. u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
  3544. /* Valid physical address? */
  3545. if (rax & 0xffff000000000000ULL)
  3546. return emulate_gp(ctxt, 0);
  3547. return check_svme(ctxt);
  3548. }
  3549. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  3550. {
  3551. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3552. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  3553. return emulate_ud(ctxt);
  3554. return X86EMUL_CONTINUE;
  3555. }
  3556. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  3557. {
  3558. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3559. u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
  3560. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  3561. ctxt->ops->check_pmc(ctxt, rcx))
  3562. return emulate_gp(ctxt, 0);
  3563. return X86EMUL_CONTINUE;
  3564. }
  3565. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  3566. {
  3567. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  3568. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  3569. return emulate_gp(ctxt, 0);
  3570. return X86EMUL_CONTINUE;
  3571. }
  3572. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  3573. {
  3574. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  3575. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  3576. return emulate_gp(ctxt, 0);
  3577. return X86EMUL_CONTINUE;
  3578. }
  3579. #define D(_y) { .flags = (_y) }
  3580. #define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
  3581. #define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
  3582. .intercept = x86_intercept_##_i, .check_perm = (_p) }
  3583. #define N D(NotImpl)
  3584. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  3585. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  3586. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  3587. #define ID(_f, _i) { .flags = ((_f) | InstrDual | ModRM), .u.idual = (_i) }
  3588. #define MD(_f, _m) { .flags = ((_f) | ModeDual), .u.mdual = (_m) }
  3589. #define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
  3590. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  3591. #define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
  3592. #define II(_f, _e, _i) \
  3593. { .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
  3594. #define IIP(_f, _e, _i, _p) \
  3595. { .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
  3596. .intercept = x86_intercept_##_i, .check_perm = (_p) }
  3597. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  3598. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  3599. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  3600. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  3601. #define F2bv(_f, _e) F((_f) | ByteOp, _e), F(_f, _e)
  3602. #define I2bvIP(_f, _e, _i, _p) \
  3603. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  3604. #define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  3605. F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  3606. F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  3607. static const struct opcode group7_rm0[] = {
  3608. N,
  3609. I(SrcNone | Priv | EmulateOnUD, em_hypercall),
  3610. N, N, N, N, N, N,
  3611. };
  3612. static const struct opcode group7_rm1[] = {
  3613. DI(SrcNone | Priv, monitor),
  3614. DI(SrcNone | Priv, mwait),
  3615. N, N, N, N, N, N,
  3616. };
  3617. static const struct opcode group7_rm3[] = {
  3618. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  3619. II(SrcNone | Prot | EmulateOnUD, em_hypercall, vmmcall),
  3620. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  3621. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  3622. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  3623. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  3624. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  3625. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  3626. };
  3627. static const struct opcode group7_rm7[] = {
  3628. N,
  3629. DIP(SrcNone, rdtscp, check_rdtsc),
  3630. N, N, N, N, N, N,
  3631. };
  3632. static const struct opcode group1[] = {
  3633. F(Lock, em_add),
  3634. F(Lock | PageTable, em_or),
  3635. F(Lock, em_adc),
  3636. F(Lock, em_sbb),
  3637. F(Lock | PageTable, em_and),
  3638. F(Lock, em_sub),
  3639. F(Lock, em_xor),
  3640. F(NoWrite, em_cmp),
  3641. };
  3642. static const struct opcode group1A[] = {
  3643. I(DstMem | SrcNone | Mov | Stack | IncSP | TwoMemOp, em_pop), N, N, N, N, N, N, N,
  3644. };
  3645. static const struct opcode group2[] = {
  3646. F(DstMem | ModRM, em_rol),
  3647. F(DstMem | ModRM, em_ror),
  3648. F(DstMem | ModRM, em_rcl),
  3649. F(DstMem | ModRM, em_rcr),
  3650. F(DstMem | ModRM, em_shl),
  3651. F(DstMem | ModRM, em_shr),
  3652. F(DstMem | ModRM, em_shl),
  3653. F(DstMem | ModRM, em_sar),
  3654. };
  3655. static const struct opcode group3[] = {
  3656. F(DstMem | SrcImm | NoWrite, em_test),
  3657. F(DstMem | SrcImm | NoWrite, em_test),
  3658. F(DstMem | SrcNone | Lock, em_not),
  3659. F(DstMem | SrcNone | Lock, em_neg),
  3660. F(DstXacc | Src2Mem, em_mul_ex),
  3661. F(DstXacc | Src2Mem, em_imul_ex),
  3662. F(DstXacc | Src2Mem, em_div_ex),
  3663. F(DstXacc | Src2Mem, em_idiv_ex),
  3664. };
  3665. static const struct opcode group4[] = {
  3666. F(ByteOp | DstMem | SrcNone | Lock, em_inc),
  3667. F(ByteOp | DstMem | SrcNone | Lock, em_dec),
  3668. N, N, N, N, N, N,
  3669. };
  3670. static const struct opcode group5[] = {
  3671. F(DstMem | SrcNone | Lock, em_inc),
  3672. F(DstMem | SrcNone | Lock, em_dec),
  3673. I(SrcMem | NearBranch, em_call_near_abs),
  3674. I(SrcMemFAddr | ImplicitOps, em_call_far),
  3675. I(SrcMem | NearBranch, em_jmp_abs),
  3676. I(SrcMemFAddr | ImplicitOps, em_jmp_far),
  3677. I(SrcMem | Stack | TwoMemOp, em_push), D(Undefined),
  3678. };
  3679. static const struct opcode group6[] = {
  3680. DI(Prot | DstMem, sldt),
  3681. DI(Prot | DstMem, str),
  3682. II(Prot | Priv | SrcMem16, em_lldt, lldt),
  3683. II(Prot | Priv | SrcMem16, em_ltr, ltr),
  3684. N, N, N, N,
  3685. };
  3686. static const struct group_dual group7 = { {
  3687. II(Mov | DstMem, em_sgdt, sgdt),
  3688. II(Mov | DstMem, em_sidt, sidt),
  3689. II(SrcMem | Priv, em_lgdt, lgdt),
  3690. II(SrcMem | Priv, em_lidt, lidt),
  3691. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3692. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3693. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  3694. }, {
  3695. EXT(0, group7_rm0),
  3696. EXT(0, group7_rm1),
  3697. N, EXT(0, group7_rm3),
  3698. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3699. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3700. EXT(0, group7_rm7),
  3701. } };
  3702. static const struct opcode group8[] = {
  3703. N, N, N, N,
  3704. F(DstMem | SrcImmByte | NoWrite, em_bt),
  3705. F(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  3706. F(DstMem | SrcImmByte | Lock, em_btr),
  3707. F(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  3708. };
  3709. static const struct group_dual group9 = { {
  3710. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  3711. }, {
  3712. N, N, N, N, N, N, N, N,
  3713. } };
  3714. static const struct opcode group11[] = {
  3715. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  3716. X7(D(Undefined)),
  3717. };
  3718. static const struct gprefix pfx_0f_ae_7 = {
  3719. I(SrcMem | ByteOp, em_clflush), N, N, N,
  3720. };
  3721. static const struct group_dual group15 = { {
  3722. I(ModRM | Aligned16, em_fxsave),
  3723. I(ModRM | Aligned16, em_fxrstor),
  3724. N, N, N, N, N, GP(0, &pfx_0f_ae_7),
  3725. }, {
  3726. N, N, N, N, N, N, N, N,
  3727. } };
  3728. static const struct gprefix pfx_0f_6f_0f_7f = {
  3729. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  3730. };
  3731. static const struct instr_dual instr_dual_0f_2b = {
  3732. I(0, em_mov), N
  3733. };
  3734. static const struct gprefix pfx_0f_2b = {
  3735. ID(0, &instr_dual_0f_2b), ID(0, &instr_dual_0f_2b), N, N,
  3736. };
  3737. static const struct gprefix pfx_0f_28_0f_29 = {
  3738. I(Aligned, em_mov), I(Aligned, em_mov), N, N,
  3739. };
  3740. static const struct gprefix pfx_0f_e7 = {
  3741. N, I(Sse, em_mov), N, N,
  3742. };
  3743. static const struct escape escape_d9 = { {
  3744. N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstcw),
  3745. }, {
  3746. /* 0xC0 - 0xC7 */
  3747. N, N, N, N, N, N, N, N,
  3748. /* 0xC8 - 0xCF */
  3749. N, N, N, N, N, N, N, N,
  3750. /* 0xD0 - 0xC7 */
  3751. N, N, N, N, N, N, N, N,
  3752. /* 0xD8 - 0xDF */
  3753. N, N, N, N, N, N, N, N,
  3754. /* 0xE0 - 0xE7 */
  3755. N, N, N, N, N, N, N, N,
  3756. /* 0xE8 - 0xEF */
  3757. N, N, N, N, N, N, N, N,
  3758. /* 0xF0 - 0xF7 */
  3759. N, N, N, N, N, N, N, N,
  3760. /* 0xF8 - 0xFF */
  3761. N, N, N, N, N, N, N, N,
  3762. } };
  3763. static const struct escape escape_db = { {
  3764. N, N, N, N, N, N, N, N,
  3765. }, {
  3766. /* 0xC0 - 0xC7 */
  3767. N, N, N, N, N, N, N, N,
  3768. /* 0xC8 - 0xCF */
  3769. N, N, N, N, N, N, N, N,
  3770. /* 0xD0 - 0xC7 */
  3771. N, N, N, N, N, N, N, N,
  3772. /* 0xD8 - 0xDF */
  3773. N, N, N, N, N, N, N, N,
  3774. /* 0xE0 - 0xE7 */
  3775. N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
  3776. /* 0xE8 - 0xEF */
  3777. N, N, N, N, N, N, N, N,
  3778. /* 0xF0 - 0xF7 */
  3779. N, N, N, N, N, N, N, N,
  3780. /* 0xF8 - 0xFF */
  3781. N, N, N, N, N, N, N, N,
  3782. } };
  3783. static const struct escape escape_dd = { {
  3784. N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstsw),
  3785. }, {
  3786. /* 0xC0 - 0xC7 */
  3787. N, N, N, N, N, N, N, N,
  3788. /* 0xC8 - 0xCF */
  3789. N, N, N, N, N, N, N, N,
  3790. /* 0xD0 - 0xC7 */
  3791. N, N, N, N, N, N, N, N,
  3792. /* 0xD8 - 0xDF */
  3793. N, N, N, N, N, N, N, N,
  3794. /* 0xE0 - 0xE7 */
  3795. N, N, N, N, N, N, N, N,
  3796. /* 0xE8 - 0xEF */
  3797. N, N, N, N, N, N, N, N,
  3798. /* 0xF0 - 0xF7 */
  3799. N, N, N, N, N, N, N, N,
  3800. /* 0xF8 - 0xFF */
  3801. N, N, N, N, N, N, N, N,
  3802. } };
  3803. static const struct instr_dual instr_dual_0f_c3 = {
  3804. I(DstMem | SrcReg | ModRM | No16 | Mov, em_mov), N
  3805. };
  3806. static const struct mode_dual mode_dual_63 = {
  3807. N, I(DstReg | SrcMem32 | ModRM | Mov, em_movsxd)
  3808. };
  3809. static const struct opcode opcode_table[256] = {
  3810. /* 0x00 - 0x07 */
  3811. F6ALU(Lock, em_add),
  3812. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  3813. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  3814. /* 0x08 - 0x0F */
  3815. F6ALU(Lock | PageTable, em_or),
  3816. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  3817. N,
  3818. /* 0x10 - 0x17 */
  3819. F6ALU(Lock, em_adc),
  3820. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  3821. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  3822. /* 0x18 - 0x1F */
  3823. F6ALU(Lock, em_sbb),
  3824. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  3825. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  3826. /* 0x20 - 0x27 */
  3827. F6ALU(Lock | PageTable, em_and), N, N,
  3828. /* 0x28 - 0x2F */
  3829. F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3830. /* 0x30 - 0x37 */
  3831. F6ALU(Lock, em_xor), N, N,
  3832. /* 0x38 - 0x3F */
  3833. F6ALU(NoWrite, em_cmp), N, N,
  3834. /* 0x40 - 0x4F */
  3835. X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
  3836. /* 0x50 - 0x57 */
  3837. X8(I(SrcReg | Stack, em_push)),
  3838. /* 0x58 - 0x5F */
  3839. X8(I(DstReg | Stack, em_pop)),
  3840. /* 0x60 - 0x67 */
  3841. I(ImplicitOps | Stack | No64, em_pusha),
  3842. I(ImplicitOps | Stack | No64, em_popa),
  3843. N, MD(ModRM, &mode_dual_63),
  3844. N, N, N, N,
  3845. /* 0x68 - 0x6F */
  3846. I(SrcImm | Mov | Stack, em_push),
  3847. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3848. I(SrcImmByte | Mov | Stack, em_push),
  3849. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3850. I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
  3851. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3852. /* 0x70 - 0x7F */
  3853. X16(D(SrcImmByte | NearBranch)),
  3854. /* 0x80 - 0x87 */
  3855. G(ByteOp | DstMem | SrcImm, group1),
  3856. G(DstMem | SrcImm, group1),
  3857. G(ByteOp | DstMem | SrcImm | No64, group1),
  3858. G(DstMem | SrcImmByte, group1),
  3859. F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
  3860. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3861. /* 0x88 - 0x8F */
  3862. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3863. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3864. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3865. D(ModRM | SrcMem | NoAccess | DstReg),
  3866. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3867. G(0, group1A),
  3868. /* 0x90 - 0x97 */
  3869. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3870. /* 0x98 - 0x9F */
  3871. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3872. I(SrcImmFAddr | No64, em_call_far), N,
  3873. II(ImplicitOps | Stack, em_pushf, pushf),
  3874. II(ImplicitOps | Stack, em_popf, popf),
  3875. I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
  3876. /* 0xA0 - 0xA7 */
  3877. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3878. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3879. I2bv(SrcSI | DstDI | Mov | String | TwoMemOp, em_mov),
  3880. F2bv(SrcSI | DstDI | String | NoWrite | TwoMemOp, em_cmp_r),
  3881. /* 0xA8 - 0xAF */
  3882. F2bv(DstAcc | SrcImm | NoWrite, em_test),
  3883. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3884. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3885. F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp_r),
  3886. /* 0xB0 - 0xB7 */
  3887. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3888. /* 0xB8 - 0xBF */
  3889. X8(I(DstReg | SrcImm64 | Mov, em_mov)),
  3890. /* 0xC0 - 0xC7 */
  3891. G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
  3892. I(ImplicitOps | NearBranch | SrcImmU16, em_ret_near_imm),
  3893. I(ImplicitOps | NearBranch, em_ret),
  3894. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3895. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3896. G(ByteOp, group11), G(0, group11),
  3897. /* 0xC8 - 0xCF */
  3898. I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
  3899. I(ImplicitOps | SrcImmU16, em_ret_far_imm),
  3900. I(ImplicitOps, em_ret_far),
  3901. D(ImplicitOps), DI(SrcImmByte, intn),
  3902. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3903. /* 0xD0 - 0xD7 */
  3904. G(Src2One | ByteOp, group2), G(Src2One, group2),
  3905. G(Src2CL | ByteOp, group2), G(Src2CL, group2),
  3906. I(DstAcc | SrcImmUByte | No64, em_aam),
  3907. I(DstAcc | SrcImmUByte | No64, em_aad),
  3908. F(DstAcc | ByteOp | No64, em_salc),
  3909. I(DstAcc | SrcXLat | ByteOp, em_mov),
  3910. /* 0xD8 - 0xDF */
  3911. N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
  3912. /* 0xE0 - 0xE7 */
  3913. X3(I(SrcImmByte | NearBranch, em_loop)),
  3914. I(SrcImmByte | NearBranch, em_jcxz),
  3915. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3916. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3917. /* 0xE8 - 0xEF */
  3918. I(SrcImm | NearBranch, em_call), D(SrcImm | ImplicitOps | NearBranch),
  3919. I(SrcImmFAddr | No64, em_jmp_far),
  3920. D(SrcImmByte | ImplicitOps | NearBranch),
  3921. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3922. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3923. /* 0xF0 - 0xF7 */
  3924. N, DI(ImplicitOps, icebp), N, N,
  3925. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3926. G(ByteOp, group3), G(0, group3),
  3927. /* 0xF8 - 0xFF */
  3928. D(ImplicitOps), D(ImplicitOps),
  3929. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3930. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3931. };
  3932. static const struct opcode twobyte_table[256] = {
  3933. /* 0x00 - 0x0F */
  3934. G(0, group6), GD(0, &group7), N, N,
  3935. N, I(ImplicitOps | EmulateOnUD, em_syscall),
  3936. II(ImplicitOps | Priv, em_clts, clts), N,
  3937. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3938. N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
  3939. /* 0x10 - 0x1F */
  3940. N, N, N, N, N, N, N, N,
  3941. D(ImplicitOps | ModRM | SrcMem | NoAccess),
  3942. N, N, N, N, N, N, D(ImplicitOps | ModRM | SrcMem | NoAccess),
  3943. /* 0x20 - 0x2F */
  3944. DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_read),
  3945. DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
  3946. IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
  3947. check_cr_write),
  3948. IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
  3949. check_dr_write),
  3950. N, N, N, N,
  3951. GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
  3952. GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
  3953. N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
  3954. N, N, N, N,
  3955. /* 0x30 - 0x3F */
  3956. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3957. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3958. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3959. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3960. I(ImplicitOps | EmulateOnUD, em_sysenter),
  3961. I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
  3962. N, N,
  3963. N, N, N, N, N, N, N, N,
  3964. /* 0x40 - 0x4F */
  3965. X16(D(DstReg | SrcMem | ModRM)),
  3966. /* 0x50 - 0x5F */
  3967. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3968. /* 0x60 - 0x6F */
  3969. N, N, N, N,
  3970. N, N, N, N,
  3971. N, N, N, N,
  3972. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3973. /* 0x70 - 0x7F */
  3974. N, N, N, N,
  3975. N, N, N, N,
  3976. N, N, N, N,
  3977. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3978. /* 0x80 - 0x8F */
  3979. X16(D(SrcImm | NearBranch)),
  3980. /* 0x90 - 0x9F */
  3981. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3982. /* 0xA0 - 0xA7 */
  3983. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3984. II(ImplicitOps, em_cpuid, cpuid),
  3985. F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
  3986. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
  3987. F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
  3988. /* 0xA8 - 0xAF */
  3989. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3990. II(EmulateOnUD | ImplicitOps, em_rsm, rsm),
  3991. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3992. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
  3993. F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
  3994. GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
  3995. /* 0xB0 - 0xB7 */
  3996. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable | SrcWrite, em_cmpxchg),
  3997. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3998. F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3999. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  4000. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  4001. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  4002. /* 0xB8 - 0xBF */
  4003. N, N,
  4004. G(BitOp, group8),
  4005. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  4006. I(DstReg | SrcMem | ModRM, em_bsf_c),
  4007. I(DstReg | SrcMem | ModRM, em_bsr_c),
  4008. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  4009. /* 0xC0 - 0xC7 */
  4010. F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
  4011. N, ID(0, &instr_dual_0f_c3),
  4012. N, N, N, GD(0, &group9),
  4013. /* 0xC8 - 0xCF */
  4014. X8(I(DstReg, em_bswap)),
  4015. /* 0xD0 - 0xDF */
  4016. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  4017. /* 0xE0 - 0xEF */
  4018. N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
  4019. N, N, N, N, N, N, N, N,
  4020. /* 0xF0 - 0xFF */
  4021. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  4022. };
  4023. static const struct instr_dual instr_dual_0f_38_f0 = {
  4024. I(DstReg | SrcMem | Mov, em_movbe), N
  4025. };
  4026. static const struct instr_dual instr_dual_0f_38_f1 = {
  4027. I(DstMem | SrcReg | Mov, em_movbe), N
  4028. };
  4029. static const struct gprefix three_byte_0f_38_f0 = {
  4030. ID(0, &instr_dual_0f_38_f0), N, N, N
  4031. };
  4032. static const struct gprefix three_byte_0f_38_f1 = {
  4033. ID(0, &instr_dual_0f_38_f1), N, N, N
  4034. };
  4035. /*
  4036. * Insns below are selected by the prefix which indexed by the third opcode
  4037. * byte.
  4038. */
  4039. static const struct opcode opcode_map_0f_38[256] = {
  4040. /* 0x00 - 0x7f */
  4041. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  4042. /* 0x80 - 0xef */
  4043. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  4044. /* 0xf0 - 0xf1 */
  4045. GP(EmulateOnUD | ModRM, &three_byte_0f_38_f0),
  4046. GP(EmulateOnUD | ModRM, &three_byte_0f_38_f1),
  4047. /* 0xf2 - 0xff */
  4048. N, N, X4(N), X8(N)
  4049. };
  4050. #undef D
  4051. #undef N
  4052. #undef G
  4053. #undef GD
  4054. #undef I
  4055. #undef GP
  4056. #undef EXT
  4057. #undef MD
  4058. #undef ID
  4059. #undef D2bv
  4060. #undef D2bvIP
  4061. #undef I2bv
  4062. #undef I2bvIP
  4063. #undef I6ALU
  4064. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  4065. {
  4066. unsigned size;
  4067. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4068. if (size == 8)
  4069. size = 4;
  4070. return size;
  4071. }
  4072. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  4073. unsigned size, bool sign_extension)
  4074. {
  4075. int rc = X86EMUL_CONTINUE;
  4076. op->type = OP_IMM;
  4077. op->bytes = size;
  4078. op->addr.mem.ea = ctxt->_eip;
  4079. /* NB. Immediates are sign-extended as necessary. */
  4080. switch (op->bytes) {
  4081. case 1:
  4082. op->val = insn_fetch(s8, ctxt);
  4083. break;
  4084. case 2:
  4085. op->val = insn_fetch(s16, ctxt);
  4086. break;
  4087. case 4:
  4088. op->val = insn_fetch(s32, ctxt);
  4089. break;
  4090. case 8:
  4091. op->val = insn_fetch(s64, ctxt);
  4092. break;
  4093. }
  4094. if (!sign_extension) {
  4095. switch (op->bytes) {
  4096. case 1:
  4097. op->val &= 0xff;
  4098. break;
  4099. case 2:
  4100. op->val &= 0xffff;
  4101. break;
  4102. case 4:
  4103. op->val &= 0xffffffff;
  4104. break;
  4105. }
  4106. }
  4107. done:
  4108. return rc;
  4109. }
  4110. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  4111. unsigned d)
  4112. {
  4113. int rc = X86EMUL_CONTINUE;
  4114. switch (d) {
  4115. case OpReg:
  4116. decode_register_operand(ctxt, op);
  4117. break;
  4118. case OpImmUByte:
  4119. rc = decode_imm(ctxt, op, 1, false);
  4120. break;
  4121. case OpMem:
  4122. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4123. mem_common:
  4124. *op = ctxt->memop;
  4125. ctxt->memopp = op;
  4126. if (ctxt->d & BitOp)
  4127. fetch_bit_operand(ctxt);
  4128. op->orig_val = op->val;
  4129. break;
  4130. case OpMem64:
  4131. ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
  4132. goto mem_common;
  4133. case OpAcc:
  4134. op->type = OP_REG;
  4135. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4136. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  4137. fetch_register_operand(op);
  4138. op->orig_val = op->val;
  4139. break;
  4140. case OpAccLo:
  4141. op->type = OP_REG;
  4142. op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
  4143. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  4144. fetch_register_operand(op);
  4145. op->orig_val = op->val;
  4146. break;
  4147. case OpAccHi:
  4148. if (ctxt->d & ByteOp) {
  4149. op->type = OP_NONE;
  4150. break;
  4151. }
  4152. op->type = OP_REG;
  4153. op->bytes = ctxt->op_bytes;
  4154. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  4155. fetch_register_operand(op);
  4156. op->orig_val = op->val;
  4157. break;
  4158. case OpDI:
  4159. op->type = OP_MEM;
  4160. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4161. op->addr.mem.ea =
  4162. register_address(ctxt, VCPU_REGS_RDI);
  4163. op->addr.mem.seg = VCPU_SREG_ES;
  4164. op->val = 0;
  4165. op->count = 1;
  4166. break;
  4167. case OpDX:
  4168. op->type = OP_REG;
  4169. op->bytes = 2;
  4170. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  4171. fetch_register_operand(op);
  4172. break;
  4173. case OpCL:
  4174. op->type = OP_IMM;
  4175. op->bytes = 1;
  4176. op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
  4177. break;
  4178. case OpImmByte:
  4179. rc = decode_imm(ctxt, op, 1, true);
  4180. break;
  4181. case OpOne:
  4182. op->type = OP_IMM;
  4183. op->bytes = 1;
  4184. op->val = 1;
  4185. break;
  4186. case OpImm:
  4187. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  4188. break;
  4189. case OpImm64:
  4190. rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
  4191. break;
  4192. case OpMem8:
  4193. ctxt->memop.bytes = 1;
  4194. if (ctxt->memop.type == OP_REG) {
  4195. ctxt->memop.addr.reg = decode_register(ctxt,
  4196. ctxt->modrm_rm, true);
  4197. fetch_register_operand(&ctxt->memop);
  4198. }
  4199. goto mem_common;
  4200. case OpMem16:
  4201. ctxt->memop.bytes = 2;
  4202. goto mem_common;
  4203. case OpMem32:
  4204. ctxt->memop.bytes = 4;
  4205. goto mem_common;
  4206. case OpImmU16:
  4207. rc = decode_imm(ctxt, op, 2, false);
  4208. break;
  4209. case OpImmU:
  4210. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  4211. break;
  4212. case OpSI:
  4213. op->type = OP_MEM;
  4214. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4215. op->addr.mem.ea =
  4216. register_address(ctxt, VCPU_REGS_RSI);
  4217. op->addr.mem.seg = ctxt->seg_override;
  4218. op->val = 0;
  4219. op->count = 1;
  4220. break;
  4221. case OpXLat:
  4222. op->type = OP_MEM;
  4223. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4224. op->addr.mem.ea =
  4225. address_mask(ctxt,
  4226. reg_read(ctxt, VCPU_REGS_RBX) +
  4227. (reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
  4228. op->addr.mem.seg = ctxt->seg_override;
  4229. op->val = 0;
  4230. break;
  4231. case OpImmFAddr:
  4232. op->type = OP_IMM;
  4233. op->addr.mem.ea = ctxt->_eip;
  4234. op->bytes = ctxt->op_bytes + 2;
  4235. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  4236. break;
  4237. case OpMemFAddr:
  4238. ctxt->memop.bytes = ctxt->op_bytes + 2;
  4239. goto mem_common;
  4240. case OpES:
  4241. op->type = OP_IMM;
  4242. op->val = VCPU_SREG_ES;
  4243. break;
  4244. case OpCS:
  4245. op->type = OP_IMM;
  4246. op->val = VCPU_SREG_CS;
  4247. break;
  4248. case OpSS:
  4249. op->type = OP_IMM;
  4250. op->val = VCPU_SREG_SS;
  4251. break;
  4252. case OpDS:
  4253. op->type = OP_IMM;
  4254. op->val = VCPU_SREG_DS;
  4255. break;
  4256. case OpFS:
  4257. op->type = OP_IMM;
  4258. op->val = VCPU_SREG_FS;
  4259. break;
  4260. case OpGS:
  4261. op->type = OP_IMM;
  4262. op->val = VCPU_SREG_GS;
  4263. break;
  4264. case OpImplicit:
  4265. /* Special instructions do their own operand decoding. */
  4266. default:
  4267. op->type = OP_NONE; /* Disable writeback. */
  4268. break;
  4269. }
  4270. done:
  4271. return rc;
  4272. }
  4273. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  4274. {
  4275. int rc = X86EMUL_CONTINUE;
  4276. int mode = ctxt->mode;
  4277. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  4278. bool op_prefix = false;
  4279. bool has_seg_override = false;
  4280. struct opcode opcode;
  4281. ctxt->memop.type = OP_NONE;
  4282. ctxt->memopp = NULL;
  4283. ctxt->_eip = ctxt->eip;
  4284. ctxt->fetch.ptr = ctxt->fetch.data;
  4285. ctxt->fetch.end = ctxt->fetch.data + insn_len;
  4286. ctxt->opcode_len = 1;
  4287. if (insn_len > 0)
  4288. memcpy(ctxt->fetch.data, insn, insn_len);
  4289. else {
  4290. rc = __do_insn_fetch_bytes(ctxt, 1);
  4291. if (rc != X86EMUL_CONTINUE)
  4292. return rc;
  4293. }
  4294. switch (mode) {
  4295. case X86EMUL_MODE_REAL:
  4296. case X86EMUL_MODE_VM86:
  4297. case X86EMUL_MODE_PROT16:
  4298. def_op_bytes = def_ad_bytes = 2;
  4299. break;
  4300. case X86EMUL_MODE_PROT32:
  4301. def_op_bytes = def_ad_bytes = 4;
  4302. break;
  4303. #ifdef CONFIG_X86_64
  4304. case X86EMUL_MODE_PROT64:
  4305. def_op_bytes = 4;
  4306. def_ad_bytes = 8;
  4307. break;
  4308. #endif
  4309. default:
  4310. return EMULATION_FAILED;
  4311. }
  4312. ctxt->op_bytes = def_op_bytes;
  4313. ctxt->ad_bytes = def_ad_bytes;
  4314. /* Legacy prefixes. */
  4315. for (;;) {
  4316. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  4317. case 0x66: /* operand-size override */
  4318. op_prefix = true;
  4319. /* switch between 2/4 bytes */
  4320. ctxt->op_bytes = def_op_bytes ^ 6;
  4321. break;
  4322. case 0x67: /* address-size override */
  4323. if (mode == X86EMUL_MODE_PROT64)
  4324. /* switch between 4/8 bytes */
  4325. ctxt->ad_bytes = def_ad_bytes ^ 12;
  4326. else
  4327. /* switch between 2/4 bytes */
  4328. ctxt->ad_bytes = def_ad_bytes ^ 6;
  4329. break;
  4330. case 0x26: /* ES override */
  4331. case 0x2e: /* CS override */
  4332. case 0x36: /* SS override */
  4333. case 0x3e: /* DS override */
  4334. has_seg_override = true;
  4335. ctxt->seg_override = (ctxt->b >> 3) & 3;
  4336. break;
  4337. case 0x64: /* FS override */
  4338. case 0x65: /* GS override */
  4339. has_seg_override = true;
  4340. ctxt->seg_override = ctxt->b & 7;
  4341. break;
  4342. case 0x40 ... 0x4f: /* REX */
  4343. if (mode != X86EMUL_MODE_PROT64)
  4344. goto done_prefixes;
  4345. ctxt->rex_prefix = ctxt->b;
  4346. continue;
  4347. case 0xf0: /* LOCK */
  4348. ctxt->lock_prefix = 1;
  4349. break;
  4350. case 0xf2: /* REPNE/REPNZ */
  4351. case 0xf3: /* REP/REPE/REPZ */
  4352. ctxt->rep_prefix = ctxt->b;
  4353. break;
  4354. default:
  4355. goto done_prefixes;
  4356. }
  4357. /* Any legacy prefix after a REX prefix nullifies its effect. */
  4358. ctxt->rex_prefix = 0;
  4359. }
  4360. done_prefixes:
  4361. /* REX prefix. */
  4362. if (ctxt->rex_prefix & 8)
  4363. ctxt->op_bytes = 8; /* REX.W */
  4364. /* Opcode byte(s). */
  4365. opcode = opcode_table[ctxt->b];
  4366. /* Two-byte opcode? */
  4367. if (ctxt->b == 0x0f) {
  4368. ctxt->opcode_len = 2;
  4369. ctxt->b = insn_fetch(u8, ctxt);
  4370. opcode = twobyte_table[ctxt->b];
  4371. /* 0F_38 opcode map */
  4372. if (ctxt->b == 0x38) {
  4373. ctxt->opcode_len = 3;
  4374. ctxt->b = insn_fetch(u8, ctxt);
  4375. opcode = opcode_map_0f_38[ctxt->b];
  4376. }
  4377. }
  4378. ctxt->d = opcode.flags;
  4379. if (ctxt->d & ModRM)
  4380. ctxt->modrm = insn_fetch(u8, ctxt);
  4381. /* vex-prefix instructions are not implemented */
  4382. if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
  4383. (mode == X86EMUL_MODE_PROT64 || (ctxt->modrm & 0xc0) == 0xc0)) {
  4384. ctxt->d = NotImpl;
  4385. }
  4386. while (ctxt->d & GroupMask) {
  4387. switch (ctxt->d & GroupMask) {
  4388. case Group:
  4389. goffset = (ctxt->modrm >> 3) & 7;
  4390. opcode = opcode.u.group[goffset];
  4391. break;
  4392. case GroupDual:
  4393. goffset = (ctxt->modrm >> 3) & 7;
  4394. if ((ctxt->modrm >> 6) == 3)
  4395. opcode = opcode.u.gdual->mod3[goffset];
  4396. else
  4397. opcode = opcode.u.gdual->mod012[goffset];
  4398. break;
  4399. case RMExt:
  4400. goffset = ctxt->modrm & 7;
  4401. opcode = opcode.u.group[goffset];
  4402. break;
  4403. case Prefix:
  4404. if (ctxt->rep_prefix && op_prefix)
  4405. return EMULATION_FAILED;
  4406. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  4407. switch (simd_prefix) {
  4408. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  4409. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  4410. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  4411. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  4412. }
  4413. break;
  4414. case Escape:
  4415. if (ctxt->modrm > 0xbf)
  4416. opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
  4417. else
  4418. opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
  4419. break;
  4420. case InstrDual:
  4421. if ((ctxt->modrm >> 6) == 3)
  4422. opcode = opcode.u.idual->mod3;
  4423. else
  4424. opcode = opcode.u.idual->mod012;
  4425. break;
  4426. case ModeDual:
  4427. if (ctxt->mode == X86EMUL_MODE_PROT64)
  4428. opcode = opcode.u.mdual->mode64;
  4429. else
  4430. opcode = opcode.u.mdual->mode32;
  4431. break;
  4432. default:
  4433. return EMULATION_FAILED;
  4434. }
  4435. ctxt->d &= ~(u64)GroupMask;
  4436. ctxt->d |= opcode.flags;
  4437. }
  4438. /* Unrecognised? */
  4439. if (ctxt->d == 0)
  4440. return EMULATION_FAILED;
  4441. ctxt->execute = opcode.u.execute;
  4442. if (unlikely(ctxt->ud) && likely(!(ctxt->d & EmulateOnUD)))
  4443. return EMULATION_FAILED;
  4444. if (unlikely(ctxt->d &
  4445. (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm|NearBranch|
  4446. No16))) {
  4447. /*
  4448. * These are copied unconditionally here, and checked unconditionally
  4449. * in x86_emulate_insn.
  4450. */
  4451. ctxt->check_perm = opcode.check_perm;
  4452. ctxt->intercept = opcode.intercept;
  4453. if (ctxt->d & NotImpl)
  4454. return EMULATION_FAILED;
  4455. if (mode == X86EMUL_MODE_PROT64) {
  4456. if (ctxt->op_bytes == 4 && (ctxt->d & Stack))
  4457. ctxt->op_bytes = 8;
  4458. else if (ctxt->d & NearBranch)
  4459. ctxt->op_bytes = 8;
  4460. }
  4461. if (ctxt->d & Op3264) {
  4462. if (mode == X86EMUL_MODE_PROT64)
  4463. ctxt->op_bytes = 8;
  4464. else
  4465. ctxt->op_bytes = 4;
  4466. }
  4467. if ((ctxt->d & No16) && ctxt->op_bytes == 2)
  4468. ctxt->op_bytes = 4;
  4469. if (ctxt->d & Sse)
  4470. ctxt->op_bytes = 16;
  4471. else if (ctxt->d & Mmx)
  4472. ctxt->op_bytes = 8;
  4473. }
  4474. /* ModRM and SIB bytes. */
  4475. if (ctxt->d & ModRM) {
  4476. rc = decode_modrm(ctxt, &ctxt->memop);
  4477. if (!has_seg_override) {
  4478. has_seg_override = true;
  4479. ctxt->seg_override = ctxt->modrm_seg;
  4480. }
  4481. } else if (ctxt->d & MemAbs)
  4482. rc = decode_abs(ctxt, &ctxt->memop);
  4483. if (rc != X86EMUL_CONTINUE)
  4484. goto done;
  4485. if (!has_seg_override)
  4486. ctxt->seg_override = VCPU_SREG_DS;
  4487. ctxt->memop.addr.mem.seg = ctxt->seg_override;
  4488. /*
  4489. * Decode and fetch the source operand: register, memory
  4490. * or immediate.
  4491. */
  4492. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  4493. if (rc != X86EMUL_CONTINUE)
  4494. goto done;
  4495. /*
  4496. * Decode and fetch the second source operand: register, memory
  4497. * or immediate.
  4498. */
  4499. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  4500. if (rc != X86EMUL_CONTINUE)
  4501. goto done;
  4502. /* Decode and fetch the destination operand: register or memory. */
  4503. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  4504. if (ctxt->rip_relative && likely(ctxt->memopp))
  4505. ctxt->memopp->addr.mem.ea = address_mask(ctxt,
  4506. ctxt->memopp->addr.mem.ea + ctxt->_eip);
  4507. done:
  4508. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  4509. }
  4510. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  4511. {
  4512. return ctxt->d & PageTable;
  4513. }
  4514. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  4515. {
  4516. /* The second termination condition only applies for REPE
  4517. * and REPNE. Test if the repeat string operation prefix is
  4518. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  4519. * corresponding termination condition according to:
  4520. * - if REPE/REPZ and ZF = 0 then done
  4521. * - if REPNE/REPNZ and ZF = 1 then done
  4522. */
  4523. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  4524. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  4525. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  4526. ((ctxt->eflags & X86_EFLAGS_ZF) == 0))
  4527. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  4528. ((ctxt->eflags & X86_EFLAGS_ZF) == X86_EFLAGS_ZF))))
  4529. return true;
  4530. return false;
  4531. }
  4532. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  4533. {
  4534. int rc;
  4535. ctxt->ops->get_fpu(ctxt);
  4536. rc = asm_safe("fwait");
  4537. ctxt->ops->put_fpu(ctxt);
  4538. if (unlikely(rc != X86EMUL_CONTINUE))
  4539. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  4540. return X86EMUL_CONTINUE;
  4541. }
  4542. static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
  4543. struct operand *op)
  4544. {
  4545. if (op->type == OP_MM)
  4546. read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  4547. }
  4548. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
  4549. {
  4550. register void *__sp asm(_ASM_SP);
  4551. ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
  4552. if (!(ctxt->d & ByteOp))
  4553. fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
  4554. asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
  4555. : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
  4556. [fastop]"+S"(fop), "+r"(__sp)
  4557. : "c"(ctxt->src2.val));
  4558. ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
  4559. if (!fop) /* exception is returned in fop variable */
  4560. return emulate_de(ctxt);
  4561. return X86EMUL_CONTINUE;
  4562. }
  4563. void init_decode_cache(struct x86_emulate_ctxt *ctxt)
  4564. {
  4565. memset(&ctxt->rip_relative, 0,
  4566. (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
  4567. ctxt->io_read.pos = 0;
  4568. ctxt->io_read.end = 0;
  4569. ctxt->mem_read.end = 0;
  4570. }
  4571. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  4572. {
  4573. const struct x86_emulate_ops *ops = ctxt->ops;
  4574. int rc = X86EMUL_CONTINUE;
  4575. int saved_dst_type = ctxt->dst.type;
  4576. unsigned emul_flags;
  4577. ctxt->mem_read.pos = 0;
  4578. /* LOCK prefix is allowed only with some instructions */
  4579. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  4580. rc = emulate_ud(ctxt);
  4581. goto done;
  4582. }
  4583. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  4584. rc = emulate_ud(ctxt);
  4585. goto done;
  4586. }
  4587. emul_flags = ctxt->ops->get_hflags(ctxt);
  4588. if (unlikely(ctxt->d &
  4589. (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
  4590. if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
  4591. (ctxt->d & Undefined)) {
  4592. rc = emulate_ud(ctxt);
  4593. goto done;
  4594. }
  4595. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  4596. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  4597. rc = emulate_ud(ctxt);
  4598. goto done;
  4599. }
  4600. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  4601. rc = emulate_nm(ctxt);
  4602. goto done;
  4603. }
  4604. if (ctxt->d & Mmx) {
  4605. rc = flush_pending_x87_faults(ctxt);
  4606. if (rc != X86EMUL_CONTINUE)
  4607. goto done;
  4608. /*
  4609. * Now that we know the fpu is exception safe, we can fetch
  4610. * operands from it.
  4611. */
  4612. fetch_possible_mmx_operand(ctxt, &ctxt->src);
  4613. fetch_possible_mmx_operand(ctxt, &ctxt->src2);
  4614. if (!(ctxt->d & Mov))
  4615. fetch_possible_mmx_operand(ctxt, &ctxt->dst);
  4616. }
  4617. if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && ctxt->intercept) {
  4618. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4619. X86_ICPT_PRE_EXCEPT);
  4620. if (rc != X86EMUL_CONTINUE)
  4621. goto done;
  4622. }
  4623. /* Instruction can only be executed in protected mode */
  4624. if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
  4625. rc = emulate_ud(ctxt);
  4626. goto done;
  4627. }
  4628. /* Privileged instruction can be executed only in CPL=0 */
  4629. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  4630. if (ctxt->d & PrivUD)
  4631. rc = emulate_ud(ctxt);
  4632. else
  4633. rc = emulate_gp(ctxt, 0);
  4634. goto done;
  4635. }
  4636. /* Do instruction specific permission checks */
  4637. if (ctxt->d & CheckPerm) {
  4638. rc = ctxt->check_perm(ctxt);
  4639. if (rc != X86EMUL_CONTINUE)
  4640. goto done;
  4641. }
  4642. if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
  4643. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4644. X86_ICPT_POST_EXCEPT);
  4645. if (rc != X86EMUL_CONTINUE)
  4646. goto done;
  4647. }
  4648. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4649. /* All REP prefixes have the same first termination condition */
  4650. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
  4651. string_registers_quirk(ctxt);
  4652. ctxt->eip = ctxt->_eip;
  4653. ctxt->eflags &= ~X86_EFLAGS_RF;
  4654. goto done;
  4655. }
  4656. }
  4657. }
  4658. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  4659. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  4660. ctxt->src.valptr, ctxt->src.bytes);
  4661. if (rc != X86EMUL_CONTINUE)
  4662. goto done;
  4663. ctxt->src.orig_val64 = ctxt->src.val64;
  4664. }
  4665. if (ctxt->src2.type == OP_MEM) {
  4666. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  4667. &ctxt->src2.val, ctxt->src2.bytes);
  4668. if (rc != X86EMUL_CONTINUE)
  4669. goto done;
  4670. }
  4671. if ((ctxt->d & DstMask) == ImplicitOps)
  4672. goto special_insn;
  4673. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  4674. /* optimisation - avoid slow emulated read if Mov */
  4675. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  4676. &ctxt->dst.val, ctxt->dst.bytes);
  4677. if (rc != X86EMUL_CONTINUE) {
  4678. if (!(ctxt->d & NoWrite) &&
  4679. rc == X86EMUL_PROPAGATE_FAULT &&
  4680. ctxt->exception.vector == PF_VECTOR)
  4681. ctxt->exception.error_code |= PFERR_WRITE_MASK;
  4682. goto done;
  4683. }
  4684. }
  4685. /* Copy full 64-bit value for CMPXCHG8B. */
  4686. ctxt->dst.orig_val64 = ctxt->dst.val64;
  4687. special_insn:
  4688. if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
  4689. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4690. X86_ICPT_POST_MEMACCESS);
  4691. if (rc != X86EMUL_CONTINUE)
  4692. goto done;
  4693. }
  4694. if (ctxt->rep_prefix && (ctxt->d & String))
  4695. ctxt->eflags |= X86_EFLAGS_RF;
  4696. else
  4697. ctxt->eflags &= ~X86_EFLAGS_RF;
  4698. if (ctxt->execute) {
  4699. if (ctxt->d & Fastop) {
  4700. void (*fop)(struct fastop *) = (void *)ctxt->execute;
  4701. rc = fastop(ctxt, fop);
  4702. if (rc != X86EMUL_CONTINUE)
  4703. goto done;
  4704. goto writeback;
  4705. }
  4706. rc = ctxt->execute(ctxt);
  4707. if (rc != X86EMUL_CONTINUE)
  4708. goto done;
  4709. goto writeback;
  4710. }
  4711. if (ctxt->opcode_len == 2)
  4712. goto twobyte_insn;
  4713. else if (ctxt->opcode_len == 3)
  4714. goto threebyte_insn;
  4715. switch (ctxt->b) {
  4716. case 0x70 ... 0x7f: /* jcc (short) */
  4717. if (test_cc(ctxt->b, ctxt->eflags))
  4718. rc = jmp_rel(ctxt, ctxt->src.val);
  4719. break;
  4720. case 0x8d: /* lea r16/r32, m */
  4721. ctxt->dst.val = ctxt->src.addr.mem.ea;
  4722. break;
  4723. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  4724. if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
  4725. ctxt->dst.type = OP_NONE;
  4726. else
  4727. rc = em_xchg(ctxt);
  4728. break;
  4729. case 0x98: /* cbw/cwde/cdqe */
  4730. switch (ctxt->op_bytes) {
  4731. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  4732. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  4733. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  4734. }
  4735. break;
  4736. case 0xcc: /* int3 */
  4737. rc = emulate_int(ctxt, 3);
  4738. break;
  4739. case 0xcd: /* int n */
  4740. rc = emulate_int(ctxt, ctxt->src.val);
  4741. break;
  4742. case 0xce: /* into */
  4743. if (ctxt->eflags & X86_EFLAGS_OF)
  4744. rc = emulate_int(ctxt, 4);
  4745. break;
  4746. case 0xe9: /* jmp rel */
  4747. case 0xeb: /* jmp rel short */
  4748. rc = jmp_rel(ctxt, ctxt->src.val);
  4749. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  4750. break;
  4751. case 0xf4: /* hlt */
  4752. ctxt->ops->halt(ctxt);
  4753. break;
  4754. case 0xf5: /* cmc */
  4755. /* complement carry flag from eflags reg */
  4756. ctxt->eflags ^= X86_EFLAGS_CF;
  4757. break;
  4758. case 0xf8: /* clc */
  4759. ctxt->eflags &= ~X86_EFLAGS_CF;
  4760. break;
  4761. case 0xf9: /* stc */
  4762. ctxt->eflags |= X86_EFLAGS_CF;
  4763. break;
  4764. case 0xfc: /* cld */
  4765. ctxt->eflags &= ~X86_EFLAGS_DF;
  4766. break;
  4767. case 0xfd: /* std */
  4768. ctxt->eflags |= X86_EFLAGS_DF;
  4769. break;
  4770. default:
  4771. goto cannot_emulate;
  4772. }
  4773. if (rc != X86EMUL_CONTINUE)
  4774. goto done;
  4775. writeback:
  4776. if (ctxt->d & SrcWrite) {
  4777. BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
  4778. rc = writeback(ctxt, &ctxt->src);
  4779. if (rc != X86EMUL_CONTINUE)
  4780. goto done;
  4781. }
  4782. if (!(ctxt->d & NoWrite)) {
  4783. rc = writeback(ctxt, &ctxt->dst);
  4784. if (rc != X86EMUL_CONTINUE)
  4785. goto done;
  4786. }
  4787. /*
  4788. * restore dst type in case the decoding will be reused
  4789. * (happens for string instruction )
  4790. */
  4791. ctxt->dst.type = saved_dst_type;
  4792. if ((ctxt->d & SrcMask) == SrcSI)
  4793. string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
  4794. if ((ctxt->d & DstMask) == DstDI)
  4795. string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
  4796. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4797. unsigned int count;
  4798. struct read_cache *r = &ctxt->io_read;
  4799. if ((ctxt->d & SrcMask) == SrcSI)
  4800. count = ctxt->src.count;
  4801. else
  4802. count = ctxt->dst.count;
  4803. register_address_increment(ctxt, VCPU_REGS_RCX, -count);
  4804. if (!string_insn_completed(ctxt)) {
  4805. /*
  4806. * Re-enter guest when pio read ahead buffer is empty
  4807. * or, if it is not used, after each 1024 iteration.
  4808. */
  4809. if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
  4810. (r->end == 0 || r->end != r->pos)) {
  4811. /*
  4812. * Reset read cache. Usually happens before
  4813. * decode, but since instruction is restarted
  4814. * we have to do it here.
  4815. */
  4816. ctxt->mem_read.end = 0;
  4817. writeback_registers(ctxt);
  4818. return EMULATION_RESTART;
  4819. }
  4820. goto done; /* skip rip writeback */
  4821. }
  4822. ctxt->eflags &= ~X86_EFLAGS_RF;
  4823. }
  4824. ctxt->eip = ctxt->_eip;
  4825. done:
  4826. if (rc == X86EMUL_PROPAGATE_FAULT) {
  4827. WARN_ON(ctxt->exception.vector > 0x1f);
  4828. ctxt->have_exception = true;
  4829. }
  4830. if (rc == X86EMUL_INTERCEPTED)
  4831. return EMULATION_INTERCEPTED;
  4832. if (rc == X86EMUL_CONTINUE)
  4833. writeback_registers(ctxt);
  4834. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  4835. twobyte_insn:
  4836. switch (ctxt->b) {
  4837. case 0x09: /* wbinvd */
  4838. (ctxt->ops->wbinvd)(ctxt);
  4839. break;
  4840. case 0x08: /* invd */
  4841. case 0x0d: /* GrpP (prefetch) */
  4842. case 0x18: /* Grp16 (prefetch/nop) */
  4843. case 0x1f: /* nop */
  4844. break;
  4845. case 0x20: /* mov cr, reg */
  4846. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  4847. break;
  4848. case 0x21: /* mov from dr to reg */
  4849. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  4850. break;
  4851. case 0x40 ... 0x4f: /* cmov */
  4852. if (test_cc(ctxt->b, ctxt->eflags))
  4853. ctxt->dst.val = ctxt->src.val;
  4854. else if (ctxt->op_bytes != 4)
  4855. ctxt->dst.type = OP_NONE; /* no writeback */
  4856. break;
  4857. case 0x80 ... 0x8f: /* jnz rel, etc*/
  4858. if (test_cc(ctxt->b, ctxt->eflags))
  4859. rc = jmp_rel(ctxt, ctxt->src.val);
  4860. break;
  4861. case 0x90 ... 0x9f: /* setcc r/m8 */
  4862. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  4863. break;
  4864. case 0xb6 ... 0xb7: /* movzx */
  4865. ctxt->dst.bytes = ctxt->op_bytes;
  4866. ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
  4867. : (u16) ctxt->src.val;
  4868. break;
  4869. case 0xbe ... 0xbf: /* movsx */
  4870. ctxt->dst.bytes = ctxt->op_bytes;
  4871. ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
  4872. (s16) ctxt->src.val;
  4873. break;
  4874. default:
  4875. goto cannot_emulate;
  4876. }
  4877. threebyte_insn:
  4878. if (rc != X86EMUL_CONTINUE)
  4879. goto done;
  4880. goto writeback;
  4881. cannot_emulate:
  4882. return EMULATION_FAILED;
  4883. }
  4884. void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
  4885. {
  4886. invalidate_registers(ctxt);
  4887. }
  4888. void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
  4889. {
  4890. writeback_registers(ctxt);
  4891. }
  4892. bool emulator_can_use_gpa(struct x86_emulate_ctxt *ctxt)
  4893. {
  4894. if (ctxt->rep_prefix && (ctxt->d & String))
  4895. return false;
  4896. if (ctxt->d & TwoMemOp)
  4897. return false;
  4898. return true;
  4899. }